US20120287553A1 - Method for fabricating a dram capacitor having increased thermal and chemical stability - Google Patents
Method for fabricating a dram capacitor having increased thermal and chemical stability Download PDFInfo
- Publication number
- US20120287553A1 US20120287553A1 US13/107,081 US201113107081A US2012287553A1 US 20120287553 A1 US20120287553 A1 US 20120287553A1 US 201113107081 A US201113107081 A US 201113107081A US 2012287553 A1 US2012287553 A1 US 2012287553A1
- Authority
- US
- United States
- Prior art keywords
- oxide
- electrode
- dopant
- electrode layer
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 79
- 238000000034 method Methods 0.000 title claims abstract description 54
- 239000000126 substance Substances 0.000 title description 3
- 239000002019 doping agent Substances 0.000 claims abstract description 79
- 239000007772 electrode material Substances 0.000 claims description 44
- 229910044991 metal oxide Inorganic materials 0.000 claims description 33
- 150000004706 metal oxides Chemical class 0.000 claims description 33
- 229910052751 metal Inorganic materials 0.000 claims description 31
- 239000002184 metal Substances 0.000 claims description 31
- AMWRITDGCCNYAT-UHFFFAOYSA-L hydroxy(oxo)manganese;manganese Chemical compound [Mn].O[Mn]=O.O[Mn]=O AMWRITDGCCNYAT-UHFFFAOYSA-L 0.000 claims description 14
- 239000000758 substrate Substances 0.000 claims description 13
- 229910052782 aluminium Inorganic materials 0.000 claims description 11
- 229910000476 molybdenum oxide Inorganic materials 0.000 claims description 10
- PQQKPALAQIIWST-UHFFFAOYSA-N oxomolybdenum Chemical compound [Mo]=O PQQKPALAQIIWST-UHFFFAOYSA-N 0.000 claims description 10
- 150000004767 nitrides Chemical class 0.000 claims description 9
- 229910052710 silicon Inorganic materials 0.000 claims description 9
- 229910052723 transition metal Inorganic materials 0.000 claims description 9
- 150000003624 transition metals Chemical class 0.000 claims description 9
- 229910001925 ruthenium oxide Inorganic materials 0.000 claims description 8
- WOCIAKWEIIZHES-UHFFFAOYSA-N ruthenium(iv) oxide Chemical compound O=[Ru]=O WOCIAKWEIIZHES-UHFFFAOYSA-N 0.000 claims description 8
- WGLPBDUCMAPZCE-UHFFFAOYSA-N Trioxochromium Chemical compound O=[Cr](=O)=O WGLPBDUCMAPZCE-UHFFFAOYSA-N 0.000 claims description 7
- 229910000423 chromium oxide Inorganic materials 0.000 claims description 7
- 229910000428 cobalt oxide Inorganic materials 0.000 claims description 7
- IVMYJDGYRUAWML-UHFFFAOYSA-N cobalt(ii) oxide Chemical compound [Co]=O IVMYJDGYRUAWML-UHFFFAOYSA-N 0.000 claims description 7
- HTXDPTMKBJXEOW-UHFFFAOYSA-N dioxoiridium Chemical compound O=[Ir]=O HTXDPTMKBJXEOW-UHFFFAOYSA-N 0.000 claims description 7
- 229910000457 iridium oxide Inorganic materials 0.000 claims description 7
- 229910000480 nickel oxide Inorganic materials 0.000 claims description 7
- QGLKJKCYBOYXKC-UHFFFAOYSA-N nonaoxidotritungsten Chemical compound O=[W]1(=O)O[W](=O)(=O)O[W](=O)(=O)O1 QGLKJKCYBOYXKC-UHFFFAOYSA-N 0.000 claims description 7
- GNRSAWUEBMWBQH-UHFFFAOYSA-N oxonickel Chemical compound [Ni]=O GNRSAWUEBMWBQH-UHFFFAOYSA-N 0.000 claims description 7
- DYIZHKNUQPHNJY-UHFFFAOYSA-N oxorhenium Chemical compound [Re]=O DYIZHKNUQPHNJY-UHFFFAOYSA-N 0.000 claims description 7
- SJLOMQIUPFZJAN-UHFFFAOYSA-N oxorhodium Chemical compound [Rh]=O SJLOMQIUPFZJAN-UHFFFAOYSA-N 0.000 claims description 7
- 229910003449 rhenium oxide Inorganic materials 0.000 claims description 7
- 229910003450 rhodium oxide Inorganic materials 0.000 claims description 7
- 229910021332 silicide Inorganic materials 0.000 claims description 7
- XOLBLPGZBRYERU-UHFFFAOYSA-N tin dioxide Chemical compound O=[Sn]=O XOLBLPGZBRYERU-UHFFFAOYSA-N 0.000 claims description 7
- 229910001887 tin oxide Inorganic materials 0.000 claims description 7
- 229910001930 tungsten oxide Inorganic materials 0.000 claims description 7
- 230000015572 biosynthetic process Effects 0.000 abstract description 23
- 239000013078 crystal Substances 0.000 abstract description 22
- 150000002736 metal compounds Chemical class 0.000 abstract description 12
- 239000010410 layer Substances 0.000 description 137
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 77
- 239000000463 material Substances 0.000 description 58
- QXYJCZRRLLQGCR-UHFFFAOYSA-N dioxomolybdenum Chemical compound O=[Mo]=O QXYJCZRRLLQGCR-UHFFFAOYSA-N 0.000 description 56
- 239000003989 dielectric material Substances 0.000 description 41
- 239000004408 titanium dioxide Substances 0.000 description 33
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 24
- 238000011282 treatment Methods 0.000 description 18
- 230000006870 function Effects 0.000 description 15
- 238000004519 manufacturing process Methods 0.000 description 15
- 239000000377 silicon dioxide Substances 0.000 description 12
- 229910052681 coesite Inorganic materials 0.000 description 11
- 229910052906 cristobalite Inorganic materials 0.000 description 11
- 238000012545 processing Methods 0.000 description 11
- 229910052682 stishovite Inorganic materials 0.000 description 11
- 229910052905 tridymite Inorganic materials 0.000 description 11
- 238000005516 engineering process Methods 0.000 description 10
- 238000000231 atomic layer deposition Methods 0.000 description 9
- 230000008569 process Effects 0.000 description 9
- 150000001875 compounds Chemical group 0.000 description 7
- 239000002243 precursor Substances 0.000 description 7
- 239000004065 semiconductor Substances 0.000 description 7
- 229910002370 SrTiO3 Inorganic materials 0.000 description 6
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 6
- 238000000151 deposition Methods 0.000 description 6
- 230000008021 deposition Effects 0.000 description 6
- 238000005240 physical vapour deposition Methods 0.000 description 6
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 5
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 239000004020 conductor Substances 0.000 description 5
- 230000007423 decrease Effects 0.000 description 5
- 150000002739 metals Chemical class 0.000 description 5
- 239000001301 oxygen Substances 0.000 description 5
- 229910052760 oxygen Inorganic materials 0.000 description 5
- 238000002441 X-ray diffraction Methods 0.000 description 4
- JKQOBWVOAYFWKG-UHFFFAOYSA-N molybdenum trioxide Chemical compound O=[Mo](=O)=O JKQOBWVOAYFWKG-UHFFFAOYSA-N 0.000 description 4
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 4
- 229910052718 tin Inorganic materials 0.000 description 4
- 229910020776 SixNy Inorganic materials 0.000 description 3
- -1 TiN) Chemical class 0.000 description 3
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 239000002356 single layer Substances 0.000 description 3
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 2
- 229910004166 TaN Inorganic materials 0.000 description 2
- 229910010037 TiAlN Inorganic materials 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 2
- 238000000137 annealing Methods 0.000 description 2
- 229910052799 carbon Inorganic materials 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 229910052593 corundum Inorganic materials 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 239000010408 film Substances 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 229910052750 molybdenum Inorganic materials 0.000 description 2
- 239000011733 molybdenum Substances 0.000 description 2
- 229910052757 nitrogen Inorganic materials 0.000 description 2
- 229910000510 noble metal Inorganic materials 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 2
- 229910052707 ruthenium Inorganic materials 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 229910001845 yogo sapphire Inorganic materials 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 208000032750 Device leakage Diseases 0.000 description 1
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 239000011261 inert gas Substances 0.000 description 1
- 230000002401 inhibitory effect Effects 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 150000001247 metal acetylides Chemical class 0.000 description 1
- 229910052914 metal silicate Inorganic materials 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 230000000877 morphologic effect Effects 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- PXHVJJICTQNCMI-UHFFFAOYSA-N nickel Substances [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 229910052702 rhenium Inorganic materials 0.000 description 1
- 229910052703 rhodium Inorganic materials 0.000 description 1
- 239000010948 rhodium Substances 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- UJFARQSHFFWJHD-UHFFFAOYSA-M sodium [4-[[2-[4-bromo-3-(3-chloro-5-cyanophenoxy)-2-fluorophenyl]acetyl]amino]-3-chlorophenyl]sulfonyl-propanoylazanide Chemical compound [Na+].ClC1=CC(S(=O)(=O)[N-]C(=O)CC)=CC=C1NC(=O)CC1=CC=C(Br)C(OC=2C=C(C=C(Cl)C=2)C#N)=C1F UJFARQSHFFWJHD-UHFFFAOYSA-M 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
- 229910052727 yttrium Inorganic materials 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01G—CAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
- H01G4/00—Fixed capacitors; Processes of their manufacture
- H01G4/33—Thin- or thick-film capacitors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01G—CAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
- H01G4/00—Fixed capacitors; Processes of their manufacture
- H01G4/002—Details
- H01G4/005—Electrodes
- H01G4/008—Selection of materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01G—CAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
- H01G4/00—Fixed capacitors; Processes of their manufacture
- H01G4/30—Stacked capacitors
- H01G4/306—Stacked capacitors made by thin film techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
- H01L28/75—Electrodes comprising two or more layers, e.g. comprising a barrier layer and a metal layer
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/43—Electric condenser making
- Y10T29/435—Solid dielectric type
Definitions
- the present invention generally relates to the field of dynamic random access memory (DRAM), and more particularly to electrode processing for improved DRAM performance.
- DRAM dynamic random access memory
- Dynamic Random Access Memory utilizes capacitors to store bits of information within an integrated circuit.
- a capacitor is formed by placing a dielectric material between two electrodes formed from conductive materials.
- a capacitor's ability to hold electrical charge i.e., capacitance
- the capacitance is given by:
- ⁇ 0 represents the vacuum permittivity
- the dielectric constant is a measure of a material's polarizability. Therefore, the higher the dielectric constant of a material, the more electrical charge the capacitor can hold. Therefore, for a given desired capacitance, if the k-value of the dielectric is increased, the area of the capacitor can be decreased to maintain the same cell capacitance. Reducing the size of capacitors within the device is important for the miniaturization of integrated circuits. This allows the packing of millions (mega-bit (Mb)) or billions (giga-bit (Gb)) of memory cells into a single semiconductor device.
- the goal is to maintain a large cell capacitance (generally ⁇ 10 to 25 fF) and a low leakage current (generally ⁇ 10 ⁇ 7 A cm ⁇ 2 ).
- the physical thickness of the dielectric layers in DRAM capacitors could not be reduced unlimitedly in order to avoid leakage current caused by tunneling mechanisms which exponentially increases as the thickness of the dielectric layer decreases.
- SiO 2 has been used as the dielectric material and semiconducting materials (semiconductor-insulator-semiconductor [SIS] cell designs) have been used as the electrodes.
- the cell capacitance was maintained by increasing the area of the capacitor using very complex capacitor morphologies while also decreasing the thickness of the SiO 2 dielectric layer. Increases of the leakage current above the desired specifications have demanded the development of new capacitor geometries, new electrode materials, and new dielectric materials.
- Cell designs have migrated to metal-insulator-semiconductor (MIS) and now to metal-insulator-metal (MIM) cell designs for higher performance.
- MIS metal-insulator-semiconductor
- MIM metal-insulator-metal
- DRAM devices at technology nodes of 80 nm and below use MIM capacitors wherein the electrode materials are metals.
- These electrode materials generally have higher conductivities than the semiconductor electrode materials, higher work functions, exhibit improved stability over the semiconductor electrode materials, and exhibit reduced depletion effects.
- the electrode materials must have high conductivity to ensure fast device speeds.
- Representative examples of electrode materials for MIM capacitors are metals, conductive metal oxides, conductive metal silicides, conductive metal nitrides (i.e. TiN), or combinations thereof.
- Such materials are generally classified as high-k materials.
- Representative examples of high-k materials for MIM capacitors are non-conducting metal oxides, non-conducting metal nitrides, non-conducting metal silicates or combinations thereof. These dielectrics may also include additional dopant materials.
- a figure of merit in DRAM technology is the electrical performance of the dielectric material as compared to SiO 2 known as the Equivalent Oxide Thickness (EOT).
- EOT Equivalent Oxide Thickness
- d represents the physical thickness of the capacitor dielectric
- Titanium dioxide is a metal oxide dielectric material which displays significant promise in terms of serving as a high-k dielectric material for implementation in DRAM capacitors.
- the dielectric constant of a dielectric material may be dependent upon the crystalline phase(s) of the material.
- the anatase crystalline phase of TiO 2 has a dielectric constant of approximately 40
- the rutile crystalline phase of TiO 2 can have a dielectric constant of approximately >80. Due to the higher-k value of the rutile-phase, it is desirable to produce TiO 2 based DRAM capacitors with the TiO 2 in the rutile-phase.
- the relative amounts of the anatase phase and the rutile phase can be determined from x-ray diffraction (XRD). From Eqn.
- a TiO 2 layer in the rutile-phase could be physically thicker and maintain the desired capacitance.
- the increased physical thickness is important for lowering the leakage current of the capacitor.
- the anatase phase will transition to the rutile phase at high temperatures (>8000).
- high temperature processes are undesirable in the manufacture of DRAM devices.
- the crystal phase of an underlying layer can be used to influence the growth of a specific crystal phase of a subsequent material if their crystal structures are similar and their lattice constants are similar.
- This technique is well known in technologies such as epitaxial growth.
- the same concepts have been extended to the growth of thin films where the underlying layer can be used as a “template” to encourage the growth of a desired phase over other competing crystal phases.
- DRAM electrode which promotes the growth of the rutile-phase in a TiO 2 dielectric layer during formation of the dielectric layer.
- Such a DRAM electrode would enable a DRAM capacitor with high cell capacitance, small area, low leakage current, and fast device speed.
- High work function electrodes e.g., electrodes having a work function of greater than 5.0 eV
- Metals such as platinum, gold, ruthenium, and ruthenium oxide are examples of high work function electrode materials suitable for inhibiting device leakage in a DRAM capacitor having a high-k dielectric layer.
- the noble metal systems are prohibitively expensive when employed in a mass production context.
- electrodes fabricated from noble metals often suffer from poor manufacturing qualities, such as surface roughness, poor adhesion, and form a contamination risk in the fab.
- Conductive metal oxides, conductive metal silicides, conductive metal nitrides, or combinations thereof comprise other classes of materials that may be suitable as DRAM capacitor electrodes.
- transition metals and their conductive binary compounds form good candidates as electrode materials.
- the transition metals exist in several oxidation states. Therefore, a wide variety of compounds are possible. Different compounds may have different crystal structures, electrical properties, etc. It is important to utilize the proper compound for the desired application.
- molybdenum has several binary oxides of which MoO 2 and MoO 3 are two examples. These two oxides of molybdenum have different properties.
- MoO 2 has shown great promise as an electrode material in DRAM capacitors.
- MoO 2 has a distorted rutile crystal structure and serves as an acceptable template to promote the deposition of the rutile-phase of TiO 2 as discussed above.
- MoO 2 also has a high work function (can be >5.0 eV depending on process history) which helps to minimize the leakage current of the DRAM device.
- oxygen-rich phases (MoO 2+x ) degrade the performance of the MoO 2 electrode because they do not promote the deposition of the rutile-phase of TiO 2 .
- MoO 3 (the most oxygen-rich phase) has an orthorhombic crystal structure.
- a deposited thin film may be amorphous, crystalline, or a mixture thereof. Furthermore, several different crystalline phases may exist. Therefore, processes (both deposition and post-treatment) must be developed to maximize the formation of crystalline MoO 2 and to minimize the presence of MoO 2+x phases.
- the MoO 2+x phases may form during the deposition of the electrode and may not be evenly distributed throughout the layer thickness.
- the MoO 2 electrode material may be formed using any common formation technique such as atomic layer deposition (ALD), plasma enhanced atomic layer deposition (PE-ALD), atomic vapor deposition (AVD), ultraviolet assisted atomic layer deposition (UV-ALD), chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), or physical vapor deposition (PVD).
- ALD atomic layer deposition
- PE-ALD plasma enhanced atomic layer deposition
- ALD atomic vapor deposition
- ALD ultraviolet assisted atomic layer deposition
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- PVD physical vapor deposition
- the MoO 2 electrode material must be annealed after formation to fully crystallize the film. Even if the anneal is performed under an inert gas such as nitrogen, the presence of MoO 2+x phases are observed and the effective k-value of the TiO 2 dielectric subsequently formed on such an electrode is lower than desired.
- DRAM capacitor stacks may undergo various refinement process steps after fabrication. These refinement processes may include post-fabrication chemical and thermal processing (i.e., oxidation or reduction). For instance, after initial DRAM capacitor stack fabrication, a number of high temperature (up to about 600 C.) processes may be applied to complete the device fabrication. During these subsequent process steps, the DRAM electrode materials must remain chemically, physically, and structurally stable. They must maintain the structural, compositional, physical, and electrical properties that have been developed. Furthermore, they should not undergo significant interaction or reaction with the dielectric layer which may degrade the performance of the DRAM capacitor.
- post-fabrication chemical and thermal processing i.e., oxidation or reduction
- a number of high temperature (up to about 600 C.) processes may be applied to complete the device fabrication.
- the DRAM electrode materials must remain chemically, physically, and structurally stable. They must maintain the structural, compositional, physical, and electrical properties that have been developed. Furthermore, they should not undergo significant interaction or reaction with the dielectric layer which may degrade the performance
- Binary conductive metal oxide materials may not exhibit the required chemical and thermal stability under the various processing steps implemented during fabrication to be used as high quality capacitor electrodes. Therefore, there is a need to produce an electrode system that exhibits good conductivity, a high work function, morphological properties (i.e. roughness), and a crystal structure adequate for templating the preferred crystal phases of subsequently formed high-k dielectric materials, while simultaneously exhibiting good structural, compositional, physical, and electrical stability during subsequent thermal processing.
- FIG. 1 illustrates a flow chart illustrating a method for fabricating a DRAM capacitor stack, in accordance with some embodiments of the present invention.
- FIG. 2 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention.
- FIG. 3 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention.
- FIG. 4 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention.
- FIG. 5 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention.
- FIG. 6 illustrates a flow chart illustrating a method for fabricating a DRAM capacitor stack, in accordance with some embodiments of the present invention.
- FIG. 7 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention.
- FIG. 8 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention.
- FIG. 1 describes a method, 100 , for fabricating a DRAM capacitor stack.
- the initial step, 102 comprises forming a first electrode layer.
- suitable electrode materials comprise conductive metal oxides, conductive metal silicides, conductive metal nitrides, and combinations thereof.
- a particularly interesting class of materials is the conductive metal oxides. Generally, these conductive metal oxide materials also contain oxygen-rich components.
- the first electrode material further comprises the addition of a dopant.
- a “dopant” is a minor constituent (generally ⁇ 10 atomic %) of a layer or material that is purposely added.
- the dopant may be electrically active or not electrically active.
- the definition excludes residues and impurities such as carbon, etc. that may be present in the material due to inefficiencies of the process or impurities in the precursor materials.
- Dopants can be added to the conductive metal oxides to form ternary material systems.
- these potential dopant materials include Si, Al, Ge, or other metals (i.e. Sn, Ni, Ru, Ta, Re, Rh, Y, Zr, W, etc.). Additional dopants can be added to the ternary material systems to form quaternary material systems.
- these potential dopant materials include Si, Al, metals, B, C, N (to form borides, carbides, nitrides), or combinations thereof.
- the dopant may be interspersed within the first electrode material as it is formed (i.e. co-deposited) or layered in step 102 .
- the dopant may be formed as a unique layer during the formation of the electrode structure or may be co-deposited along with the primary electrode material. If the dopant is formed as a unique layer, it may be deposited first, deposited in the middle of the electrode structure, or may be deposited on top of the primary electrode material.
- the dopants will tend to form ternary or quaternary material systems with the two major components of the electrode material. Generally, these systems will exhibit better compositional and thermal stability than their undoped binary counterparts. However, it is important that the addition of the dopant does not degrade the crystal structure of the electrode material if the electrode material is to be used as a templating layer for the formation of a desired dielectric crystal structure. Furthermore, the addition of the dopant should not lower the work function of the electrode material and negatively impact the leakage current performance of the device.
- an annealing process may be implemented in order to ensure that the composition and crystalline phase of the first electrode material is suitable for templating subsequently deposited high-k dielectric materials.
- an annealing process is further described in U.S. application Ser. No. 13/084,666 filed on Apr. 12, 2011, entitled “METHOD FOR FABRICATING A DRAM CAPACITOR” and is incorporated herein by reference.
- the next step, 104 comprises forming a dielectric material on the first electrode layer.
- the dielectric material may undergo a post dielectric anneal (PDA) treatment (not shown).
- the next step, 106 comprises forming a second electrode layer on the dielectric layer.
- the DRAM capacitor stack may undergo a post metallization anneal (PMA) treatment (not shown). Examples of the PDA and PMA treatments are further described in U.S. application Ser. No. ______ filed on Apr. ______, 2011, entitled “METHOD OF PROCESSING MIM CAPACITORS TO REDUCE LEAKAGE CURRENT” and having internal docket number (IM0223_US) and is incorporated herein by reference.
- each of the first electrode layer, the dielectric layer, and the second electrode layer may be formed using well known techniques such as ALD, PE-ALD, AVD, UV-ALD, CVD, PECVD, or PVD.
- ALD ALD, PE-ALD, AVD, or CVD are preferred methods of layer formation.
- any of these techniques are suitable for forming each of the various layers discussed below.
- teachings described below are not limited by the technology used for the formation process.
- FIGS. 2-5 and 7 - 8 below a capacitor stack is illustrated using a simple planar structure.
- FIGS. 2-5 and 7 - 8 below a capacitor stack is illustrated using a simple planar structure.
- Those skilled in the art will appreciate that the description and teachings to follow can be readily applied to any simple or complex capacitor morphology.
- the drawings are for illustrative purposes only and do not limit the application of the present invention.
- FIG. 2 illustrates a simple capacitor stack, 200 , consistent with some embodiments of the present invention.
- first electrode layer, 202 is formed on substrate, 201 .
- the substrate has already received several processing steps in the manufacture of a full DRAM device.
- the first electrode may be any conductive material and includes dopant materials up to about 10 atomic %.
- a class of materials of interest is the conductive metal oxides. Examples of the conductive metal oxides include the conductive compounds of molybdenum oxide, tungsten oxide, ruthenium oxide, rhenium oxide, chromium oxide, rhodium oxide, iridium oxide, manganese oxide, tin oxide, cobalt oxide, or nickel oxide.
- a specific electrode material of interest is MoO 2 .
- the dopant materials may be co-deposited with the bulk electrode material or may be introduced as one or more unique sub-layers.
- the dopant precursor(s) can be introduced in the same pulse as the metal precursor of the electrode material or the dopant precursor(s) can be introduced in separate pulses.
- the electrode formation technology is PVD, the dopant material(s) can be either co-sputtered or formed as a separate layer during the formation of the electrode.
- the first electrode is annealed before proceeding to the formation of the dielectric material.
- dielectric layer, 204 would then be formed on the first electrode layer, 202 .
- dielectric materials have been targeted for use in DRAM capacitors. Examples of suitable dielectric materials comprise SiO 2 , SiO 2 /Si x N y , SiON, Al 2 O 3 , HfO 2 , HfSiO x , ZrO 2 , Ta 2 O 5 , TiO 2 , SrTiO 3 (STO), SrBaTiO x (SBT), PbZrTiO x (PZT) or doped versions of the same such as Al:TiO 2 . These dielectric materials may be formed as a single layer or may be formed as a hybrid or nanolaminate structure. Optionally, the dielectric layer may now receive a PDA treatment. A specific dielectric material of interest is the rutile-phase of TiO 2 .
- the second electrode layer, 206 is formed on dielectric layer, 204 .
- the second electrode layer may be a conductive binary metal compound material as described above, a metal, or a combination thereof.
- the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
- FIG. 3 illustrates a specific example of a simple capacitor stack, 300 , consistent with some embodiments of the present invention.
- first electrode layer, 302 is formed on substrate, 201 .
- the substrate has already received several processing steps in the manufacture of a full DRAM device.
- One class of materials that is of interest as a DRAM electrode is the conductive metal oxides.
- the conductive metal oxides include the conductive compounds of molybdenum oxide, tungsten oxide, ruthenium oxide, rhenium oxide, chromium oxide, rhodium oxide, iridium oxide, manganese oxide, tin oxide, cobalt oxide, or nickel oxide.
- first electrode layer, 302 comprises a MoO 2 material that also contains one or more dopant materials.
- Specific dopant materials comprise Si, Al, or other transition metals.
- the goal is to maximize the amount of MoO 2 present in first electrode layer, 302 , because it has a distorted rutile crystal structure and would serve as a good template to promote the growth of the rutile-phase of a TiO 2 dielectric material in a later step.
- a second goal is to ensure that the work function of the MoO 2 electrode material remains above ⁇ 5.0 eV.
- oxygen-rich materials MoO 2+x
- the first electrode is annealed before proceeding to the formation of the dielectric material.
- dielectric layer, 304 would then be formed on the first electrode layer, 302 .
- a layer of TiO 2 that is predominantly (>30% as determined by XRD) in the rutile-phase is formed as the dielectric layer, 304 .
- the rutile-phase of TiO 2 grows preferentially over the anatase-phase due to the distorted rutile-phase crystal structure of the underlying predominantly MoO 2 electrode material.
- the TiO 2 layer generally has a physical layer thickness between 5 nm and 20 nm and exhibits a k value of >40.
- the dielectric layer may now receive a PDA treatment.
- the second electrode layer, 306 is formed on dielectric layer, 304 .
- the second electrode layer may be a conductive binary metal compound material as described above, a metal, or a combination thereof.
- the second electrode is also doped.
- the dopant may be the same or different from the dopant used in the first electrode.
- the second electrode layer, 306 comprises a conductive binary metal oxide material.
- the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
- FIG. 4 illustrates a simple capacitor stack, 400 , consistent with some embodiments of the present invention.
- a thin layer of the conductive binary metal compound is used on top of a previously deposited conductive base layer, 401 , to form the first electrode.
- the thin layer of the conductive binary metal compound also includes one or more dopant materials.
- the base layer may be a metal or highly conductive material such as TiN, TaN, TiAlN, Al, Cu, W, WN or the like.
- doped thin first electrode layer, 402 is formed on base layer, 401 .
- the substrate has already received several processing steps in the manufacture of a full DRAM device.
- doped thin first electrode layer, 402 comprises a conductive metal oxide material.
- the conductive metal oxides include molybdenum oxide, tungsten oxide, ruthenium oxide, rhenium oxide, chromium oxide, rhodium oxide, iridium oxide, manganese oxide, tin oxide, cobalt oxide, or nickel oxide.
- the first electrode is annealed before proceeding to the formation of the dielectric material.
- dielectric layer, 404 would then be formed on the doped thin first electrode layer, 402 .
- dielectric materials have been targeted for use in DRAM capacitors. Examples of suitable dielectric materials comprise SiO 2 , SiO 2 /Si x N y , SiON, HfO 2 , ZrO 2 , Ta 2 O 5 , TiO 2 , SrTiO 3 (STO), SrBaTiO x (SBT), PbZrTiO x (PZT) or doped versions of the same such as Al:TiO 2 . These dielectric materials may be formed as a single layer or may be formed as a hybrid or nanolaminate structure. Optionally, the dielectric layer may now receive a PDA treatment.
- the second electrode layer, 406 is formed on dielectric layer, 404 .
- the second electrode layer may be a binary metal compound material as described above, a metal, or a combination thereof.
- the second electrode layer, 406 may also be doped.
- the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
- FIG. 5 illustrates a specific example of a simple capacitor stack, 500 , consistent with some embodiments of the present invention.
- a thin layer of the doped conductive binary metal compound is formed on top of a previously deposited conductive base layer, 501 , to form the first electrode.
- the base layer may be a metal or highly conductive material such as TiN, TaN, TiAlN, Al, Cu, W, WN or the like.
- doped thin first electrode layer, 502 is formed on base layer, 501 .
- the substrate has already received several processing steps in the manufacture of a full DRAM device.
- doped thin first electrode layer, 502 comprises a MoO 2 and one or more dopants.
- Specific dopant materials comprise Si, Al, or other transition metals.
- the doped thin first electrode layer, 502 may have a thickness between about 0.5 nm and 5 nm.
- One goal is to maximize the amount of MoO 2 present in the doped thin first electrode layer, 502 , because it has a distorted rutile crystal structure and would serve as a good template to promote the growth of rutile-phase TiO 2 dielectrics in a later deposition step.
- the first electrode is annealed before proceeding to the formation of the dielectric material.
- dielectric layer, 504 would then be formed on the doped thin first electrode layer, 502 .
- a layer of TiO 2 that is predominantly (>30% as determined by XRD) in the rutile-phase is formed as the dielectric layer, 504 .
- the rutile-phase of TiO 2 grows preferentially over the anatase-phase due to the distorted rutile-phase crystal structure of the underlying predominantly MoO 2 doped thin first electrode material.
- the TiO 2 layer generally has a thickness between 5 nm and 20 nm and exhibits a k value of >40.
- the dielectric layer may now receive a PDA treatment.
- the second electrode layer, 506 is formed on dielectric layer, 504 .
- the second electrode layer may be a binary metal compound material as described above, a metal, or a combination thereof.
- the second electrode layer, 506 comprises a doped conductive binary metal oxide material.
- the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
- FIG. 6 describes a method, 600 , for fabricating a DRAM capacitor stack.
- the initial step, 602 comprises forming a first electrode layer.
- suitable electrode materials comprise conductive metal oxides, conductive metal silicides, conductive metal nitrides, and combinations thereof.
- a particularly interesting class of materials is the conductive metal oxides.
- the first electrode material further comprises the addition of one or more dopants in a concentration up to about 10 atomic %.
- the dopant is not distributed uniformly throughout the first electrode layer.
- the concentration of the dopant can be adjusted so it is higher within the bulk of the first electrode layer than at the top surface of the first electrode layer. This may have a number of advantages.
- the addition of the dopant increases the stability of the electrode material during subsequent high temperature steps. Therefore, the dopant in the bulk of the first electrode material will increase the stability of the layer. However, the dopant must not significantly alter the desired crystal structure of the top surface of the first electrode and must not decrease the work function of the electrode. By reducing the concentration of the dopant at the top surface of the electrode, the dopant will have a small effect on the crystal structure of the surface and the work function of the electrode.
- the variation of the concentration of the dopant may assume many forms.
- the concentration may vary in a linear fashion where it is highest at the bottom of the first electrode layer (i.e. closest to the substrate) and is lowest at the top surface (i.e. in contact with the dielectric layer).
- the concentration may be held at a constant level from the bottom of the first electrode layer to some distance into the electrode layer and then abruptly decrease to a lower level for the remaining thickness. In this case, the concentration would vary in a step function manner.
- the concentration may be lowest at both the top and bottom surfaces of the first electrode layer and highest within the bulk of the layer. Those skilled in the art will realize that these are just a few examples of how the variation of the concentration of the dopant can be devised.
- the first electrode is annealed before proceeding to the formation of the dielectric material.
- the next step, 604 comprises forming a dielectric material on the first electrode layer.
- the dielectric layer may now receive a PDA treatment.
- the next step, 606 comprises forming a second electrode layer on the dielectric layer.
- the second electrode layer may be a binary metal compound material as described above, a metal, or a combination thereof.
- the second electrode layer, 606 may also be doped.
- the DRAM capacitor stack may now receive a PMA treatment.
- FIG. 7 illustrates a simple capacitor stack, 700 , consistent with some embodiments of the present invention.
- first electrode layer, 701 / 702 is formed on substrate, 201 .
- the first electrode may be any conductive material and includes dopant materials up to about 10 atomic %.
- the concentration of the dopant is non-uniform within first electrode layer, 701 / 702 . This concept is illustrated schematically in FIG. 7 wherein layer 701 has a different dopant concentration from layer 702 .
- the variation of the concentration of the dopant may assume many forms as discussed previously.
- a specific electrode material of interest is MoO 2 .
- the dopant materials may be co-deposited with the bulk electrode material or may be introduced as one or more unique sub-layers.
- the dopant precursor(s) can be introduced in the same pulse as the metal precursor of the electrode material or the dopant precursor(s) can be introduced in separate pulses.
- the electrode formation technology is PVD, the dopant material(s) can be either co-sputtered or formed as a separate layer during the formation of the electrode.
- the first electrode is annealed before proceeding to the formation of the dielectric material.
- dielectric layer, 704 would then be formed on the first electrode layer, 701 / 702 .
- dielectric materials have been targeted for use in DRAM capacitors. Examples of suitable dielectric materials comprise SiO 2 , SiO 2 /Si x N y , SiON, Al 2 O 3 , HfO 2 , HfSiO x , ZrO 2 , Ta 2 O 5 , TiO 2 SrTiO 3 (STO), SrBaTiO x (SBT), PbZrTiO x (PZT) or doped versions of the same such as Al:TiO 2 . These dielectric materials may be formed as a single layer or may be formed as a hybrid or nanolaminate structure. A specific dielectric material of interest is the rutile-phase of TiO 2 . Optionally, the dielectric layer may now receive a PDA treatment.
- the second electrode layer, 706 / 703 is formed on dielectric layer, 704 .
- the second electrode layer may be a conductive binary metal compound material and includes dopant materials up to about 10 atomic %.
- the concentration of the dopant is non-uniform within second electrode layer, 706 / 703 .
- This concept is illustrated schematically in FIG. 7 wherein layer 706 has a different dopant concentration from layer 703 .
- the variation of the concentration of the dopant may assume many forms as discussed previously.
- the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
- FIG. 8 illustrates a specific example of a simple capacitor stack, 800 , consistent with some embodiments of the present invention.
- first electrode layer, 801 / 802 is formed on substrate, 201 .
- the substrate has already received several processing steps in the manufacture of a full DRAM device.
- One class of materials that is of interest as a DRAM electrode is the conductive metal oxides.
- first electrode layer, 801 / 802 comprises a MoO 2 material that also contains one or more dopant materials up to a concentration of about 10 atomic %. The concentration of the dopant is non-uniform within the first electrode layer, 801 / 802 . This concept is illustrated schematically in FIG. 8 wherein layer 801 has a different dopant concentration from layer 802 .
- Layer 801 of the first electrode will have a higher concentration of the dopant.
- Layer 802 of the first electrode will have a lower concentration of the dopant.
- Specific dopant materials comprise Si, Al, or other transition metals. The goal is to maximize the amount of crystalline MoO 2 present in lightly doped electrode layer, 802 , because it has a distorted rutile crystal structure and would serve as a good template to promote the growth of rutile-phase of a TiO 2 dielectric material in a later deposition step.
- a second goal is to ensure that the work function of the MoO 2 electrode material remains above ⁇ 5.0 eV.
- oxygen-rich materials MoO 2+x
- the first electrode is annealed before proceeding to the formation of the dielectric material.
- dielectric layer, 804 would then be formed on the first electrode layer, 801 / 802 .
- a layer of TiO 2 that is predominantly (>30% as determined by XRD) in the rutile-phase is formed as the dielectric layer, 804 .
- the rutile-phase of TiO 2 grows preferentially over the anatase-phase due to the distorted rutile-phase crystal structure of the underlying predominantly MoO 2 electrode material.
- the TiO 2 layer generally has a physical layer thickness between 5 nm and 20 nm and exhibits a k value of >40.
- the dielectric layer may now receive a PDA treatment.
- the second electrode layer, 806 / 803 is formed on dielectric layer, 804 .
- the second electrode layer may be a conductive binary metal compound material as described above, a metal, or a combination thereof.
- the second electrode is also doped up to a concentration of about 10 atomic %.
- the dopant may be the same or different from the dopant used in the first electrode.
- the second electrode layer, 806 / 803 comprises a conductive binary metal oxide material.
- the concentration of the dopant is non-uniform within the second electrode layer, 806 / 803 . This concept is illustrated schematically in FIG. 8 wherein layer 806 has a different dopant concentration from layer 803 .
- Layer 806 of the second electrode will have a higher concentration of the dopant.
- Layer 803 of the second electrode will have a lower concentration of the dopant.
- Specific dopant materials comprise Si, Al, or other transition metals.
- the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
- the methods disclosed above may be used in the manufacture of a semiconductor device.
- the device will comprise a plurality of memory cells. Each memory cell will comprise at least one capacitor.
- Each capacitor will comprise a DRAM capacitor stack fabricated using the above described methods.
- a DRAM capacitor stack fabricated in accordance with the present invention using a TiO 2 dielectric layer with a k value of >40 and a physical thickness of 5-20 nm will have an EOT of less than 0.8 nm (from Eqn. 2 above), while providing adequate charge retention characteristics.
- the doped conductive metal oxide (e.g., MoO 2 ) based first electrodes of the present invention may have a work function greater than 5.1 eV leading to reduced leakage current.
- a DRAM capacitor stack fabricated using the above described methods of the present invention and having a physical thickness of less than 20 nm is achievable via ALD, PE-ALD, AVD, UV-ALD, CVD, PECVD, or PVD.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This document relates to the subject matter of a joint research agreement between Intermolecular, Inc. and Elpida Memory, Inc.
- The present invention generally relates to the field of dynamic random access memory (DRAM), and more particularly to electrode processing for improved DRAM performance.
- Dynamic Random Access Memory utilizes capacitors to store bits of information within an integrated circuit. A capacitor is formed by placing a dielectric material between two electrodes formed from conductive materials. A capacitor's ability to hold electrical charge (i.e., capacitance) is a function of the surface area of the capacitor plates A, the distance between the capacitor plates d, and the relative dielectric constant or k-value of the dielectric material. The capacitance is given by:
-
- where ∈0 represents the vacuum permittivity.
- The dielectric constant is a measure of a material's polarizability. Therefore, the higher the dielectric constant of a material, the more electrical charge the capacitor can hold. Therefore, for a given desired capacitance, if the k-value of the dielectric is increased, the area of the capacitor can be decreased to maintain the same cell capacitance. Reducing the size of capacitors within the device is important for the miniaturization of integrated circuits. This allows the packing of millions (mega-bit (Mb)) or billions (giga-bit (Gb)) of memory cells into a single semiconductor device. The goal is to maintain a large cell capacitance (generally ˜10 to 25 fF) and a low leakage current (generally <10−7 A cm−2). The physical thickness of the dielectric layers in DRAM capacitors could not be reduced unlimitedly in order to avoid leakage current caused by tunneling mechanisms which exponentially increases as the thickness of the dielectric layer decreases.
- Traditionally, SiO2 has been used as the dielectric material and semiconducting materials (semiconductor-insulator-semiconductor [SIS] cell designs) have been used as the electrodes. The cell capacitance was maintained by increasing the area of the capacitor using very complex capacitor morphologies while also decreasing the thickness of the SiO2 dielectric layer. Increases of the leakage current above the desired specifications have demanded the development of new capacitor geometries, new electrode materials, and new dielectric materials. Cell designs have migrated to metal-insulator-semiconductor (MIS) and now to metal-insulator-metal (MIM) cell designs for higher performance.
- Typically, DRAM devices at technology nodes of 80 nm and below use MIM capacitors wherein the electrode materials are metals. These electrode materials generally have higher conductivities than the semiconductor electrode materials, higher work functions, exhibit improved stability over the semiconductor electrode materials, and exhibit reduced depletion effects. The electrode materials must have high conductivity to ensure fast device speeds. Representative examples of electrode materials for MIM capacitors are metals, conductive metal oxides, conductive metal silicides, conductive metal nitrides (i.e. TiN), or combinations thereof. MIM capacitors in these DRAM applications utilize insulating materials having a dielectric constant, or k-value, significantly higher than that of SiO2 (k=3.9). For DRAM capacitors, the goal is to utilize dielectric materials with k values greater than about 40. Such materials are generally classified as high-k materials. Representative examples of high-k materials for MIM capacitors are non-conducting metal oxides, non-conducting metal nitrides, non-conducting metal silicates or combinations thereof. These dielectrics may also include additional dopant materials.
- A figure of merit in DRAM technology is the electrical performance of the dielectric material as compared to SiO2 known as the Equivalent Oxide Thickness (EOT). A high-k material's EOT is calculated using a normalized measure of silicon dioxide (SiO2 k=3.9) as a reference, given by:
-
- where d represents the physical thickness of the capacitor dielectric.
- As DRAM technologies scale below the 40 nm technology node, manufacturers must reduce the EOT of the high-k dielectric films in MIM capacitors in order to increase charge storage capacity. The goal is to utilize dielectric materials that exhibit an EOT of less than about 0.8 nm while maintaining a physical thickness of about 5-20 nm.
- One class of high-k dielectric materials possessing the characteristics required for implementation in advanced DRAM capacitors are high-k metal oxide materials. Titanium dioxide (TiO2) is a metal oxide dielectric material which displays significant promise in terms of serving as a high-k dielectric material for implementation in DRAM capacitors.
- The dielectric constant of a dielectric material may be dependent upon the crystalline phase(s) of the material. For example, in the case of TiO2, the anatase crystalline phase of TiO2 has a dielectric constant of approximately 40, while the rutile crystalline phase of TiO2 can have a dielectric constant of approximately >80. Due to the higher-k value of the rutile-phase, it is desirable to produce TiO2 based DRAM capacitors with the TiO2 in the rutile-phase. The relative amounts of the anatase phase and the rutile phase can be determined from x-ray diffraction (XRD). From Eqn. 1 above, a TiO2 layer in the rutile-phase could be physically thicker and maintain the desired capacitance. The increased physical thickness is important for lowering the leakage current of the capacitor. The anatase phase will transition to the rutile phase at high temperatures (>8000). However, high temperature processes are undesirable in the manufacture of DRAM devices.
- The crystal phase of an underlying layer can be used to influence the growth of a specific crystal phase of a subsequent material if their crystal structures are similar and their lattice constants are similar. This technique is well known in technologies such as epitaxial growth. The same concepts have been extended to the growth of thin films where the underlying layer can be used as a “template” to encourage the growth of a desired phase over other competing crystal phases.
- Therefore, there is a need to develop a DRAM electrode which promotes the growth of the rutile-phase in a TiO2 dielectric layer during formation of the dielectric layer. Such a DRAM electrode would enable a DRAM capacitor with high cell capacitance, small area, low leakage current, and fast device speed.
- Generally, as the dielectric constant of a material increases, the band gap of the material decreases. This leads to high leakage current in the device. As a result, without the utilization of countervailing measures, capacitor stacks implementing high-k dielectric materials may experience large leakage currents. High work function electrodes (e.g., electrodes having a work function of greater than 5.0 eV) may be utilized in order to counter the effects of implementing a reduced band gap high-k dielectric layer within the DRAM capacitor. Metals, such as platinum, gold, ruthenium, and ruthenium oxide are examples of high work function electrode materials suitable for inhibiting device leakage in a DRAM capacitor having a high-k dielectric layer. The noble metal systems, however, are prohibitively expensive when employed in a mass production context. Moreover, electrodes fabricated from noble metals often suffer from poor manufacturing qualities, such as surface roughness, poor adhesion, and form a contamination risk in the fab.
- Conductive metal oxides, conductive metal silicides, conductive metal nitrides, or combinations thereof comprise other classes of materials that may be suitable as DRAM capacitor electrodes. Generally, transition metals and their conductive binary compounds form good candidates as electrode materials. The transition metals exist in several oxidation states. Therefore, a wide variety of compounds are possible. Different compounds may have different crystal structures, electrical properties, etc. It is important to utilize the proper compound for the desired application.
- In one example, molybdenum has several binary oxides of which MoO2 and MoO3 are two examples. These two oxides of molybdenum have different properties. MoO2 has shown great promise as an electrode material in DRAM capacitors. MoO2 has a distorted rutile crystal structure and serves as an acceptable template to promote the deposition of the rutile-phase of TiO2 as discussed above. MoO2 also has a high work function (can be >5.0 eV depending on process history) which helps to minimize the leakage current of the DRAM device. However, oxygen-rich phases (MoO2+x) degrade the performance of the MoO2 electrode because they do not promote the deposition of the rutile-phase of TiO2. For example, MoO3 (the most oxygen-rich phase) has an orthorhombic crystal structure.
- Generally, a deposited thin film may be amorphous, crystalline, or a mixture thereof. Furthermore, several different crystalline phases may exist. Therefore, processes (both deposition and post-treatment) must be developed to maximize the formation of crystalline MoO2 and to minimize the presence of MoO2+x phases. The MoO2+x phases may form during the deposition of the electrode and may not be evenly distributed throughout the layer thickness. The MoO2 electrode material may be formed using any common formation technique such as atomic layer deposition (ALD), plasma enhanced atomic layer deposition (PE-ALD), atomic vapor deposition (AVD), ultraviolet assisted atomic layer deposition (UV-ALD), chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), or physical vapor deposition (PVD). Typically, the MoO2 electrode material must be annealed after formation to fully crystallize the film. Even if the anneal is performed under an inert gas such as nitrogen, the presence of MoO2+x phases are observed and the effective k-value of the TiO2 dielectric subsequently formed on such an electrode is lower than desired.
- Additionally, DRAM capacitor stacks may undergo various refinement process steps after fabrication. These refinement processes may include post-fabrication chemical and thermal processing (i.e., oxidation or reduction). For instance, after initial DRAM capacitor stack fabrication, a number of high temperature (up to about 600 C.) processes may be applied to complete the device fabrication. During these subsequent process steps, the DRAM electrode materials must remain chemically, physically, and structurally stable. They must maintain the structural, compositional, physical, and electrical properties that have been developed. Furthermore, they should not undergo significant interaction or reaction with the dielectric layer which may degrade the performance of the DRAM capacitor.
- Binary conductive metal oxide materials may not exhibit the required chemical and thermal stability under the various processing steps implemented during fabrication to be used as high quality capacitor electrodes. Therefore, there is a need to produce an electrode system that exhibits good conductivity, a high work function, morphological properties (i.e. roughness), and a crystal structure adequate for templating the preferred crystal phases of subsequently formed high-k dielectric materials, while simultaneously exhibiting good structural, compositional, physical, and electrical stability during subsequent thermal processing.
- To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. The drawings are not to scale and the relative dimensions of various elements in the drawings are depicted schematically and not necessarily to scale.
- The techniques of the present invention can readily be understood by considering the following detailed description in conjunction with the accompanying drawings, in which:
-
FIG. 1 illustrates a flow chart illustrating a method for fabricating a DRAM capacitor stack, in accordance with some embodiments of the present invention. -
FIG. 2 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention. -
FIG. 3 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention. -
FIG. 4 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention. -
FIG. 5 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention. -
FIG. 6 illustrates a flow chart illustrating a method for fabricating a DRAM capacitor stack, in accordance with some embodiments of the present invention. -
FIG. 7 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention. -
FIG. 8 illustrates a simplified cross-sectional view of a DRAM capacitor stack fabricated in accordance with some embodiments of the present invention. - It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not necessarily restrictive of the invention as claimed. The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate embodiments of the invention and together with the general description, serve to explain the principles of the invention. Reference will now be made in detail to the subject matter disclosed, which is illustrated in the accompanying drawings.
-
FIG. 1 describes a method, 100, for fabricating a DRAM capacitor stack. The initial step, 102, comprises forming a first electrode layer. Examples of suitable electrode materials comprise conductive metal oxides, conductive metal silicides, conductive metal nitrides, and combinations thereof. A particularly interesting class of materials is the conductive metal oxides. Generally, these conductive metal oxide materials also contain oxygen-rich components. The first electrode material further comprises the addition of a dopant. As used herein, a “dopant” is a minor constituent (generally <10 atomic %) of a layer or material that is purposely added. As used herein, the dopant may be electrically active or not electrically active. The definition excludes residues and impurities such as carbon, etc. that may be present in the material due to inefficiencies of the process or impurities in the precursor materials. - Dopants can be added to the conductive metal oxides to form ternary material systems. Examples of these potential dopant materials include Si, Al, Ge, or other metals (i.e. Sn, Ni, Ru, Ta, Re, Rh, Y, Zr, W, etc.). Additional dopants can be added to the ternary material systems to form quaternary material systems. Examples of these potential dopant materials include Si, Al, metals, B, C, N (to form borides, carbides, nitrides), or combinations thereof.
- In some embodiments, the dopant may be interspersed within the first electrode material as it is formed (i.e. co-deposited) or layered in
step 102. The dopant may be formed as a unique layer during the formation of the electrode structure or may be co-deposited along with the primary electrode material. If the dopant is formed as a unique layer, it may be deposited first, deposited in the middle of the electrode structure, or may be deposited on top of the primary electrode material. - The dopants will tend to form ternary or quaternary material systems with the two major components of the electrode material. Generally, these systems will exhibit better compositional and thermal stability than their undoped binary counterparts. However, it is important that the addition of the dopant does not degrade the crystal structure of the electrode material if the electrode material is to be used as a templating layer for the formation of a desired dielectric crystal structure. Furthermore, the addition of the dopant should not lower the work function of the electrode material and negatively impact the leakage current performance of the device.
- It is further recognized that after the formation of the first electrode, an annealing process may be implemented in order to ensure that the composition and crystalline phase of the first electrode material is suitable for templating subsequently deposited high-k dielectric materials. One example of such an annealing process is further described in U.S. application Ser. No. 13/084,666 filed on Apr. 12, 2011, entitled “METHOD FOR FABRICATING A DRAM CAPACITOR” and is incorporated herein by reference.
- Returning to
FIG. 1 , the next step, 104, comprises forming a dielectric material on the first electrode layer. Optionally, the dielectric material may undergo a post dielectric anneal (PDA) treatment (not shown). The next step, 106, comprises forming a second electrode layer on the dielectric layer. Optionally, the DRAM capacitor stack may undergo a post metallization anneal (PMA) treatment (not shown). Examples of the PDA and PMA treatments are further described in U.S. application Ser. No. ______ filed on Apr. ______, 2011, entitled “METHOD OF PROCESSING MIM CAPACITORS TO REDUCE LEAKAGE CURRENT” and having internal docket number (IM0223_US) and is incorporated herein by reference. - Those skilled in the art will appreciate that each of the first electrode layer, the dielectric layer, and the second electrode layer may be formed using well known techniques such as ALD, PE-ALD, AVD, UV-ALD, CVD, PECVD, or PVD. Generally, because of the complex morphology of the DRAM capacitor structure, ALD, PE-ALD, AVD, or CVD are preferred methods of layer formation. However, any of these techniques are suitable for forming each of the various layers discussed below. Those skilled in the art will appreciate that the teachings described below are not limited by the technology used for the formation process.
- In
FIGS. 2-5 and 7-8 below, a capacitor stack is illustrated using a simple planar structure. Those skilled in the art will appreciate that the description and teachings to follow can be readily applied to any simple or complex capacitor morphology. The drawings are for illustrative purposes only and do not limit the application of the present invention. -
FIG. 2 illustrates a simple capacitor stack, 200, consistent with some embodiments of the present invention. Using the method as outlined inFIG. 1 and described above, first electrode layer, 202, is formed on substrate, 201. Generally, the substrate has already received several processing steps in the manufacture of a full DRAM device. The first electrode may be any conductive material and includes dopant materials up to about 10 atomic %. A class of materials of interest is the conductive metal oxides. Examples of the conductive metal oxides include the conductive compounds of molybdenum oxide, tungsten oxide, ruthenium oxide, rhenium oxide, chromium oxide, rhodium oxide, iridium oxide, manganese oxide, tin oxide, cobalt oxide, or nickel oxide. A specific electrode material of interest is MoO2. - The dopant materials may be co-deposited with the bulk electrode material or may be introduced as one or more unique sub-layers. For example, if the electrode formation technology is ALD, AVD, or PE-ALD, the dopant precursor(s) can be introduced in the same pulse as the metal precursor of the electrode material or the dopant precursor(s) can be introduced in separate pulses. If the electrode formation technology is PVD, the dopant material(s) can be either co-sputtered or formed as a separate layer during the formation of the electrode. Typically, the first electrode is annealed before proceeding to the formation of the dielectric material.
- In the next step, dielectric layer, 204, would then be formed on the first electrode layer, 202. A wide variety of dielectric materials have been targeted for use in DRAM capacitors. Examples of suitable dielectric materials comprise SiO2, SiO2/SixNy, SiON, Al2O3, HfO2, HfSiOx, ZrO2, Ta2O5, TiO2, SrTiO3 (STO), SrBaTiOx (SBT), PbZrTiOx (PZT) or doped versions of the same such as Al:TiO2. These dielectric materials may be formed as a single layer or may be formed as a hybrid or nanolaminate structure. Optionally, the dielectric layer may now receive a PDA treatment. A specific dielectric material of interest is the rutile-phase of TiO2.
- In the next step, the second electrode layer, 206, is formed on dielectric layer, 204. The second electrode layer may be a conductive binary metal compound material as described above, a metal, or a combination thereof. Optionally, the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
-
FIG. 3 illustrates a specific example of a simple capacitor stack, 300, consistent with some embodiments of the present invention. Using the method as outlined inFIG. 1 and described above, first electrode layer, 302, is formed on substrate, 201. Generally, the substrate has already received several processing steps in the manufacture of a full DRAM device. One class of materials that is of interest as a DRAM electrode is the conductive metal oxides. Examples of the conductive metal oxides include the conductive compounds of molybdenum oxide, tungsten oxide, ruthenium oxide, rhenium oxide, chromium oxide, rhodium oxide, iridium oxide, manganese oxide, tin oxide, cobalt oxide, or nickel oxide. As a specific example, first electrode layer, 302, comprises a MoO2 material that also contains one or more dopant materials. Specific dopant materials comprise Si, Al, or other transition metals. The goal is to maximize the amount of MoO2 present in first electrode layer, 302, because it has a distorted rutile crystal structure and would serve as a good template to promote the growth of the rutile-phase of a TiO2 dielectric material in a later step. A second goal is to ensure that the work function of the MoO2 electrode material remains above ˜5.0 eV. The presence of oxygen-rich materials (MoO2+x) is to be minimized because they generally do not promote the growth of the rutile-phase crystal structure of the TiO2 dielectric material and can decrease the work function. Typically, the first electrode is annealed before proceeding to the formation of the dielectric material. - In the next step, dielectric layer, 304, would then be formed on the first electrode layer, 302. In this example, a layer of TiO2 that is predominantly (>30% as determined by XRD) in the rutile-phase is formed as the dielectric layer, 304. The rutile-phase of TiO2 grows preferentially over the anatase-phase due to the distorted rutile-phase crystal structure of the underlying predominantly MoO2 electrode material. The TiO2 layer generally has a physical layer thickness between 5 nm and 20 nm and exhibits a k value of >40. Optionally, the dielectric layer may now receive a PDA treatment.
- In the next step, the second electrode layer, 306, is formed on dielectric layer, 304. The second electrode layer may be a conductive binary metal compound material as described above, a metal, or a combination thereof. Advantageously, the second electrode is also doped. The dopant may be the same or different from the dopant used in the first electrode. In this example, the second electrode layer, 306, comprises a conductive binary metal oxide material. Optionally, the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
-
FIG. 4 illustrates a simple capacitor stack, 400, consistent with some embodiments of the present invention. In this illustration, only a thin layer of the conductive binary metal compound is used on top of a previously deposited conductive base layer, 401, to form the first electrode. The thin layer of the conductive binary metal compound also includes one or more dopant materials. The base layer may be a metal or highly conductive material such as TiN, TaN, TiAlN, Al, Cu, W, WN or the like. Using the method as outlined inFIG. 1 and described above, doped thin first electrode layer, 402, is formed on base layer, 401. Generally, the substrate has already received several processing steps in the manufacture of a full DRAM device. In this example, doped thin first electrode layer, 402, comprises a conductive metal oxide material. Examples of the conductive metal oxides include molybdenum oxide, tungsten oxide, ruthenium oxide, rhenium oxide, chromium oxide, rhodium oxide, iridium oxide, manganese oxide, tin oxide, cobalt oxide, or nickel oxide. Typically, the first electrode is annealed before proceeding to the formation of the dielectric material. - In the next step, dielectric layer, 404, would then be formed on the doped thin first electrode layer, 402. A wide variety of dielectric materials have been targeted for use in DRAM capacitors. Examples of suitable dielectric materials comprise SiO2, SiO2/SixNy, SiON, HfO2, ZrO2, Ta2O5, TiO2, SrTiO3 (STO), SrBaTiOx (SBT), PbZrTiOx (PZT) or doped versions of the same such as Al:TiO2. These dielectric materials may be formed as a single layer or may be formed as a hybrid or nanolaminate structure. Optionally, the dielectric layer may now receive a PDA treatment.
- In the next step, the second electrode layer, 406, is formed on dielectric layer, 404. The second electrode layer may be a binary metal compound material as described above, a metal, or a combination thereof. The second electrode layer, 406, may also be doped. Optionally, the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
-
FIG. 5 illustrates a specific example of a simple capacitor stack, 500, consistent with some embodiments of the present invention. In this illustration, only a thin layer of the doped conductive binary metal compound is formed on top of a previously deposited conductive base layer, 501, to form the first electrode. The base layer may be a metal or highly conductive material such as TiN, TaN, TiAlN, Al, Cu, W, WN or the like. Using the method as outlined inFIG. 1 and described above, doped thin first electrode layer, 502, is formed on base layer, 501. Generally, the substrate has already received several processing steps in the manufacture of a full DRAM device. In this example, doped thin first electrode layer, 502, comprises a MoO2 and one or more dopants. Specific dopant materials comprise Si, Al, or other transition metals. The doped thin first electrode layer, 502, may have a thickness between about 0.5 nm and 5 nm. One goal is to maximize the amount of MoO2 present in the doped thin first electrode layer, 502, because it has a distorted rutile crystal structure and would serve as a good template to promote the growth of rutile-phase TiO2 dielectrics in a later deposition step. Typically, the first electrode is annealed before proceeding to the formation of the dielectric material. - In the next step, dielectric layer, 504, would then be formed on the doped thin first electrode layer, 502. In this example, a layer of TiO2 that is predominantly (>30% as determined by XRD) in the rutile-phase is formed as the dielectric layer, 504. The rutile-phase of TiO2 grows preferentially over the anatase-phase due to the distorted rutile-phase crystal structure of the underlying predominantly MoO2 doped thin first electrode material. The TiO2 layer generally has a thickness between 5 nm and 20 nm and exhibits a k value of >40. Optionally, the dielectric layer may now receive a PDA treatment.
- In the next step, the second electrode layer, 506, is formed on dielectric layer, 504. The second electrode layer may be a binary metal compound material as described above, a metal, or a combination thereof. In this example, the second electrode layer, 506, comprises a doped conductive binary metal oxide material. Optionally, the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques.
-
FIG. 6 describes a method, 600, for fabricating a DRAM capacitor stack. The initial step, 602, comprises forming a first electrode layer. Examples of suitable electrode materials comprise conductive metal oxides, conductive metal silicides, conductive metal nitrides, and combinations thereof. A particularly interesting class of materials is the conductive metal oxides. The first electrode material further comprises the addition of one or more dopants in a concentration up to about 10 atomic %. In this embodiment, the dopant is not distributed uniformly throughout the first electrode layer. For example, the concentration of the dopant can be adjusted so it is higher within the bulk of the first electrode layer than at the top surface of the first electrode layer. This may have a number of advantages. As discussed previously, the addition of the dopant increases the stability of the electrode material during subsequent high temperature steps. Therefore, the dopant in the bulk of the first electrode material will increase the stability of the layer. However, the dopant must not significantly alter the desired crystal structure of the top surface of the first electrode and must not decrease the work function of the electrode. By reducing the concentration of the dopant at the top surface of the electrode, the dopant will have a small effect on the crystal structure of the surface and the work function of the electrode. - The variation of the concentration of the dopant may assume many forms. In some embodiments, the concentration may vary in a linear fashion where it is highest at the bottom of the first electrode layer (i.e. closest to the substrate) and is lowest at the top surface (i.e. in contact with the dielectric layer). In some embodiments, the concentration may be held at a constant level from the bottom of the first electrode layer to some distance into the electrode layer and then abruptly decrease to a lower level for the remaining thickness. In this case, the concentration would vary in a step function manner. In some embodiments, the concentration may be lowest at both the top and bottom surfaces of the first electrode layer and highest within the bulk of the layer. Those skilled in the art will realize that these are just a few examples of how the variation of the concentration of the dopant can be devised. Typically, the first electrode is annealed before proceeding to the formation of the dielectric material.
- Returning to
FIG. 6 , the next step, 604, comprises forming a dielectric material on the first electrode layer. Optionally, the dielectric layer may now receive a PDA treatment. The next step, 606, comprises forming a second electrode layer on the dielectric layer. The second electrode layer may be a binary metal compound material as described above, a metal, or a combination thereof. The second electrode layer, 606, may also be doped. Optionally, the DRAM capacitor stack may now receive a PMA treatment. -
FIG. 7 illustrates a simple capacitor stack, 700, consistent with some embodiments of the present invention. Using the method as outlined inFIG. 6 and described above, first electrode layer, 701/702, is formed on substrate, 201. Generally, the substrate has already received several processing steps in the manufacture of a full DRAM device. The first electrode may be any conductive material and includes dopant materials up to about 10 atomic %. The concentration of the dopant is non-uniform within first electrode layer, 701/702. This concept is illustrated schematically inFIG. 7 whereinlayer 701 has a different dopant concentration fromlayer 702. The variation of the concentration of the dopant may assume many forms as discussed previously. A specific electrode material of interest is MoO2. - The dopant materials may be co-deposited with the bulk electrode material or may be introduced as one or more unique sub-layers. For example, if the electrode formation technology is ALD, AVD, or PE-ALD, the dopant precursor(s) can be introduced in the same pulse as the metal precursor of the electrode material or the dopant precursor(s) can be introduced in separate pulses. If the electrode formation technology is PVD, the dopant material(s) can be either co-sputtered or formed as a separate layer during the formation of the electrode. Typically, the first electrode is annealed before proceeding to the formation of the dielectric material.
- In the next step, dielectric layer, 704, would then be formed on the first electrode layer, 701/702. A wide variety of dielectric materials have been targeted for use in DRAM capacitors. Examples of suitable dielectric materials comprise SiO2, SiO2/SixNy, SiON, Al2O3, HfO2, HfSiOx, ZrO2, Ta2O5, TiO2 SrTiO3 (STO), SrBaTiOx (SBT), PbZrTiOx (PZT) or doped versions of the same such as Al:TiO2. These dielectric materials may be formed as a single layer or may be formed as a hybrid or nanolaminate structure. A specific dielectric material of interest is the rutile-phase of TiO2. Optionally, the dielectric layer may now receive a PDA treatment.
- In the next step, the second electrode layer, 706/703, is formed on dielectric layer, 704. The second electrode layer may be a conductive binary metal compound material and includes dopant materials up to about 10 atomic %. The concentration of the dopant is non-uniform within second electrode layer, 706/703. This concept is illustrated schematically in
FIG. 7 whereinlayer 706 has a different dopant concentration fromlayer 703. The variation of the concentration of the dopant may assume many forms as discussed previously. Optionally, the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques. -
FIG. 8 illustrates a specific example of a simple capacitor stack, 800, consistent with some embodiments of the present invention. Using the method as outlined inFIG. 6 and described above, first electrode layer, 801/802, is formed on substrate, 201. Generally, the substrate has already received several processing steps in the manufacture of a full DRAM device. One class of materials that is of interest as a DRAM electrode is the conductive metal oxides. Examples of the conductive metal oxides include the conductive compounds of molybdenum oxide, tungsten oxide, ruthenium oxide, rhenium oxide, chromium oxide, rhodium oxide, iridium oxide, manganese oxide, tin oxide, cobalt oxide, or nickel oxide As a specific example, first electrode layer, 801/802, comprises a MoO2 material that also contains one or more dopant materials up to a concentration of about 10 atomic %. The concentration of the dopant is non-uniform within the first electrode layer, 801/802. This concept is illustrated schematically inFIG. 8 whereinlayer 801 has a different dopant concentration fromlayer 802.Layer 801 of the first electrode will have a higher concentration of the dopant.Layer 802 of the first electrode will have a lower concentration of the dopant. Specific dopant materials comprise Si, Al, or other transition metals. The goal is to maximize the amount of crystalline MoO2 present in lightly doped electrode layer, 802, because it has a distorted rutile crystal structure and would serve as a good template to promote the growth of rutile-phase of a TiO2 dielectric material in a later deposition step. A second goal is to ensure that the work function of the MoO2 electrode material remains above ˜5.0 eV. The presence of oxygen-rich materials (MoO2+x) is to be minimized because they generally do not promote the growth of the rutile-phase crystal structure of the TiO2 dielectric material. Typically, the first electrode is annealed before proceeding to the formation of the dielectric material. - In the next step, dielectric layer, 804, would then be formed on the first electrode layer, 801/802. In this example, a layer of TiO2 that is predominantly (>30% as determined by XRD) in the rutile-phase is formed as the dielectric layer, 804. The rutile-phase of TiO2 grows preferentially over the anatase-phase due to the distorted rutile-phase crystal structure of the underlying predominantly MoO2 electrode material. The TiO2 layer generally has a physical layer thickness between 5 nm and 20 nm and exhibits a k value of >40. Optionally, the dielectric layer may now receive a PDA treatment.
- In the next step, the second electrode layer, 806/803, is formed on dielectric layer, 804. The second electrode layer may be a conductive binary metal compound material as described above, a metal, or a combination thereof. Advantageously, the second electrode is also doped up to a concentration of about 10 atomic %. The dopant may be the same or different from the dopant used in the first electrode. In this example, the second electrode layer, 806/803, comprises a conductive binary metal oxide material. The concentration of the dopant is non-uniform within the second electrode layer, 806/803. This concept is illustrated schematically in
FIG. 8 whereinlayer 806 has a different dopant concentration fromlayer 803.Layer 806 of the second electrode will have a higher concentration of the dopant.Layer 803 of the second electrode will have a lower concentration of the dopant. Specific dopant materials comprise Si, Al, or other transition metals. Optionally, the DRAM capacitor stack may now receive a PMA treatment. The remaining full DRAM device (not shown) would then be manufactured using well known techniques. - The methods disclosed above may be used in the manufacture of a semiconductor device. The device will comprise a plurality of memory cells. Each memory cell will comprise at least one capacitor. Each capacitor will comprise a DRAM capacitor stack fabricated using the above described methods. For example, a DRAM capacitor stack fabricated in accordance with the present invention using a TiO2 dielectric layer with a k value of >40 and a physical thickness of 5-20 nm will have an EOT of less than 0.8 nm (from Eqn. 2 above), while providing adequate charge retention characteristics. Moreover, the doped conductive metal oxide (e.g., MoO2) based first electrodes of the present invention may have a work function greater than 5.1 eV leading to reduced leakage current. Additionally, a DRAM capacitor stack fabricated using the above described methods of the present invention and having a physical thickness of less than 20 nm is achievable via ALD, PE-ALD, AVD, UV-ALD, CVD, PECVD, or PVD.
- Although various embodiments that incorporate the teachings of the present invention have been shown and described in detail herein, those skilled in the art can readily devise many other varied embodiments that still incorporate these teachings.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/107,081 US8574983B2 (en) | 2011-05-13 | 2011-05-13 | Method for fabricating a DRAM capacitor having increased thermal and chemical stability |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/107,081 US8574983B2 (en) | 2011-05-13 | 2011-05-13 | Method for fabricating a DRAM capacitor having increased thermal and chemical stability |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120287553A1 true US20120287553A1 (en) | 2012-11-15 |
US8574983B2 US8574983B2 (en) | 2013-11-05 |
Family
ID=47141729
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/107,081 Active 2032-03-29 US8574983B2 (en) | 2011-05-13 | 2011-05-13 | Method for fabricating a DRAM capacitor having increased thermal and chemical stability |
Country Status (1)
Country | Link |
---|---|
US (1) | US8574983B2 (en) |
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130071988A1 (en) * | 2011-09-21 | 2013-03-21 | Elpida Memory, Inc. | Interfacial layer for dram capacitor |
US8581318B1 (en) * | 2012-06-12 | 2013-11-12 | Intermolecular, Inc. | Enhanced non-noble electrode layers for DRAM capacitor cell |
US20140008761A1 (en) * | 2012-06-05 | 2014-01-09 | Applied Materials, Inc. | High density capacitors utilizing thin film semiconductor layers |
WO2014088691A1 (en) * | 2012-12-03 | 2014-06-12 | Advanced Technology Materials Inc. | IN-SITU OXIDIZED NiO AS ELECTRODE SURFACE FOR HIGH k MIM DEVICE |
US8815695B2 (en) * | 2012-12-27 | 2014-08-26 | Intermolecular, Inc. | Methods to improve leakage for ZrO2 based high K MIM capacitor |
US8969169B1 (en) | 2013-09-20 | 2015-03-03 | Intermolecular, Inc. | DRAM MIM capacitor using non-noble electrodes |
US20160087199A1 (en) * | 2014-09-24 | 2016-03-24 | Winbond Electronics Corp. | Resistive random access memory device and method for fabricating the same |
US9318546B1 (en) * | 2014-10-06 | 2016-04-19 | Intermolecular, Inc. | Doped electrode for DRAM capacitor stack |
WO2017197105A1 (en) * | 2016-05-11 | 2017-11-16 | Free Form Fibers, Llc | Multilayer functional fiber and method of making |
US20190355520A1 (en) * | 2018-05-18 | 2019-11-21 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor and method of manufacturing the same |
US20190371526A1 (en) * | 2018-06-01 | 2019-12-05 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor |
US20190378655A1 (en) * | 2018-06-12 | 2019-12-12 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor and manufacturing method of the same |
CN110718538A (en) * | 2018-07-13 | 2020-01-21 | 爱思开海力士有限公司 | Semiconductor device and method for manufacturing the same |
US10676391B2 (en) | 2017-06-26 | 2020-06-09 | Free Form Fibers, Llc | High temperature glass-ceramic matrix with embedded reinforcement fibers |
CN111293072A (en) * | 2018-12-10 | 2020-06-16 | 联华电子股份有限公司 | Semiconductor element and manufacturing method thereof |
CN111996515A (en) * | 2020-07-14 | 2020-11-27 | 广东省稀有金属研究所 | Iridium-tin oxide gradient composite coating electrode and preparation method thereof |
US10882749B2 (en) | 2012-01-20 | 2021-01-05 | Free Form Fibers, Llc | High strength ceramic fibers and methods of fabrication |
US11362256B2 (en) | 2017-06-27 | 2022-06-14 | Free Form Fibers, Llc | Functional high-performance fiber structure |
US11761085B2 (en) | 2020-08-31 | 2023-09-19 | Free Form Fibers, Llc | Composite tape with LCVD-formed additive material in constituent layer(s) |
US12006605B2 (en) | 2019-09-25 | 2024-06-11 | Free Form Fibers, Llc | Non-woven micro-trellis fabrics and composite or hybrid-composite materials reinforced therewith |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5719422A (en) * | 1994-08-18 | 1998-02-17 | Sun Microsystems, Inc. | Low threshold voltage, high performance junction transistor |
US20050006644A1 (en) * | 2000-08-31 | 2005-01-13 | Klein Rita J. | Electroless deposition of doped noble metals and noble metal alloys |
US6982230B2 (en) * | 2002-11-08 | 2006-01-03 | International Business Machines Corporation | Deposition of hafnium oxide and/or zirconium oxide and fabrication of passivated electronic structures |
JP2010092693A (en) * | 2008-10-07 | 2010-04-22 | Sumitomo Chemical Co Ltd | Manufacturing method of organic electroluminescent element, organic electroluminescent element, lighting device, planar light source, and display device |
Family Cites Families (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61183952A (en) | 1985-02-09 | 1986-08-16 | Fujitsu Ltd | Semiconductor memory device and manufacture thereof |
US6025205A (en) | 1997-01-07 | 2000-02-15 | Tong Yang Cement Corporation | Apparatus and methods of forming preferred orientation-controlled platinum films using nitrogen |
US6054331A (en) | 1997-01-15 | 2000-04-25 | Tong Yang Cement Corporation | Apparatus and methods of depositing a platinum film with anti-oxidizing function over a substrate |
US6498097B1 (en) | 1997-05-06 | 2002-12-24 | Tong Yang Cement Corporation | Apparatus and method of forming preferred orientation-controlled platinum film using oxygen |
TW200506093A (en) | 2003-04-21 | 2005-02-16 | Aviza Tech Inc | System and method for forming multi-component films |
US20050070126A1 (en) | 2003-04-21 | 2005-03-31 | Yoshihide Senzaki | System and method for forming multi-component dielectric films |
US7092234B2 (en) | 2003-05-20 | 2006-08-15 | Micron Technology, Inc. | DRAM cells and electronic systems |
KR100607178B1 (en) | 2004-01-14 | 2006-08-01 | 삼성전자주식회사 | Capacitor including a dielectric layer having crystalline areas distributed inhomogeneously and method of fabricating the same |
KR20080110747A (en) | 2006-03-21 | 2008-12-19 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Light-emitting element, display device, and electronic appliance |
US20090065896A1 (en) | 2007-09-07 | 2009-03-12 | Seoul National University Industry Foundation | CAPACITOR HAVING Ru ELECTRODE AND TiO2 DIELECTRIC LAYER FOR SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME |
JP2009218408A (en) | 2008-03-11 | 2009-09-24 | Hitachi Ltd | Semiconductor storage device, and manufacturing method thereof |
US7927947B2 (en) | 2009-06-30 | 2011-04-19 | Intermolecular, Inc. | Methods for depositing high-K dielectrics |
-
2011
- 2011-05-13 US US13/107,081 patent/US8574983B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5719422A (en) * | 1994-08-18 | 1998-02-17 | Sun Microsystems, Inc. | Low threshold voltage, high performance junction transistor |
US20050006644A1 (en) * | 2000-08-31 | 2005-01-13 | Klein Rita J. | Electroless deposition of doped noble metals and noble metal alloys |
US6982230B2 (en) * | 2002-11-08 | 2006-01-03 | International Business Machines Corporation | Deposition of hafnium oxide and/or zirconium oxide and fabrication of passivated electronic structures |
JP2010092693A (en) * | 2008-10-07 | 2010-04-22 | Sumitomo Chemical Co Ltd | Manufacturing method of organic electroluminescent element, organic electroluminescent element, lighting device, planar light source, and display device |
Cited By (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130071988A1 (en) * | 2011-09-21 | 2013-03-21 | Elpida Memory, Inc. | Interfacial layer for dram capacitor |
US8722504B2 (en) * | 2011-09-21 | 2014-05-13 | Intermolecular, Inc. | Interfacial layer for DRAM capacitor |
US10882749B2 (en) | 2012-01-20 | 2021-01-05 | Free Form Fibers, Llc | High strength ceramic fibers and methods of fabrication |
US20140008761A1 (en) * | 2012-06-05 | 2014-01-09 | Applied Materials, Inc. | High density capacitors utilizing thin film semiconductor layers |
US8581318B1 (en) * | 2012-06-12 | 2013-11-12 | Intermolecular, Inc. | Enhanced non-noble electrode layers for DRAM capacitor cell |
US20150318108A1 (en) * | 2012-12-03 | 2015-11-05 | Entegris, Inc. | IN-SITU OXIDIZED NiO AS ELECTRODE SURFACE FOR HIGH k MIM DEVICE |
US10475575B2 (en) * | 2012-12-03 | 2019-11-12 | Entegris, Inc. | In-situ oxidized NiO as electrode surface for high k MIM device |
WO2014088691A1 (en) * | 2012-12-03 | 2014-06-12 | Advanced Technology Materials Inc. | IN-SITU OXIDIZED NiO AS ELECTRODE SURFACE FOR HIGH k MIM DEVICE |
US8815695B2 (en) * | 2012-12-27 | 2014-08-26 | Intermolecular, Inc. | Methods to improve leakage for ZrO2 based high K MIM capacitor |
US8969169B1 (en) | 2013-09-20 | 2015-03-03 | Intermolecular, Inc. | DRAM MIM capacitor using non-noble electrodes |
US20160087199A1 (en) * | 2014-09-24 | 2016-03-24 | Winbond Electronics Corp. | Resistive random access memory device and method for fabricating the same |
US9728720B2 (en) * | 2014-09-24 | 2017-08-08 | Winbond Electronics Corp. | Resistive random access memory device and method for fabricating the same |
US9966530B2 (en) | 2014-09-24 | 2018-05-08 | Winbond Electronics Corp. | Resistive random access memory device and method for fabricating the same |
US9318546B1 (en) * | 2014-10-06 | 2016-04-19 | Intermolecular, Inc. | Doped electrode for DRAM capacitor stack |
WO2017197105A1 (en) * | 2016-05-11 | 2017-11-16 | Free Form Fibers, Llc | Multilayer functional fiber and method of making |
US10676391B2 (en) | 2017-06-26 | 2020-06-09 | Free Form Fibers, Llc | High temperature glass-ceramic matrix with embedded reinforcement fibers |
US11362256B2 (en) | 2017-06-27 | 2022-06-14 | Free Form Fibers, Llc | Functional high-performance fiber structure |
US11081282B2 (en) * | 2018-05-18 | 2021-08-03 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor with copper oxide layer and method of manufacturing the same |
US11705281B2 (en) | 2018-05-18 | 2023-07-18 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor and method of manufacturing the same |
US20190355520A1 (en) * | 2018-05-18 | 2019-11-21 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor and method of manufacturing the same |
US20190371526A1 (en) * | 2018-06-01 | 2019-12-05 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor |
US11264168B2 (en) * | 2018-06-01 | 2022-03-01 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor with interposing molybdenum (Mo) ground layer |
US11011312B2 (en) * | 2018-06-12 | 2021-05-18 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor using molybdenum (Mo) ground layer and manufacturing method of the same |
US20190378655A1 (en) * | 2018-06-12 | 2019-12-12 | Taiyo Yuden Co., Ltd. | Multilayer ceramic capacitor and manufacturing method of the same |
CN110718538A (en) * | 2018-07-13 | 2020-01-21 | 爱思开海力士有限公司 | Semiconductor device and method for manufacturing the same |
US11855172B2 (en) | 2018-07-13 | 2023-12-26 | SK Hynix Inc. | Semiconductor device and method for fabricating the same |
CN111293072A (en) * | 2018-12-10 | 2020-06-16 | 联华电子股份有限公司 | Semiconductor element and manufacturing method thereof |
US12006605B2 (en) | 2019-09-25 | 2024-06-11 | Free Form Fibers, Llc | Non-woven micro-trellis fabrics and composite or hybrid-composite materials reinforced therewith |
CN111996515A (en) * | 2020-07-14 | 2020-11-27 | 广东省稀有金属研究所 | Iridium-tin oxide gradient composite coating electrode and preparation method thereof |
US11761085B2 (en) | 2020-08-31 | 2023-09-19 | Free Form Fibers, Llc | Composite tape with LCVD-formed additive material in constituent layer(s) |
Also Published As
Publication number | Publication date |
---|---|
US8574983B2 (en) | 2013-11-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8542523B2 (en) | Method for fabricating a DRAM capacitor having increased thermal and chemical stability | |
US8574983B2 (en) | Method for fabricating a DRAM capacitor having increased thermal and chemical stability | |
US8541283B2 (en) | High performance dielectric stack for DRAM capacitor | |
US8765570B2 (en) | Manufacturable high-k DRAM MIM capacitor structure | |
US8741712B2 (en) | Leakage reduction in DRAM MIM capacitors | |
US20150087130A1 (en) | DRAM MIM Capacitor Using Non-Noble Electrodes | |
US8647943B2 (en) | Enhanced non-noble electrode layers for DRAM capacitor cell | |
US8828836B2 (en) | Method for fabricating a DRAM capacitor | |
US8541868B2 (en) | Top electrode templating for DRAM capacitor | |
US8836002B2 (en) | Method for fabricating a DRAM capacitor | |
US8815677B2 (en) | Method of processing MIM capacitors to reduce leakage current | |
US20130122683A1 (en) | Blocking layers for leakage current reduction in dram devices | |
US8569819B1 (en) | Doped electrodes for DRAM applications | |
US20130056851A1 (en) | Molybdenum Oxide Top Electrode for DRAM Capacitors | |
US8878269B2 (en) | Band gap improvement in DRAM capacitors | |
US8575671B2 (en) | Asymmetric MIM capacitor for DRAM devices | |
US8853049B2 (en) | Single-sided non-noble metal electrode hybrid MIM stack for DRAM devices |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ELPIDA MEMORY, INC., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAMINI, KARTHIK;DEWEERD, WIM;ODE, HIROYUKI;SIGNING DATES FROM 20110425 TO 20110512;REEL/FRAME:026276/0214 Owner name: INTERMOLECULAR, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RAMINI, KARTHIK;DEWEERD, WIM;ODE, HIROYUKI;SIGNING DATES FROM 20110425 TO 20110512;REEL/FRAME:026276/0214 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: 7.5 YR SURCHARGE - LATE PMT W/IN 6 MO, LARGE ENTITY (ORIGINAL EVENT CODE: M1555); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |