US20110207265A1 - Nonvolatile memory devices and method of manufacturing the same - Google Patents
Nonvolatile memory devices and method of manufacturing the same Download PDFInfo
- Publication number
- US20110207265A1 US20110207265A1 US13/064,960 US201113064960A US2011207265A1 US 20110207265 A1 US20110207265 A1 US 20110207265A1 US 201113064960 A US201113064960 A US 201113064960A US 2011207265 A1 US2011207265 A1 US 2011207265A1
- Authority
- US
- United States
- Prior art keywords
- heat sink
- patterns
- variable resistance
- nonvolatile memory
- example embodiments
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 11
- 239000000758 substrate Substances 0.000 claims abstract description 30
- 239000004065 semiconductor Substances 0.000 claims abstract description 24
- 238000000034 method Methods 0.000 claims description 18
- 125000006850 spacer group Chemical group 0.000 claims description 7
- 229910052751 metal Inorganic materials 0.000 description 24
- 239000002184 metal Substances 0.000 description 24
- 239000000463 material Substances 0.000 description 22
- 239000011229 interlayer Substances 0.000 description 9
- 239000012782 phase change material Substances 0.000 description 8
- 239000010410 layer Substances 0.000 description 7
- 229910052729 chemical element Inorganic materials 0.000 description 6
- 239000013078 crystal Substances 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 6
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 229910000618 GeSbTe Inorganic materials 0.000 description 4
- -1 InSbTe Inorganic materials 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 239000005380 borophosphosilicate glass Substances 0.000 description 4
- 239000005388 borosilicate glass Substances 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 230000008018 melting Effects 0.000 description 4
- 238000002844 melting Methods 0.000 description 4
- 239000005360 phosphosilicate glass Substances 0.000 description 4
- 239000005368 silicate glass Substances 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 230000005291 magnetic effect Effects 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 229910000763 AgInSbTe Inorganic materials 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-M Fluoride anion Chemical compound [F-] KRHYYFGTRYWZRS-UHFFFAOYSA-M 0.000 description 2
- 229910005542 GaSb Inorganic materials 0.000 description 2
- 229910005537 GaSeTe Inorganic materials 0.000 description 2
- 229910005872 GeSb Inorganic materials 0.000 description 2
- 229910005898 GeSn Inorganic materials 0.000 description 2
- 229910005900 GeTe Inorganic materials 0.000 description 2
- 229910017629 Sb2Te3 Inorganic materials 0.000 description 2
- 229910018321 SbTe Inorganic materials 0.000 description 2
- 229910018219 SeTe Inorganic materials 0.000 description 2
- 229910006905 SnSb2Te4 Inorganic materials 0.000 description 2
- 229910004284 Te81Ge15Sb2S2 Inorganic materials 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- 229910052787 antimony Inorganic materials 0.000 description 2
- WATWJIUSRGPENY-UHFFFAOYSA-N antimony atom Chemical compound [Sb] WATWJIUSRGPENY-UHFFFAOYSA-N 0.000 description 2
- 238000002425 crystallisation Methods 0.000 description 2
- 230000008025 crystallization Effects 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- WPYVAWXEWQSOGY-UHFFFAOYSA-N indium antimonide Chemical compound [Sb]#[In] WPYVAWXEWQSOGY-UHFFFAOYSA-N 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 239000002071 nanotube Substances 0.000 description 2
- 230000002093 peripheral effect Effects 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 2
- FESBVLZDDCQLFY-UHFFFAOYSA-N sete Chemical compound [Te]=[Se] FESBVLZDDCQLFY-UHFFFAOYSA-N 0.000 description 2
- 229910052714 tellurium Inorganic materials 0.000 description 2
- PORWMNRCUJJQNO-UHFFFAOYSA-N tellurium atom Chemical compound [Te] PORWMNRCUJJQNO-UHFFFAOYSA-N 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 150000004770 chalcogenides Chemical class 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 239000003302 ferromagnetic material Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 230000005415 magnetization Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 230000002265 prevention Effects 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 239000013589 supplement Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B63/00—Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
- H10B63/10—Phase change RAM [PCRAM, PRAM] devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C13/00—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
- G11C13/0002—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
- G11C13/0004—Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2213/00—Indexing scheme relating to G11C13/00 for features not covered by this group
- G11C2213/70—Resistive array aspects
- G11C2213/79—Array wherein the access device being a transistor
Definitions
- Example embodiments relate to nonvolatile memory devices using resistive elements and a method of manufacturing a nonvolatile memory device.
- PRAM Phase change Random Access Memory
- RRAM Resistive RAM
- MRAM Magnetic RAM
- DRAM Dynamic RAM
- the nonvolatile memory devices using resistance materials store data by using the change of the state of a phase change material, e.g., a chalcogenide alloy (PRAM), the change of the resistance of variable resistance materials (RRAM), or the change of the resistance of a thin MTJ (Magnetic Tunnel Junction) film depending on the magnetization state of a ferromagnetic material (MRAM).
- PRAM Phase change Random Access Memory
- RRAM Resistive RAM
- MRAM Magnetic Tunnel Junction
- the phase change material may have a lower resistance in a crystal state and may have a higher resistance in an amorphous state. Accordingly, the crystal state is defined as “set” or 0 data, and the amorphous state is defined as “reset” or 1 data.
- the PRAM may provide write pulses, e.g., set pulses and reset pulses, to the phase change material, so that the PRAM may perform writing by using joule heat generated due to the pulses.
- the phase change material may be heated over a melting temperature by the reset pulses and then quickly cooled to be in an amorphous state.
- the phase change material may be heated in the range of a crystallization temperature to a melting temperature and maintained at that temperature for a predetermined or given time.
- the phase change material may be cooled to a crystal state.
- Increased integration of the PRAM is important for joule heat generated during the writing of data in specific phase change memory cells to have an effect on adjacent phase change memory cells. Specifically, even though specific phase change memory cells are cooled during the writing of 1 data, the temperature in the vicinity of the specific phase change memory cells may be relatively high. As a result, data may be written in undesired phase change memory cells.
- a nonvolatile memory device including a semiconductor substrate, a plurality of variable resistance patterns on the semiconductor substrate, and a plurality of heat sink patterns that are level with the variable resistance patterns and coupled to a ground voltage.
- a nonvolatile memory device including a semiconductor substrate, access transistors that include gate electrodes on the semiconductor substrate and first and second junction regions in the semiconductor on both ends of the gate electrodes, a ground voltage line coupled to the first junction region, variable resistance patterns coupled to the second junction region, and heat sink patterns that are coupled to the ground voltage line and provided to be adjacent to the variable resistance patterns.
- a nonvolatile memory device including a semiconductor substrate, first and second access transistors that include first and second gate electrodes on the semiconductor substrate to extend in a first direction, a first junction region in the semiconductor substrate between the first and second gate electrodes, a second junction region in one side of the first gate electrode opposite to the first junction region, and a third junction region in one side of the second gate electrode opposite to the first junction region, a ground voltage line that is coupled to the first junction region and extends in the first direction, first and second variable resistance patterns coupled to the second and third junction regions, respectively, and heat sink patterns that are coupled to the ground voltage line and formed between the first and second variable resistance patterns so as to extend in the first direction.
- a method of manufacturing a nonvolatile memory device including forming access transistors that include gate electrodes formed on a semiconductor substrate and first and second junction regions formed in the semiconductor substrate on both ends of the gate electrodes, forming a ground voltage line coupled to the first junction region and landing pads coupled to the second junction region, forming variable resistance patterns on the landing pads, and forming heat sink patterns on the ground voltage line so that the heat sink patterns are adjacent to the variable resistance patterns.
- FIGS. 1-9 represent non-limiting, example embodiments as described herein.
- FIG. 1 is a block diagram illustrating nonvolatile memory devices according to example embodiments
- FIG. 2 is a circuit diagram illustrating the nonvolatile memory devices according to example embodiments
- FIG. 3A is a layout illustrating a nonvolatile memory device according to example embodiments, and FIG. 3B is a cross-sectional view taken along a line B-B′ of FIG. 3A ;
- FIG. 4 is a perspective view illustrating the nonvolatile memory device according to example embodiments.
- FIG. 5 is a conceptual view illustrating a heat sink pattern used in the nonvolatile memory device according to example embodiments
- FIGS. 6-9 are layouts illustrating nonvolatile memory devices according to example embodiments.
- FIGS. 10A to 10C and FIGS. 11A to 11C are cross-sectional views illustrating processes of a method of manufacturing the nonvolatile memory device according to example embodiments.
- first and second are used to describe various elements, components, and/or sections.
- the elements, components, and/or sections are not limited by the terms. The terms are used to merely distinguish an element, component, or section from other elements, components, or sections. Accordingly, a first element, first component, or first section may be a second element, second component, or second section, without departing from the scope and spirit of example embodiments.
- spatially relative terms such as “beneath”, “below”, “lower”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The device may be otherwise oriented and the spatially relative descriptors used herein interpreted accordingly.
- example embodiments will be described with PRAM (Phase change Random Access Memory). However, it is apparent to those skilled in the art that example embodiments may be applied to a nonvolatile memory device using resistive elements, e.g., RRAM (Resistive RAM) and MRAM (Magnetic RAM).
- resistive elements e.g., RRAM (Resistive RAM) and MRAM (Magnetic RAM).
- FIG. 1 is a block diagram illustrating nonvolatile memory devices according to example embodiments
- FIG. 2 is a circuit diagram illustrating the nonvolatile memory devices according to example embodiments. Sixteen memory banks are examples illustrated for convenience of description, but example embodiments are not limited thereto. Further, for convenience of description, the only region relating to a first memory block BLK 0 is mainly shown in FIG. 2 .
- a nonvolatile memory device may include a plurality of memory banks 10 _ 1 to 10 _ 16 , a plurality of sense amplifiers (not shown), write drivers 20 _ 1 to 20 _ 8 , and a peripheral circuit region 30 .
- Each of the memory banks 10 _ 1 to 10 _ 16 may be composed of a plurality of memory blocks BLK 0 to BLK 7 , and each of the memory blocks 10 _ 1 to 10 _ 16 may include a plurality of variable resistance memory cells arranged in a matrix. Although eight memory blocks are provided in each memory bank in example embodiments, example embodiments are not limited thereto.
- Each of the variable resistance memory cells may include a variable resistive element and an access element.
- the variable resistive element may include a variable resistance material that has two different resistance values depending on a crystal or amorphous state, and the access element may control current flowing in the variable resistive element.
- the access element may be a diode or transistor that is coupled to the variable resistive element in series.
- various materials for example, GaSb, InSb, InSe, Sb 2 Te 3 , or GeTe, which may include two chemical elements combined with each other, GeSbTe, GaSeTe, InSbTe, SnSb 2 Te 4 , or InSbGe, which may include three chemical elements combined with each other, or AgInSbTe, (GeSn)SbTe, GeSb(SeTe), or Te 81 Ge 15 Sb 2 S 2 , which may include four chemical elements combined with each other, may be used as the variable resistance material.
- GeSbTe made of germanium (Ge), antimony (Sb), and tellurium (Te) may be generally used as the variable resistance material.
- row decoders and column decoders for specifying rows and columns, which correspond to the memory banks 10 _ 1 to 10 _ 16 , of variable resistance memory cells to be written or read, are provided.
- the sense amplifiers and the write drivers 20 _ 1 to 20 _ 8 may be provided to correspond to two memory banks 10 _ 1 to 10 _ 16 , and may perform a read operation and a write operation in the corresponding memory banks. Although the sense amplifiers and the write drivers 20 _ 1 to 20 _ 8 correspond to two memory banks 10 _ 1 to 10 _ 16 in example embodiments, example embodiments are not limited thereto. For example, the sense amplifiers and the write drivers 20 _ 1 to 20 _ 8 may be provided to correspond to one or four memory banks.
- a voltage generator and a plurality of logic circuit blocks may be provided in the peripheral circuit region 30 . The plurality of logic circuit blocks may operate the row decoder, the column decoders, the sense amplifiers, and the write drivers.
- the nonvolatile memory device may include a memory block BLK 0 , a plurality of bit lines BL 0 to BLn, and a plurality of word lines WL 0 and WL 1 .
- the memory block BLK 0 may include a plurality of variable resistance memory cells Cp.
- the plurality of variable resistance memory cell Cp may be provided on regions where the word lines WL 0 and WL 1 and the bit lines BL 0 to BLn cross each other.
- Each of the variable resistance memory cells Cp may include a variable resistance material Rp and an access element Tp.
- the state of the variable resistance material Rp may change into a crystal or amorphous state depending on flowing current, and the resistance of the variable resistance material Rp may be different in each state.
- the access element Tp may control current flowing in the variable resistance material Rp.
- the variable resistance material Rp may be connected between the word lines WL 0 and WL 1 and the access element Tp, and an access transistor may be used as the access element Tp.
- Adjacent access elements Tp share one node, for example, a node to which a ground voltage is applied, with each other. However, example embodiments are not limited thereto. For example, adjacent access elements may not share a node with each other.
- the variable resistance material Rp may be heated over a melting temperature Tm and then quickly cooled to be in an amorphous state of LOGIC LEVEL 1.
- the variable resistance material Rp may be cooled to be in a crystal state of LOGIC LEVEL 0.
- Write current corresponding to a relatively high level may flow in the variable resistance material Rp to change the phase of the variable resistance material Rp.
- write current for reset may be about 1 mA
- write current for set may be in the range of about 0.6 mA to about 0.7 mA.
- the write current may be supplied from a write circuit (not shown) and discharged to a ground voltage through the bit lines BL 0 to BLn and the access element Tp (see an arrow shown in FIG. 2 ).
- read current corresponding to a level not changing the phase of the variable resistance material Rp may be supplied to the variable resistance material Rp, so that stored data may be read.
- the read current may be supplied from a read circuit (not shown) and discharged to the ground voltage through the bit lines BL 0 to BLn and the access element Tp.
- FIG. 3A is a layout illustrating a nonvolatile memory device according to example embodiments
- FIG. 3B is a cross-sectional view taken along a line B-B′ of FIG. 3A
- FIG. 4 is a perspective view illustrating the nonvolatile memory device according to example embodiments. For convenience of description, an inter-layer dielectric film and/or inter-metal dielectric film will be omitted in FIG. 4 .
- FIG. 5 is a conceptual view illustrating a heat sink pattern used in the nonvolatile memory device according to example embodiments.
- element isolation regions 112 may be formed on a P-type semiconductor substrate 110 to define active regions NA.
- a silicon substrate, an SOI (Silicon On Insulator) substrate, a gallium arsenide substrate, a silicon germanium substrate, a ceramic substrate, a quartz substrate, or a display glass substrate may be used as the semiconductor substrate 110 .
- a FOX (Field OXide) or a STI (Shallow Trench Isolation), which is formed using a LOCOS (LOCal Oxidation of Silicon) method may be used in each of the element isolation regions 112 .
- First and second access transistors Tp 1 and Tp 2 may be formed on the semiconductor substrate 110 .
- the first and second access transistors Tp 1 and Tp 2 may include first and second gate electrodes 120 and 121 that are formed on the semiconductor substrate 110 to extend in a first direction, a first junction region 114 formed in the semiconductor substrate 110 between the first and second gate electrodes 120 and 121 , a second junction region 115 formed in the semiconductor substrate 110 on one side of the first gate electrode 120 opposite to the first junction region 114 , and a third junction region 116 formed in the semiconductor substrate 110 in one side of the second gate electrode 121 opposite to the first junction region 114 .
- the first junction region 114 may be a node (for example, a source node) shared by the first and second access transistors Tp 1 and Tp 2
- the second junction region 115 may be a drain node of the first access transistor Tp 1
- the third junction region 116 may be a drain node of the second access transistor Tp 2 .
- the first and second access transistors Tp 1 and Tp 2 share one node with each other in FIG. 3B , example embodiments are not limited thereto.
- An inter-layer dielectric film (ILD) 130 may be formed on the semiconductor substrate 110 , and may include a plurality of contact holes through which the first junction region 114 and the second and third junction regions 115 and 116 are exposed to the outside.
- the inter-layer dielectric film 130 may be formed using a CVD-based method.
- the CVD-based method may include ALD (Atomic Layer Deposition), PEALD (Plasma Enhanced Atomic Layer Deposition), MOCVD (Metal Organic Chemical Vapor Deposition) and/or PECVD (Plasma Enhanced Chemical Vapor Deposition).
- a first contact C 1 that is connected to the first junction region 114 , and second contacts C 2 that are connected to the second and third junction regions 115 and 116 , may be formed in the plurality of contact holes.
- a ground voltage line 144 extending in the first direction may be formed on each of the first contacts C 1 and the inter-layer dielectric film 130 , and landing pads 142 may be formed on the second contacts C 2 and the inter-layer dielectric film 130 .
- the ground voltage line 144 and the landing pads 142 may be made of aluminum, copper and/or tungsten.
- the first and second contacts C 1 and C 2 , the ground voltage line 144 , the landing pads 142 may be separately formed in FIG. 3B , but may be simultaneously formed using a dual damascene method.
- a first inter-metal dielectric film 140 may be formed on the ground voltage line 144 , the landing pads 142 , and the inter-layer dielectric film 130 .
- the first inter-metal dielectric film 140 may include a plurality of contact holes through which the upper surfaces of the ground voltage line 144 and the landing pads 142 are partially exposed to the outside.
- Each of the contact holes may be filled with a bottom electrode contact BEC.
- TiN may be used as the bottom electrode contact BEC.
- a plurality of variable resistive patterns GST connected to the bottom electrode contacts BEC may be formed on the bottom electrode contacts BEC and the first inter-metal dielectric film 140 .
- Various materials for example, GaSb, InSb, InSe, Sb 2 Te 3 , or GeTe, which include two chemical elements combined with each other, GeSbTe, GaSeTe, InSbTe, SnSb 2 Te 4 , or InSbGe, which may include three chemical elements combined with each other, or AgInSbTe, (GeSn)SbTe, GeSb(SeTe), or Te 81 Ge 15 Sb 2 S 2 , which may include four chemical elements combined with each other, may be used as the phase change material forming the variable resistive patterns GST.
- GeSbTe made of germanium (Ge), antimony (Sb), and tellurium (Te), may be generally used as the phase change material.
- Top electrode contacts TEC 162 may be formed on the variable resistive patterns GST. Each of the top electrode contacts 162 may be formed by laminating, for example, Ti/TiN.
- a second inter-metal dielectric film 160 may be formed on the first inter-metal dielectric film 140 .
- a contact hole 171 through which the upper surface of the ground voltage line 144 is partially exposed to the outside, may be formed through the first and second inter-metal dielectric films 140 and 160 .
- the second inter-metal dielectric film 160 may be a silicon oxide (SiOx) film.
- a heat sink pattern 170 may be formed in the contact hole 171 passing through the first and second inter-metal dielectric films 140 and 160 .
- the heat sink pattern 170 may be connected to the ground voltage line 144 .
- the heat sink pattern 170 may be level with the variable resistance patterns GST, and may be made of a material having a thermal conductivity larger than the variable resistance patterns GST.
- the heat sink pattern 170 may include metal, e.g., aluminum and/or a nanotube.
- the heat sink pattern 170 which is formed between the first and second variable resistance patterns GST and extends in the first direction in parallel with the gate electrodes 120 and 121 , (for example, line type heat sink pattern) has been exemplified in example embodiments. However, example embodiments are not limited thereto.
- the heat sink pattern 170 may prevent or reduce joule heat, which is generated from a variable resistance memory cell to be written, from being transferred to adjacent variable resistance memory cells.
- the heat sink pattern 170 has a thermal conductivity larger than the variable resistance patterns GST, the joule heat transferred to the adjacent variable resistance memory cells may be transferred to the heat sink pattern 170 and may then be radiated to the outside through the ground voltage line 144 (see reference character “a”). Accordingly, the nonvolatile memory device using the heat sink pattern 170 may be highly integrated.
- a third inter-metal dielectric film 180 including a plurality of contact holes may be formed on the top electrode contacts 162 and heat sink pattern 170 .
- the third inter-metal dielectric film 180 may be an oxide (SiO x ) film.
- Each of the contact holes may be filled with a bit line contact plug C 3 .
- TiN may be used as the bit line contact plug C 3 .
- a bit line BL 0 crossing the first and second gate electrodes 120 and 121 may be formed on the bit line contact plugs C 3 .
- aluminum (Al) or tungsten (W) may be used as the bit line BL 0 .
- FIG. 6 is a layout illustrating a nonvolatile memory device according to example embodiments.
- heat sink patterns 172 a and 172 b may be level with a plurality of variable resistance patterns GST, and may be line cross-type heat sink patterns.
- the heat sink patterns 172 a and 172 b may be composed of a first sub-heat sink pattern 172 a that is formed on a ground voltage line 144 and may extend in a first direction in parallel with the ground voltage line 144 , and a second sub-heat sink pattern 172 b that extends in a second direction to cross the first direction.
- FIG. 7 is a layout illustrating a nonvolatile memory device according to example embodiments.
- heat sink patterns 174 a and 174 b may be formed on a ground voltage line 144 so as to be spaced apart from each other in a first direction.
- the heat sink patterns may be dot type heat sink patterns.
- the heat sink patterns 174 a and 174 b may be provided between adjacent variable resistance patterns GST so as to prevent or reduce joule heat, which is generated from one variable resistance pattern GST, from being transferred to the other variable resistance pattern GST.
- FIG. 8 is a layout illustrating a nonvolatile memory device according to example embodiments.
- a nonvolatile memory device 4 may further include a spacer 177 for defining the width of a heat sink pattern 176 .
- the spacer 177 may be formed on the inner surface of a contact hole 171 , and a heat sink pattern 176 may be formed so as to fill the contact hole 171 .
- the heat sink pattern 176 may be formed between the variable resistance patterns GST so that the heat sink pattern 176 may be electrically insulated from the variable resistance patterns GST.
- FIG. 9 is a layout illustrating a nonvolatile memory device according to example embodiments.
- the upper surface of a heat sink pattern 178 may be lower than that of each of the variable resistance patterns GST. Heat transfer prevention effect between adjacent variable resistance patterns GST may be decreased as compared to example embodiments using the heat sink pattern 170 .
- FIGS. 10A to 10C are cross-sectional views illustrating processes of a method of manufacturing the nonvolatile memory device according to example embodiments.
- first and second gate electrodes 120 and 121 , a first junction region 114 , and second and third junction regions 115 and 116 may be formed on a semiconductor substrate 110 .
- the first junction region 114 may be formed between the first and second gate electrodes 120 and 121
- the second and third junction regions 115 and 116 may be formed on the outside of the first and second gate electrodes 120 and 121 .
- an inter-layer dielectric film 130 may be formed on the semiconductor substrate 110 , and may include a plurality of contact holes through which the first junction region 114 and the second and third junction regions 115 and 116 are exposed to the outside.
- a first contact C 1 that is connected to the first junction region 114 , and second contacts C 2 that are connected to the second and third junction regions 115 and 116 may be formed in the plurality of contact holes.
- a ground voltage line 144 which is connected to the first contact C 1 and extends in a first direction, may be formed. Landing pads 142 connected to the second contacts C 2 may be formed.
- a first inter-metal dielectric film 140 may be formed on the ground voltage line 144 , the landing pad 142 , and the inter-layer dielectric film 130 .
- the first inter-metal dielectric film 140 may include a plurality of contact holes through which the upper surfaces of the ground voltage line 144 and landing pads 142 are partially exposed to the outside.
- a bottom electrode contact BEC connected to each landing pad 142 may be formed in each of the contact holes.
- variable resistive patterns GST connected to the bottom electrode contacts BEC, and top electrode contacts 162 may be formed.
- a second inter-metal dielectric film 160 may be formed on first inter-metal dielectric film 140 .
- a contact hole 171 through which the upper surface of the ground voltage line 144 is partially exposed to the outside, may be formed through the first and second inter-metal dielectric films 140 and 160 .
- a heat sink pattern 170 may be formed so as to fill the contact hole 171 .
- the heat sink pattern 170 may be level with the variable resistance patterns GST, and may be made of a material having a thermal conductivity larger than the variable resistance patterns GST.
- the heat sink pattern 170 may include metal, e.g., aluminum or a nanotube.
- the heat sink pattern 170 which is formed between the first and second variable resistance patterns GST and extends in the first direction in parallel with the gate electrodes 120 and 121 , (for example, line type heat sink pattern) has been illustrated in example embodiments. However, example embodiments are not limited thereto.
- a conductive film for heat sink patterns may be formed on the second inter-metal dielectric film 160 to have a sufficient height so that the contact hole 171 may be filled with the conductive film.
- the conductive film may be planarized so that the upper surface of the second inter-metal dielectric film 160 may be exposed to the outside. As a result, the heat sink pattern 170 may be completed.
- a third inter-metal dielectric film 180 including a plurality of contact holes may be formed on the top electrode contacts 162 , and a bit line contact plug C 3 may be formed in each of the contact holes.
- a bit line BL 0 crossing the first and second gate electrodes 120 and 121 may be formed on the bit line contact plugs C 3 .
- FIGS. 11A to 11C are cross-sectional views illustrating processes of a method of manufacturing the nonvolatile memory device according to example embodiments.
- a dielectric film 177 a for a spacer may be formed on the second inter-metal dielectric film 160 so that the contact hole 171 may be filled with the dielectric film 177 a.
- an etch-back process may be performed on the dielectric film 177 a for a spacer so as to form a spacer 177 in the contact hole 171 .
- a heat sink pattern 176 may be formed in the contact hole 171 in which the spacer 177 is formed.
- the heat sink pattern may prevent or reduce joule heat, which is generated from a variable resistance memory cell to be written, from being transferred to adjacent variable resistance memory cells.
- the heat sink pattern may have a thermal conductivity larger than the variable resistance patterns.
- the joule heat which may be transferred to the adjacent variable resistance memory cells, may be transferred to the heat sink pattern and then radiated to the outside through a ground voltage line. Accordingly, the nonvolatile memory device using the heat sink pattern may be highly integrated.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Semiconductor Memories (AREA)
Abstract
Example embodiments provide a nonvolatile memory device using resistive elements. The nonvolatile memory device may include a semiconductor substrate, a plurality of variable resistance patterns on the semiconductor substrate, and a plurality of heat sink patterns that are level with the variable resistance patterns and coupled to a ground voltage.
Description
- This application is a divisional of application Ser. No. 12/010,921 filed Jan. 31, 2008, in the United States Patent and Trademark Office (USPTO), which claims priority under U.S.C. §119 to Korean Patent Application No. 10-2007-0010703, filed on Feb. 1, 2007, in the Korean Intellectual Property Office (KIPO), the entire contents of each of which are herein incorporated by reference in their entirety for all purposes.
- 1. Field
- Example embodiments relate to nonvolatile memory devices using resistive elements and a method of manufacturing a nonvolatile memory device.
- 2. Description of the Related Art
- PRAM (Phase change Random Access Memory), RRAM (Resistive RAM) and/or MRAM (Magnetic RAM) are types of nonvolatile memory devices using resistance materials. The DRAM (Dynamic RAM) or a flash memory device stores data by using charges. The nonvolatile memory devices using resistance materials store data by using the change of the state of a phase change material, e.g., a chalcogenide alloy (PRAM), the change of the resistance of variable resistance materials (RRAM), or the change of the resistance of a thin MTJ (Magnetic Tunnel Junction) film depending on the magnetization state of a ferromagnetic material (MRAM).
- An example of a PRAM will be described in detail. The phase change material may have a lower resistance in a crystal state and may have a higher resistance in an amorphous state. Accordingly, the crystal state is defined as “set” or 0data, and the amorphous state is defined as “reset” or 1data. Further, the PRAM may provide write pulses, e.g., set pulses and reset pulses, to the phase change material, so that the PRAM may perform writing by using joule heat generated due to the pulses. Specifically, when 1data is written, the phase change material may be heated over a melting temperature by the reset pulses and then quickly cooled to be in an amorphous state. When 0data is written, the phase change material may be heated in the range of a crystallization temperature to a melting temperature and maintained at that temperature for a predetermined or given time. The phase change material may be cooled to a crystal state.
- Increased integration of the PRAM is important for joule heat generated during the writing of data in specific phase change memory cells to have an effect on adjacent phase change memory cells. Specifically, even though specific phase change memory cells are cooled during the writing of 1 data, the temperature in the vicinity of the specific phase change memory cells may be relatively high. As a result, data may be written in undesired phase change memory cells.
- According to example embodiments, there is provided a nonvolatile memory device including a semiconductor substrate, a plurality of variable resistance patterns on the semiconductor substrate, and a plurality of heat sink patterns that are level with the variable resistance patterns and coupled to a ground voltage.
- According to example embodiments, there is provided a nonvolatile memory device including a semiconductor substrate, access transistors that include gate electrodes on the semiconductor substrate and first and second junction regions in the semiconductor on both ends of the gate electrodes, a ground voltage line coupled to the first junction region, variable resistance patterns coupled to the second junction region, and heat sink patterns that are coupled to the ground voltage line and provided to be adjacent to the variable resistance patterns.
- According to example embodiments, there is provided a nonvolatile memory device including a semiconductor substrate, first and second access transistors that include first and second gate electrodes on the semiconductor substrate to extend in a first direction, a first junction region in the semiconductor substrate between the first and second gate electrodes, a second junction region in one side of the first gate electrode opposite to the first junction region, and a third junction region in one side of the second gate electrode opposite to the first junction region, a ground voltage line that is coupled to the first junction region and extends in the first direction, first and second variable resistance patterns coupled to the second and third junction regions, respectively, and heat sink patterns that are coupled to the ground voltage line and formed between the first and second variable resistance patterns so as to extend in the first direction.
- According to example embodiments, there is provided a method of manufacturing a nonvolatile memory device, the method including forming access transistors that include gate electrodes formed on a semiconductor substrate and first and second junction regions formed in the semiconductor substrate on both ends of the gate electrodes, forming a ground voltage line coupled to the first junction region and landing pads coupled to the second junction region, forming variable resistance patterns on the landing pads, and forming heat sink patterns on the ground voltage line so that the heat sink patterns are adjacent to the variable resistance patterns.
- Example embodiments will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings.
FIGS. 1-9 represent non-limiting, example embodiments as described herein. -
FIG. 1 is a block diagram illustrating nonvolatile memory devices according to example embodiments; -
FIG. 2 is a circuit diagram illustrating the nonvolatile memory devices according to example embodiments; -
FIG. 3A is a layout illustrating a nonvolatile memory device according to example embodiments, andFIG. 3B is a cross-sectional view taken along a line B-B′ ofFIG. 3A ; -
FIG. 4 is a perspective view illustrating the nonvolatile memory device according to example embodiments; -
FIG. 5 is a conceptual view illustrating a heat sink pattern used in the nonvolatile memory device according to example embodiments; -
FIGS. 6-9 are layouts illustrating nonvolatile memory devices according to example embodiments; and -
FIGS. 10A to 10C andFIGS. 11A to 11C are cross-sectional views illustrating processes of a method of manufacturing the nonvolatile memory device according to example embodiments. - It should be noted that these Figures are intended to illustrate the general characteristics of methods, structure and/or materials utilized in certain example embodiments and to supplement the written description provided below. These drawings are not, however, to scale and may not precisely reflect the precise structural or performance characteristics of any given embodiment, and should not be interpreted as defining or limiting the range of values or properties encompassed by example embodiments. For example, the relative thicknesses and positioning of molecules, layers, regions and/or structural elements may be reduced or exaggerated for clarity. The use of similar or identical reference numbers in the various drawings is intended to indicate the presence of a similar or identical element or feature.
- Details of other embodiments are included in the detailed description and drawings. Advantages and features of example embodiments and methods of accomplishing the same may be understood more readily by reference to the following detailed description of example embodiments and the accompanying drawings. Example embodiments may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of example embodiments to those skilled in the art, and example embodiments will only be defined by the appended claims. Like reference numerals refer to like elements throughout the specification.
- It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on”, “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- Terms such as first and second are used to describe various elements, components, and/or sections. However, the elements, components, and/or sections are not limited by the terms. The terms are used to merely distinguish an element, component, or section from other elements, components, or sections. Accordingly, a first element, first component, or first section may be a second element, second component, or second section, without departing from the scope and spirit of example embodiments.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
- As long as being not specially defined, all terms (including technical and scientific terms) used in the context of describing example embodiments may be commonly understood to those skilled in the art. Further, as long as being not specially defined, terms that are widely used and defined in a dictionary are not ideally or exaggeratedly interpreted.
- Spatially relative terms, such as “beneath”, “below”, “lower”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The device may be otherwise oriented and the spatially relative descriptors used herein interpreted accordingly.
- Hereinafter, example embodiments will be described with PRAM (Phase change Random Access Memory). However, it is apparent to those skilled in the art that example embodiments may be applied to a nonvolatile memory device using resistive elements, e.g., RRAM (Resistive RAM) and MRAM (Magnetic RAM).
-
FIG. 1 is a block diagram illustrating nonvolatile memory devices according to example embodiments, andFIG. 2 is a circuit diagram illustrating the nonvolatile memory devices according to example embodiments. Sixteen memory banks are examples illustrated for convenience of description, but example embodiments are not limited thereto. Further, for convenience of description, the only region relating to a first memory block BLK0 is mainly shown inFIG. 2 . - First, referring to
FIG. 1 , a nonvolatile memory device according to example embodiments may include a plurality of memory banks 10_1 to 10_16, a plurality of sense amplifiers (not shown), write drivers 20_1 to 20_8, and aperipheral circuit region 30. - Each of the memory banks 10_1 to 10_16 may be composed of a plurality of memory blocks BLK0 to BLK7, and each of the memory blocks 10_1 to 10_16 may include a plurality of variable resistance memory cells arranged in a matrix. Although eight memory blocks are provided in each memory bank in example embodiments, example embodiments are not limited thereto. Each of the variable resistance memory cells may include a variable resistive element and an access element. The variable resistive element may include a variable resistance material that has two different resistance values depending on a crystal or amorphous state, and the access element may control current flowing in the variable resistive element.
- Further, the access element may be a diode or transistor that is coupled to the variable resistive element in series. Furthermore, various materials, for example, GaSb, InSb, InSe, Sb2Te3, or GeTe, which may include two chemical elements combined with each other, GeSbTe, GaSeTe, InSbTe, SnSb2Te4, or InSbGe, which may include three chemical elements combined with each other, or AgInSbTe, (GeSn)SbTe, GeSb(SeTe), or Te81Ge15Sb2S2, which may include four chemical elements combined with each other, may be used as the variable resistance material. Among them, GeSbTe, made of germanium (Ge), antimony (Sb), and tellurium (Te), may be generally used as the variable resistance material. Although not shown in detail in
FIG. 1 , row decoders and column decoders for specifying rows and columns, which correspond to the memory banks 10_1 to 10_16, of variable resistance memory cells to be written or read, are provided. - The sense amplifiers and the write drivers 20_1 to 20_8 may be provided to correspond to two memory banks 10_1 to 10_16, and may perform a read operation and a write operation in the corresponding memory banks. Although the sense amplifiers and the write drivers 20_1 to 20_8 correspond to two memory banks 10_1 to 10_16 in example embodiments, example embodiments are not limited thereto. For example, the sense amplifiers and the write drivers 20_1 to 20_8 may be provided to correspond to one or four memory banks. A voltage generator and a plurality of logic circuit blocks may be provided in the
peripheral circuit region 30. The plurality of logic circuit blocks may operate the row decoder, the column decoders, the sense amplifiers, and the write drivers. - Referring to
FIG. 2 , the nonvolatile memory device according to example embodiments may include a memory block BLK0, a plurality of bit lines BL0 to BLn, and a plurality of word lines WL0 and WL1. The memory block BLK0 may include a plurality of variable resistance memory cells Cp. The plurality of variable resistance memory cell Cp may be provided on regions where the word lines WL0 and WL1 and the bit lines BL0 to BLn cross each other. Each of the variable resistance memory cells Cp may include a variable resistance material Rp and an access element Tp. - The state of the variable resistance material Rp may change into a crystal or amorphous state depending on flowing current, and the resistance of the variable resistance material Rp may be different in each state. The access element Tp may control current flowing in the variable resistance material Rp. The variable resistance material Rp may be connected between the word lines WL0 and WL1 and the access element Tp, and an access transistor may be used as the access element Tp. Adjacent access elements Tp share one node, for example, a node to which a ground voltage is applied, with each other. However, example embodiments are not limited thereto. For example, adjacent access elements may not share a node with each other.
- Hereinafter, the operation of the nonvolatile memory device will be described with reference to
FIG. 2 . First, in the write operation of the nonvolatile memory device, the variable resistance material Rp may be heated over a melting temperature Tm and then quickly cooled to be in an amorphous state ofLOGIC LEVEL 1. Alternatively, after being heated in the range of a crystallization temperature Tx to a melting temperature Tm and maintained at that temperature for a predetermined or given time, the variable resistance material Rp may be cooled to be in a crystal state of LOGIC LEVEL 0. Write current corresponding to a relatively high level may flow in the variable resistance material Rp to change the phase of the variable resistance material Rp. For example, write current for reset may be about 1 mA, and write current for set may be in the range of about 0.6 mA to about 0.7 mA. The write current may be supplied from a write circuit (not shown) and discharged to a ground voltage through the bit lines BL0 to BLn and the access element Tp (see an arrow shown inFIG. 2 ). - In the read operation of the nonvolatile memory device, read current corresponding to a level not changing the phase of the variable resistance material Rp may be supplied to the variable resistance material Rp, so that stored data may be read. The read current may be supplied from a read circuit (not shown) and discharged to the ground voltage through the bit lines BL0 to BLn and the access element Tp.
-
FIG. 3A is a layout illustrating a nonvolatile memory device according to example embodiments, andFIG. 3B is a cross-sectional view taken along a line B-B′ ofFIG. 3A .FIG. 4 is a perspective view illustrating the nonvolatile memory device according to example embodiments. For convenience of description, an inter-layer dielectric film and/or inter-metal dielectric film will be omitted inFIG. 4 .FIG. 5 is a conceptual view illustrating a heat sink pattern used in the nonvolatile memory device according to example embodiments. - Referring to
FIGS. 3A , 3B, and 4, for example,element isolation regions 112 may be formed on a P-type semiconductor substrate 110 to define active regions NA. A silicon substrate, an SOI (Silicon On Insulator) substrate, a gallium arsenide substrate, a silicon germanium substrate, a ceramic substrate, a quartz substrate, or a display glass substrate may be used as thesemiconductor substrate 110. Further, a FOX (Field OXide) or a STI (Shallow Trench Isolation), which is formed using a LOCOS (LOCal Oxidation of Silicon) method, may be used in each of theelement isolation regions 112. - First and second access transistors Tp1 and Tp2 may be formed on the
semiconductor substrate 110. The first and second access transistors Tp1 and Tp2 may include first andsecond gate electrodes semiconductor substrate 110 to extend in a first direction, afirst junction region 114 formed in thesemiconductor substrate 110 between the first andsecond gate electrodes second junction region 115 formed in thesemiconductor substrate 110 on one side of thefirst gate electrode 120 opposite to thefirst junction region 114, and athird junction region 116 formed in thesemiconductor substrate 110 in one side of thesecond gate electrode 121 opposite to thefirst junction region 114. - The
first junction region 114 may be a node (for example, a source node) shared by the first and second access transistors Tp1 and Tp2, and thesecond junction region 115 may be a drain node of the first access transistor Tp1. Further, thethird junction region 116 may be a drain node of the second access transistor Tp2. Although the first and second access transistors Tp1 and Tp2 share one node with each other inFIG. 3B , example embodiments are not limited thereto. - An inter-layer dielectric film (ILD) 130 may be formed on the
semiconductor substrate 110, and may include a plurality of contact holes through which thefirst junction region 114 and the second andthird junction regions inter-layer dielectric film 130. Theinter-layer dielectric film 130 may be formed using a CVD-based method. The CVD-based method may include ALD (Atomic Layer Deposition), PEALD (Plasma Enhanced Atomic Layer Deposition), MOCVD (Metal Organic Chemical Vapor Deposition) and/or PECVD (Plasma Enhanced Chemical Vapor Deposition). - A first contact C1 that is connected to the
first junction region 114, and second contacts C2 that are connected to the second andthird junction regions ground voltage line 144 extending in the first direction may be formed on each of the first contacts C1 and theinter-layer dielectric film 130, andlanding pads 142 may be formed on the second contacts C2 and theinter-layer dielectric film 130. Theground voltage line 144 and thelanding pads 142 may be made of aluminum, copper and/or tungsten. The first and second contacts C1 and C2, theground voltage line 144, thelanding pads 142 may be separately formed inFIG. 3B , but may be simultaneously formed using a dual damascene method. - A first inter-metal
dielectric film 140 may be formed on theground voltage line 144, thelanding pads 142, and theinter-layer dielectric film 130. The first inter-metaldielectric film 140 may include a plurality of contact holes through which the upper surfaces of theground voltage line 144 and thelanding pads 142 are partially exposed to the outside. A silicon oxide (SiOx) film, for example, a FOX (Flowable OXide) film, a USG (Undoped Silicate Glass) film, a BSG (Boro Silicate Glass) film, a PSG (Phospho Silicate Glass) film, a BPSG (BoroPhospho Silicate Glass) film, a PE-TEOS (Plasma Enhanced—Tetra Ethyl Ortho Silicate) film, a FSG (Fluoride Silicate Glass) film, or a HDP (High Density Plasma) film may be used as the first inter-metaldielectric film 140. Each of the contact holes may be filled with a bottom electrode contact BEC. For example, TiN may be used as the bottom electrode contact BEC. - A plurality of variable resistive patterns GST connected to the bottom electrode contacts BEC may be formed on the bottom electrode contacts BEC and the first inter-metal
dielectric film 140. Various materials, for example, GaSb, InSb, InSe, Sb2Te3, or GeTe, which include two chemical elements combined with each other, GeSbTe, GaSeTe, InSbTe, SnSb2Te4, or InSbGe, which may include three chemical elements combined with each other, or AgInSbTe, (GeSn)SbTe, GeSb(SeTe), or Te81Ge15Sb2S2, which may include four chemical elements combined with each other, may be used as the phase change material forming the variable resistive patterns GST. Among them, GeSbTe, made of germanium (Ge), antimony (Sb), and tellurium (Te), may be generally used as the phase change material. - Top
electrode contacts TEC 162 may be formed on the variable resistive patterns GST. Each of thetop electrode contacts 162 may be formed by laminating, for example, Ti/TiN. A second inter-metaldielectric film 160 may be formed on the first inter-metaldielectric film 140. Acontact hole 171, through which the upper surface of theground voltage line 144 is partially exposed to the outside, may be formed through the first and second inter-metaldielectric films dielectric film 160 may be a silicon oxide (SiOx) film. - A
heat sink pattern 170 may be formed in thecontact hole 171 passing through the first and second inter-metaldielectric films heat sink pattern 170 may be connected to theground voltage line 144. Further, theheat sink pattern 170 may be level with the variable resistance patterns GST, and may be made of a material having a thermal conductivity larger than the variable resistance patterns GST. For example, theheat sink pattern 170 may include metal, e.g., aluminum and/or a nanotube. Theheat sink pattern 170, which is formed between the first and second variable resistance patterns GST and extends in the first direction in parallel with thegate electrodes - Referring to
FIG. 5 , theheat sink pattern 170 may prevent or reduce joule heat, which is generated from a variable resistance memory cell to be written, from being transferred to adjacent variable resistance memory cells. For example, since theheat sink pattern 170 has a thermal conductivity larger than the variable resistance patterns GST, the joule heat transferred to the adjacent variable resistance memory cells may be transferred to theheat sink pattern 170 and may then be radiated to the outside through the ground voltage line 144 (see reference character “a”). Accordingly, the nonvolatile memory device using theheat sink pattern 170 may be highly integrated. - Returning to
FIGS. 3A , 3B, and 4, a third inter-metaldielectric film 180 including a plurality of contact holes may be formed on thetop electrode contacts 162 andheat sink pattern 170. The third inter-metaldielectric film 180 may be an oxide (SiOx) film. Each of the contact holes may be filled with a bit line contact plug C3. For example, TiN may be used as the bit line contact plug C3. A bit line BL0 crossing the first andsecond gate electrodes -
FIG. 6 is a layout illustrating a nonvolatile memory device according to example embodiments. Referring toFIG. 6 , in a nonvolatile memory device 2 according to example embodiments,heat sink patterns heat sink patterns sub-heat sink pattern 172 a that is formed on aground voltage line 144 and may extend in a first direction in parallel with theground voltage line 144, and a secondsub-heat sink pattern 172 b that extends in a second direction to cross the first direction. -
FIG. 7 is a layout illustrating a nonvolatile memory device according to example embodiments. Referring toFIG. 7 , in anonvolatile memory device 3 according to example embodiments,heat sink patterns ground voltage line 144 so as to be spaced apart from each other in a first direction. For example, the heat sink patterns may be dot type heat sink patterns. For example, theheat sink patterns -
FIG. 8 is a layout illustrating a nonvolatile memory device according to example embodiments. Referring toFIG. 8 , a nonvolatile memory device 4 according to example embodiments may further include aspacer 177 for defining the width of aheat sink pattern 176. Specifically, thespacer 177 may be formed on the inner surface of acontact hole 171, and aheat sink pattern 176 may be formed so as to fill thecontact hole 171. For this reason, even though a distance between nonvolatile memory cells is decreased due to higher integration of the nonvolatile memory device, theheat sink pattern 176 may be formed between the variable resistance patterns GST so that theheat sink pattern 176 may be electrically insulated from the variable resistance patterns GST. -
FIG. 9 is a layout illustrating a nonvolatile memory device according to example embodiments. Referring toFIG. 9 , in a nonvolatile memory device 5 according to example embodiments, the upper surface of aheat sink pattern 178 may be lower than that of each of the variable resistance patterns GST. Heat transfer prevention effect between adjacent variable resistance patterns GST may be decreased as compared to example embodiments using theheat sink pattern 170. - Hereinafter, a method of manufacturing the nonvolatile memory device according to example embodiments will be described with reference to
FIGS. 10A , 10B, 10C, and 3B.FIGS. 10A to 10C are cross-sectional views illustrating processes of a method of manufacturing the nonvolatile memory device according to example embodiments. - First, referring to
FIG. 10A , first andsecond gate electrodes first junction region 114, and second andthird junction regions semiconductor substrate 110. Thefirst junction region 114 may be formed between the first andsecond gate electrodes third junction regions second gate electrodes - Subsequently, an
inter-layer dielectric film 130 may be formed on thesemiconductor substrate 110, and may include a plurality of contact holes through which thefirst junction region 114 and the second andthird junction regions first junction region 114, and second contacts C2 that are connected to the second andthird junction regions - After that, a
ground voltage line 144, which is connected to the first contact C1 and extends in a first direction, may be formed. Landingpads 142 connected to the second contacts C2 may be formed. A first inter-metaldielectric film 140 may be formed on theground voltage line 144, thelanding pad 142, and theinter-layer dielectric film 130. The first inter-metaldielectric film 140 may include a plurality of contact holes through which the upper surfaces of theground voltage line 144 andlanding pads 142 are partially exposed to the outside. A bottom electrode contact BEC connected to eachlanding pad 142 may be formed in each of the contact holes. - Subsequently, variable resistive patterns GST connected to the bottom electrode contacts BEC, and
top electrode contacts 162 may be formed. A second inter-metaldielectric film 160 may be formed on first inter-metaldielectric film 140. Referring toFIG. 10 b, acontact hole 171, through which the upper surface of theground voltage line 144 is partially exposed to the outside, may be formed through the first and second inter-metaldielectric films - Referring to
FIG. 10C , aheat sink pattern 170 may be formed so as to fill thecontact hole 171. Theheat sink pattern 170 may be level with the variable resistance patterns GST, and may be made of a material having a thermal conductivity larger than the variable resistance patterns GST. For example, theheat sink pattern 170 may include metal, e.g., aluminum or a nanotube. Theheat sink pattern 170, which is formed between the first and second variable resistance patterns GST and extends in the first direction in parallel with thegate electrodes - The formation of the
heat sink pattern 170 will be described below. A conductive film for heat sink patterns may be formed on the second inter-metaldielectric film 160 to have a sufficient height so that thecontact hole 171 may be filled with the conductive film. The conductive film may be planarized so that the upper surface of the second inter-metaldielectric film 160 may be exposed to the outside. As a result, theheat sink pattern 170 may be completed. - Referring to
FIG. 3B , a third inter-metaldielectric film 180 including a plurality of contact holes may be formed on thetop electrode contacts 162, and a bit line contact plug C3 may be formed in each of the contact holes. A bit line BL0 crossing the first andsecond gate electrodes - A method of manufacturing the nonvolatile memory device according to example embodiments will be described with reference to
FIGS. 11A , 11 b, and 11C.FIGS. 11A to 11C are cross-sectional views illustrating processes of a method of manufacturing the nonvolatile memory device according to example embodiments. Referring toFIG. 11A , a dielectric film 177 a for a spacer may be formed on the second inter-metaldielectric film 160 so that thecontact hole 171 may be filled with the dielectric film 177 a. Referring toFIG. 11 b, an etch-back process may be performed on the dielectric film 177 a for a spacer so as to form aspacer 177 in thecontact hole 171. Referring toFIG. 11C , aheat sink pattern 176 may be formed in thecontact hole 171 in which thespacer 177 is formed. - Since those skilled in the art could devise a method of manufacturing the nonvolatile memory devices according to the example embodiments from the method of manufacturing the nonvolatile memory device according to the example embodiment illustrated in
FIGS. 3A-5 , the descriptions thereof will be omitted. - Although example embodiments have been described, it will be apparent to those skilled in the art that various modifications and changes may be made thereto without departing from the scope and spirit of the following claims. Therefore, it should be understood that the above embodiments are not limitative, but illustrative in all aspects.
- According to the above-mentioned nonvolatile memory device, at least one of the following effects may be obtained. The heat sink pattern may prevent or reduce joule heat, which is generated from a variable resistance memory cell to be written, from being transferred to adjacent variable resistance memory cells. For example, the heat sink pattern may have a thermal conductivity larger than the variable resistance patterns. For this reason, the joule heat, which may be transferred to the adjacent variable resistance memory cells, may be transferred to the heat sink pattern and then radiated to the outside through a ground voltage line. Accordingly, the nonvolatile memory device using the heat sink pattern may be highly integrated.
Claims (7)
1. A method of manufacturing a nonvolatile memory device, the method comprising:
forming access transistors, which include gate electrodes formed on a semiconductor substrate and first and second junction regions formed in the semiconductor substrate on both ends of the gate electrodes;
forming a ground voltage line coupled to the first junction region and landing pads coupled to the second junction region;
forming variable resistance patterns on the landing pads; and
forming heat sink patterns on the ground voltage line so that the heat sink patterns are adjacent to the variable resistance patterns.
2. The method of claim 1 , wherein the heat sink patterns are level with the variable resistance patterns.
3. The method of claim 1 , wherein the ground voltage line extends in a first direction.
4. The method of claim 3 , wherein the heat sink patterns are formed on the ground voltage line so as to extend in the first direction.
5. The method of claim 3 , wherein each of the heat sink patterns includes a first sub-heat sink pattern that is formed on the ground voltage line so as to extend in the first direction, and a second sub-heat sink pattern that extends in a second direction so as to cross the first direction.
6. The method of claim 3 , wherein the heat sink patterns include a plurality of sub-heat sink patterns that is formed on the ground voltage line so as to be spaced apart from each other in the first direction.
7. The method of claim 3 , further comprising:
forming spacers defining the widths of the heat sink patterns, respectively.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/064,960 US20110207265A1 (en) | 2007-02-01 | 2011-04-28 | Nonvolatile memory devices and method of manufacturing the same |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2007-0010703 | 2007-02-01 | ||
KR1020070010703A KR100809341B1 (en) | 2007-02-01 | 2007-02-01 | Nonvolatile memory device using variable resistive element and fabricating method thereof |
US12/010,921 US7956343B2 (en) | 2007-02-01 | 2008-01-31 | Nonvolatile memory devices and method of manufacturing the same |
US13/064,960 US20110207265A1 (en) | 2007-02-01 | 2011-04-28 | Nonvolatile memory devices and method of manufacturing the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/010,921 Division US7956343B2 (en) | 2007-02-01 | 2008-01-31 | Nonvolatile memory devices and method of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110207265A1 true US20110207265A1 (en) | 2011-08-25 |
Family
ID=39397408
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/010,921 Active 2029-06-11 US7956343B2 (en) | 2007-02-01 | 2008-01-31 | Nonvolatile memory devices and method of manufacturing the same |
US13/064,960 Abandoned US20110207265A1 (en) | 2007-02-01 | 2011-04-28 | Nonvolatile memory devices and method of manufacturing the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/010,921 Active 2029-06-11 US7956343B2 (en) | 2007-02-01 | 2008-01-31 | Nonvolatile memory devices and method of manufacturing the same |
Country Status (2)
Country | Link |
---|---|
US (2) | US7956343B2 (en) |
KR (1) | KR100809341B1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100112774A1 (en) * | 2008-10-30 | 2010-05-06 | Gyuhwan Oh | Variable Resistance Memory Device and Methods of Forming the Same |
US20110155989A1 (en) * | 2009-12-29 | 2011-06-30 | Doo-Hwan Park | Variable resistance memory device and methods of forming the same |
US20110176278A1 (en) * | 2010-01-19 | 2011-07-21 | Lsi Corporation | Integrated heat sink |
US20110266600A1 (en) * | 2010-04-30 | 2011-11-03 | Kabushiki Kaisha Toshiba | Semiconductor memory device and manufacturing method thereof |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100876767B1 (en) | 2007-09-06 | 2009-01-07 | 주식회사 하이닉스반도체 | Manufacturing method of phase change memory device |
KR101430171B1 (en) * | 2008-07-18 | 2014-08-14 | 삼성전자주식회사 | Multi-level phase change random access memory device |
US7754522B2 (en) * | 2008-08-06 | 2010-07-13 | Micron Technology, Inc. | Phase change memory structures and methods |
US8314483B2 (en) * | 2009-01-26 | 2012-11-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | On-chip heat spreader |
KR20110089731A (en) * | 2010-02-01 | 2011-08-09 | 삼성전자주식회사 | Semiconductor device including an interconnection lander and method of fabricating the same |
JP2011228443A (en) * | 2010-04-19 | 2011-11-10 | Toshiba Corp | Semiconductor memory, and method of manufacturing the same |
US10916317B2 (en) | 2010-08-20 | 2021-02-09 | Attopsemi Technology Co., Ltd | Programmable resistance memory on thin film transistor technology |
US10923204B2 (en) | 2010-08-20 | 2021-02-16 | Attopsemi Technology Co., Ltd | Fully testible OTP memory |
US10249379B2 (en) | 2010-08-20 | 2019-04-02 | Attopsemi Technology Co., Ltd | One-time programmable devices having program selector for electrical fuses with extended area |
US9818478B2 (en) | 2012-12-07 | 2017-11-14 | Attopsemi Technology Co., Ltd | Programmable resistive device and memory using diode as selector |
US9711237B2 (en) * | 2010-08-20 | 2017-07-18 | Attopsemi Technology Co., Ltd. | Method and structure for reliable electrical fuse programming |
US10229746B2 (en) | 2010-08-20 | 2019-03-12 | Attopsemi Technology Co., Ltd | OTP memory with high data security |
US10192615B2 (en) | 2011-02-14 | 2019-01-29 | Attopsemi Technology Co., Ltd | One-time programmable devices having a semiconductor fin structure with a divided active region |
US10586832B2 (en) | 2011-02-14 | 2020-03-10 | Attopsemi Technology Co., Ltd | One-time programmable devices using gate-all-around structures |
KR20130013977A (en) * | 2011-07-29 | 2013-02-06 | 에스케이하이닉스 주식회사 | Resistance variable memory device and method for manufacturing the same |
KR20130131707A (en) * | 2012-05-24 | 2013-12-04 | 에스케이하이닉스 주식회사 | Resistive memory device and fabrication method thereof |
KR101934003B1 (en) * | 2012-06-01 | 2019-01-02 | 삼성전자주식회사 | Phase change memory devices and methods of manufacturing the same |
US8981326B2 (en) | 2013-03-05 | 2015-03-17 | International Business Machines Corporation | Phase change memory cell with heat shield |
KR101917717B1 (en) | 2017-02-06 | 2018-11-13 | 한국과학기술원 | Nonvolatile memory device, method of erasing data in the same and electronic system including the same |
US10535413B2 (en) | 2017-04-14 | 2020-01-14 | Attopsemi Technology Co., Ltd | Low power read operation for programmable resistive memories |
US11062786B2 (en) | 2017-04-14 | 2021-07-13 | Attopsemi Technology Co., Ltd | One-time programmable memories with low power read operation and novel sensing scheme |
US11615859B2 (en) | 2017-04-14 | 2023-03-28 | Attopsemi Technology Co., Ltd | One-time programmable memories with ultra-low power read operation and novel sensing scheme |
US10726914B2 (en) | 2017-04-14 | 2020-07-28 | Attopsemi Technology Co. Ltd | Programmable resistive memories with low power read operation and novel sensing scheme |
US10770160B2 (en) | 2017-11-30 | 2020-09-08 | Attopsemi Technology Co., Ltd | Programmable resistive memory formed by bit slices from a standard cell library |
KR20190122421A (en) * | 2018-04-20 | 2019-10-30 | 삼성전자주식회사 | Semiconductor devices |
TWI775138B (en) * | 2020-09-03 | 2022-08-21 | 力晶積成電子製造股份有限公司 | Hybrid memory structure |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5920788A (en) * | 1995-06-07 | 1999-07-06 | Micron Technology, Inc. | Chalcogenide memory cell with a plurality of chalcogenide electrodes |
US20030218197A1 (en) * | 2002-05-24 | 2003-11-27 | Jang In Woo | Magnetic random access memory |
US20070020799A1 (en) * | 2005-07-25 | 2007-01-25 | Samsung Electronics Co., Ltd. | Method of manufacturing a variable resistance structure and method of manufacturing a phase-change memory device using the same |
US7601995B2 (en) * | 2005-10-27 | 2009-10-13 | Infineon Technologies Ag | Integrated circuit having resistive memory cells |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001237380A (en) | 2000-02-25 | 2001-08-31 | Matsushita Electric Ind Co Ltd | Variable resistance element and semiconductor device using the same |
KR100457159B1 (en) * | 2001-12-26 | 2004-11-16 | 주식회사 하이닉스반도체 | Magnetic random access memory |
US7291556B2 (en) | 2003-12-12 | 2007-11-06 | Samsung Electronics Co., Ltd. | Method for forming small features in microelectronic devices using sacrificial layers |
KR100533958B1 (en) | 2004-01-05 | 2005-12-06 | 삼성전자주식회사 | Phase-change memory device and method of manufacturing the same |
KR100640641B1 (en) * | 2004-10-26 | 2006-10-31 | 삼성전자주식회사 | Semiconductor memory device having a stacked memory cell and method for manufacturing a stacked memory cell |
KR20060070066A (en) | 2004-12-20 | 2006-06-23 | 주식회사 하이닉스반도체 | Phase-change memory device and method manufacturing for the same |
KR100695163B1 (en) * | 2005-10-06 | 2007-03-14 | 삼성전자주식회사 | Phase change memory device using magnetic resistance effect and methods of operating and manufacturing the same |
-
2007
- 2007-02-01 KR KR1020070010703A patent/KR100809341B1/en active IP Right Grant
-
2008
- 2008-01-31 US US12/010,921 patent/US7956343B2/en active Active
-
2011
- 2011-04-28 US US13/064,960 patent/US20110207265A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5920788A (en) * | 1995-06-07 | 1999-07-06 | Micron Technology, Inc. | Chalcogenide memory cell with a plurality of chalcogenide electrodes |
US20030218197A1 (en) * | 2002-05-24 | 2003-11-27 | Jang In Woo | Magnetic random access memory |
US20070020799A1 (en) * | 2005-07-25 | 2007-01-25 | Samsung Electronics Co., Ltd. | Method of manufacturing a variable resistance structure and method of manufacturing a phase-change memory device using the same |
US7601995B2 (en) * | 2005-10-27 | 2009-10-13 | Infineon Technologies Ag | Integrated circuit having resistive memory cells |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100112774A1 (en) * | 2008-10-30 | 2010-05-06 | Gyuhwan Oh | Variable Resistance Memory Device and Methods of Forming the Same |
US8278206B2 (en) * | 2008-10-30 | 2012-10-02 | Samsung Electronics Co., Ltd. | Variable resistance memory device and methods of forming the same |
US20120305884A1 (en) * | 2008-10-30 | 2012-12-06 | Gyuhwan Oh | Variable resistance memory device and methods of forming the same |
US8558348B2 (en) * | 2008-10-30 | 2013-10-15 | Samsung Electronics Co., Ltd. | Variable resistance memory device and methods of forming the same |
US20110155989A1 (en) * | 2009-12-29 | 2011-06-30 | Doo-Hwan Park | Variable resistance memory device and methods of forming the same |
US20110176278A1 (en) * | 2010-01-19 | 2011-07-21 | Lsi Corporation | Integrated heat sink |
US8222745B2 (en) * | 2010-01-19 | 2012-07-17 | Lsi Corporation | Integrated heat sink |
US20110266600A1 (en) * | 2010-04-30 | 2011-11-03 | Kabushiki Kaisha Toshiba | Semiconductor memory device and manufacturing method thereof |
US9171886B2 (en) * | 2010-04-30 | 2015-10-27 | Kabushiki Kaisha Toshiba | Semiconductor memory device and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20080185568A1 (en) | 2008-08-07 |
KR100809341B1 (en) | 2008-03-05 |
US7956343B2 (en) | 2011-06-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7956343B2 (en) | Nonvolatile memory devices and method of manufacturing the same | |
KR100855726B1 (en) | Memory for thermal isolation of phase change memory cells, semiconductor memory device and method for fabricating a memory | |
US7450415B2 (en) | Phase-change memory device | |
US7613037B2 (en) | Phase-change memory device and method of fabricating the same | |
US7714315B2 (en) | Thermal isolation of phase change memory cells | |
KR100807677B1 (en) | Phase change memory fabricated using self-aligned processing | |
US7324365B2 (en) | Phase change memory fabricated using self-aligned processing | |
JP4847743B2 (en) | Nonvolatile memory device | |
JP4577693B2 (en) | Nonvolatile memory device and manufacturing method thereof | |
US7869257B2 (en) | Integrated circuit including diode memory cells | |
US8498147B2 (en) | Nonvolatile memory cell, nonvolatile memory device and method for driving the same | |
JP2007073779A (en) | Nonvolatile memory element and its manufacturing method | |
JP2007129198A (en) | Non-volatile memory element and manufacturing method thereof | |
JP2007129199A (en) | Non-volatile memory element and manufacturing method thereof | |
KR20130012385A (en) | Semiconductor device and method for manufacturing the same | |
US7696510B2 (en) | Integrated circuit including memory having reduced cross talk | |
US20230371279A1 (en) | Memory selector | |
KR20080006811A (en) | Fabricating method for phase change memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE |