US20100261095A1 - Methods, Photomasks and Methods of Fabricating Photomasks for Improving Damascene Wire Uniformity Without Reducing Performance - Google Patents
Methods, Photomasks and Methods of Fabricating Photomasks for Improving Damascene Wire Uniformity Without Reducing Performance Download PDFInfo
- Publication number
- US20100261095A1 US20100261095A1 US12/622,461 US62246109A US2010261095A1 US 20100261095 A1 US20100261095 A1 US 20100261095A1 US 62246109 A US62246109 A US 62246109A US 2010261095 A1 US2010261095 A1 US 2010261095A1
- Authority
- US
- United States
- Prior art keywords
- shapes
- multiplicity
- metal dummy
- metal
- wires
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 52
- 229910052751 metal Inorganic materials 0.000 claims abstract description 120
- 239000002184 metal Substances 0.000 claims abstract description 119
- 230000007717 exclusion Effects 0.000 claims abstract description 31
- 238000004519 manufacturing process Methods 0.000 claims abstract description 7
- 229920002120 photoresistant polymer Polymers 0.000 claims description 29
- 238000012986 modification Methods 0.000 claims description 22
- 230000004048 modification Effects 0.000 claims description 22
- 239000004020 conductor Substances 0.000 claims description 18
- 238000013461 design Methods 0.000 claims description 16
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 9
- 239000003989 dielectric material Substances 0.000 claims description 9
- 229910052802 copper Inorganic materials 0.000 claims description 8
- 239000010949 copper Substances 0.000 claims description 8
- 239000000463 material Substances 0.000 claims description 6
- 238000005498 polishing Methods 0.000 claims 6
- 238000000151 deposition Methods 0.000 claims 3
- 238000012545 processing Methods 0.000 description 16
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 9
- 230000005855 radiation Effects 0.000 description 7
- 238000010494 dissociation reaction Methods 0.000 description 4
- 230000005593 dissociations Effects 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 230000003287 optical effect Effects 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 3
- 238000006731 degradation reaction Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 230000003071 parasitic effect Effects 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- 230000002238 attenuated effect Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000004590 computer program Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 239000007789 gas Substances 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 125000002496 methyl group Chemical group [H]C([H])([H])* 0.000 description 2
- 229920003209 poly(hydridosilsesquioxane) Polymers 0.000 description 2
- 229920000642 polymer Polymers 0.000 description 2
- -1 polyphenylene Polymers 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- 229920000265 Polyparaphenylene Polymers 0.000 description 1
- 229910004012 SiCx Inorganic materials 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 238000007517 polishing process Methods 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/7684—Smoothing; Planarisation
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F1/00—Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
- G03F1/36—Masks having proximity correction features; Preparation thereof, e.g. optical proximity correction [OPC] design processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/32115—Planarisation
- H01L21/3212—Planarisation by chemical mechanical polishing [CMP]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to methods for forming damascene metal wires for integrated circuit chips and more specifically, it relates methods for increasing wire uniformity while avoiding parasitic proximity effects that reduce integrated circuit chip performance.
- a first aspect of the present invention is a method, comprising: simultaneously forming a multiplicity of damascene wires and a multiplicity metal dummy shapes in a dielectric layer of a wiring level of an integrated circuit chip, the metal dummy shapes dispersed between damascene wires of the multiplicity of damascene wires; and removing or modifying those metal dummy shapes of the multiplicity of metal dummy shapes within exclusion regions around selected damascene wires of the multiplicity of damascene wires.
- a second aspect of the present invention is a method, including: (a) generating a design of a wiring level of an integrated circuit chip, the design including data describing wires of the wiring level and data describing exclusion regions around wires of the wiring level; after (a), (b) generating a wiring level shapes file including wire shapes from the data describing the wires of the wiring level; (c) generating a metal dummy shape removal/modification shapes file including metal dummy shape removal/modification shapes from the data describing the wires of the wiring level and the data describing the exclusion regions; after (b), (d) adding metal fill shapes to the wiring level shapes between one or more of the wire shapes; and after (b) and (d), (e) generating a first photomask data set from the wiring level shapes file and a second photomask data set from the metal dummy shape removal/modification shapes file.
- a third aspect of the present invention is a reticle for use in a fabricating a wiring level of an integrated circuit chip, comprising: a first cell including mask shapes defining damascene wires and metal dummy shapes for a first photolithographic fabrication step of the wiring level; and a second cell including mask shapes defining a subset of the metal dummy shapes to be removed or modified for a second photolithographic fabrication step of the wiring level.
- FIG. 1 is top view of a region of wire level of an integrated circuit chip design according to embodiments of the present invention
- FIG. 2 is top view of the region of a wire level of an actual integrated circuit chip corresponding to the region of FIG. 1 after initial processing steps according to embodiments of the present invention
- FIG. 3 is a cross-section through line 3 - 3 of FIG. 2 ;
- FIG. 4 is top view of a region of a wire level of an actual integrated circuit chip corresponding to the region of FIG. 1 after a metal dummy shape removal photolithography step according to embodiments of the present invention
- FIG. 4A illustrates an alternative photoresist pattern to that of FIG. 4 ;
- FIG. 5 is a cross-section through line 5 - 5 of FIG. 4 ;
- FIGS. 6 , 7 and 8 are is cross-sections through line 5 - 5 of FIG. 4 illustrating additional process steps according to embodiments of the present invention
- FIGS. 9A. 9B and 9 C are detailed views of the steps illustrated in FIGS. 6 , 7 and 8 according to a first alternative processing scheme of the present invention
- FIGS. 10A. 10B and 10 C are detailed views of the steps illustrated in FIGS. 6 , 7 and 8 according to a second alternative processing scheme of the present invention
- FIG. 11 is a top view of the same region as illustrated in FIG. 2 after processing according to the first alternative processing scheme;
- FIG. 12 is a top view of the same region as illustrated in FIG. 2 after processing according to the second alternative processing scheme;
- FIG. 13 is a flowchart of the method of the embodiments of the present invention.
- FIG. 14 is a plan view of a multi-layer multi-chip reticle that may be used in practicing the embodiments of present invention.
- FIG. 15 is a schematic block diagram of a general-purpose computer that may be used in the design of photomasks according to embodiments of the present invention
- a damascene process is one in which wire trenches or via openings are formed in a dielectric layer, an electrical conductor of sufficient thickness to fill the trenches is deposited in the trenches and on a top surface of the dielectric, and a chemical-mechanical-polish (CMP) process is performed to remove excess conductor and make the surface of the conductor co-planar with the surface of the dielectric layer to form damascene wires (or damascene vias).
- CMP chemical-mechanical-polish
- a via first dual-damascene process is one in which via openings are formed through the entire thickness of a dielectric layer followed by formation of trenches part of the way through the dielectric layer in any given cross-sectional view.
- a trench first dual-damascene process is one in which trenches are formed part way through the thickness of a dielectric layer followed by formation of vias inside the trenches the rest of the way through the dielectric layer in any given cross-sectional view. All via openings are intersected by integral wire trenches above and by a wire trench below, but not all trenches need intersect a via opening.
- An electrical conductor of sufficient thickness to fill the trenches and via opening is deposited on a top surface of the dielectric and a CMP process is performed to make the surface of the conductor in the trench co-planar with the surface the dielectric layer to form dual-damascene wires and dual-damascene wires having integral dual-damascene vias.
- Dummy shapes may exist as dielectric islands (i.e., dielectric dummy shapes) embedded in single-damascene or dual-damascene wires or as single-damascene or dual-damascene metal islands (i.e., metal dummy shapes) between single-damascene or dual-damascene wires and vias in a wiring level of an integrated circuit chip.
- Metal dummy shapes are defined as shapes not electrically connected to any wire or via contained in the same wiring level as the metal dummy shapes or to any other metal wire or via in other wiring levels.
- damascene without the qualifiers “single” or “dual” should be understood to mean single-damascene or dual-damascene.
- FIG. 1 is top view of a region of wire level of an integrated circuit chip design according to embodiments of the present invention.
- a portion of an interconnect level design 100 of an integrated circuit chip includes wire shapes 105 , 110 , 115 , 120 and 125 .
- Wire shapes 115 and 120 correspond, after fabrication, to damascene wires whose performance may be adversely affected by the presence of metal dummy shapes within an exclusion region 130 (i.e., the region within heavy lines).
- FIG. 2 is top view of the region of a wire level of an actual integrated circuit chip corresponding to the region of FIG. 1 after initial processing steps according to embodiments of the present invention.
- region 100 A corresponds to region 100 of FIG. 1 .
- Damascene wires 105 A, 110 A, 115 A, 120 A and 125 A correspond respectfully to wire shapes 105 , 110 , 115 , 120 and 125 of FIG. 1 .
- Wires 105 A, 110 A, 115 A, 120 A and 125 A are formed in a dielectric layer 135 . Also formed in dielectric layer 135 are metal dummy shapes 140 .
- Wires 105 A, 110 A and 125 A include dielectric dummy shapes 145 .
- Dummy shapes 140 and 145 have the effect of providing uniform local (e.g., within region 100 A) and global (e.g., the integrated circuit chip or a core) metal pattern density for the CMP process. Without uniform metal pattern density, because of hardness differences between metal and dielectric materials, some wires may dish (the surface becomes concave), so the wire is thinner than designed slowing down signal transmission.
- Columns 150 A, 150 B, 150 C, and 150 D of dummy shapes 140 are of particular interest because they are within exclusion region 130 (small dash line).
- wires 105 A, 110 A, 115 A, 120 A and 125 A and dummy shapes 140 includes an optional electrically conductive liner and a core conductor.
- the liner may comprise layers of titanium and/or titanium nitride or layers of tantalum and/or tantalum nitride. Titanium, titanium nitride, tantalum and tantalum nitride may be deposited by sputtering.
- the core conductor may comprise copper or tungsten. Copper may be deposited electrochemically (i.e., by plating). Tungsten may be deposited by chemical vapor deposition or sputtering.
- FIG. 3 is a cross-section through line 3 - 3 of FIG. 2 .
- dielectric layer 135 is formed on a semiconductor substrate 155 .
- Substrate 155 may include devices such as transistors and other wiring levels similar to the wiring level containing dielectric layer 135 , wires 105 A, 110 A, 115 A, 120 A and 125 A and dummy shapes 140 .
- FIG. 4 is top view of a region of a wire level of an actual integrated circuit chip corresponding to the region of FIG. 1 after a metal dummy shape removal photolithography step according to embodiments of the present invention.
- the photolithography step but not the actual dummy shape removal has been performed.
- a photolithographic process is one in which a photoresist layer is applied to a surface, the photoresist layer exposed to actinic radiation through a patterned photomask and the exposed photoresist layer developed to form a patterned photoresist layer.
- the photoresist layer comprises positive photoresist
- the developer dissolves the regions of the photoresist exposed to the actinic radiation and does not dissolve the regions where the patterned photomask blocked (or greatly attenuated the intensity of the radiation) from impinging on the photoresist layer.
- the photoresist layer comprises negative photoresist
- the developer does not dissolve the regions of the photoresist exposed to the actinic radiation and does dissolve the regions where the patterned photomask blocked (or greatly attenuated the intensity of the radiation) from impinging on the photoresist layer.
- the patterned photoresist is removed.
- the photoresist layer may optionally be baked at one or more of the following steps: prior to exposure to actinic radiation, between exposure to actinic radiation and development, after development.
- photoresist islands 160 are formed on wires 105 A, 110 A, 115 A, 120 A, and 125 A and all dummy shapes 140 but not on dummy shapes in columns 150 A, 150 B, 150 C and 150 D which are within exclusion region 130 .
- FIG. 4A illustrates an alternative photoresist pattern to that of FIG. 4 .
- a patterned photoresist layer 160 A includes openings 162 over dummy shapes 140 A that are to be removed or modified, but not over dummy shapes 140 B that are to be left in place.
- FIG. 5 is a cross-section through line 5 - 5 of FIG. 4 .
- photoresist islands 160 protect wires 105 A, 110 A, 115 A, 120 A, and 125 A and all dummy shapes 140 except which are within region 130 .
- FIGS. 6 , 7 and 8 are cross-sections through line 5 - 5 of FIG. 4 illustrating additional process steps according to embodiments of the present invention.
- an etch step is performed to remove all or a portion of dummy shapes 140 (see FIG. 5 ) in columns 150 A, 150 B (see FIG. 4 ), 150 C and 150 D (see FIG. 4 ) to form dummy trenches 165 X (where X is either A or B, see infra) in dielectric layer 135 and then photoresist islands 160 (see FIG. 5 ) are removed.
- the etch step may be either a wet etch or a dry etch (e.g., a reactive ion etch (RIE) or a plasma etch) or combinations of wet and dry etches.
- a wet etch may be performed using a dilute mixture of HCl and hydrogen peroxide or a RIE using HCl and/or HBr plasma process feed gases may be used.
- hydrogen gas may be added to the RIE plasma process feed gas.
- dissociation of HCl and/or HBR are the sole source of the reactive copper etching species generated by the plasma.
- dissociation of HCl and/or HBR provides at least about 40% of the reactive copper etching species generated by the RIE plasma. In one example, dissociation of HCl and/or HBR provides at least about 50% of the reactive copper etching species generated by the RIE plasma. In one example, dissociation of HCl and/or HBR provides at least about 80% of the reactive copper etching species generated by the RIE plasma.
- a dielectric layer 170 is deposited completely filling in trenches 165 X.
- a CMP is performed creating plugs 175 X (where X is either A or B, see infra) and exposing top surfaces of wires 105 A, 110 A, 115 A, 120 A and 125 A, dummy shapes 140 (and 145 see FIG. 2 ) and a top surface of dielectric layer 135 .
- dielectric layer is a same material as dielectric layer 135 .
- dielectric layers 135 and 170 comprise silicon dioxide.
- dielectric layer 135 and 170 are independently selected from the group consisting of hydrogen silsesquioxane polymer (HSQ), methyl silsesquioxane polymer (MSQ), polyphenylene oligomer, methyl doped silica or SiO x (CH 3 ) y or SiC x O y H y or SiOCH), organosilicate glass (SiCOH), and porous SiCOH, silicon dioxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon carbide (SiC), silicon oxy nitride (SiON), silicon oxy carbide (SiOC), organosilicate glass (SiCOH), plasma-enhanced silicon nitride (PSiN x ) or NBLok (SiC(N,H)).
- HSQ hydrogen silsesquioxane polymer
- MSQ methyl silsesquioxane polymer
- polyphenylene oligomer
- FIGS. 9A. 9B and 9 C are detailed views of the steps illustrated in FIGS. 6 , 7 and 8 according to a first alternative processing scheme of the present invention.
- dummy shape 140 includes an optional electrically conductive liner 180 and a core conductor 185 .
- Materials for liner 180 and core conductor 185 are the same as for wires 105 A, 110 A, 115 A, 120 A and 120 C (see FIG. 2 ) described supra.
- both liner 180 and core conductor 185 are removed to form trench 165 A.
- trench 165 A is filled with dielectric 170 to form plug 175 A. If, in FIG. 9A , if dummy shape 140 includes no liner 180 , only core conductor 185 , then the structure illustrated in FIG. 9C still results.
- FIGS. 10A. 10B and 10 C are detailed views of the steps illustrated in FIGS. 6 , 7 and 8 according to a second alternative processing scheme of the present invention.
- dummy shape 140 includes electrically conductive liner 180 and core conductor 185 .
- FIG. 10B only core conductor 185 is removed to form a liner 180 lined trench 165 B.
- trench 165 B (see FIG. 10B ) is filled with dielectric 170 to form plug 175 B where dielectric 170 is separated from dielectric layer 135 by liner 180 .
- FIG. 11 is a top view of the same region as illustrated in FIG. 2 after processing according to the first alternative processing scheme.
- FIG. 11 is similar to FIG. 2 except dummy shapes 140 (see FIG. 2 ) of columns 150 A, 150 B, 150 C, and 150 D are replaced with plugs 175 A, which consist of dielectric material. Thus there are no metal dummy shapes or portions of metal dummy within exclusion region 130 . Because plugs 175 A consist of dielectric material, plugs 175 A will not interact with signals on wires 115 A and 115 B as dummy shapes 140 would have.
- FIG. 12 is a top view of the same region as illustrated in FIG. 2 after processing according to the second alternative processing scheme.
- FIG. 12 is similar to FIG. 2 except dummy shapes 140 (see FIG. 2 ) of columns 150 A, 150 B, 150 C, and 150 D are replaced with plugs 175 B, which consist of dielectric material and the liner of metal shapes.
- plugs 175 B consist of dielectric material and the liner of metal shapes.
- all metal dummy shapes within exclusion region 130 consist of cores of dielectric material surrounded by an electrically conductive liner. Because liners are relatively thin, plugs 175 B will interact with signals on wires 115 A and 115 B to a lesser extent than dummy shapes 140 would have.
- FIG. 13 is a flowchart of the method of the embodiments of the present invention.
- the design of an integrated circuit chip is in the form of a hardware description language (HDL) data file or a netlist (a data file that describes how individual design components are connected together) and essentially describes the wires of the wiring levels.
- HDL hardware description language
- netlists are generated from HDL files and shapes files are generated from netlists.
- step 200 wiring levels of an integrated circuit chip are designed.
- the HDL data file or the netlist file include exclusion region data describing exclusion regions where metal dummy shapes are to be removed or modified in physical wiring levels of the integrated circuit chip and wire data describing the actual wires in the integrated circuit chip.
- step 205 wire shapes files and metal dummy shape removal/modification shapes files are generated.
- the HDL/netlist files are used to generate wire shapes the wire data is used and the exclusion region data are ignored.
- the HDL/netlist files are used to generate metal dummy shape removal/modification shapes both the exclusion region data and wire data are used.
- the metal dummy shape removal/modification shape files are tagged to corresponding wire shapes file.
- fill shapes are added to the wiring level shape files.
- the fill shapes may include metal fill shapes placed between wire shapes and dielectric fill shapes placed within wire shapes.
- a fill shape tool places metal fill shapes into the wire level shapes file. The fill shape tool is forbidden to place metal fill shapes that overlap the boundaries of the exclusion regions. Thus the fill shapes are placed completely within and completely without the exclusion region as other fill shape tool rules determine and metal fill shapes so placed do not overlap the boundaries of the exclusion region.
- wire level photomask data sets and dummy shape removal/modification photomask data sets are generated using, respectively, the wire shapes files and the dummy shape removal/modification shapes files. These photomask data sets are used to generate actual photomasks for each wiring level.
- the photomasks may include a first mask having wire shapes and metal and/or dielectric fill shapes and second mask having metal dummy shape removal/modification shapes or a single mask having a first cell having wire shapes and metal and/or dielectric fill shapes and second cell having metal dummy shape removal/modification shapes.
- a wiring level of the integrated circuit chip is fabricated including all wires and metal dummy shapes using a photomask or photomask cell having wire shapes and metal dummy shapes.
- step 225 if a metal dummy shape removal/modification mask or cell exists for the wiring level, some of the metal dummy shapes are removed or modified using the metal dummy shape removal/modification mask or the metal dummy shape removal/modification cell.
- step 230 if other wiring levels remain to be fabricated, steps 220 and 225 are repeated; otherwise in step 235 , the integrated circuit chip is completed.
- FIG. 14 is a plan view of a multi-layer multi-chip reticle that may be used in practicing the embodiments of present invention.
- a reticle 250 includes four cells 255 , 260 , 265 and 270 .
- Cells 255 and 260 are used to define wires and dummy shapes of two integrated circuit chips at the same time in a first photolithographic process.
- Cells 265 and 270 are used to define where dummy shapes will be removed or modified of two integrated circuit chips at the same time in a second and separate photolithographic process. This saves the resources required to fabricate two separate photomasks.
- the method described herein with respect to designing photomasks for removal or modification of dummy shapes is practiced with a general-purpose computer and the methods described supra in steps 200 through 215 of the flow diagrams of FIG. 13 may be coded as a set of instructions on removable or hard media for use by the general-purpose computer.
- FIG. 15 is a schematic block diagram of a general-purpose computer that may be used in the design of photomasks according to embodiments of the present invention.
- computer system 300 has at least one microprocessor or central processing unit (CPU) 305 .
- CPU central processing unit
- CPU 305 is interconnected via a system bus 310 to a random access memory (RAM) 315 , a read-only memory (ROM) 320 , an input/output (I/O) adapter 325 for a connecting a removable data and/or program storage device 330 and a mass data and/or program storage device 335 , a user interface adapter 340 for connecting a keyboard 345 and a mouse 350 , a port adapter 355 for connecting a data port 360 and a display adapter 365 for connecting a display device 370 .
- RAM random access memory
- ROM read-only memory
- I/O input/output
- ROM 320 contains the basic operating system for computer system 300 .
- the operating system may alternatively reside in RAM 315 or elsewhere as is known in the art.
- removable data and/or program storage device 630 include magnetic media such as floppy drives and tape drives and optical media such as CD ROM drives.
- mass data and/or program storage device 335 include electronic, magnetic, optical, electromagnetic, infrared, and semiconductor devices.
- Examples of a computer-readable medium include a semiconductor or solid-state memory, magnetic tape, a removable computer diskette, a random access memory (RAM), a read-only memory (ROM), a rigid magnetic disk and an optical disk. Current examples of optical disks include compact disk-read only memory (CD-ROM), compact disk-read/write (CD-R/W) and DVD.
- keyboard 345 and mouse 350 In addition to keyboard 345 and mouse 350 , other user input devices such as trackballs, writing tablets, pressure pads, microphones, light pens and position-sensing screen displays may be connected to user interface 340 .
- Examples of display devices include cathode-ray tubes (CRT) and liquid crystal displays (LCD).
- a computer program with an appropriate application interface may be created by one of skill in the art and stored on the system or a data and/or program storage device to simplify the practicing of this invention.
- information for or the computer program created to run the present invention is loaded on the appropriate removable data and/or program storage device 330 , fed through data port 360 or typed in using keyboard 345 .
- embodiments of the present invention provide methods for using fill shapes to improve damascene wire performance without parasitic degradation or with reduced parasitic degradation of the performance of damascene wires by those same fill shapes. Further embodiments of the present invention provide photomasks and methods of designing photomasks that allow removal or modification of dummy shapes.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The present invention relates to methods for forming damascene metal wires for integrated circuit chips and more specifically, it relates methods for increasing wire uniformity while avoiding parasitic proximity effects that reduce integrated circuit chip performance.
- The chemical mechanical polishing process used in the manufacture of damascene wires in order requires uniform pattern density to avoid degradation in damascene wire performance due to wire non-uniformity. However, the very techniques such as adding fill shapes to wiring layers, while improving pattern density can themselves adversely affect the damascene wire performance. Accordingly, there exists a need in the art to eliminate or mitigate the deficiencies and limitations described hereinabove.
- A first aspect of the present invention is a method, comprising: simultaneously forming a multiplicity of damascene wires and a multiplicity metal dummy shapes in a dielectric layer of a wiring level of an integrated circuit chip, the metal dummy shapes dispersed between damascene wires of the multiplicity of damascene wires; and removing or modifying those metal dummy shapes of the multiplicity of metal dummy shapes within exclusion regions around selected damascene wires of the multiplicity of damascene wires.
- A second aspect of the present invention is a method, including: (a) generating a design of a wiring level of an integrated circuit chip, the design including data describing wires of the wiring level and data describing exclusion regions around wires of the wiring level; after (a), (b) generating a wiring level shapes file including wire shapes from the data describing the wires of the wiring level; (c) generating a metal dummy shape removal/modification shapes file including metal dummy shape removal/modification shapes from the data describing the wires of the wiring level and the data describing the exclusion regions; after (b), (d) adding metal fill shapes to the wiring level shapes between one or more of the wire shapes; and after (b) and (d), (e) generating a first photomask data set from the wiring level shapes file and a second photomask data set from the metal dummy shape removal/modification shapes file.
- A third aspect of the present invention is a reticle for use in a fabricating a wiring level of an integrated circuit chip, comprising: a first cell including mask shapes defining damascene wires and metal dummy shapes for a first photolithographic fabrication step of the wiring level; and a second cell including mask shapes defining a subset of the metal dummy shapes to be removed or modified for a second photolithographic fabrication step of the wiring level.
- The features of the invention are set forth in the appended claims. The invention itself, however, will be best understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
-
FIG. 1 is top view of a region of wire level of an integrated circuit chip design according to embodiments of the present invention; -
FIG. 2 is top view of the region of a wire level of an actual integrated circuit chip corresponding to the region ofFIG. 1 after initial processing steps according to embodiments of the present invention; -
FIG. 3 is a cross-section through line 3-3 ofFIG. 2 ; -
FIG. 4 is top view of a region of a wire level of an actual integrated circuit chip corresponding to the region ofFIG. 1 after a metal dummy shape removal photolithography step according to embodiments of the present invention; -
FIG. 4A illustrates an alternative photoresist pattern to that ofFIG. 4 ; -
FIG. 5 is a cross-section through line 5-5 ofFIG. 4 ; -
FIGS. 6 , 7 and 8 are is cross-sections through line 5-5 ofFIG. 4 illustrating additional process steps according to embodiments of the present invention; -
FIGS. 9A. 9B and 9C are detailed views of the steps illustrated inFIGS. 6 , 7 and 8 according to a first alternative processing scheme of the present invention; -
FIGS. 10A. 10B and 10C are detailed views of the steps illustrated inFIGS. 6 , 7 and 8 according to a second alternative processing scheme of the present invention; -
FIG. 11 is a top view of the same region as illustrated inFIG. 2 after processing according to the first alternative processing scheme; -
FIG. 12 is a top view of the same region as illustrated inFIG. 2 after processing according to the second alternative processing scheme; -
FIG. 13 is a flowchart of the method of the embodiments of the present invention; -
FIG. 14 is a plan view of a multi-layer multi-chip reticle that may be used in practicing the embodiments of present invention; and -
FIG. 15 is a schematic block diagram of a general-purpose computer that may be used in the design of photomasks according to embodiments of the present invention - A damascene process is one in which wire trenches or via openings are formed in a dielectric layer, an electrical conductor of sufficient thickness to fill the trenches is deposited in the trenches and on a top surface of the dielectric, and a chemical-mechanical-polish (CMP) process is performed to remove excess conductor and make the surface of the conductor co-planar with the surface of the dielectric layer to form damascene wires (or damascene vias). When only a trench and a wire (or a via opening and a via) is formed the process is called single-damascene.
- A via first dual-damascene process is one in which via openings are formed through the entire thickness of a dielectric layer followed by formation of trenches part of the way through the dielectric layer in any given cross-sectional view. A trench first dual-damascene process is one in which trenches are formed part way through the thickness of a dielectric layer followed by formation of vias inside the trenches the rest of the way through the dielectric layer in any given cross-sectional view. All via openings are intersected by integral wire trenches above and by a wire trench below, but not all trenches need intersect a via opening. An electrical conductor of sufficient thickness to fill the trenches and via opening is deposited on a top surface of the dielectric and a CMP process is performed to make the surface of the conductor in the trench co-planar with the surface the dielectric layer to form dual-damascene wires and dual-damascene wires having integral dual-damascene vias.
- Fill shapes exist in shapes files of wiring levels of a circuit design and become photomask shapes on photomasks generated from the circuit design. Fill shapes result in dummy shapes on actual integrated circuit chips. Dummy shapes may exist as dielectric islands (i.e., dielectric dummy shapes) embedded in single-damascene or dual-damascene wires or as single-damascene or dual-damascene metal islands (i.e., metal dummy shapes) between single-damascene or dual-damascene wires and vias in a wiring level of an integrated circuit chip. Metal dummy shapes are defined as shapes not electrically connected to any wire or via contained in the same wiring level as the metal dummy shapes or to any other metal wire or via in other wiring levels.
- The embodiments of the present invention will be described and illustrated in a single wiring level using single-damascene technology. It should be understood that the invention may be practiced on multiple wiring levels of an integrated circuit chip and may be practiced using dual-damascene technology or a combination of single-damascene and dual-damascene technology. Hereinafter, the term damascene (without the qualifiers “single” or “dual” should be understood to mean single-damascene or dual-damascene.
-
FIG. 1 is top view of a region of wire level of an integrated circuit chip design according to embodiments of the present invention. InFIG. 1 , a portion of aninterconnect level design 100 of an integrated circuit chip includeswire shapes Wire shapes -
FIG. 2 is top view of the region of a wire level of an actual integrated circuit chip corresponding to the region ofFIG. 1 after initial processing steps according to embodiments of the present invention. InFIG. 2 ,region 100A corresponds toregion 100 ofFIG. 1 .Damascene wires wire shapes FIG. 1 .Wires dielectric layer 135. Also formed indielectric layer 135 aremetal dummy shapes 140.Wires dielectric dummy shapes 145. Dummyshapes region 100A) and global (e.g., the integrated circuit chip or a core) metal pattern density for the CMP process. Without uniform metal pattern density, because of hardness differences between metal and dielectric materials, some wires may dish (the surface becomes concave), so the wire is thinner than designed slowing down signal transmission.Columns dummy shapes 140 are of particular interest because they are within exclusion region 130 (small dash line). In one example,wires dummy shapes 140 includes an optional electrically conductive liner and a core conductor. In one example, the liner may comprise layers of titanium and/or titanium nitride or layers of tantalum and/or tantalum nitride. Titanium, titanium nitride, tantalum and tantalum nitride may be deposited by sputtering. In one example, the core conductor may comprise copper or tungsten. Copper may be deposited electrochemically (i.e., by plating). Tungsten may be deposited by chemical vapor deposition or sputtering. -
FIG. 3 is a cross-section through line 3-3 ofFIG. 2 . InFIG. 3 ,dielectric layer 135 is formed on asemiconductor substrate 155.Substrate 155 may include devices such as transistors and other wiring levels similar to the wiring level containingdielectric layer 135,wires -
FIG. 4 is top view of a region of a wire level of an actual integrated circuit chip corresponding to the region ofFIG. 1 after a metal dummy shape removal photolithography step according to embodiments of the present invention. InFIG. 4 , the photolithography step, but not the actual dummy shape removal has been performed. - A photolithographic process is one in which a photoresist layer is applied to a surface, the photoresist layer exposed to actinic radiation through a patterned photomask and the exposed photoresist layer developed to form a patterned photoresist layer. When the photoresist layer comprises positive photoresist, the developer dissolves the regions of the photoresist exposed to the actinic radiation and does not dissolve the regions where the patterned photomask blocked (or greatly attenuated the intensity of the radiation) from impinging on the photoresist layer. When the photoresist layer comprises negative photoresist, the developer does not dissolve the regions of the photoresist exposed to the actinic radiation and does dissolve the regions where the patterned photomask blocked (or greatly attenuated the intensity of the radiation) from impinging on the photoresist layer. After further processing (e.g., an etch or an ion implantation), the patterned photoresist is removed. The photoresist layer may optionally be baked at one or more of the following steps: prior to exposure to actinic radiation, between exposure to actinic radiation and development, after development.
- Returning to
FIG. 4 , photoresist islands 160 (heavy lines) are formed onwires columns exclusion region 130. -
FIG. 4A illustrates an alternative photoresist pattern to that ofFIG. 4 . InFIG. 4A , a patternedphotoresist layer 160A includesopenings 162 over dummy shapes 140A that are to be removed or modified, but not over dummy shapes 140B that are to be left in place. -
FIG. 5 is a cross-section through line 5-5 ofFIG. 4 . InFIG. 5 ,photoresist islands 160protect wires region 130. -
FIGS. 6 , 7 and 8 are cross-sections through line 5-5 ofFIG. 4 illustrating additional process steps according to embodiments of the present invention. InFIG. 6 an etch step is performed to remove all or a portion of dummy shapes 140 (seeFIG. 5 ) incolumns FIG. 4 ), 150C and 150D (seeFIG. 4 ) to formdummy trenches 165X (where X is either A or B, see infra) indielectric layer 135 and then photoresist islands 160 (seeFIG. 5 ) are removed. The etch step may be either a wet etch or a dry etch (e.g., a reactive ion etch (RIE) or a plasma etch) or combinations of wet and dry etches. When dummy shapes 140 (seeFIG. 5 ) are copper (or have a copper core conductor), a wet etch may be performed using a dilute mixture of HCl and hydrogen peroxide or a RIE using HCl and/or HBr plasma process feed gases may be used. Optionally hydrogen gas may be added to the RIE plasma process feed gas. In one example, dissociation of HCl and/or HBR are the sole source of the reactive copper etching species generated by the plasma. In one example, dissociation of HCl and/or HBR provides at least about 40% of the reactive copper etching species generated by the RIE plasma. In one example, dissociation of HCl and/or HBR provides at least about 50% of the reactive copper etching species generated by the RIE plasma. In one example, dissociation of HCl and/or HBR provides at least about 80% of the reactive copper etching species generated by the RIE plasma. - In
FIG. 7 , adielectric layer 170 is deposited completely filling intrenches 165X. - In
FIG. 8 , a CMP is performed creating plugs 175X (where X is either A or B, see infra) and exposing top surfaces ofwires FIG. 2 ) and a top surface ofdielectric layer 135. In one example, dielectric layer is a same material asdielectric layer 135. In one example,dielectric layers dielectric layer -
FIGS. 9A. 9B and 9C are detailed views of the steps illustrated inFIGS. 6 , 7 and 8 according to a first alternative processing scheme of the present invention. InFIG. 9A ,dummy shape 140 includes an optional electricallyconductive liner 180 and acore conductor 185. Materials forliner 180 andcore conductor 185 are the same as forwires FIG. 2 ) described supra. InFIG. 9B , bothliner 180 andcore conductor 185 are removed to formtrench 165A. InFIG. 9C ,trench 165A (seeFIG. 9B ) is filled with dielectric 170 to formplug 175A. If, inFIG. 9A , ifdummy shape 140 includes noliner 180, onlycore conductor 185, then the structure illustrated inFIG. 9C still results. -
FIGS. 10A. 10B and 10C are detailed views of the steps illustrated inFIGS. 6 , 7 and 8 according to a second alternative processing scheme of the present invention. InFIG. 10A ,dummy shape 140 includes electricallyconductive liner 180 andcore conductor 185. InFIG. 10B , onlycore conductor 185 is removed to form aliner 180 linedtrench 165B. InFIG. 10C ,trench 165B (seeFIG. 10B ) is filled with dielectric 170 to formplug 175B where dielectric 170 is separated fromdielectric layer 135 byliner 180. -
FIG. 11 is a top view of the same region as illustrated inFIG. 2 after processing according to the first alternative processing scheme.FIG. 11 is similar toFIG. 2 except dummy shapes 140 (seeFIG. 2 ) ofcolumns plugs 175A, which consist of dielectric material. Thus there are no metal dummy shapes or portions of metal dummy withinexclusion region 130. Becauseplugs 175A consist of dielectric material, plugs 175A will not interact with signals onwires 115A and 115B as dummy shapes 140 would have. -
FIG. 12 is a top view of the same region as illustrated inFIG. 2 after processing according to the second alternative processing scheme.FIG. 12 is similar toFIG. 2 except dummy shapes 140 (seeFIG. 2 ) ofcolumns plugs 175B, which consist of dielectric material and the liner of metal shapes. Thus all metal dummy shapes withinexclusion region 130 consist of cores of dielectric material surrounded by an electrically conductive liner. Because liners are relatively thin, plugs 175B will interact with signals onwires 115A and 115B to a lesser extent than dummy shapes 140 would have. -
FIG. 13 is a flowchart of the method of the embodiments of the present invention. Generally the design of an integrated circuit chip is in the form of a hardware description language (HDL) data file or a netlist (a data file that describes how individual design components are connected together) and essentially describes the wires of the wiring levels. Generally, in conventional design practice for integrated circuit chips, netlists are generated from HDL files and shapes files are generated from netlists. - In
step 200, wiring levels of an integrated circuit chip are designed. The HDL data file or the netlist file include exclusion region data describing exclusion regions where metal dummy shapes are to be removed or modified in physical wiring levels of the integrated circuit chip and wire data describing the actual wires in the integrated circuit chip. - In
step 205, wire shapes files and metal dummy shape removal/modification shapes files are generated. When the HDL/netlist files are used to generate wire shapes the wire data is used and the exclusion region data are ignored. When the HDL/netlist files are used to generate metal dummy shape removal/modification shapes both the exclusion region data and wire data are used. The metal dummy shape removal/modification shape files are tagged to corresponding wire shapes file. - In
step 210, fill shapes are added to the wiring level shape files. The fill shapes may include metal fill shapes placed between wire shapes and dielectric fill shapes placed within wire shapes. In an exemplary methodology, a fill shape tool places metal fill shapes into the wire level shapes file. The fill shape tool is forbidden to place metal fill shapes that overlap the boundaries of the exclusion regions. Thus the fill shapes are placed completely within and completely without the exclusion region as other fill shape tool rules determine and metal fill shapes so placed do not overlap the boundaries of the exclusion region. - In
step 215, wire level photomask data sets and dummy shape removal/modification photomask data sets are generated using, respectively, the wire shapes files and the dummy shape removal/modification shapes files. These photomask data sets are used to generate actual photomasks for each wiring level. For each wiring level, the photomasks may include a first mask having wire shapes and metal and/or dielectric fill shapes and second mask having metal dummy shape removal/modification shapes or a single mask having a first cell having wire shapes and metal and/or dielectric fill shapes and second cell having metal dummy shape removal/modification shapes. - In
step 220, a wiring level of the integrated circuit chip is fabricated including all wires and metal dummy shapes using a photomask or photomask cell having wire shapes and metal dummy shapes. - In
step 225, if a metal dummy shape removal/modification mask or cell exists for the wiring level, some of the metal dummy shapes are removed or modified using the metal dummy shape removal/modification mask or the metal dummy shape removal/modification cell. - In
step 230, if other wiring levels remain to be fabricated,steps step 235, the integrated circuit chip is completed. -
FIG. 14 is a plan view of a multi-layer multi-chip reticle that may be used in practicing the embodiments of present invention. InFIG. 14 , areticle 250 includes fourcells Cells Cells - Generally, the method described herein with respect to designing photomasks for removal or modification of dummy shapes is practiced with a general-purpose computer and the methods described supra in
steps 200 through 215 of the flow diagrams of FIG. 13 may be coded as a set of instructions on removable or hard media for use by the general-purpose computer. -
FIG. 15 is a schematic block diagram of a general-purpose computer that may be used in the design of photomasks according to embodiments of the present invention. InFIG. 15 ,computer system 300 has at least one microprocessor or central processing unit (CPU) 305.CPU 305 is interconnected via asystem bus 310 to a random access memory (RAM) 315, a read-only memory (ROM) 320, an input/output (I/O)adapter 325 for a connecting a removable data and/orprogram storage device 330 and a mass data and/orprogram storage device 335, auser interface adapter 340 for connecting akeyboard 345 and amouse 350, aport adapter 355 for connecting adata port 360 and adisplay adapter 365 for connecting adisplay device 370. -
ROM 320 contains the basic operating system forcomputer system 300. The operating system may alternatively reside inRAM 315 or elsewhere as is known in the art. Examples of removable data and/or program storage device 630 include magnetic media such as floppy drives and tape drives and optical media such as CD ROM drives. Examples of mass data and/orprogram storage device 335 include electronic, magnetic, optical, electromagnetic, infrared, and semiconductor devices. Examples of a computer-readable medium include a semiconductor or solid-state memory, magnetic tape, a removable computer diskette, a random access memory (RAM), a read-only memory (ROM), a rigid magnetic disk and an optical disk. Current examples of optical disks include compact disk-read only memory (CD-ROM), compact disk-read/write (CD-R/W) and DVD. In addition tokeyboard 345 andmouse 350, other user input devices such as trackballs, writing tablets, pressure pads, microphones, light pens and position-sensing screen displays may be connected touser interface 340. Examples of display devices include cathode-ray tubes (CRT) and liquid crystal displays (LCD). - A computer program with an appropriate application interface may be created by one of skill in the art and stored on the system or a data and/or program storage device to simplify the practicing of this invention. In operation, information for or the computer program created to run the present invention is loaded on the appropriate removable data and/or
program storage device 330, fed throughdata port 360 or typed in usingkeyboard 345. - Thus the embodiments of the present invention provide methods for using fill shapes to improve damascene wire performance without parasitic degradation or with reduced parasitic degradation of the performance of damascene wires by those same fill shapes. Further embodiments of the present invention provide photomasks and methods of designing photomasks that allow removal or modification of dummy shapes.
- The description of the embodiments of the present invention is given above for the understanding of the present invention. It will be understood that the invention is not limited to the particular embodiments described herein, but is capable of various modifications, rearrangements and substitutions as will now become apparent to those skilled in the art without departing from the scope of the invention. Therefore, it is intended that the following claims cover all such modifications and changes as fall within the true spirit and scope of the invention.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/622,461 US8129095B2 (en) | 2009-04-08 | 2009-11-20 | Methods, photomasks and methods of fabricating photomasks for improving damascene wire uniformity without reducing performance |
US13/346,776 US8399181B2 (en) | 2009-04-08 | 2012-01-10 | Methods of fabricating photomasks for improving damascene wire uniformity without reducing performance |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16759109P | 2009-04-08 | 2009-04-08 | |
US12/622,461 US8129095B2 (en) | 2009-04-08 | 2009-11-20 | Methods, photomasks and methods of fabricating photomasks for improving damascene wire uniformity without reducing performance |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/346,776 Division US8399181B2 (en) | 2009-04-08 | 2012-01-10 | Methods of fabricating photomasks for improving damascene wire uniformity without reducing performance |
Publications (2)
Publication Number | Publication Date |
---|---|
US20100261095A1 true US20100261095A1 (en) | 2010-10-14 |
US8129095B2 US8129095B2 (en) | 2012-03-06 |
Family
ID=42934661
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/622,461 Active 2030-02-09 US8129095B2 (en) | 2009-04-08 | 2009-11-20 | Methods, photomasks and methods of fabricating photomasks for improving damascene wire uniformity without reducing performance |
US13/346,776 Expired - Fee Related US8399181B2 (en) | 2009-04-08 | 2012-01-10 | Methods of fabricating photomasks for improving damascene wire uniformity without reducing performance |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/346,776 Expired - Fee Related US8399181B2 (en) | 2009-04-08 | 2012-01-10 | Methods of fabricating photomasks for improving damascene wire uniformity without reducing performance |
Country Status (1)
Country | Link |
---|---|
US (2) | US8129095B2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102332428A (en) * | 2011-10-25 | 2012-01-25 | 上海华力微电子有限公司 | Method for manufacturing damascene structure |
US20120168958A1 (en) * | 2010-12-30 | 2012-07-05 | Stmicroelectronics, Inc. | Method and system for forming dummy structures in accordance with the golden ratio |
US8627243B1 (en) * | 2012-10-12 | 2014-01-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for optimizing conductor patterns for ECP and CMP in semiconductor processing |
US20150371947A1 (en) * | 2014-06-18 | 2015-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices, Packaging Devices, and Methods of Packaging Semiconductor Devices |
US20150371936A1 (en) * | 2014-06-18 | 2015-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device Packages, Packaging Methods, and Packaged Semiconductor Devices |
US20160055281A1 (en) * | 2014-08-25 | 2016-02-25 | Globalfoundries Inc. | Model-based generation of dummy features |
WO2022110348A1 (en) * | 2020-11-30 | 2022-06-02 | 武汉新芯集成电路制造有限公司 | Semiconductor device and manufacturing method therefor, and chip bonding structure |
US11705395B2 (en) * | 2018-06-25 | 2023-07-18 | Intel Corporation | Core fill to reduce dishing and metal pillar fill to increase metal density of interconnects |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9287252B2 (en) * | 2011-03-15 | 2016-03-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor mismatch reduction |
CN104347583A (en) * | 2013-07-31 | 2015-02-11 | 国际商业机器公司 | Semiconductor manufacturing method, mask forming method and semiconductor structure |
KR102152772B1 (en) * | 2013-11-18 | 2020-09-08 | 삼성전자 주식회사 | Layout design system, layout design method, and semiconductor device fabricated by using the same |
Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6281049B1 (en) * | 1998-01-14 | 2001-08-28 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device mask and method for forming the same |
US20020025689A1 (en) * | 1998-11-19 | 2002-02-28 | Ming-Sheng Yang | Method of improving surface planarity of chemical-mechanical polishing operation by forming shallow dummy |
US6489247B1 (en) * | 1997-08-13 | 2002-12-03 | Applied Materials, Inc. | Copper etch using HCl and HBR chemistry |
US6563148B2 (en) * | 2000-04-19 | 2003-05-13 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with dummy patterns |
US20030229479A1 (en) * | 2002-06-07 | 2003-12-11 | Smith Taber H. | Dummy fill for integrated circuits |
US6751785B1 (en) * | 2002-03-12 | 2004-06-15 | Ubitech, Inc. | System and method for limiting increase in capacitance due to dummy metal fills utilized for improving planar profile uniformity |
US6849549B1 (en) * | 2003-12-04 | 2005-02-01 | Taiwan Semiconductor Manufacturing Co., Ltd | Method for forming dummy structures for improved CMP and reduced capacitance |
US6969687B2 (en) * | 2002-10-29 | 2005-11-29 | Silicon Storage Technology, Inc. | Method of planarizing a semiconductor die |
US20060056219A1 (en) * | 2004-09-15 | 2006-03-16 | Matsushita Electric Industrial Co., Ltd. | Method for designing semiconductor device and semiconductor device |
US20060105564A1 (en) * | 2004-11-17 | 2006-05-18 | Taravade Kunal N | Method and system for reducing inter-layer capacitance in integrated circuits |
US20070015365A1 (en) * | 2005-07-14 | 2007-01-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for enhanced CMP planarization using surrounded dummy design |
US7174520B2 (en) * | 2002-06-07 | 2007-02-06 | Praesagus, Inc. | Characterization and verification for integrated circuit designs |
US20070256039A1 (en) * | 2002-06-07 | 2007-11-01 | Cadence Design Systems, Inc. | Dummy fill for integrated circuits |
US7360179B2 (en) * | 2002-06-07 | 2008-04-15 | Cadence Design Systems, Inc. | Use of models in integrated circuit fabrication |
US7380220B2 (en) * | 2002-06-07 | 2008-05-27 | Cadence Design Systems, Inc. | Dummy fill for integrated circuits |
US7383521B2 (en) * | 2002-06-07 | 2008-06-03 | Cadence Design Systems, Inc. | Characterization and reduction of variation for integrated circuits |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2003324149A (en) * | 2002-04-26 | 2003-11-14 | Nec Electronics Corp | Automatic forming method of dummy pattern |
-
2009
- 2009-11-20 US US12/622,461 patent/US8129095B2/en active Active
-
2012
- 2012-01-10 US US13/346,776 patent/US8399181B2/en not_active Expired - Fee Related
Patent Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6489247B1 (en) * | 1997-08-13 | 2002-12-03 | Applied Materials, Inc. | Copper etch using HCl and HBR chemistry |
US6281049B1 (en) * | 1998-01-14 | 2001-08-28 | Hyundai Electronics Industries Co., Ltd. | Semiconductor device mask and method for forming the same |
US20020025689A1 (en) * | 1998-11-19 | 2002-02-28 | Ming-Sheng Yang | Method of improving surface planarity of chemical-mechanical polishing operation by forming shallow dummy |
US6563148B2 (en) * | 2000-04-19 | 2003-05-13 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with dummy patterns |
US6904581B1 (en) * | 2002-03-12 | 2005-06-07 | Ubitech, Inc. | System and method for placement of dummy metal fills while preserving device matching and/or limiting capacitance increase |
US6751785B1 (en) * | 2002-03-12 | 2004-06-15 | Ubitech, Inc. | System and method for limiting increase in capacitance due to dummy metal fills utilized for improving planar profile uniformity |
US7243316B2 (en) * | 2002-06-07 | 2007-07-10 | Praesagus, Inc. | Test masks for lithographic and etch processes |
US20070256039A1 (en) * | 2002-06-07 | 2007-11-01 | Cadence Design Systems, Inc. | Dummy fill for integrated circuits |
US7383521B2 (en) * | 2002-06-07 | 2008-06-03 | Cadence Design Systems, Inc. | Characterization and reduction of variation for integrated circuits |
US7380220B2 (en) * | 2002-06-07 | 2008-05-27 | Cadence Design Systems, Inc. | Dummy fill for integrated circuits |
US7367008B2 (en) * | 2002-06-07 | 2008-04-29 | Cadence Design Systems, Inc. | Adjustment of masks for integrated circuit fabrication |
US7360179B2 (en) * | 2002-06-07 | 2008-04-15 | Cadence Design Systems, Inc. | Use of models in integrated circuit fabrication |
US7174520B2 (en) * | 2002-06-07 | 2007-02-06 | Praesagus, Inc. | Characterization and verification for integrated circuit designs |
US20070101305A1 (en) * | 2002-06-07 | 2007-05-03 | Praesagus, Inc. | Methods and systems for implementing dummy fill for integrated circuits |
US7353475B2 (en) * | 2002-06-07 | 2008-04-01 | Cadence Design Systems, Inc. | Electronic design for integrated circuits based on process related variations |
US20030229479A1 (en) * | 2002-06-07 | 2003-12-11 | Smith Taber H. | Dummy fill for integrated circuits |
US6969687B2 (en) * | 2002-10-29 | 2005-11-29 | Silicon Storage Technology, Inc. | Method of planarizing a semiconductor die |
US6849549B1 (en) * | 2003-12-04 | 2005-02-01 | Taiwan Semiconductor Manufacturing Co., Ltd | Method for forming dummy structures for improved CMP and reduced capacitance |
US20060056219A1 (en) * | 2004-09-15 | 2006-03-16 | Matsushita Electric Industrial Co., Ltd. | Method for designing semiconductor device and semiconductor device |
US20060105564A1 (en) * | 2004-11-17 | 2006-05-18 | Taravade Kunal N | Method and system for reducing inter-layer capacitance in integrated circuits |
US7235424B2 (en) * | 2005-07-14 | 2007-06-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for enhanced CMP planarization using surrounded dummy design |
US20070015365A1 (en) * | 2005-07-14 | 2007-01-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and apparatus for enhanced CMP planarization using surrounded dummy design |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120168958A1 (en) * | 2010-12-30 | 2012-07-05 | Stmicroelectronics, Inc. | Method and system for forming dummy structures in accordance with the golden ratio |
US8466560B2 (en) * | 2010-12-30 | 2013-06-18 | Stmicroelectronics, Inc. | Dummy structures having a golden ratio and method for forming the same |
CN102332428A (en) * | 2011-10-25 | 2012-01-25 | 上海华力微电子有限公司 | Method for manufacturing damascene structure |
US8627243B1 (en) * | 2012-10-12 | 2014-01-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for optimizing conductor patterns for ECP and CMP in semiconductor processing |
US20150371947A1 (en) * | 2014-06-18 | 2015-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices, Packaging Devices, and Methods of Packaging Semiconductor Devices |
US20150371936A1 (en) * | 2014-06-18 | 2015-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device Packages, Packaging Methods, and Packaged Semiconductor Devices |
US9831214B2 (en) * | 2014-06-18 | 2017-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device packages, packaging methods, and packaged semiconductor devices |
US10177032B2 (en) * | 2014-06-18 | 2019-01-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices, packaging devices, and methods of packaging semiconductor devices |
US20160055281A1 (en) * | 2014-08-25 | 2016-02-25 | Globalfoundries Inc. | Model-based generation of dummy features |
US9740092B2 (en) * | 2014-08-25 | 2017-08-22 | Globalfoundries Inc. | Model-based generation of dummy features |
US11705395B2 (en) * | 2018-06-25 | 2023-07-18 | Intel Corporation | Core fill to reduce dishing and metal pillar fill to increase metal density of interconnects |
WO2022110348A1 (en) * | 2020-11-30 | 2022-06-02 | 武汉新芯集成电路制造有限公司 | Semiconductor device and manufacturing method therefor, and chip bonding structure |
Also Published As
Publication number | Publication date |
---|---|
US8129095B2 (en) | 2012-03-06 |
US20120110524A1 (en) | 2012-05-03 |
US8399181B2 (en) | 2013-03-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8129095B2 (en) | Methods, photomasks and methods of fabricating photomasks for improving damascene wire uniformity without reducing performance | |
US10916443B2 (en) | Spacer-damage-free etching | |
US7667332B2 (en) | Method for generating pattern, method for manufacturing semiconductor device, semiconductor device, and computer program product | |
US7323278B2 (en) | Method of adding fabrication monitors to integrated circuit chips | |
TWI730081B (en) | Subtractive plug and tab patterning with photobuckets for back end of line (beol) spacer-based interconnects | |
TW201803075A (en) | Integrated circuit and method of semiconductor device fabrication | |
US20070184647A1 (en) | Integrated Circuit Chip Utilizing Dielectric Layer Having Oriented Cylindrical Voids Formed from Carbon Nanotubes | |
US20140017894A1 (en) | Methods of Manufacturing Semiconductor Devices | |
TW202243171A (en) | Semiconductor device | |
US20220415713A1 (en) | Metal Interconnects And Method Of Forming The Same | |
TW202018868A (en) | Method of modifying integrated circuit layout | |
US20230395503A1 (en) | Method of making integrated circuit with backside interconnections | |
JP2003282569A (en) | Semiconductor integrated circuit device and insertion method of dummy metal | |
TWI809757B (en) | Integrated circuit device and method of manufacturing the same | |
TW202247387A (en) | Integrated circuit | |
KR102711618B1 (en) | Vertical interconnect structures in three-dimensional integrated circuits | |
US20240321631A1 (en) | Back-end-of-line (beol) interconnects with different airgap heights and metal trace corner protection structures | |
JP2007036290A (en) | Semiconductor integrated circuit device | |
TW202339172A (en) | Integrated circuit device and manufacturing method thereof | |
TW202247394A (en) | Integrated circuit and method of fabricating same | |
JP2003249546A (en) | Semiconductor wafer, method of processing the same, and method of manufacturing semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GRANT, CASEY JON;HANKEY, JUDE L.;REEL/FRAME:023548/0958 Effective date: 20090401 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |