US20100183141A1 - Reducing far-end crosstalk in chip-to-chip communication systems and components - Google Patents

Reducing far-end crosstalk in chip-to-chip communication systems and components Download PDF

Info

Publication number
US20100183141A1
US20100183141A1 US12/613,494 US61349409A US2010183141A1 US 20100183141 A1 US20100183141 A1 US 20100183141A1 US 61349409 A US61349409 A US 61349409A US 2010183141 A1 US2010183141 A1 US 2010183141A1
Authority
US
United States
Prior art keywords
signal line
fext
chip
polarity reversal
differential pair
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/613,494
Inventor
Tatsuya Arai
Ching-Chao Huang
Clement Kam Lam Luk
Jeremy Buan
Tsutomu Matsuo
Toshiyuki Takada
Masakazu Nagata
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Hirose Electric Co Ltd
Original Assignee
Hirose Electric USA Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hirose Electric USA Inc filed Critical Hirose Electric USA Inc
Priority to US12/613,494 priority Critical patent/US20100183141A1/en
Assigned to Hirose Electric USA Inc. reassignment Hirose Electric USA Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ARAI, TATSUYA, BUAN, JEREMY, HUANG, CHING-CHAO, MATSUO, TSUTOMU, NAGATA, MASAKAZU, TAKADA, TOSHIYUKI, LUK, CLEMENT KAM LAM
Priority to PCT/US2010/020474 priority patent/WO2010085381A2/en
Priority to TW099100509A priority patent/TW201138563A/en
Publication of US20100183141A1 publication Critical patent/US20100183141A1/en
Assigned to HIROSE ELECTRIC CO., LTD. reassignment HIROSE ELECTRIC CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Hirose Electric USA Inc.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04MTELEPHONIC COMMUNICATION
    • H04M1/00Substation equipment, e.g. for use by subscribers
    • H04M1/738Interface circuits for coupling substations to external telephone lines
    • H04M1/76Compensating for differences in line impedance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0237High frequency adaptations
    • H05K1/0245Lay-out of balanced signal pairs, e.g. differential lines or twisted lines
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09218Conductive traces
    • H05K2201/09245Crossing layout
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10689Leaded Integrated Circuit [IC] package, e.g. dual-in-line [DIL]

Definitions

  • This invention relates in general to systems for reducing Far-End Crosstalk (FEXT) and, more particularly, towards the reduction of FEXT in chip-to-chip communication systems that are transmitting differential signals and may include both differential and single-ended signals.
  • FEXT Far-End Crosstalk
  • differential signaling has become a preferred method for data transmission in such applications as personal computers, servers, switches, and routers.
  • FEXT far-end crosstalk
  • the chip package, connector, cable, printed circuit board (PCB) traces and vias are all sources of FEXT in a chip-to-chip communication system, due to the close proximity of signal lines.
  • FEXT is a cumulative effect, and if there is more than one FEXT generator in the data transmission path (i.e., channel), the neighboring differential pair's polarity will be swapped at least once through a simple routing change. The swapping of neighboring pair's polarity results in the phase change of the following FEXT generators, so the cumulative FEXT from the following FEXT generators will cancel the cumulative FEXT from the preceding FEXT generators.
  • Such polarity swapping which is independent of inductive or capacitive coupling, can be applied to a chip package, a connector, a printed circuit board (PCB), or any differential system that experiences FEXT. Low-crosstalk chip packages and connectors can be designed with polarity swapping built-in. Systems with large individual FEXT components can also see big improvements in total FEXT by applying one or more embodiments of the invention.
  • the idea is implemented in a data transmission system that includes a transmission end, a receiving end, at least one differential pair connected to the transmission end and the receiving end, each differential pair comprising a positive signal line and a negative signal line, wherein at least one differential pair undergoes polarity reversal at one or more locations between the transmission end and the receiving end such that at least one signal transmitted to the receiving end experiences reduced FEXT due to the polarity reversal.
  • Additional aspects of the present invention include a system involving a transmission end; a receiving end; at least one single ended signal line; at least one differential pair connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; and wherein one or more differential pairs undergo polarity reversal at one or more locations between the transmission end and the receiving end.
  • Additional aspects of the present invention include a system that includes a transmission end, a receiving end, at least one differential pair connected to the transmission end and the receiving end, the differential pair comprising a positive signal line and a negative signal line, wherein the skew among differential pairs is minimized to improve FEXT cancellation.
  • Additional aspects of the present invention include a system that includes a transmission end, a receiving end, at least one single ended signal line, at least one differential pair connected to the transmission end and the receiving end, the differential pair comprising a positive signal line and a negative signal line, wherein the skew among differential pairs and single-ended signals is minimized to improve FEXT cancellation.
  • Additional aspects of the present invention include a system that includes a transmission end, a receiving end, at least one single ended signal line, at least one differential pair connected to the transmission end and the receiving end, the differential pair comprising a positive signal line and a negative signal line, wherein the polarity reversal location or locations among FEXT sources are optimized to achieve maximum FEXT cancellation.
  • Additional aspects of the present invention include a component that includes a transmission end; a receiving end; multiple differential pairs connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; wherein at least one differential pair undergoes a polarity reversal at a location between the transmission end and the receiving end.
  • Additional aspects of the present invention include a component that includes a transmission end; a receiving end; at least one single-ended signal; at least one differential pair connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; wherein at least one differential pair undergoes a polarity reversal at a location between the transmission end and the receiving end.
  • FIG. 1 shows an example chip-to-chip communication system where FEXT can occur.
  • FIG. 2 shows an example connector where FEXT can occur.
  • FIG. 3 illustrates two differential pairs of a system that contains two sources of FEXT.
  • FIG. 4 illustrates an embodiment of the present invention implementing polarity swapping when applied to the differential system of FIG. 3 .
  • FIG. 5 illustrates an embodiment of the present invention implementing polarity swapping and skew minimization applied to the differential system of FIG. 3 .
  • FIG. 6 illustrates the FEXT of the differential pairs of FIGS. 3-5 .
  • FIG. 7 illustrates typical mezzanine connectors.
  • FIG. 8 illustrates the pin assignment for the three piece BGA mezzanine connector of FIG. 7 a at both the entrance and exit.
  • FIG. 9 illustrates the FEXT between differential pairs 8 and 9 on a typical mezzanine connector of FIG. 7 a and FIG. 8 .
  • FIGS. 10 a - 10 d illustrate an example embodiment of the invention as applied to a mezzanine connector.
  • FIGS. 11 a and 11 b illustrate the pin assignment of the mezzanine connector at the entrance and exit respectively, as indicated by an embodiment of the invention.
  • FIG. 12 illustrates the improvement on the FEXT between differential pairs 8 and 9 on the mezzanine connector of FIGS. 10 , 11 a and 11 b.
  • FIG. 13 illustrates typical backplane connectors.
  • FIG. 14 illustrates example embodiments of the invention as applied to backplane connectors.
  • FIG. 15 a illustrates a conventional card edge connector
  • FIG. 15 b is an example embodiment of the invention as applied to a card edge connector.
  • FIG. 16 illustrates a section of data transmission path in a chip-to-chip communication system with two connectors.
  • FIG. 17 illustrates the application of an embodiment of the present invention to the system design of FIG. 16 .
  • FIG. 18 compares the FEXT of a typical system design versus the system design applying an embodiment of the invention.
  • FIG. 19 illustrates how the FEXT between the single-ended signal 1 ⁇ and differential pair signal 2 + and 2 ⁇ is also significantly reduced with the application of an embodiment of the present invention.
  • FIGS. 20 a - d show examples utilizing one or more embodiments of the present invention with one or more polarity reversals among a plurality of FEXT sources.
  • FIG. 1 shows an example of a chip-to-chip communication system, where the signal sent by the transmitter 101 can go through multiple chip packages 102 , connectors 103 , and traces 104 and vias 105 in printed circuit boards (PCB) 106 before arriving at the receiver 107 .
  • Chip packages, connectors, PCBs, and cables are all components that can be utilized within such a chip-to-chip system.
  • FIG. 2 shows an example of an electrical connector, where a signal being transmitted through the connector can go through mating portions 201 , retention portions 202 , solder tails 203 , conductors 204 or vias 205 before or after the connector.
  • FIG. 3 illustrates two differential pairs 300 - 301 with two FEXT sources 302 - 303 .
  • These FEXT sources can be chip packages, connectors, PCB vias or PCB traces as shown in FIG. 1 .
  • These FEXT sources can also be mating portions, retention portions, solder tails within a connector, traces, or vias before or after a connector as shown in FIG. 2 .
  • These FEXT sources can also be bond wires, traces, lead frames, or solder balls within a chip package.
  • FIG. 4 shows the modified differential pairs with the inventive polarity swapping technique, where the relative positions of two differential pairs change from ( 1 +, 1 ⁇ , 2 +, 2 ⁇ ) to ( 1 +, 1 ⁇ , 2 ⁇ , 2 +) at some point 401 between the two FEXT sources.
  • Pair 2 has 5 ps more delay than pair 1 in this case because pair 2 requires additional trace length to swap positions.
  • pair 2 requires additional trace length to swap positions.
  • FIG. 5 illustrates the modified differential pairs with the inventive polarity swapping technique 401 and a skew adjustment technique 501 at some point between the two FEXT sources.
  • the accumulated FEXT becomes almost completely negated by the subsequent inverted FEXT.
  • FIG. 6 gives the FEXT of the differential pairs in FIGS. 3-5 in frequency domain. From this plot, it can be seen that FEXT is significantly reduced by this polarity swapping technique. The reason for such reduction can be roughly explained by the following.
  • the two sources of coupling between Pairs 1 and 2 are temporarily assumed to be of equal magnitude for simplicity.
  • the polarity swapping results in these two FEXTs being opposite in phase, and therefore they cancel each other.
  • the two FEXTs arriving at the receiver are not exactly opposite in phase, resulting in more FEXT than when the skew is eliminated.
  • This optimal location for the polarity swap is where the FEXT accumulated from one side is close to 50% of the total FEXT. Although, some FEXT will still be cancelled even if the FEXT induced before the swap is unequal to the FEXT after the swap.
  • FIG. 7 shows examples of a two piece mezzanine connector 705 and a three piece mezzanine connector 701 that the polarity swapping technique can be applied to.
  • the two piece connector is comprised of a plug 706 and a receptacle 707 .
  • the three piece connector is comprised of two receptacles 702 and one interposer 703 .
  • the interposer in turn, contains multiple wafers 704 , where each wafer has 10 signal traces and one ground plane. Solder balls are attached to the connector; their corresponding pin assignments for three wafers are shown in FIG. 8 ; and differential FEXT between Pairs 8 and 9 is shown in FIG.
  • FIG. 10 shows the improved three piece connector implementing this polarity swapping technique.
  • the side view 1001 shows multiple wafers inserted into the interposer. The signal traces swap their relative positions on the wafers for every other differential pair. Two types of wafers are used. One type has the center pair swapped 1005 . The other type has the center pair non-swapped 1006 . These two wafer types are placed adjacent to each other within the interposer so that the swapped pairs are staggered from one wafer to the next. In this configuration the FEXT from the nearest neighbors are drastically reduced. Details of the swapping portion 1003 can be seen from the perspective view 1002 .
  • the wafers were designed to have very little inter-pair skew. This was done by purposely adding delay to the non-swapped pairs. Details of the delay adjustment portion can be seen in 1004 .
  • the corresponding pin assignments of solder balls and differential FEXT between Pairs ( 8 +, 8 ⁇ ) and ( 9 +, 9 ⁇ ) are shown in FIGS. 11 a - b and 12 , respectively. It is apparent that utilizing one or more embodiments of the invention results in FEXT of FIG. 12 being significantly less than FEXT of FIG. 9 . This polarity swapping technique is also applicable to the two piece mezzanine connector.
  • FIG. 13 shows examples of a three piece backplane connector 1301 and a two piece backplane connector 1305 .
  • the three piece backplane connector consists of two receptacles 1302 - 1303 and an interposer 1304 .
  • the two piece backplane connector is comprised of a plug 1306 and a receptacle 1307 . Examples of how the two piece backplane connector 1401 and the three piece backplane connector 1402 can utilize the polarity swapping technique are illustrated in FIG. 14 .
  • FIG. 15 illustrates an example of how this polarity swapping technique can be applied to a card edge connector.
  • a conventional card edge connector 1501 has differential pairs that go straight through. Details of the straight pairs 1503 are shown.
  • a card edge connector utilizing this polarity swapping technique 1502 has differential pairs that swap. Details of this implementation 1504 show how these pairs are swapped.
  • FIG. 16 a shows a portion of a conventional chip-to-chip communication system where two connectors 701 from FIG. 7 are used in a “channel” with 3′′ PCB trace 1602 , 6′′ PCB trace 1603 , and 3′′ PCB trace 1604 routed on the inner signal layers as an example.
  • the top view layout of the PCB 1601 linking the two connectors is shown in FIG. 16 b . Details of how the PCB traces are routed out from the connectors are shown in the detail views 1605 - 1606 .
  • the polarities of the two differential pairs, ( 1 +, 1 ⁇ ) and ( 2 +, 2 ⁇ ) are maintained from one connector to the next.
  • the relative locations of the positive and negative signal lines remain the same at each connector. With such conventional routing, the FEXT generated by each connector will accumulate.
  • FIG. 17 a shows a portion of a chip-to-chip communication system utilizing one or more embodiments of the present invention. Similar to FIG. 16 a , it consists of two connectors 701 in a “channel” with 3′′ PCB trace 1702 , 6′′ PCB trace 1703 , and 3′′ PCB trace 1704 routed on the inner signal layers.
  • the top view layout of the PCB 1701 linking the two connectors is shown in FIG. 17 b . Details of how the PCB traces are routed out from the connectors are shown in detail views 1705 - 1706 . It can be seen that, unlike the system of FIG. 16 a - b , the system of FIG.
  • 17 a - b has the polarity of differential pair ( 2 +, 2 ⁇ ) swapped from one connector to the next.
  • the differential pairs are configured 1 +, 1 ⁇ , 2 +, and 2 ⁇ at the connector to the left and configured 1 +, 1 ⁇ , 2 ⁇ , and 2 + at the connector to the right.
  • the relative locations of differential pair ( 2 +, 2 ⁇ ) have changed from one connector to the next. Because of the polarity swapping, the FEXT generated from the two connectors will cancel.
  • FIG. 18 shows the FEXT between differential pairs ( 1 +, 1 ⁇ ) and ( 2 +, 2 ⁇ ) for the systems of FIGS. 16 a - b and FIGS. 17 a - b . It can be seen that utilizing one or more embodiments of the invention reduces FEXT dramatically in a system.
  • FIG. 19 shows that FEXT between single-ended 1 ⁇ and differential pair ( 2 +, 2 ⁇ ) is also significantly reduced with the utilization of one or more embodiments of the invention. From this example, it is therefore possible to reduce FEXT even in a system involving a differential pair and a neighboring single-ended signal.
  • the embodiments of the invention are not limited to only one polarity swap between two FEXT sources.
  • the polarity can be swapped more than once among a plurality of FEXT sources.
  • FIGS. 20 a - d show such examples, each consisting of four FEXT sources and at least one polarity reversal.
  • FIG. 20 a shows a victim differential pair going through four FEXT sources.
  • An aggressor differential pair which does not swap polarity, is located along side the victim pair but is not shown here.
  • 10% of the aggressor signal couples over to the victim pair.
  • the second FEXT source 2002 20% couples over.
  • the FEXT Since the polarity is maintained from the first source to the second, the FEXT accumulates to 30%. The victim pair then swaps polarity before entering the third FEXT source 2003 , where 30% of the aggressor signal couples over. Because the polarity of the victim pair was swapped before entering the third source, the FEXT from 2003 is opposite in polarity to the FEXT accumulated from 2001 - 2002 , and they cancel each other out. This leaves 0% FEXT accumulated after three FEXT sources. The fourth FEXT source 2004 contributes 40% FEXT, so the total FEXT accumulated at the end of the system is 40%. This is a significant improvement over a system or components of the system which would have seen 100% FEXT if routed in the conventional fashion.
  • the FEXT in this example can be further reduced to 20% by swapping polarity at different locations as in FIGS. 20 b - c .
  • FIG. 20 b shows an example where the polarity is swapped three times: once after 2001 , once after 2002 , and once after 2003 .
  • 40% FEXT of one polarity, accumulated from 2001 and 2003 cancels the 60% FEXT of opposite polarity, accumulated from 2002 and 2004 , leaving 20% FEXT in the victim pair.
  • FIG. 20 c has the victim pair swap once between 2003 and 2004 .
  • 40% FEXT from 2004 is canceled by 60% FEXT from 2001 - 2003 , resulting in 20% FEXT left over.
  • FIG. 20 d shows an example where polarity is swapped between 2001 and 2002 and between 2003 and 2004 . 50% FEXT of one polarity is coupled from sources 2001 and 2004 , and 50% FEXT of the opposite polarity is couple from sources 2002 and 2003 . These FEXT sources cancel each other out and leave a minimal amount of FEXT in the victim pair.
  • the location or locations of where to swap polarity can be optimized.
  • FIGS. 20 a - d have shown four different examples of how this polarity swapping invention can be used to dramatically reduce FEXT.

Abstract

The present invention involves chip-to-chip communication systems for reducing Far-End Crosstalk (FEXT) through the use of novel polarity swapping to negate the cumulative effect of FEXT. Skew adjustment is used to improve the FEXT cancellation from polarity swapping. The polarity reversal location or locations among FEXT sources are optimized to achieve maximum FEXT cancellation. The novelty polarity swapping technique can be applied to a wide variety of systems that can benefit from FEXT reduction.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This regular U.S. patent application is based on and claims the benefit of priority under 35 U.S.C. 119 from provisional U.S. patent application No. 61/146,614, filed on Jan. 22, 2009, the entire disclosure of which is incorporated by reference herein.
  • FIELD OF THE INVENTION
  • This invention relates in general to systems for reducing Far-End Crosstalk (FEXT) and, more particularly, towards the reduction of FEXT in chip-to-chip communication systems that are transmitting differential signals and may include both differential and single-ended signals.
  • DESCRIPTION OF THE RELATED ART
  • As the circuit speed increases, differential signaling has become a preferred method for data transmission in such applications as personal computers, servers, switches, and routers.
  • For the differential victim pair being considered, unwanted electromagnetic coupling (i.e., crosstalk) from neighboring aggressor pairs occurs throughout the data transmission path when at least one of these neighboring pairs is active. When the aggressor's transmitter and victim's receiver are physically far away from each other (located at different chips, for example), the crosstalk induced is called far-end crosstalk (or, FEXT). In general, the chip package, connector, cable, printed circuit board (PCB) traces and vias are all sources of FEXT in a chip-to-chip communication system, due to the close proximity of signal lines.
  • Several attempts at reducing FEXT have been made through the introduction of additional self or coupling inductance and/or capacitance in either a connector or a system. The idea was based on that FEXT is proportional to the difference between inductive and capacitive coupling coefficients, so therefore by balancing these two coupling coefficients, FEXT can be reduced. U.S. Pat. No. 7,317,318 B2 is an example of such an attempt as applied to a connector, and US Patent 2007/0275607 A1 is an example of such an attempt as applied to a system. However, such attempts have been relatively insufficient in reducing FEXT, particularly in higher frequency systems. Therefore, there is a need for better ways to reduce FEXT.
  • There have also been several inventions that have implemented apparatus for reducing or cancelling crosstalk, such as U.S. Pat. Nos. 6,120,330 and 5,679,027. However, these apparatus are specifically for the reduction or cancellation of near-end crosstalk (NEXT) at frequencies of 100 MHz or below in specifically RJ45 connector systems.
  • SUMMARY OF THE INVENTION
  • FEXT is a cumulative effect, and if there is more than one FEXT generator in the data transmission path (i.e., channel), the neighboring differential pair's polarity will be swapped at least once through a simple routing change. The swapping of neighboring pair's polarity results in the phase change of the following FEXT generators, so the cumulative FEXT from the following FEXT generators will cancel the cumulative FEXT from the preceding FEXT generators. Such polarity swapping, which is independent of inductive or capacitive coupling, can be applied to a chip package, a connector, a printed circuit board (PCB), or any differential system that experiences FEXT. Low-crosstalk chip packages and connectors can be designed with polarity swapping built-in. Systems with large individual FEXT components can also see big improvements in total FEXT by applying one or more embodiments of the invention.
  • In one aspect of the present invention, the idea is implemented in a data transmission system that includes a transmission end, a receiving end, at least one differential pair connected to the transmission end and the receiving end, each differential pair comprising a positive signal line and a negative signal line, wherein at least one differential pair undergoes polarity reversal at one or more locations between the transmission end and the receiving end such that at least one signal transmitted to the receiving end experiences reduced FEXT due to the polarity reversal.
  • Additional aspects of the present invention include a system involving a transmission end; a receiving end; at least one single ended signal line; at least one differential pair connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; and wherein one or more differential pairs undergo polarity reversal at one or more locations between the transmission end and the receiving end.
  • Additional aspects of the present invention include a system that includes a transmission end, a receiving end, at least one differential pair connected to the transmission end and the receiving end, the differential pair comprising a positive signal line and a negative signal line, wherein the skew among differential pairs is minimized to improve FEXT cancellation.
  • Additional aspects of the present invention include a system that includes a transmission end, a receiving end, at least one single ended signal line, at least one differential pair connected to the transmission end and the receiving end, the differential pair comprising a positive signal line and a negative signal line, wherein the skew among differential pairs and single-ended signals is minimized to improve FEXT cancellation.
  • Additional aspects of the present invention include a system that includes a transmission end, a receiving end, at least one single ended signal line, at least one differential pair connected to the transmission end and the receiving end, the differential pair comprising a positive signal line and a negative signal line, wherein the polarity reversal location or locations among FEXT sources are optimized to achieve maximum FEXT cancellation.
  • Additional aspects of the present invention include a component that includes a transmission end; a receiving end; multiple differential pairs connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; wherein at least one differential pair undergoes a polarity reversal at a location between the transmission end and the receiving end.
  • Additional aspects of the present invention include a component that includes a transmission end; a receiving end; at least one single-ended signal; at least one differential pair connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; wherein at least one differential pair undergoes a polarity reversal at a location between the transmission end and the receiving end.
  • Additional aspects related to the invention will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. Aspects of the invention may be realized and attained by means of the elements and combinations of various elements and aspects particularly pointed out in the following detailed description and the appended claims.
  • It is to be understood that both the foregoing and the following descriptions are exemplary and explanatory only and are not intended to limit the claimed invention or application thereof in any manner whatsoever.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which are incorporated in and constitute a part of this specification exemplify the embodiments of the present invention and, together with the description, serve to explain and illustrate principles of the inventive technique. Specifically:
  • FIG. 1 shows an example chip-to-chip communication system where FEXT can occur.
  • FIG. 2 shows an example connector where FEXT can occur.
  • FIG. 3 illustrates two differential pairs of a system that contains two sources of FEXT.
  • FIG. 4 illustrates an embodiment of the present invention implementing polarity swapping when applied to the differential system of FIG. 3.
  • FIG. 5 illustrates an embodiment of the present invention implementing polarity swapping and skew minimization applied to the differential system of FIG. 3.
  • FIG. 6 illustrates the FEXT of the differential pairs of FIGS. 3-5.
  • FIG. 7 illustrates typical mezzanine connectors.
  • FIG. 8 illustrates the pin assignment for the three piece BGA mezzanine connector of FIG. 7 a at both the entrance and exit.
  • FIG. 9 illustrates the FEXT between differential pairs 8 and 9 on a typical mezzanine connector of FIG. 7 a and FIG. 8.
  • FIGS. 10 a-10 d illustrate an example embodiment of the invention as applied to a mezzanine connector.
  • FIGS. 11 a and 11 b illustrate the pin assignment of the mezzanine connector at the entrance and exit respectively, as indicated by an embodiment of the invention.
  • FIG. 12 illustrates the improvement on the FEXT between differential pairs 8 and 9 on the mezzanine connector of FIGS. 10, 11 a and 11 b.
  • FIG. 13 illustrates typical backplane connectors.
  • FIG. 14 illustrates example embodiments of the invention as applied to backplane connectors.
  • FIG. 15 a illustrates a conventional card edge connector, and FIG. 15 b is an example embodiment of the invention as applied to a card edge connector.
  • FIG. 16 illustrates a section of data transmission path in a chip-to-chip communication system with two connectors.
  • FIG. 17 illustrates the application of an embodiment of the present invention to the system design of FIG. 16.
  • FIG. 18 compares the FEXT of a typical system design versus the system design applying an embodiment of the invention.
  • FIG. 19 illustrates how the FEXT between the single-ended signal 1− and differential pair signal 2+ and 2− is also significantly reduced with the application of an embodiment of the present invention.
  • FIGS. 20 a-d show examples utilizing one or more embodiments of the present invention with one or more polarity reversals among a plurality of FEXT sources.
  • DETAILED DESCRIPTION
  • In the following detailed description, reference will be made to the accompanying drawing(s), in which identical functional elements are designated with like numerals. The aforementioned accompanying drawings show by way of illustration, and not by way of limitation, specific embodiments and implementations consistent with principles of the present invention. These implementations are described in sufficient detail to enable those skilled in the art to practice the invention and it is to be understood that other implementations may be utilized and that structural changes and/or substitutions of various elements may be made without departing from the scope and spirit of present invention. The following detailed description is, therefore, not to be construed in a limited sense.
  • FIG. 1 shows an example of a chip-to-chip communication system, where the signal sent by the transmitter 101 can go through multiple chip packages 102, connectors 103, and traces 104 and vias 105 in printed circuit boards (PCB) 106 before arriving at the receiver 107. Chip packages, connectors, PCBs, and cables are all components that can be utilized within such a chip-to-chip system.
  • FIG. 2 shows an example of an electrical connector, where a signal being transmitted through the connector can go through mating portions 201, retention portions 202, solder tails 203, conductors 204 or vias 205 before or after the connector.
  • FIG. 3 illustrates two differential pairs 300-301 with two FEXT sources 302-303. These FEXT sources can be chip packages, connectors, PCB vias or PCB traces as shown in FIG. 1. These FEXT sources can also be mating portions, retention portions, solder tails within a connector, traces, or vias before or after a connector as shown in FIG. 2. These FEXT sources can also be bond wires, traces, lead frames, or solder balls within a chip package. To illustrate how the polarity swapping idea works, we consider an example of two differential pairs, in which there are two FEXT sources, and the traces before, between, and after the sources contribute no crosstalk.
  • FIG. 4 shows the modified differential pairs with the inventive polarity swapping technique, where the relative positions of two differential pairs change from (1+, 1−, 2+, 2−) to (1+, 1−, 2−, 2+) at some point 401 between the two FEXT sources. Pair 2 has 5 ps more delay than pair 1 in this case because pair 2 requires additional trace length to swap positions. In this example, by swapping the relative positions of the positive and negative signal lines of the aggressor differential pair, a large amount of the accumulated FEXT becomes negated by the subsequent inverted FEXT.
  • FIG. 5 illustrates the modified differential pairs with the inventive polarity swapping technique 401 and a skew adjustment technique 501 at some point between the two FEXT sources. In this example, by swapping the relative positions of the positive and negative signal lines of the aggressor differential pair and matching the delay between the two differential pairs, the accumulated FEXT becomes almost completely negated by the subsequent inverted FEXT.
  • FIG. 6 gives the FEXT of the differential pairs in FIGS. 3-5 in frequency domain. From this plot, it can be seen that FEXT is significantly reduced by this polarity swapping technique. The reason for such reduction can be roughly explained by the following. The two sources of coupling between Pairs 1 and 2 are temporarily assumed to be of equal magnitude for simplicity. The polarity swapping results in these two FEXTs being opposite in phase, and therefore they cancel each other. When there is a 5 ps skew introduced by the additional length required to swap the relative positions of the aggressor pair, the two FEXTs arriving at the receiver are not exactly opposite in phase, resulting in more FEXT than when the skew is eliminated. By adding some delay to the victim pair as done in FIG. 5 to remove the skew, the FEXT cancellation can be significantly improved as seen in FIG. 6. Rigorous mathematical derivation can be used to identify the propagating modes and explain the small left-over FEXT after the polarity change and skew elimination. Of especial interest in this simulation is the significant reduction of FEXT in high frequency systems where the differential pair is transmitting a signal of greater than 1 GHz. By utilizing the novel polarity reversal swapping technique, such higher frequency systems can be designed without significant worry in regards to FEXT. This would enable circuit speeds to go much faster than the current technology allows. However, lower frequency systems will also benefit from the use of the novel polarity swapping technique, which can be especially useful in systems that utilize both a differential pair and a single ended signal line.
  • This optimal location for the polarity swap is where the FEXT accumulated from one side is close to 50% of the total FEXT. Although, some FEXT will still be cancelled even if the FEXT induced before the swap is unequal to the FEXT after the swap.
  • In some cases, it may be optimal to swap multiple times among a plurality of FEXT sources.
  • Moreover, the inventive polarity swapping technique can also be applied to the design of individual components. FIG. 7 shows examples of a two piece mezzanine connector 705 and a three piece mezzanine connector 701 that the polarity swapping technique can be applied to. The two piece connector is comprised of a plug 706 and a receptacle 707. The three piece connector is comprised of two receptacles 702 and one interposer 703. The interposer, in turn, contains multiple wafers 704, where each wafer has 10 signal traces and one ground plane. Solder balls are attached to the connector; their corresponding pin assignments for three wafers are shown in FIG. 8; and differential FEXT between Pairs 8 and 9 is shown in FIG. 9. FIG. 10 shows the improved three piece connector implementing this polarity swapping technique. The side view 1001 shows multiple wafers inserted into the interposer. The signal traces swap their relative positions on the wafers for every other differential pair. Two types of wafers are used. One type has the center pair swapped 1005. The other type has the center pair non-swapped 1006. These two wafer types are placed adjacent to each other within the interposer so that the swapped pairs are staggered from one wafer to the next. In this configuration the FEXT from the nearest neighbors are drastically reduced. Details of the swapping portion 1003 can be seen from the perspective view 1002. To achieve optimal FEXT cancellation, the wafers were designed to have very little inter-pair skew. This was done by purposely adding delay to the non-swapped pairs. Details of the delay adjustment portion can be seen in 1004. The corresponding pin assignments of solder balls and differential FEXT between Pairs (8+, 8−) and (9+, 9−) are shown in FIGS. 11 a-b and 12, respectively. It is apparent that utilizing one or more embodiments of the invention results in FEXT of FIG. 12 being significantly less than FEXT of FIG. 9. This polarity swapping technique is also applicable to the two piece mezzanine connector.
  • The polarity swapping technique can also be applied to backplane connectors. FIG. 13 shows examples of a three piece backplane connector 1301 and a two piece backplane connector 1305. The three piece backplane connector consists of two receptacles 1302-1303 and an interposer 1304. The two piece backplane connector is comprised of a plug 1306 and a receptacle 1307. Examples of how the two piece backplane connector 1401 and the three piece backplane connector 1402 can utilize the polarity swapping technique are illustrated in FIG. 14.
  • FIG. 15 illustrates an example of how this polarity swapping technique can be applied to a card edge connector. A conventional card edge connector 1501 has differential pairs that go straight through. Details of the straight pairs 1503 are shown. A card edge connector utilizing this polarity swapping technique 1502 has differential pairs that swap. Details of this implementation 1504 show how these pairs are swapped.
  • FIG. 16 a shows a portion of a conventional chip-to-chip communication system where two connectors 701 from FIG. 7 are used in a “channel” with 3″ PCB trace 1602, 6″ PCB trace 1603, and 3″ PCB trace 1604 routed on the inner signal layers as an example. The top view layout of the PCB 1601 linking the two connectors is shown in FIG. 16 b. Details of how the PCB traces are routed out from the connectors are shown in the detail views 1605-1606. In this conventional way of routing, the polarities of the two differential pairs, (1+, 1−) and (2+, 2−), are maintained from one connector to the next. The relative locations of the positive and negative signal lines remain the same at each connector. With such conventional routing, the FEXT generated by each connector will accumulate.
  • FIG. 17 a shows a portion of a chip-to-chip communication system utilizing one or more embodiments of the present invention. Similar to FIG. 16 a, it consists of two connectors 701 in a “channel” with 3″ PCB trace 1702, 6″ PCB trace 1703, and 3″ PCB trace 1704 routed on the inner signal layers. The top view layout of the PCB 1701 linking the two connectors is shown in FIG. 17 b. Details of how the PCB traces are routed out from the connectors are shown in detail views 1705-1706. It can be seen that, unlike the system of FIG. 16 a-b, the system of FIG. 17 a-b has the polarity of differential pair (2+, 2−) swapped from one connector to the next. The differential pairs are configured 1+, 1−, 2+, and 2− at the connector to the left and configured 1+, 1−, 2−, and 2+ at the connector to the right. The relative locations of differential pair (2+, 2−) have changed from one connector to the next. Because of the polarity swapping, the FEXT generated from the two connectors will cancel.
  • FIG. 18 shows the FEXT between differential pairs (1+, 1−) and (2+, 2−) for the systems of FIGS. 16 a-b and FIGS. 17 a-b. It can be seen that utilizing one or more embodiments of the invention reduces FEXT dramatically in a system.
  • So far, we have focused on FEXT between two differential pairs. However, the embodiments of the invention are applicable to FEXT between a differential pair and a single-ended signal as well. Let us consider 1+ and 1− in FIGS. 16 and 17 as two independent single-ended signals. FIG. 19 shows that FEXT between single-ended 1− and differential pair (2+, 2−) is also significantly reduced with the utilization of one or more embodiments of the invention. From this example, it is therefore possible to reduce FEXT even in a system involving a differential pair and a neighboring single-ended signal.
  • The embodiments of the invention are not limited to only one polarity swap between two FEXT sources. The polarity can be swapped more than once among a plurality of FEXT sources. FIGS. 20 a-d show such examples, each consisting of four FEXT sources and at least one polarity reversal. FIG. 20 a shows a victim differential pair going through four FEXT sources. An aggressor differential pair, which does not swap polarity, is located along side the victim pair but is not shown here. At the first FEXT source 2001, 10% of the aggressor signal couples over to the victim pair. At the second FEXT source 2002, 20% couples over. Since the polarity is maintained from the first source to the second, the FEXT accumulates to 30%. The victim pair then swaps polarity before entering the third FEXT source 2003, where 30% of the aggressor signal couples over. Because the polarity of the victim pair was swapped before entering the third source, the FEXT from 2003 is opposite in polarity to the FEXT accumulated from 2001-2002, and they cancel each other out. This leaves 0% FEXT accumulated after three FEXT sources. The fourth FEXT source 2004 contributes 40% FEXT, so the total FEXT accumulated at the end of the system is 40%. This is a significant improvement over a system or components of the system which would have seen 100% FEXT if routed in the conventional fashion.
  • The FEXT in this example can be further reduced to 20% by swapping polarity at different locations as in FIGS. 20 b-c. FIG. 20 b shows an example where the polarity is swapped three times: once after 2001, once after 2002, and once after 2003. In this example 40% FEXT of one polarity, accumulated from 2001 and 2003, cancels the 60% FEXT of opposite polarity, accumulated from 2002 and 2004, leaving 20% FEXT in the victim pair. FIG. 20 c has the victim pair swap once between 2003 and 2004. 40% FEXT from 2004 is canceled by 60% FEXT from 2001-2003, resulting in 20% FEXT left over.
  • With some optimization, it can be seen that FEXT can be cancelled even further using one or more embodiments of the present invention. FIG. 20 d shows an example where polarity is swapped between 2001 and 2002 and between 2003 and 2004. 50% FEXT of one polarity is coupled from sources 2001 and 2004, and 50% FEXT of the opposite polarity is couple from sources 2002 and 2003. These FEXT sources cancel each other out and leave a minimal amount of FEXT in the victim pair. To achieve maximum FEXT cancellation, the location or locations of where to swap polarity can be optimized. The examples of FIGS. 20 a-d have shown four different examples of how this polarity swapping invention can be used to dramatically reduce FEXT.
  • Moreover, other implementations of the invention will be apparent to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.

Claims (28)

1. A chip-to-chip communication system reducing Far End Crosstalk (FEXT), comprising:
a transmission end;
a receiving end;
multiple differential pairs connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; and wherein at least one of the differential pairs undergoes polarity reversal at one or more locations between a plurality of FEXT sources.
2. The chip-to-chip communication system of claim 1, wherein the positive signal line and the negative signal line of each of the multiple differential pairs are disposed at relative physical locations to each other, and wherein polarity reversal is achieved by exchanging the relative physical locations of the positive signal line and the negative signal line of each differential pair undergoing the polarity reversal at the one or more locations between the plurality of FEXT sources.
3. The chip-to-chip communication system of claim 1, wherein each of the multiple differential pairs further comprise an assignment corresponding to the positive signal line and the negative signal line, the assignment being disposed at the transmission end and the receiving end, and wherein polarity reversal is achieved by routing the at least one differential pair undergoing polarity reversal from the transmission end to the receiving end such that the assignment of the positive signal line and the negative signal line at the receiving end differs from the assignment of the positive signal line and the negative signal line at the transmission end.
4. The chip-to-chip communication system of claim 1, wherein the differential pairs are at least partially disposed in at least one of a printed circuit board, an electrical connector, a chip package, or a cable.
5. The chip-to-chip communication system of claim 1, wherein every other differential pair undergoes polarity reversal.
6. The chip-to-chip communication system of claim 5, wherein the multiple differential pairs are arranged in a staggered array configuration.
7. The chip-to-chip communication system of claim 1, wherein delay of at least one differential pair is adjusted such that skew is reduced.
8. The chip-to-chip communication system of claim 1, wherein the one or more polarity reversal locations among FEXT sources comprise at least one predetermined point optimized to achieve maximum FEXT cancellation.
9. A chip-to-chip communication system reducing Far End Crosstalk (FEXT), comprising:
a transmission end;
a receiving end;
at least one single ended signal line;
at least one differential pair connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; and wherein at least one differential pair undergoes polarity reversal at one or more locations between a plurality of FEXT sources.
10. The chip-to-chip communication system of claim 8, wherein the positive signal line and the negative signal line of each of the at least one differential pairs are disposed at relative physical locations to each other, and wherein polarity reversal is achieved by exchanging the relative physical locations of the positive signal line and the negative signal line of each differential pair undergoing polarity reversal at the one or more locations between the plurality of FEXT sources.
11. The chip-to-chip communication system of claim 9, wherein each of the multiple differential pairs further comprise an assignment disposed at the transmission end and at the receiving end, the assignment corresponding to the positive signal line and the negative signal line; and wherein polarity reversal is achieved by routing the at least one differential pair undergoing polarity reversal from the transmission end to the receiving end such that the assignment of the positive signal line and the negative signal line at the receiving end differs from the assignment of the positive signal line and the negative signal line at the transmission end.
12. The chip-to-chip communication system of claim 9, wherein the at least one differential pair or the at least one single ended signal line are at least partially disposed in at least one of a printed circuit board, an electrical connector, a chip package, or a cable.
13. The chip-to-chip communication system of claim 8, wherein delay is adjusted in one of the at least one of differential pair or in the at least one single-ended signal line such that skew is reduced.
14. The chip-to-chip communication system of claim 9, wherein the one or more polarity reversal locations among FEXT sources comprise at least one predetermined point optimized to achieve maximum FEXT cancellation.
15. A component reducing Far End Crosstalk (FEXT), comprising:
a transmission end;
a receiving end;
multiple differential pairs connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; and wherein at least one of the differential pairs undergoes polarity reversal at one or more locations between a plurality of FEXT sources.
16. The component of claim 15, wherein the component is one of a printed circuit board, an electrical connector, a chip package, or a cable.
17. The component of claim 15, wherein the positive signal line and the negative signal line of each of the multiple differential pairs are disposed at relative physical locations to each other, and wherein polarity reversal is achieved by exchanging the relative physical locations of the positive signal line and the negative signal line of each differential pair undergoing polarity reversal at the one or more locations between the plurality of FEXT sources.
18. The component of claim 15, wherein each of the multiple differential pairs further comprise an assignment disposed at the transmission end and at the receiving end, the assignment corresponding to the positive signal line and the negative signal line; and wherein polarity reversal is achieved by routing the at least one differential pair undergoing polarity reversal from the transmission end to the receiving end such that the assignment of the positive signal line and the negative signal line at the receiving end differs from the assignment of the positive signal line and the negative signal line at the transmission end.
19. The component of claim 15, wherein every other differential pair undergoes polarity reversal.
20. The component of claim 19, wherein the multiple differential pairs are arranged in a staggered array configuration.
21. The component of claim 15, wherein delay is adjusted in at least one differential pair such that skew is reduced.
22. The component of claim 15, wherein the one or more polarity reversal locations among FEXT sources comprise at least one predetermined point optimized to achieve maximum FEXT cancellation.
23. A component reducing Far End Crosstalk (FEXT), comprising:
a transmission end;
a receiving end;
at least one single ended signal line;
at least one differential pair connected to the transmission end and the receiving end; each differential pair comprising a positive signal line and a negative signal line; and wherein at least one differential pair undergoes polarity reversal at one or more locations between a plurality of FEXT sources.
24. The component of claim 23, wherein the positive signal line and the negative signal line of each of the at least one differential pair are disposed at relative physical locations to each other, and wherein polarity reversal is achieved by exchanging the relative physical locations of the positive signal line and the negative signal line of each differential pair undergoing the polarity reversal at the one or more locations between the plurality of FEXT sources.
25. The component of claim 23, wherein each of the multiple differential pairs further comprise an assignment disposed at the transmission end and at the receiving end, the assignment corresponding to the positive signal line and the negative signal line; and wherein polarity reversal is achieved by routing the at least one differential pair undergoing polarity reversal from the transmission end to the receiving end such that the assignment of the positive signal line and the negative signal line at the receiving end differs from the assignment of the positive signal line and the negative signal line at the transmission end.
26. The component of claim 23, wherein the component is one of a printed circuit board, an electrical connector, a chip package, or a cable.
27. The component of claim 23, wherein delay is adjusted in one of the at least one of differential pair or in the at least one single-ended signal line such that skew is reduced.
28. The component of claim 23, wherein the one or more polarity reversal locations among FEXT sources comprise at least one predetermined point optimized to achieve maximum FEXT cancellation.
US12/613,494 2009-01-22 2009-11-05 Reducing far-end crosstalk in chip-to-chip communication systems and components Abandoned US20100183141A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US12/613,494 US20100183141A1 (en) 2009-01-22 2009-11-05 Reducing far-end crosstalk in chip-to-chip communication systems and components
PCT/US2010/020474 WO2010085381A2 (en) 2009-01-22 2010-01-08 Reducing far-end crosstalk in chip-to-chip communication systems and components
TW099100509A TW201138563A (en) 2009-01-22 2010-01-11 Reducing far-end crosstalk in chip-to-chip communication systems and components

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14661409P 2009-01-22 2009-01-22
US12/613,494 US20100183141A1 (en) 2009-01-22 2009-11-05 Reducing far-end crosstalk in chip-to-chip communication systems and components

Publications (1)

Publication Number Publication Date
US20100183141A1 true US20100183141A1 (en) 2010-07-22

Family

ID=42336963

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/613,501 Active US8357013B2 (en) 2009-01-22 2009-11-05 Reducing far-end crosstalk in electrical connectors
US12/613,494 Abandoned US20100183141A1 (en) 2009-01-22 2009-11-05 Reducing far-end crosstalk in chip-to-chip communication systems and components

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/613,501 Active US8357013B2 (en) 2009-01-22 2009-11-05 Reducing far-end crosstalk in electrical connectors

Country Status (5)

Country Link
US (2) US8357013B2 (en)
JP (1) JP5592402B2 (en)
CN (1) CN102292879B (en)
TW (2) TWI410006B (en)
WO (2) WO2010085376A2 (en)

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100184307A1 (en) * 2009-01-22 2010-07-22 Hirose Electric USA Inc. Reducing far-end crosstalk in electrical connectors
US9160406B2 (en) 2013-05-31 2015-10-13 Harm Cronie Methods and systems for efficient multi-wire communications and crosstalk cancellation
WO2018015005A1 (en) * 2016-07-16 2018-01-25 Rosenberger Hochfrequenztechnik Gmbh & Co. Kg Adapter, and cable with adapter
US10651603B2 (en) 2016-06-01 2020-05-12 Amphenol Fci Connectors Singapore Pte. Ltd. High speed electrical connector
US10720735B2 (en) 2016-10-19 2020-07-21 Amphenol Corporation Compliant shield for very high speed, high density electrical interconnection
US10840649B2 (en) 2014-11-12 2020-11-17 Amphenol Corporation Organizer for a very high speed, high density electrical interconnection system
US10931062B2 (en) 2018-11-21 2021-02-23 Amphenol Corporation High-frequency electrical connector
US11070006B2 (en) 2017-08-03 2021-07-20 Amphenol Corporation Connector for low loss interconnection system
US11101611B2 (en) 2019-01-25 2021-08-24 Fci Usa Llc I/O connector configured for cabled connection to the midboard
US11189943B2 (en) 2019-01-25 2021-11-30 Fci Usa Llc I/O connector configured for cable connection to a midboard
US11205877B2 (en) 2018-04-02 2021-12-21 Ardent Concepts, Inc. Controlled-impedance compliant cable termination
US11437762B2 (en) 2019-02-22 2022-09-06 Amphenol Corporation High performance cable connector assembly
US11444398B2 (en) 2018-03-22 2022-09-13 Amphenol Corporation High density electrical connector
US11469553B2 (en) 2020-01-27 2022-10-11 Fci Usa Llc High speed connector
US11522310B2 (en) 2012-08-22 2022-12-06 Amphenol Corporation High-frequency electrical connector
US11646533B2 (en) 2020-03-18 2023-05-09 Dongguan Luxshare Technologies Co., Ltd Electrical connector, electrical connector assembly and electrical connector module
US11670879B2 (en) 2020-01-28 2023-06-06 Fci Usa Llc High frequency midboard connector
US11715913B2 (en) 2020-03-18 2023-08-01 Dongguan Luxshare Technologies Co., Ltd Adapter electrical connector connecting two circuit board connectors
US11735852B2 (en) 2019-09-19 2023-08-22 Amphenol Corporation High speed electronic system with midboard cable connector
USD1002553S1 (en) 2021-11-03 2023-10-24 Amphenol Corporation Gasket for connector
US11799246B2 (en) 2020-01-27 2023-10-24 Fci Usa Llc High speed connector
US11831106B2 (en) 2016-05-31 2023-11-28 Amphenol Corporation High performance cable termination

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8624687B2 (en) 2010-12-22 2014-01-07 Intel Corporation Differential signal crosstalk reduction
US8485831B2 (en) 2011-01-06 2013-07-16 International Business Machines Corporation Tall mezzanine connector
US8425236B2 (en) 2011-05-16 2013-04-23 International Business Machines Corporation Tall mezzanine connector
JP5400849B2 (en) 2011-10-05 2014-01-29 ヒロセ電機株式会社 Connection blade, intermediate connection electrical connector having the connection blade, and connection blade assembly having the connection blade
US9293798B2 (en) 2011-12-19 2016-03-22 Intel Corporation Crosstalk cancellation and/or reduction
US8535065B2 (en) * 2012-01-09 2013-09-17 Tyco Electronics Corporation Connector assembly for interconnecting electrical connectors having different orientations
CN103841748A (en) * 2012-11-21 2014-06-04 鸿富锦精密工业(深圳)有限公司 Circuit board reducing signal crosstalk
WO2014160356A1 (en) * 2013-03-13 2014-10-02 Amphenol Corporation Housing for a speed electrical connector
US20140354606A1 (en) * 2013-05-28 2014-12-04 Himax Technologies Limited Display Device for Displaying Images
CN105098446B (en) * 2014-04-22 2019-03-12 泰连公司 Sandwich-type pin connector
CN105098515B (en) * 2014-04-22 2019-06-11 泰连公司 Sandwich-type pin connector
US9554455B2 (en) * 2014-06-09 2017-01-24 Hirose Electric Co., Ltd. Method and apparatus for reducing far-end crosstalk in electrical connectors
CN104182576B (en) * 2014-08-20 2017-05-03 浪潮电子信息产业股份有限公司 Design method for reducing crosstalk influence between high-speed differential pairs
TW201614913A (en) * 2014-10-09 2016-04-16 Wistron Corp Connector
US9362677B1 (en) * 2014-12-04 2016-06-07 Adtran Inc. Crosstalk reducing conductor orientations and methods
JP6363530B2 (en) * 2015-02-18 2018-07-25 ヒロセ電機株式会社 Connection blade, method for manufacturing the same, and electrical connector having connection blade
JP6423281B2 (en) * 2015-02-18 2018-11-14 ヒロセ電機株式会社 Connection blade and electrical connector having connection blade
US10122122B2 (en) * 2016-08-30 2018-11-06 Dell Products, Lp Printed circuit board connector with cross-talk mitigation
US10249989B2 (en) * 2017-03-09 2019-04-02 Hirose Electric Co., Ltd. Mitigation of connector stub resonance
JP6981859B2 (en) * 2017-11-28 2021-12-17 タイコエレクトロニクスジャパン合同会社 connector
US10297966B1 (en) * 2018-01-15 2019-05-21 Te Connectivity Corporation Mating adapter for an electrical connector assembly
US10600730B2 (en) 2018-01-26 2020-03-24 Nvidia Corporation Cross talk reduction differential cross over routing systems and methods
JP6942679B2 (en) 2018-09-21 2021-09-29 キヤノン株式会社 Transmission circuits, electronic devices, and imaging devices
JP2022184342A (en) 2021-06-01 2022-12-13 富士通株式会社 Design program, design method, and printed wiring board

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5679027A (en) * 1992-09-04 1997-10-21 Pressac Ltd. Apparatus for crosstalk cancellation in data connectors
US5997358A (en) * 1997-09-02 1999-12-07 Lucent Technologies Inc. Electrical connector having time-delayed signal compensation
US6120330A (en) * 1998-05-20 2000-09-19 Krone Gmbh Arrangement of contact pairs for compensating near-end crosstalk for an electric patch plug
US6236645B1 (en) * 1998-03-09 2001-05-22 Broadcom Corporation Apparatus for, and method of, reducing noise in a communications system
US6266347B1 (en) * 1998-12-08 2001-07-24 Globespan, Inc. System and method for modifying symbol duration for the efficient transmission of information in a time duplex noise environment
US6285653B1 (en) * 1998-09-11 2001-09-04 Fluke Corporation Method and apparatus to measure far end crosstalk for the determination of equal level far end crosstalk
US20060121791A1 (en) * 2004-12-06 2006-06-08 Amid Hashim Communications connector for imparting enhanced crosstalk compensation between conductors
US20060134992A1 (en) * 2004-12-20 2006-06-22 Tyco Electronics Corporation Electrical connector with crosstalk compensation
US7317318B2 (en) * 2004-04-27 2008-01-08 Fluke Corporation FEXT cancellation of mated RJ45 interconnect
US7395752B2 (en) * 2002-04-30 2008-07-08 Frymatic Systems Close Corporation Cooking apparatus
US20080233806A1 (en) * 2007-03-20 2008-09-25 Tyco Electronics Corporation Electrical connector with crosstalk canceling features
US7452246B2 (en) * 2004-02-12 2008-11-18 Panduit Corp. Methods and apparatus for reducing crosstalk in electrical connectors
US20090011624A1 (en) * 2005-03-15 2009-01-08 Haruki Yamazaki Electric Connector
US7607951B2 (en) * 2008-01-16 2009-10-27 Amphenol Corporation Differential pair inversion for reduction of crosstalk in a backplane system
US7682203B1 (en) * 2008-11-04 2010-03-23 Commscope, Inc. Of North Carolina Communications jacks having contact wire configurations that provide crosstalk compensation

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2009A (en) * 1841-03-18 Improvement in machines for boring war-rockets
US2006A (en) * 1841-03-16 Clamp for crimping leather
US5389735A (en) * 1993-08-31 1995-02-14 Motorola, Inc. Vertically twisted-pair planar conductor line structure
US5961354A (en) * 1997-01-13 1999-10-05 Lucent Technologies, Inc. Electrical connector assembly
JPH11185886A (en) * 1997-12-22 1999-07-09 Matsushita Electric Works Ltd Electric connector
US6153929A (en) * 1998-08-21 2000-11-28 Micron Technology, Inc. Low profile multi-IC package connector
US6270381B1 (en) * 2000-07-07 2001-08-07 Avaya Technology Corp. Crosstalk compensation for electrical connectors
US7172466B2 (en) * 2001-04-05 2007-02-06 Ortronics, Inc. Dual reactance low noise modular connector insert
US7394752B2 (en) * 2001-11-06 2008-07-01 The Board Of Trusttees Of The Leland Stanford Junior University Joint reduction of NEXT and FEXT in xDSL systems
EP2451026A3 (en) * 2001-11-14 2013-04-03 Fci Cross talk reduction for electrical connectors
US20050196987A1 (en) * 2001-11-14 2005-09-08 Shuey Joseph B. High density, low noise, high speed mezzanine connector
KR100465640B1 (en) 2002-04-03 2005-01-13 주식회사 휴커넥스 Dmt system for reducing far end crosstalk
US7422467B2 (en) * 2004-11-17 2008-09-09 Belden Cdt (Canada), Inc. Balanced interconnector
US7168993B2 (en) * 2004-12-06 2007-01-30 Commscope Solutions Properties Llc Communications connector with floating wiring board for imparting crosstalk compensation between conductors
US7204722B2 (en) * 2004-12-07 2007-04-17 Commscope Solutions Properties, Llc Communications jack with compensation for differential to differential and differential to common mode crosstalk
US7166000B2 (en) * 2004-12-07 2007-01-23 Commscope Solutions Properties, Llc Communications connector with leadframe contact wires that compensate differential to common mode crosstalk
WO2006081423A1 (en) * 2005-01-28 2006-08-03 Commscope Inc. Of North Carolina Controlled mode conversion connector for reduced alien crosstalk
US20060228912A1 (en) * 2005-04-07 2006-10-12 Fci Americas Technology, Inc. Orthogonal backplane connector
CN101171892A (en) * 2005-04-07 2008-04-30 Fci公司 Orthogonal backplane connector
US7503798B2 (en) * 2005-06-03 2009-03-17 Commscope, Inc. Of North Carolina Cross connect systems with self-compensating balanced connector elements
US20070275607A1 (en) * 2006-05-04 2007-11-29 Kwark Young H Compensation for far end crosstalk in data buses
US7341493B2 (en) * 2006-05-17 2008-03-11 Tyco Electronics Corporation Electrical connector having staggered contacts
US7530854B2 (en) * 2006-06-15 2009-05-12 Ortronics, Inc. Low noise multiport connector
US8357013B2 (en) * 2009-01-22 2013-01-22 Hirose Electric Co., Ltd. Reducing far-end crosstalk in electrical connectors

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5679027A (en) * 1992-09-04 1997-10-21 Pressac Ltd. Apparatus for crosstalk cancellation in data connectors
US5997358A (en) * 1997-09-02 1999-12-07 Lucent Technologies Inc. Electrical connector having time-delayed signal compensation
US6236645B1 (en) * 1998-03-09 2001-05-22 Broadcom Corporation Apparatus for, and method of, reducing noise in a communications system
US6120330A (en) * 1998-05-20 2000-09-19 Krone Gmbh Arrangement of contact pairs for compensating near-end crosstalk for an electric patch plug
US6285653B1 (en) * 1998-09-11 2001-09-04 Fluke Corporation Method and apparatus to measure far end crosstalk for the determination of equal level far end crosstalk
US6266347B1 (en) * 1998-12-08 2001-07-24 Globespan, Inc. System and method for modifying symbol duration for the efficient transmission of information in a time duplex noise environment
US7395752B2 (en) * 2002-04-30 2008-07-08 Frymatic Systems Close Corporation Cooking apparatus
US7452246B2 (en) * 2004-02-12 2008-11-18 Panduit Corp. Methods and apparatus for reducing crosstalk in electrical connectors
US7317318B2 (en) * 2004-04-27 2008-01-08 Fluke Corporation FEXT cancellation of mated RJ45 interconnect
US20060121791A1 (en) * 2004-12-06 2006-06-08 Amid Hashim Communications connector for imparting enhanced crosstalk compensation between conductors
US20060134992A1 (en) * 2004-12-20 2006-06-22 Tyco Electronics Corporation Electrical connector with crosstalk compensation
US20090011624A1 (en) * 2005-03-15 2009-01-08 Haruki Yamazaki Electric Connector
US20080233806A1 (en) * 2007-03-20 2008-09-25 Tyco Electronics Corporation Electrical connector with crosstalk canceling features
US7607951B2 (en) * 2008-01-16 2009-10-27 Amphenol Corporation Differential pair inversion for reduction of crosstalk in a backplane system
US7682203B1 (en) * 2008-11-04 2010-03-23 Commscope, Inc. Of North Carolina Communications jacks having contact wire configurations that provide crosstalk compensation

Cited By (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8357013B2 (en) * 2009-01-22 2013-01-22 Hirose Electric Co., Ltd. Reducing far-end crosstalk in electrical connectors
US20100184307A1 (en) * 2009-01-22 2010-07-22 Hirose Electric USA Inc. Reducing far-end crosstalk in electrical connectors
US11901663B2 (en) 2012-08-22 2024-02-13 Amphenol Corporation High-frequency electrical connector
US11522310B2 (en) 2012-08-22 2022-12-06 Amphenol Corporation High-frequency electrical connector
US9160406B2 (en) 2013-05-31 2015-10-13 Harm Cronie Methods and systems for efficient multi-wire communications and crosstalk cancellation
US10840649B2 (en) 2014-11-12 2020-11-17 Amphenol Corporation Organizer for a very high speed, high density electrical interconnection system
US10855034B2 (en) 2014-11-12 2020-12-01 Amphenol Corporation Very high speed, high density electrical interconnection system with impedance control in mating region
US11764523B2 (en) 2014-11-12 2023-09-19 Amphenol Corporation Very high speed, high density electrical interconnection system with impedance control in mating region
US11831106B2 (en) 2016-05-31 2023-11-28 Amphenol Corporation High performance cable termination
US10651603B2 (en) 2016-06-01 2020-05-12 Amphenol Fci Connectors Singapore Pte. Ltd. High speed electrical connector
WO2018015005A1 (en) * 2016-07-16 2018-01-25 Rosenberger Hochfrequenztechnik Gmbh & Co. Kg Adapter, and cable with adapter
CN109417249A (en) * 2016-07-16 2019-03-01 罗森伯格高频技术有限及两合公司 Adapter and cable with adapter
US10720735B2 (en) 2016-10-19 2020-07-21 Amphenol Corporation Compliant shield for very high speed, high density electrical interconnection
US11387609B2 (en) 2016-10-19 2022-07-12 Amphenol Corporation Compliant shield for very high speed, high density electrical interconnection
US11824311B2 (en) 2017-08-03 2023-11-21 Amphenol Corporation Connector for low loss interconnection system
US11070006B2 (en) 2017-08-03 2021-07-20 Amphenol Corporation Connector for low loss interconnection system
US11637401B2 (en) 2017-08-03 2023-04-25 Amphenol Corporation Cable connector for high speed in interconnects
US11444398B2 (en) 2018-03-22 2022-09-13 Amphenol Corporation High density electrical connector
US11205877B2 (en) 2018-04-02 2021-12-21 Ardent Concepts, Inc. Controlled-impedance compliant cable termination
US11677188B2 (en) 2018-04-02 2023-06-13 Ardent Concepts, Inc. Controlled-impedance compliant cable termination
US10931062B2 (en) 2018-11-21 2021-02-23 Amphenol Corporation High-frequency electrical connector
US11742620B2 (en) 2018-11-21 2023-08-29 Amphenol Corporation High-frequency electrical connector
US11189943B2 (en) 2019-01-25 2021-11-30 Fci Usa Llc I/O connector configured for cable connection to a midboard
US11101611B2 (en) 2019-01-25 2021-08-24 Fci Usa Llc I/O connector configured for cabled connection to the midboard
US11637390B2 (en) 2019-01-25 2023-04-25 Fci Usa Llc I/O connector configured for cable connection to a midboard
US11715922B2 (en) 2019-01-25 2023-08-01 Fci Usa Llc I/O connector configured for cabled connection to the midboard
US11437762B2 (en) 2019-02-22 2022-09-06 Amphenol Corporation High performance cable connector assembly
US11735852B2 (en) 2019-09-19 2023-08-22 Amphenol Corporation High speed electronic system with midboard cable connector
US11799246B2 (en) 2020-01-27 2023-10-24 Fci Usa Llc High speed connector
US11817657B2 (en) 2020-01-27 2023-11-14 Fci Usa Llc High speed, high density direct mate orthogonal connector
US11469554B2 (en) 2020-01-27 2022-10-11 Fci Usa Llc High speed, high density direct mate orthogonal connector
US11469553B2 (en) 2020-01-27 2022-10-11 Fci Usa Llc High speed connector
US11670879B2 (en) 2020-01-28 2023-06-06 Fci Usa Llc High frequency midboard connector
US11715913B2 (en) 2020-03-18 2023-08-01 Dongguan Luxshare Technologies Co., Ltd Adapter electrical connector connecting two circuit board connectors
US11646533B2 (en) 2020-03-18 2023-05-09 Dongguan Luxshare Technologies Co., Ltd Electrical connector, electrical connector assembly and electrical connector module
USD1002553S1 (en) 2021-11-03 2023-10-24 Amphenol Corporation Gasket for connector

Also Published As

Publication number Publication date
JP5592402B2 (en) 2014-09-17
WO2010085381A2 (en) 2010-07-29
WO2010085376A3 (en) 2010-10-21
WO2010085376A2 (en) 2010-07-29
TW201138563A (en) 2011-11-01
US20100184307A1 (en) 2010-07-22
CN102292879B (en) 2014-06-11
WO2010085381A3 (en) 2010-09-23
CN102292879A (en) 2011-12-21
JP2012516021A (en) 2012-07-12
TW201037919A (en) 2010-10-16
TWI410006B (en) 2013-09-21
US8357013B2 (en) 2013-01-22

Similar Documents

Publication Publication Date Title
US8357013B2 (en) Reducing far-end crosstalk in electrical connectors
US9433081B1 (en) Differential signal crosstalk minimization for dual stripline
US6379157B1 (en) Communication connector with inductive compensation
JP6588524B2 (en) Method and apparatus for reducing far-end crosstalk in electrical connectors
US9544989B2 (en) Network communication device
US6366466B1 (en) Multi-layer printed circuit board with signal traces of varying width
US7468894B2 (en) Printed circuit board and method of reducing crosstalk in a printed circuit board
US8047879B2 (en) Printed wiring boards and communication connectors having series inductor-capacitor crosstalk compensation circuits that share a common inductor
US8907748B2 (en) Common-mode suppression filter for microstrip 10-Gb/s differential lines
US20080238585A1 (en) Substrate including wiring for transmitting signal, apparatus and system including the substrate
CN103548214A (en) High speed input/output connection interface element, cable assembly and interconnection system with reduced cross-talk
WO2012149520A2 (en) Cross-talk reduction using orthogonal coupling
US20150264803A1 (en) Electrical Connection Interface For Connecting Electrical Leads For High Speed Data Transmission
JP2023551095A (en) Printed circuit boards, backplane architecture systems, and communication devices
JP2018160492A (en) Multilayer wiring board and differential transmission module
US9337521B2 (en) Crosstalk reduction in signal lines by crosstalk introduction
CN110958757B (en) Circuit board, signal crosstalk suppression method, storage medium, and electronic device
US20020079983A1 (en) Memory module with parallel stub traces
US20240128947A1 (en) In-phase noise suppression device
US7851895B2 (en) Semiconductor structure and semiconductor manufacturing method
JP2000113740A (en) Signal connection
US9362677B1 (en) Crosstalk reducing conductor orientations and methods

Legal Events

Date Code Title Description
AS Assignment

Owner name: HIROSE ELECTRIC USA INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ARAI, TATSUYA;HUANG, CHING-CHAO;LUK, CLEMENT KAM LAM;AND OTHERS;SIGNING DATES FROM 20091103 TO 20091104;REEL/FRAME:023479/0273

AS Assignment

Owner name: HIROSE ELECTRIC CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HIROSE ELECTRIC USA INC.;REEL/FRAME:025556/0103

Effective date: 20101130

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION