US20100109092A1 - Monolithically integrated circuit - Google Patents
Monolithically integrated circuit Download PDFInfo
- Publication number
- US20100109092A1 US20100109092A1 US12/432,778 US43277809A US2010109092A1 US 20100109092 A1 US20100109092 A1 US 20100109092A1 US 43277809 A US43277809 A US 43277809A US 2010109092 A1 US2010109092 A1 US 2010109092A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- integrated circuit
- spiral inductor
- circuit according
- inductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000008878 coupling Effects 0.000 claims abstract description 11
- 238000010168 coupling process Methods 0.000 claims abstract description 11
- 238000005859 coupling reaction Methods 0.000 claims abstract description 11
- 238000001465 metallisation Methods 0.000 claims description 15
- 238000002161 passivation Methods 0.000 claims description 6
- 230000000903 blocking effect Effects 0.000 claims description 4
- 239000000758 substrate Substances 0.000 description 12
- 239000003990 capacitor Substances 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 238000000034 method Methods 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 238000010586 diagram Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 238000004804 winding Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7801—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/7816—Lateral DMOS transistors, i.e. LDMOS transistors
- H01L29/7817—Lateral DMOS transistors, i.e. LDMOS transistors structurally associated with at least one other device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0688—Integrated circuits having a three-dimensional layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/10—Inductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0684—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
- H01L29/0692—Surface layout
- H01L29/0696—Surface layout of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
Definitions
- the implementations herein generally relate to the field of integrated circuit technology, and more specifically the implementations to a monolithically integrated circuit comprising a transistor and a spiral inductor.
- Integrated inductors have found widespread use in integrated circuits for RF (radio frequency) power applications.
- the inductors are typically localized in areas separated from active devices such as transistors to avoid unwanted interference phenomena. Due to the limited possible geometries imposed by the design rules, and to desired Q and inductance values, the inductors will occupy quite much space. This may result in bulky and thus slow circuits.
- a monolithically integrated circuit may include a transistor and a spiral inductor, where the spiral inductor is arranged above the transistor. This arrangement creates an electromagnetic coupling between the inductor and the transistor.
- the transistor may have a finger type layout to substantially prevent any significant eddy currents caused by the electromagnetic coupling from occurring.
- FIG. 1 is a highly enlarged schematic layout of a monolithically integrated circuit according to one embodiment.
- FIG. 2 a is a highly enlarged schematic layout of a transistor cell comprised in a transistor of the monolithically integrated circuit of FIG. 1 .
- FIG. 2 b is a highly enlarged cross sectional view of the transistor cell of FIG. 2 a as taken along the line A-A, wherein a passivation layer and part of an inductor comprised in the monolithically integrated circuit of FIG. 1 .
- FIG. 3 is a circuit diagram of a circuit according to another embodiment.
- FIGS. 4 and 5 are each a highly enlarged schematic layout of a monolithically integrated circuit according yet additional embodiments.
- FIG. 1 A monolithically integrated circuit according to a first embodiment is schematically shown in FIG. 1 .
- the circuit which is especially aimed for RF applications, comprises a transistor 11 and a spiral inductor 12 arranged on top of the transistor 11 on a semiconductor, preferably silicon, chip substrate.
- the transistor 11 which in this embodiment is an LDMOS power transistor, has a finger type layout and comprises a number of gate fingers 13 a - f arranged in parallel.
- a number of conductive drain fingers 14 a - c are arranged in between the gate fingers 13 a - f to form an interdigitated structure.
- a doped elongated drain region is formed in the substrate beneath each of the drain fingers 14 a - c.
- the gate fingers 13 a - f are connected to each other via a common gate connection 15 at a first side of the transistor 11 , whereas the drain fingers 14 a - c are connected to each other via a common drain connection 16 at a second side of the transistor 11 generally opposite to the first side.
- the source of the LDMOS transistor is connected at the bottom or backside of the chip substrate. Elongated doped source regions are formed in the substrate between the gate fingers 13 b and 13 c and between the gate fingers 13 d and 13 e so that, as seen from above, drain fingers/regions and source regions are alternately arranged between each two adjacent gate fingers 13 a - f.
- the structure may be repeated to form an LDMOS transistor 11 with many more gate and drain fingers/regions and source regions than what is illustrated in FIG. 1 .
- the LDMOS transistor 11 may, instead of being connected at the backside of the chip substrate, comprise a conductive source finger on top of each of the source regions, where these source fingers are connected together similar to how the gate fingers 13 a - f or the drain fingers 14 a - c are connected together.
- the chip area needed by the circuit including the transistor and the inductor is heavily reduced by means of the present invention. If the lateral dimensions of the transistor and of the inductor are similar the chip area needed is reduced by a factor of two. The area saving depends of course on the particular circuit design but it is very common for power amplifier devices that the transistor and the spiral inductor are of similar size, and also the dominant part of the circuit or the chip.
- the monolithically integrated circuit is preferably manufactured in a conventional silicon IC process, e.g. a standard BiCMOS or CMOS process, and does not need the use of processing, which is complex and complicated, or not compatible with conventional IC processing, or do involve an excessive number of steps.
- the inductor is typically made in some of the metallization layers formed in such a process.
- the vertical distance between the transistor 11 and the inductor 12 corresponds typically to the thickness of a passivation layer formed between the transistor and the metallization layers. If the inductor is manufactured in some of the upper metallization layers, which is preferred to avoid direct short circuit and minimize magnetic coupling to the underlying transistor, the vertical separation may be larger due to the thicknesses of the lower metallization layers and their intermediate dielectric layers.
- the vertical distance between the transistor 11 and the inductor 12 is preferably less than 25 microns, more preferably less than 10 microns, and most preferably less than a few microns.
- FIG. 1 While the arrangement of FIG. 1 saves valuable chip area, an unwanted electromagnetic coupling between the two devices is difficult to avoid. A circular current similar to the current in the spiral inductor 12 but with opposite direction will most probably be induced in the transistor 11 .
- the finger type layout of the transistor 11 is important to prevent any significant circular or eddy currents caused by the electromagnetic coupling from flowing, which would have been disastrous for the operation of the circuit.
- the finger type layout where narrow layers of opposite conduction type (P, N) are alternately arranged in or on the surface of the chip substrate, prevents any severe eddy currents from flowing.
- FIG. 2 a A highly enlarged schematic layout of a minimum transistor cell comprised in the transistor 11 of the monolithically integrated circuit of FIG. 1 is illustrated in FIG. 2 a.
- the cell comprises a central drain finger 14 a and two gate fingers 13 a - b arranged on either side of the central drain finger 14 a. Outside each of the gate fingers 13 a - b, a respective ion implanted source region 21 - b is formed.
- the transistor cell of FIG. 2 a is in FIG. 2 b illustrated in cross sectional view as taken along the line A-A.
- the chip comprises a substrate 22 , in an upper portion of which an N+ doped drain region 23 is formed.
- the source regions 21 - b are separated from the N+ doped drain region 23 by P+ doped sinker regions 24 .
- a dielectric passivation layer 25 formed on top of the structure and part of an inductor 26 formed thereon in some of the metallization layers of the circuit are indicated as well. Contacts from the metallization layers down to the drain finger 14 a and the gate fingers 13 a - b can be made in a conventional manner by via holes filled with conductive material.
- the source regions 21 - b are electrically connected to the P+ doped sinker regions 24 by means of metal layer contacts on the substrate surface.
- the source regions 21 a - b are, via these metal layer contacts, typically contacted at the backside of the substrate as indicated above.
- a large transistor device as commonly used in RF power amplifiers comprises a large number of the minimum transistor cells illustrated in FIGS. 2 a - b.
- FIG. 3 A circuit diagram of a monolithically integrated standard power amplifier operating in class A, for which the invention can be used, is illustrated in FIG. 3 .
- the power amplifier comprises a transistor 11 , a spiral inductor 12 , a DC blocking capacitor, and a tank circuit 32 including an inductor L, a capacitor C, and a resistor R.
- the transistor 11 is of finger type as above and is connected to the inductor 12 and the capacitor 31 to block RF and DC currents, respectively.
- the tank circuit 32 is tuned to the resonant frequency so that the load becomes resistive.
- the inductor 12 as well as the capacitor 31 have to be large to operate satisfactorily.
- the inductor 12 is arranged on top of the transistor 11 on the chip according to any other of the preferred embodiments of this description.
- Eddy currents in general will show up in any layer of significant conductivity of the transistor. These include in order of importance the common gate and common drain connections, and optionally, if the source is not connected at the backside of the substrate, a common source connection as metal interconnect lines, the substrate, the inversion layer, the gate, the source and drain diffusions, i.e. doped drain and source regions.
- the gate and the inversion layers become unimportant since they do not allow any circular currents of significant radius.
- the inductor is only covering the fingers of the transistors as seen from above.
- the substrate will always put a final limit the Q value of the inductor, but the other contributions are avoided or reduced by the present invention.
- FIG. 4 A highly enlarged schematic layout of a monolithically integrated circuit according another embodiment is illustrated in FIG. 4 .
- the transistor 11 comprises as above gate fingers 13 a - f interconnected by a common gate connection 15 and drain fingers 14 a - c interconnected by a common drain connection 16 .
- this embodiment comprises a somewhat smaller spiral inductor 41 .
- the spiral inductor is arranged so that it covers at least a portion of a plurality 13 b - d of the gate fingers 13 a - f as seen from above, and leaves the common gate and drain connections 15 , 16 uncovered as seen from above.
- a minimum number of the windings parallel with the transistor fingers should be placed directly above a finger since eddy currents along the fingers are more problematic than eddy currents flowing perpendicular to the transistor fingers.
- FIG. 5 A highly enlarged schematic layout of a monolithically integrated circuit according to yet another embodiment is illustrated in FIG. 5 .
- the integrated circuit comprises multiple spiral inductors 52 , 53 arranged on top of a long and narrow transistor 51 , wherein eddy currents are still avoided.
- the illustrated transistor 51 comprises gate fingers 13 a - k and interleaved drain fingers 14 a - f.
- the gate fingers 13 a - k are connected to the common gate connection 15 and the drain fingers 14 a - f are connected to the common drain connection 16 .
- the sources are connected at the backside of the chip.
- the transistor 11 is fully exchangeable for a bipolar transistor or a MOS transistor having a finger type layout without departing from the present invention. If the bipolar transistor is a vertical transistor the currents used during operation are mainly vertical, which renders the operation more unaffected by lateral circular and eddy currents. The finger type layout minimizes in any case these lateral currents.
- the integrated circuit can be an integrated circuit for radio frequency applications.
- a lateral dimension of the spiral inductor and a lateral dimension of the transistor can be of the same order of magnitude.
- the spiral inductor and the transistor may have similar lateral extensions.
- the spiral inductor can be formed in metallization layers, preferably upper metallization layers, of the integrated circuit, the metallization layers being separated from the transistor by a passivation layer only.
- a vertical distance between the transistor and the spiral inductor can be less than 25 microns, preferably less than 10 microns, and most preferably less than a few microns.
- the transistor can be an RF power amplifier transistor and the spiral inductor can be an RF blocking inductor.
- the transistor can be an LDMOS transistor.
- the transistor may comprise multiple gate and multiple drain fingers, and the spiral inductor may cover at least a portion of a plurality of multiple gate fingers as seen from above, and leaves common gate and drain connections interconnecting the multiple gate and drain fingers, respectively, uncovered as seen from above.
- the integrated circuit may comprise multiple spiral inductors arranged on top of said transistor.
- a monolithically integrated circuit particularly an integrated circuit for radio frequency applications, comprising a transistor and a spiral inductor, wherein the spiral inductor is arranged on top of the transistor, valuable chip area is saved.
- the transistor has a finger type layout to prevent any significant eddy currents caused by electromagnetic coupling between the spiral inductor and the transistor from occurring.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- This application is a continuation application of U.S. patent application Ser. No. 11/482,860 filed on Jul. 7, 2006. The patent application Ser. No. 11/482,860 claims priority benefit of International Application No. PCT/SE2004/001973 filed on Dec. 22, 2004 and which claims priority benefit of Sweden Application No. SE0400035-2 filed on Jan. 9, 2004. Priority benefit of the indicated applications is hereby claimed and the entirety of the applications are hereby incorporated herein by reference.
- The implementations herein generally relate to the field of integrated circuit technology, and more specifically the implementations to a monolithically integrated circuit comprising a transistor and a spiral inductor.
- Integrated inductors have found widespread use in integrated circuits for RF (radio frequency) power applications. The inductors are typically localized in areas separated from active devices such as transistors to avoid unwanted interference phenomena. Due to the limited possible geometries imposed by the design rules, and to desired Q and inductance values, the inductors will occupy quite much space. This may result in bulky and thus slow circuits.
- A monolithically integrated circuit may include a transistor and a spiral inductor, where the spiral inductor is arranged above the transistor. This arrangement creates an electromagnetic coupling between the inductor and the transistor. The transistor may have a finger type layout to substantially prevent any significant eddy currents caused by the electromagnetic coupling from occurring.
-
FIG. 1 is a highly enlarged schematic layout of a monolithically integrated circuit according to one embodiment. -
FIG. 2 a is a highly enlarged schematic layout of a transistor cell comprised in a transistor of the monolithically integrated circuit ofFIG. 1 . -
FIG. 2 b is a highly enlarged cross sectional view of the transistor cell ofFIG. 2 a as taken along the line A-A, wherein a passivation layer and part of an inductor comprised in the monolithically integrated circuit ofFIG. 1 . -
FIG. 3 is a circuit diagram of a circuit according to another embodiment. -
FIGS. 4 and 5 are each a highly enlarged schematic layout of a monolithically integrated circuit according yet additional embodiments. - A monolithically integrated circuit according to a first embodiment is schematically shown in
FIG. 1 . The circuit, which is especially aimed for RF applications, comprises atransistor 11 and aspiral inductor 12 arranged on top of thetransistor 11 on a semiconductor, preferably silicon, chip substrate. Thetransistor 11, which in this embodiment is an LDMOS power transistor, has a finger type layout and comprises a number of gate fingers 13 a-f arranged in parallel. Similarly, a number of conductive drain fingers 14 a-c are arranged in between the gate fingers 13 a-f to form an interdigitated structure. A doped elongated drain region is formed in the substrate beneath each of the drain fingers 14 a-c. The gate fingers 13 a-f are connected to each other via acommon gate connection 15 at a first side of thetransistor 11, whereas the drain fingers 14 a-c are connected to each other via acommon drain connection 16 at a second side of thetransistor 11 generally opposite to the first side. The source of the LDMOS transistor is connected at the bottom or backside of the chip substrate. Elongated doped source regions are formed in the substrate between thegate fingers gate fingers - The structure may be repeated to form an
LDMOS transistor 11 with many more gate and drain fingers/regions and source regions than what is illustrated inFIG. 1 . - Further, the
LDMOS transistor 11 may, instead of being connected at the backside of the chip substrate, comprise a conductive source finger on top of each of the source regions, where these source fingers are connected together similar to how the gate fingers 13 a-f or the drain fingers 14 a-c are connected together. - The chip area needed by the circuit including the transistor and the inductor is heavily reduced by means of the present invention. If the lateral dimensions of the transistor and of the inductor are similar the chip area needed is reduced by a factor of two. The area saving depends of course on the particular circuit design but it is very common for power amplifier devices that the transistor and the spiral inductor are of similar size, and also the dominant part of the circuit or the chip.
- The monolithically integrated circuit is preferably manufactured in a conventional silicon IC process, e.g. a standard BiCMOS or CMOS process, and does not need the use of processing, which is complex and complicated, or not compatible with conventional IC processing, or do involve an excessive number of steps. The inductor is typically made in some of the metallization layers formed in such a process. Thus, the vertical distance between the
transistor 11 and theinductor 12 corresponds typically to the thickness of a passivation layer formed between the transistor and the metallization layers. If the inductor is manufactured in some of the upper metallization layers, which is preferred to avoid direct short circuit and minimize magnetic coupling to the underlying transistor, the vertical separation may be larger due to the thicknesses of the lower metallization layers and their intermediate dielectric layers. The vertical distance between thetransistor 11 and theinductor 12 is preferably less than 25 microns, more preferably less than 10 microns, and most preferably less than a few microns. - While the arrangement of
FIG. 1 saves valuable chip area, an unwanted electromagnetic coupling between the two devices is difficult to avoid. A circular current similar to the current in thespiral inductor 12 but with opposite direction will most probably be induced in thetransistor 11. - The finger type layout of the
transistor 11 is important to prevent any significant circular or eddy currents caused by the electromagnetic coupling from flowing, which would have been disastrous for the operation of the circuit. Thus, while an arbitrarily chosen transistor layout would not operate properly, the finger type layout, where narrow layers of opposite conduction type (P, N) are alternately arranged in or on the surface of the chip substrate, prevents any severe eddy currents from flowing. - A highly enlarged schematic layout of a minimum transistor cell comprised in the
transistor 11 of the monolithically integrated circuit ofFIG. 1 is illustrated inFIG. 2 a. The cell comprises acentral drain finger 14 a and two gate fingers 13 a-b arranged on either side of thecentral drain finger 14 a. Outside each of the gate fingers 13 a-b, a respective ion implanted source region 21-b is formed. - The transistor cell of
FIG. 2 a is inFIG. 2 b illustrated in cross sectional view as taken along the line A-A. The chip comprises asubstrate 22, in an upper portion of which an N+ dopeddrain region 23 is formed. The source regions 21-b are separated from the N+ dopeddrain region 23 by P+ dopedsinker regions 24. Adielectric passivation layer 25 formed on top of the structure and part of aninductor 26 formed thereon in some of the metallization layers of the circuit are indicated as well. Contacts from the metallization layers down to thedrain finger 14 a and the gate fingers 13 a-b can be made in a conventional manner by via holes filled with conductive material. Typically, the source regions 21-b are electrically connected to the P+ dopedsinker regions 24 by means of metal layer contacts on the substrate surface. The source regions 21 a-b are, via these metal layer contacts, typically contacted at the backside of the substrate as indicated above. - It shall be appreciated by one skilled in the art that a large transistor device as commonly used in RF power amplifiers comprises a large number of the minimum transistor cells illustrated in
FIGS. 2 a-b. - A circuit diagram of a monolithically integrated standard power amplifier operating in class A, for which the invention can be used, is illustrated in
FIG. 3 . Most power amplifiers have similar elements even if they are not operating in class A. The power amplifier comprises atransistor 11, aspiral inductor 12, a DC blocking capacitor, and atank circuit 32 including an inductor L, a capacitor C, and a resistor R. - The
transistor 11 is of finger type as above and is connected to theinductor 12 and thecapacitor 31 to block RF and DC currents, respectively. Thetank circuit 32 is tuned to the resonant frequency so that the load becomes resistive. Theinductor 12 as well as thecapacitor 31 have to be large to operate satisfactorily. Theinductor 12 is arranged on top of thetransistor 11 on the chip according to any other of the preferred embodiments of this description. - Eddy currents in general will show up in any layer of significant conductivity of the transistor. These include in order of importance the common gate and common drain connections, and optionally, if the source is not connected at the backside of the substrate, a common source connection as metal interconnect lines, the substrate, the inversion layer, the gate, the source and drain diffusions, i.e. doped drain and source regions. However, for a finger type power amplifier transistor, the gate and the inversion layers become unimportant since they do not allow any circular currents of significant radius. To reduce the eddy currents in the source and drain diffusions and in the common gate and drain and optionally source connections and render them insignificant, the inductor is only covering the fingers of the transistors as seen from above. Finally, the substrate will always put a final limit the Q value of the inductor, but the other contributions are avoided or reduced by the present invention.
- A highly enlarged schematic layout of a monolithically integrated circuit according another embodiment is illustrated in
FIG. 4 . Thetransistor 11 comprises as above gate fingers 13 a-f interconnected by acommon gate connection 15 and drain fingers 14 a-c interconnected by acommon drain connection 16. However, this embodiment comprises a somewhatsmaller spiral inductor 41. The spiral inductor is arranged so that it covers at least a portion of aplurality 13 b-d of the gate fingers 13 a-f as seen from above, and leaves the common gate anddrain connections - A highly enlarged schematic layout of a monolithically integrated circuit according to yet another embodiment is illustrated in
FIG. 5 . The integrated circuit comprises multiplespiral inductors narrow transistor 51, wherein eddy currents are still avoided. The illustratedtransistor 51 comprises gate fingers 13 a-k and interleaved drain fingers 14 a-f. The gate fingers 13 a-k are connected to thecommon gate connection 15 and the drain fingers 14 a-f are connected to thecommon drain connection 16. The sources are connected at the backside of the chip. - It shall be appreciated that while the embodiments are primarily intended for silicon based RF power integrated circuits, the embodiments may nevertheless be realized in other material systems such as e.g. GaAs and/or for other kind of applications.
- It shall further be appreciated that the
transistor 11 is fully exchangeable for a bipolar transistor or a MOS transistor having a finger type layout without departing from the present invention. If the bipolar transistor is a vertical transistor the currents used during operation are mainly vertical, which renders the operation more unaffected by lateral circular and eddy currents. The finger type layout minimizes in any case these lateral currents. - The integrated circuit can be an integrated circuit for radio frequency applications. A lateral dimension of the spiral inductor and a lateral dimension of the transistor can be of the same order of magnitude. The spiral inductor and the transistor may have similar lateral extensions. The spiral inductor can be formed in metallization layers, preferably upper metallization layers, of the integrated circuit, the metallization layers being separated from the transistor by a passivation layer only. A vertical distance between the transistor and the spiral inductor can be less than 25 microns, preferably less than 10 microns, and most preferably less than a few microns. The transistor can be an RF power amplifier transistor and the spiral inductor can be an RF blocking inductor. The transistor can be an LDMOS transistor. The transistor may comprise multiple gate and multiple drain fingers, and the spiral inductor may cover at least a portion of a plurality of multiple gate fingers as seen from above, and leaves common gate and drain connections interconnecting the multiple gate and drain fingers, respectively, uncovered as seen from above. The integrated circuit may comprise multiple spiral inductors arranged on top of said transistor.
- By providing a monolithically integrated circuit, particularly an integrated circuit for radio frequency applications, comprising a transistor and a spiral inductor, wherein the spiral inductor is arranged on top of the transistor, valuable chip area is saved. The transistor has a finger type layout to prevent any significant eddy currents caused by electromagnetic coupling between the spiral inductor and the transistor from occurring.
Claims (20)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/432,778 US8260245B2 (en) | 2004-01-09 | 2009-04-30 | Monolithically integrated circuit |
US13/600,183 US9042860B2 (en) | 2004-01-09 | 2012-08-30 | Monolithically integrated circuit |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
SE0400035 | 2004-01-09 | ||
SE0400035-2 | 2004-01-09 | ||
SE0400035A SE526360C2 (en) | 2004-01-09 | 2004-01-09 | Monolithic integrated circuit |
US11/482,860 US7536166B2 (en) | 2004-01-09 | 2006-07-07 | Monolithically integrated circuit |
US12/432,778 US8260245B2 (en) | 2004-01-09 | 2009-04-30 | Monolithically integrated circuit |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/482,860 Continuation US7536166B2 (en) | 2004-01-09 | 2006-07-07 | Monolithically integrated circuit |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/600,183 Continuation US9042860B2 (en) | 2004-01-09 | 2012-08-30 | Monolithically integrated circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20100109092A1 true US20100109092A1 (en) | 2010-05-06 |
US8260245B2 US8260245B2 (en) | 2012-09-04 |
Family
ID=31493020
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/482,860 Expired - Fee Related US7536166B2 (en) | 2004-01-09 | 2006-07-07 | Monolithically integrated circuit |
US12/432,778 Expired - Fee Related US8260245B2 (en) | 2004-01-09 | 2009-04-30 | Monolithically integrated circuit |
US13/600,183 Active US9042860B2 (en) | 2004-01-09 | 2012-08-30 | Monolithically integrated circuit |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/482,860 Expired - Fee Related US7536166B2 (en) | 2004-01-09 | 2006-07-07 | Monolithically integrated circuit |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/600,183 Active US9042860B2 (en) | 2004-01-09 | 2012-08-30 | Monolithically integrated circuit |
Country Status (5)
Country | Link |
---|---|
US (3) | US7536166B2 (en) |
EP (1) | EP1702362A1 (en) |
CN (1) | CN100499109C (en) |
SE (1) | SE526360C2 (en) |
WO (1) | WO2005067043A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110057291A1 (en) * | 2007-05-08 | 2011-03-10 | Scanimetrics Inc. | Ultra high speed signal transmission/recepton |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9064712B2 (en) | 2010-08-12 | 2015-06-23 | Freescale Semiconductor Inc. | Monolithic microwave integrated circuit |
CN102624225A (en) * | 2011-01-28 | 2012-08-01 | 精材科技股份有限公司 | Power module and the method of packaging the same |
CN103905012B (en) * | 2014-03-27 | 2017-06-06 | 北京工业大学 | The inductance of Miniaturizable design |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5446309A (en) * | 1992-06-22 | 1995-08-29 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device including a first chip having an active element and a second chip having a passive element |
US5789799A (en) * | 1996-09-27 | 1998-08-04 | Northern Telecom Limited | High frequency noise and impedance matched integrated circuits |
US5815014A (en) * | 1996-06-28 | 1998-09-29 | The Whitaker Corporation | Transistor based frequency multiplier |
US6228677B1 (en) * | 1998-03-30 | 2001-05-08 | Micron Technology, Inc. | Vertical surface mount assembly and methods |
US6342424B1 (en) * | 2001-04-06 | 2002-01-29 | National Semiconductor Corp. | High-Q spiral inductor structure and methods of manufacturing the structure |
US6355970B1 (en) * | 1999-05-19 | 2002-03-12 | Nec Corporation | Semiconductor device having a high frequency electronic circuit |
US6455915B1 (en) * | 2000-05-30 | 2002-09-24 | Programmable Silicon Solutions | Integrated inductive circuits |
US6707116B2 (en) * | 2001-10-19 | 2004-03-16 | Nec Electronics Corporation | Integrated circuit and manufacturing method therefor |
US6867475B2 (en) * | 2002-07-04 | 2005-03-15 | Fujitsu Limited | Semiconductor device with an inductive element |
US6881639B2 (en) * | 2002-03-26 | 2005-04-19 | Hitachi, Ltd. | Method of manufacturing semiconductor device |
US6933205B2 (en) * | 1999-06-30 | 2005-08-23 | Kabushiki Kaisha Toshiba | Integrated circuit device and method of manufacturing the same |
US7227222B2 (en) * | 2001-01-16 | 2007-06-05 | Sony Corporation | Semiconductor device and manufacturing method thereof |
US7525407B2 (en) * | 2005-02-15 | 2009-04-28 | Samsung Electronics Co., Ltd. | Integrated circuit having integrated inductors |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2211987B (en) | 1987-10-30 | 1992-01-02 | Plessey Co Plc | Circuit arrangement including an inductor and a mesfet |
US5629553A (en) | 1993-11-17 | 1997-05-13 | Takeshi Ikeda | Variable inductance element using an inductor conductor |
US6236101B1 (en) * | 1997-11-05 | 2001-05-22 | Texas Instruments Incorporated | Metallization outside protective overcoat for improved capacitors and inductors |
EP0966040A1 (en) * | 1998-06-19 | 1999-12-22 | International Business Machines Corporation | Passive component above isolation trenches |
JP2002164512A (en) * | 2000-11-28 | 2002-06-07 | Fujitsu Ltd | Semiconductor device and its manufacturing method |
US20080157222A1 (en) * | 2006-12-27 | 2008-07-03 | Mediatek Inc. | Rf integrated circuit device |
-
2004
- 2004-01-09 SE SE0400035A patent/SE526360C2/en not_active IP Right Cessation
- 2004-12-22 WO PCT/SE2004/001973 patent/WO2005067043A1/en not_active Application Discontinuation
- 2004-12-22 EP EP04809146A patent/EP1702362A1/en not_active Withdrawn
- 2004-12-22 CN CNB2004800398992A patent/CN100499109C/en not_active Expired - Fee Related
-
2006
- 2006-07-07 US US11/482,860 patent/US7536166B2/en not_active Expired - Fee Related
-
2009
- 2009-04-30 US US12/432,778 patent/US8260245B2/en not_active Expired - Fee Related
-
2012
- 2012-08-30 US US13/600,183 patent/US9042860B2/en active Active
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5446309A (en) * | 1992-06-22 | 1995-08-29 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device including a first chip having an active element and a second chip having a passive element |
US5815014A (en) * | 1996-06-28 | 1998-09-29 | The Whitaker Corporation | Transistor based frequency multiplier |
US5789799A (en) * | 1996-09-27 | 1998-08-04 | Northern Telecom Limited | High frequency noise and impedance matched integrated circuits |
US6228677B1 (en) * | 1998-03-30 | 2001-05-08 | Micron Technology, Inc. | Vertical surface mount assembly and methods |
US6355970B1 (en) * | 1999-05-19 | 2002-03-12 | Nec Corporation | Semiconductor device having a high frequency electronic circuit |
US6933205B2 (en) * | 1999-06-30 | 2005-08-23 | Kabushiki Kaisha Toshiba | Integrated circuit device and method of manufacturing the same |
US6455915B1 (en) * | 2000-05-30 | 2002-09-24 | Programmable Silicon Solutions | Integrated inductive circuits |
US7227222B2 (en) * | 2001-01-16 | 2007-06-05 | Sony Corporation | Semiconductor device and manufacturing method thereof |
US6342424B1 (en) * | 2001-04-06 | 2002-01-29 | National Semiconductor Corp. | High-Q spiral inductor structure and methods of manufacturing the structure |
US6707116B2 (en) * | 2001-10-19 | 2004-03-16 | Nec Electronics Corporation | Integrated circuit and manufacturing method therefor |
US6881639B2 (en) * | 2002-03-26 | 2005-04-19 | Hitachi, Ltd. | Method of manufacturing semiconductor device |
US6867475B2 (en) * | 2002-07-04 | 2005-03-15 | Fujitsu Limited | Semiconductor device with an inductive element |
US7525407B2 (en) * | 2005-02-15 | 2009-04-28 | Samsung Electronics Co., Ltd. | Integrated circuit having integrated inductors |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110057291A1 (en) * | 2007-05-08 | 2011-03-10 | Scanimetrics Inc. | Ultra high speed signal transmission/recepton |
US8362587B2 (en) * | 2007-05-08 | 2013-01-29 | Scanimetrics Inc. | Ultra high speed signal transmission/reception interconnect |
US8669656B2 (en) | 2007-05-08 | 2014-03-11 | Scanimetrics Inc. | Interconnect having ultra high speed signal transmission/reception |
Also Published As
Publication number | Publication date |
---|---|
CN1934703A (en) | 2007-03-21 |
CN100499109C (en) | 2009-06-10 |
WO2005067043A1 (en) | 2005-07-21 |
US9042860B2 (en) | 2015-05-26 |
US7536166B2 (en) | 2009-05-19 |
SE526360C2 (en) | 2005-08-30 |
EP1702362A1 (en) | 2006-09-20 |
SE0400035D0 (en) | 2004-01-09 |
US20120319200A1 (en) | 2012-12-20 |
SE0400035L (en) | 2005-07-10 |
US8260245B2 (en) | 2012-09-04 |
US20070176724A1 (en) | 2007-08-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7928517B2 (en) | High frequency transistor layout for low source drain capacitance | |
US11139373B2 (en) | Scalable circuit-under-pad device topologies for lateral GaN power transistors | |
KR101346003B1 (en) | Integrated filter structure having improved interchannel isolation and method of manufacture | |
US20210083641A1 (en) | Transistor level input and output harmonic terminations | |
US6605857B2 (en) | Reducing magnetic coupling using triple well | |
KR20090036831A (en) | Wiring structure in semiconductor device and method of forming the same | |
US9042860B2 (en) | Monolithically integrated circuit | |
US6441442B1 (en) | Integrated inductive circuits | |
US7977709B2 (en) | MOS transistor and semiconductor device | |
US6313512B1 (en) | Low source inductance compact FET topology for power amplifiers | |
US10700003B2 (en) | Integrated circuit structure, voltage-controlled oscillator and power amplifier | |
JPH07273292A (en) | Semiconductor integrated circuit | |
US6730985B2 (en) | Semiconductor integrated circuit device | |
US7739636B2 (en) | Design structure incorporating semiconductor device structures that shield a bond pad from electrical noise | |
US20210367035A1 (en) | SCALABLE CIRCUIT-UNDER-PAD DEVICE TOPOLOGIES FOR LATERAL GaN POWER TRANSISTORS | |
KR20030093115A (en) | Semiconductor integrated circuit device | |
JP3468851B2 (en) | Monolithic microwave IC | |
JP2002313817A (en) | Compound semiconductor device | |
EP1509954A1 (en) | Arrangement for reducing current density in a transistor in an ic | |
JP2002057218A (en) | Integrated radio frequency circuit | |
JPS58197762A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20200904 |