US20090302962A1 - Electronic apparatus compensated through monitoring non-temperature factor indicative of frequency drift occurrence of reference clock and related method thereof - Google Patents

Electronic apparatus compensated through monitoring non-temperature factor indicative of frequency drift occurrence of reference clock and related method thereof Download PDF

Info

Publication number
US20090302962A1
US20090302962A1 US12/136,751 US13675108A US2009302962A1 US 20090302962 A1 US20090302962 A1 US 20090302962A1 US 13675108 A US13675108 A US 13675108A US 2009302962 A1 US2009302962 A1 US 2009302962A1
Authority
US
United States
Prior art keywords
reference clock
electronic apparatus
monitoring
monitoring result
compensating
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/136,751
Inventor
Cheng-Yi Ou-Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
MediaTek Inc
Original Assignee
MediaTek Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by MediaTek Inc filed Critical MediaTek Inc
Priority to US12/136,751 priority Critical patent/US20090302962A1/en
Assigned to MEDIATEK INC. reassignment MEDIATEK INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: OU-YANG, CHENG-YI
Priority to TW098104036A priority patent/TWI463789B/en
Priority to CN200910008657.1A priority patent/CN101604969B/en
Publication of US20090302962A1 publication Critical patent/US20090302962A1/en
Priority to US12/905,105 priority patent/US8552807B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L1/00Stabilisation of generator output against variations of physical values, e.g. power supply

Definitions

  • the present invention relates to a compensation scheme applied to an electronic apparatus, and more particularly, to an electronic apparatus compensated through monitoring at least a non-temperature factor indicative of frequency drift occurrence of a reference clock and related method thereof.
  • a reference clock is required for an electronic apparatus to operate normally.
  • the GPS receiver includes a GPS IC for processing radio-frequency signals (i.e., satellite signals) and base-band signals for computing the position information and an oscillator acting as a reference clock source with high frequency accuracy.
  • radio-frequency signals i.e., satellite signals
  • base-band signals for computing the position information
  • an oscillator acting as a reference clock source with high frequency accuracy.
  • the positioning performance of the GPS receiver greatly depends on the frequency accuracy of the oscillator, it is desired to make the oscillating signal generated from the oscillator as stable as possible.
  • a temperature compensated crystal oscillator (TCXO) is commonly implemented as the needed reference clock source because a compensation loop is implemented to sense ambient temperature variation by using a temperature sensor and then compensate the oscillating frequency according to the temperature related data given by the temperature sensor.
  • the oscillator is also influenced by other factors, such as acceleration, unstable power supply, unstable load, and/or change of the operating state. That is, the oscillating signal generated by the temperature compensated crystal oscillator has a frequency drift when one of the non-temperature factors is present. Consequently, the performance of the GPS receiver is degraded as the conventional temperature compensation loop fails to cope with the frequency drift caused by any of the non-temperature factors mentioned above.
  • the frequency drift includes continuous variation and abrupt jump of frequency.
  • an electronic apparatus includes: a reference clock source, for generating a reference clock; a monitoring circuit, for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and a compensating circuit, coupled to the reference clock source and the monitoring circuit, for compensating the reference clock according to the monitoring result.
  • an electronic apparatus includes: a reference clock source, for generating a reference clock; a processing logic, coupled to the reference clock source, for performing a designated operation according to the reference clock; a monitoring circuit, for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and a compensating circuit, coupled to the processing logic and the monitoring circuit, for compensating the designated operation according to the monitoring result.
  • a method of compensating an electronic apparatus has a reference clock source for generating a reference clock.
  • the method includes: monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and compensating the reference clock according to the monitoring result.
  • a method of compensating an electronic apparatus includes a reference clock source for generating a reference clock and a processing logic coupled to the reference clock source for performing a designated operation according to the reference clock.
  • the method includes: monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and compensating the designated operation according to the monitoring result.
  • FIG. 1 is a block diagram illustrating a first exemplary embodiment of an electronic apparatus according to the present invention.
  • FIG. 2 is a diagram illustrating an exemplary embodiment of a compensating circuit shown in FIG. 1 .
  • FIG. 3 is a diagram illustrating operation of compensating a reference clock by adjusting a supply voltage of a reference clock source.
  • FIG. 4 is a block diagram illustrating a second exemplary embodiment of an electronic apparatus according to the present invention.
  • FIG. 5 is a diagram illustrating a first exemplary embodiment of a compensating circuit shown in FIG. 4 .
  • FIG. 6 is a diagram illustrating a second exemplary embodiment of the compensating circuit shown in FIG. 4 .
  • FIG. 7 is a block diagram illustrating a third exemplary embodiment of an electronic apparatus according to the present invention.
  • FIG. 8 is a diagram illustrating a first example of using a compensating circuit to compensate the designated operation performed by a processing logic shown in FIG. 7 .
  • FIG. 9 is a diagram illustrating a second example of using a compensating circuit to compensate the designated operation performed by the processing logic shown in FIG. 7 .
  • FIG. 10 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when an operating state is changed.
  • FIG. 11 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when acceleration or velocity is detected.
  • FIG. 1 is a block diagram illustrating a first exemplary embodiment of an electronic apparatus according to the present invention.
  • the electronic apparatus is a global navigation satellite system (GNSS) receiver 100 including a reference clock source 102 , a monitoring circuit 104 , a compensating circuit 106 , and a processing logic 108 .
  • the monitoring circuit 104 , the compensating circuit 106 , and the processing logic 108 are all integrated in a chip, while the reference clock source 102 is externally coupled to the chip.
  • this is for illustrative purposes only; that is, the GNSS receiver 100 of the present invention is not limited to this specific configuration.
  • the reference clock source 102 is for generating a reference clock CLK_REF used by the GNSS receiver 100 to achieve normal operation.
  • the reference clock source 102 could be implemented using a temperature compensated crystal oscillator (TCXO) that has a temperature compensation loop included therein to stabilize the oscillating frequency of the generated reference clock CLK_REF.
  • TCXO temperature compensated crystal oscillator
  • the TCXO is well known to those skilled in the pertinent art, further description is omitted here for brevity. It should be noted that using a TCXO to act as the desired reference clock source merely serves as an exemplary implementation, and is not meant to be taken as a limitation of the present invention.
  • the monitoring circuit 104 is implemented to monitor at least one non-temperature factor indicative of frequency drift occurrence of the reference clock CLK_REF and then generate a monitoring result.
  • the monitoring circuit 104 includes a frequency drift detector 112 , a velocity/acceleration detector 114 , and an operating state detector 116 used for detecting three non-temperature factors respectively.
  • the frequency drift detector 112 monitors frequency of the reference clock CLK_REF directly, and generates a monitoring result I 1 to the compensating circuit 106 . For example, when the frequency drift of the reference clock CLK_REF is detected by the frequency drift detector 112 , the compensating circuit 106 is notified by the monitoring result I 1 .
  • the velocity/acceleration detector 114 monitors velocity or acceleration of the electronic apparatus (i.e., the GNSS receiver 100 ), and generates a monitoring result I 2 to the compensating circuit 106 .
  • the electronic apparatus i.e., the GNSS receiver 100
  • motion i.e., velocity
  • the compensating circuit 106 is notified by the monitoring result I 2 when the acceleration occurrence is detected by the velocity/acceleration detector 114 .
  • the operating state detector 116 monitors the operating state of the electronic apparatus (i.e., the GNSS receiver 100 ), and generates a monitoring result I 3 to the compensating circuit 106 .
  • the GNSS receiver 100 has two operating states, a normal mode and a power-saving mode.
  • the oscillating frequency of the reference clock CLK_REF is shifted due to the change of the operating environment of the reference clock source 102 , such as impedance change, supply voltage change, etc. Therefore, when the operating state change of the electronic apparatus (i.e., the GNSS receiver 100 ) is acknowledged or anticipated by the operating state detector 116 , the compensating circuit 106 is notified by the monitoring result I 3 .
  • the compensating circuit 106 is actuated to compensate the reference clock source 102 for stabilizing the oscillating frequency of the reference clock CLK_REF, i.e., reducing or eliminating the frequency drift of the reference clock CLK_REF.
  • the processing logic 108 such as a micro control unit (MCU) or digital signal processor (DSP), can perform a designated operation according to the steady reference clock CLK_REF, thereby generating accurate output.
  • the processing logic 108 is implemented to do the correlation processing upon an input derived from the satellite signal received from the global navigation satellite system, such as GPS, Galileo, or GLONASS.
  • the global navigation satellite system such as GPS, Galileo, or GLONASS.
  • the performance of the GNSS receiver 100 is improved greatly because of the accurate reference clock CLK_REF.
  • the compensating circuit 106 is configured to adjust the supply voltage provided to the reference clock source 102 .
  • FIG. 2 is a diagram illustrating an exemplary embodiment of the compensating circuit 106 shown in FIG. 1 .
  • the GNSS receiver 100 has a low drop voltage regulator (LDO) 202 for providing the supply voltage V_OUT to the reference clock source 102 shown in FIG. 1 according to a voltage source V_IN.
  • LDO low drop voltage regulator
  • the LDO 202 includes a pass transistor MP, a voltage divider implemented using two resistors R 1 and R 2 to provide a feedback voltage V_FB, a bandgap reference circuit 204 used to provide a temperature-independent reference voltage V_REF, and a comparator 206 implemented using an operational amplifier to compare the feedback voltage V_FB with the reference voltage V_REF to control the pass transistor MP.
  • a pass transistor MP a voltage divider implemented using two resistors R 1 and R 2 to provide a feedback voltage V_FB
  • a bandgap reference circuit 204 used to provide a temperature-independent reference voltage V_REF
  • a comparator 206 implemented using an operational amplifier to compare the feedback voltage V_FB with the reference voltage V_REF to control the pass transistor MP.
  • the exemplary compensating circuit 106 is implemented using a resistor bank coupled to feedback node N in the LDO 202 .
  • the compensating circuit 106 includes a control unit 212 , a plurality of control registers 214 - 1 - 214 -N, a plurality of switches 216 - 1 - 216 -N, and a plurality of resistors 218 - 1 - 218 -N.
  • the control unit 212 receives the monitoring results I 1 , I 2 , I 3 mentioned above, and then sets the control registers 214 - 1 - 214 -N to control the on/off states of switches 216 - 1 - 216 -N respectively when notified that the reference clock CLK_REF has frequency drift.
  • the compensating circuit 106 equivalently acts as an adjustable resistor coupled to the resistor R 2 in a parallel fashion. In this way, the feedback voltage V_FB can be adequately adjusted by the compensating circuit 106 , and then the supply voltage V_OUT of the reference clock source 102 is modified accordingly.
  • the oscillating frequency of the reference clock CLK_REF is decreased when the supply voltage of the reference clock source (e.g., TCXO) 102 is increased.
  • the operation of compensating the reference clock CLK_REF by adjusting the supply voltage of the reference clock source (e.g., TCXO) 102 is illustrated by an example shown in FIG. 3 .
  • the operating state of the electronic apparatus e.g., the GNSS receiver 100
  • the V_OUT represents the original supply voltage with no compensation applied thereto.
  • the compensating circuit 106 shown in FIG. 2 is implemented to add compensation voltage V_ADJ to the original supply voltage V_OUT, thereby inducing frequency adjustment F_ADJ to reduce the frequency drift. As illustrated by the curve F′ in FIG.
  • each period t 0 -t 3 or t 4 -t 7 is needed for the reference clock CLK_REF to be stabilized after the operating state change.
  • each period is further divided into three compensation segments, and the different compensation voltage is applied in each compensation segment; however, this is for illustrative purposes only.
  • the curve F′ during the periods t 0 -t 3 and t 4 -t 7 could be smoother, implying better performance of compensating the frequency drift of the reference clock CLK_REF.
  • using the compensating circuit 106 to properly adjust the supply voltage of the reference clock source 102 can stabilize the reference clock CLK_REF when frequency drift occurrence is detected by the monitoring circuit 104 shown in FIG. 1 .
  • FIG. 4 is a block diagram illustrating a second exemplary embodiment of an electronic apparatus according to the present invention.
  • the electronic apparatus is a global navigation satellite system (GNSS) receiver 400 including a reference clock source 102 , a monitoring circuit 104 , a compensating circuit 406 , and a processing logic 108 .
  • the monitoring circuit 104 , the compensating circuit 406 , and the processing logic 108 are all integrated in a chip, and the reference clock source 102 is externally coupled to the chip.
  • the reference clock source 102 is externally coupled to the chip.
  • the GNSS receiver 400 in FIG. 4 is similar to the GNSS receiver 100 in FIG.
  • FIG. 5 is a diagram illustrating a first exemplary embodiment of the compensating circuit 406 shown in FIG. 4 .
  • the compensating circuit 406 is implemented using a capacitor bank coupled to the output node N_OUT of the reference clock source 102 .
  • the compensating circuit 406 includes a control unit 512 , a plurality of control registers 514 - 1 - 514 -N, a plurality of switches 516 - 1 - 516 -N, and a plurality of capacitors 518 - 1 - 518 -N.
  • the control unit 512 receives the monitoring results I 1 , I 2 , I 3 generated from the monitoring circuit 104 , and then sets the control registers 514 - 1 - 514 -N to control the on/off states of switches 516 - 1 - 516 -N respectively when notified that the reference clock CLK_REF has frequency drift.
  • the compensating circuit 406 equivalently acts as an adjustable load coupled to the output port N_OUT of the reference clock source 102 .
  • the oscillating frequency of the reference clock CLK_REF is adjusted due to the change of the load coupled to the reference clock source 102 .
  • the oscillating frequency of the reference clock CLK_REF is decreased when the load value of the compensating circuit 406 (i.e., the equivalent capacitance of the compensating circuit 406 ) is increased.
  • using the compensating circuit 406 to properly adjust the load of the reference clock source 102 can stabilize the oscillating frequency of the reference clock CLK_REF when frequency drift occurrence is detected by the monitoring circuit 104 shown in FIG. 4 .
  • FIG. 6 is a diagram illustrating a second exemplary embodiment of the compensating circuit 406 shown in FIG. 4 .
  • the compensating circuit 406 is implemented using a resistor bank coupled to the output node N_OUT of the reference clock source 102 .
  • the compensating circuit 406 includes a control unit 612 , a plurality of control registers 614 - 1 - 614 -N, a plurality of switches 616 - 1 - 616 -N, and a plurality of resistors 618 - 1 - 618 -N.
  • the control unit 612 receives the monitoring results I 1 , I 2 , I 3 generated from the monitoring circuit 104 , and then sets the control registers 614 - 1 - 614 -N to control the on/off states of respective switches 616 - 1 - 616 -N when notified that the reference clock CLK_REF has frequency drift. Similar to the capacitor bank shown in FIG. 5 , the compensating circuit 406 in FIG. 6 also acts as an adjustable load coupled to the output port N_OUT of the reference clock source 102 . In this way, when the load value of the adjustable load is changed, the oscillating frequency of the reference clock CLK_REF is adjusted due to the change of the load coupled to the reference clock source 102 .
  • FIG. 7 is a block diagram illustrating a third exemplary embodiment of an electronic apparatus according to the present invention.
  • the electronic apparatus is a global navigation satellite system (GNSS) receiver 700 including a reference clock source 102 , a monitoring circuit 104 , a compensating circuit 706 , and a processing logic 108 .
  • the monitoring circuit 104 , the compensating circuit 706 , and the processing logic 108 are all integrated in a chip, and the reference clock source 102 is externally coupled to the chip.
  • the GNSS receiver 700 of the present invention is not limited to this specific configuration.
  • the GNSS receiver 700 in FIG. 7 is similar to the GNSS receiver 100 in FIG. 1 , and the major difference is that the compensating circuit 706 shown in FIG. 7 is coupled to the processing logic 108 to compensate the designated operation performed by the processing logic 108 .
  • FIG. 8 is a diagram illustrating a first example of using the compensating circuit 706 to compensate the designated operation performed by the processing logic 108 shown in FIG. 7 .
  • the processing logic 108 includes, but is not limited to, a plurality of mixers 802 , 804 , a numerically controlled oscillator (NCO) 806 , a code generator 808 , and a data processing block 810 .
  • NCO numerically controlled oscillator
  • the mixer 802 serves as a down-converter, driven by an oscillating signal S_NCO produced by the NCO 806 , for down-converting an incoming intermediate frequency (IF) signal S_IF into a baseband signal S_BB, wherein the IF signal S_IF is derived from an RF/IF conversion applied to a satellite signal (i.e., a radio frequency signal) received by the GNSS receiver 700 .
  • the mixer 802 primarily serves two purposes. First, the IF frequency component remaining after RF/IF conversion is removed. Second, the satellite Doppler frequency shift resulting from satellite motion and/or user motion is removed.
  • the baseband signal S_BB is mixed with an output generated from the code generator 808 by the mixer 804 , and then the resultant signal is fed into the data processing block 810 for further signal processing.
  • the correlator architecture of the GNSS system is well known to those skilled in the pertinent art, further description directed to the hardware configuration shown in FIG. 8 is omitted here for brevity.
  • the compensating circuit 706 is used to control the NCO 806 to properly adjust the frequency of the oscillating signal S_NCO when notified by the one of the monitoring results I 1 , I 2 , I 3 that the frequency drift of the reference clock CLK_REF occurs. In this way, the signal inputted to the data processing block 810 is compensated and accurate even though the reference clock CLK_REF has frequency drift due to non-temperature effects.
  • FIG. 9 is a diagram illustrating a second example of using the compensating circuit 706 to compensate the designated operation performed by the processing logic 108 .
  • the compensating circuit 706 in FIG. 9 is coupled to the data processing block 810 rather than the NCO 806 .
  • the signal inputted to the data processing block 810 is no compensated; instead, the processing result of the data processing block 810 is compensated before being outputted.
  • the compensating circuit 706 controls the data processing block 810 to adjust its processing result when notified by at least one of the monitoring results I 1 , I 2 , I 3 that the reference clock CLK_REF has frequency drift. In this way, the inaccurate processing result due to the frequency drift of the reference clock CLK_REF is compensated, and a compensated and accurate processing result is outputted from the data processing block 810 .
  • the total number of detectors implemented in the monitoring circuit 104 is controllable depending upon design requirements.
  • any implementations using at least one of the frequency drift detector, velocity/acceleration detector, and operating state detector fall in the scope of the present invention.
  • the aforementioned compensating circuit could be implemented using hardware, software, or combination thereof.
  • FIG. 10 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when an operating state is changed. Provided the result is substantially the same, the steps are not limited to be executed in the exact order shown in FIG. 10 .
  • the exemplary compensation flow includes the following steps.
  • the calibration of each parameter used by the compensating circuit when the working electronic apparatus e.g., the GNSS receiver
  • the motion status of the electronic apparatus can be determined by a dedicated sensor or user's manual input.
  • a default parameter is first loaded into the aforementioned compensating circuit. For example, if the compensating circuit 106 shown in FIG. 2 is employed, the control unit 212 sets the control registers 214 - 1 - 214 -N according to the default parameter.
  • the electronic apparatus e.g., the GNSS receiver
  • the electronic apparatus is controlled to have an operating state change, for example, from a normal mode into a power-saving mode.
  • the current parameter is recorded for later use; however, if the measured oscillating frequency of the reference clock generated from the reference clock source is not within the predetermined range, meaning that the current parameter used by the compensating circuit fails to effectively reduce the frequency drift caused by the operating state change, the current parameter is adjusted and then the flow checks if the oscillating frequency of the reference clock is within the predetermined range. Adjusting the current parameter assigned to the compensating circuit is not stopped until the measured oscillating frequency of the reference clock generated from the reference clock source is within the predetermined range.
  • the above parameter calibration is not stopped until all of the all of the possible operating state changes of the electronic apparatus have been tested.
  • the calibrated parameters can be directly used for frequency compensation when needed. For example, when the working electronic apparatus has a specific operating state change, a calibrated parameter corresponding to the specific operating state change is directly set to the compensating circuit for compensating the frequency drift induced by the specific operating state change.
  • FIG. 11 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when acceleration or velocity is detected. Provided the result is substantially the same, the steps are not limited to be executed in the exact order shown in FIG. 11 .
  • the exemplary compensation flow includes the following steps.
  • the aforementioned velocity/acceleration detector is used to detect if the electronic apparatus (e.g., a GNSS receiver) has motion (i.e., velocity or acceleration).
  • the velocity/acceleration detector When the velocity/acceleration detector generates the monitoring result to inform the compensating circuit of the occurrence of acceleration, the compensating circuit first uses a default parameter. If the measured oscillating frequency of the reference clock generated from the reference clock source is within a predetermined range, meaning that the frequency drift is well-compensated due to the current parameter used by the compensating circuit, the current parameter is kept with no amendment, and the flow goes to step 1100 .
  • the current parameter is adjusted and then the flow proceeds with step 1106 to check if the adjusted parameter meets the compensation requirement. Adjusting the current parameter set to the compensating circuit is not stopped until the measured oscillating frequency of the reference clock generated from the reference clock source is within the predetermined range. In this way, a satisfactory parameter employed by the aforementioned compensating circuit is found.
  • FIG. 10 and FIG. 11 are for illustrative purposes only, and are not meant to be limitations of the present invention.
  • any implementation monitoring at least a non-temperature factor indicative of frequency drift occurrence of a reference clock generated from a reference clock source and then compensating the reference clock by adjusting the supply voltage/load of the reference clock source according to a monitoring result or compensating a designated operation performed by a processing circuit according to the monitoring result falls in the scope of the present invention.

Landscapes

  • Position Fixing By Use Of Radio Waves (AREA)
  • Oscillators With Electromechanical Resonators (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Electric Clocks (AREA)

Abstract

In one exemplary implementation, an electronic apparatus has a reference clock source for generating a reference clock, a monitoring circuit for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result, and a compensating circuit for compensating the reference clock according to the monitoring result. In another exemplary implementation, an electronic apparatus has a reference clock source for generating a reference clock, a processing logic for performing a designated operation according to the reference clock, a monitoring circuit for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result, and a compensating circuit for compensating the designated operation according to the monitoring result.

Description

    BACKGROUND
  • The present invention relates to a compensation scheme applied to an electronic apparatus, and more particularly, to an electronic apparatus compensated through monitoring at least a non-temperature factor indicative of frequency drift occurrence of a reference clock and related method thereof.
  • In general, a reference clock is required for an electronic apparatus to operate normally. Taking the receiver design of a global navigation satellite system (GNSS), such as a global positioning system (GPS), as an example, the GPS receiver includes a GPS IC for processing radio-frequency signals (i.e., satellite signals) and base-band signals for computing the position information and an oscillator acting as a reference clock source with high frequency accuracy. As the positioning performance of the GPS receiver greatly depends on the frequency accuracy of the oscillator, it is desired to make the oscillating signal generated from the oscillator as stable as possible. A temperature compensated crystal oscillator (TCXO) is commonly implemented as the needed reference clock source because a compensation loop is implemented to sense ambient temperature variation by using a temperature sensor and then compensate the oscillating frequency according to the temperature related data given by the temperature sensor. However, in addition to the ambient temperature variation, the oscillator is also influenced by other factors, such as acceleration, unstable power supply, unstable load, and/or change of the operating state. That is, the oscillating signal generated by the temperature compensated crystal oscillator has a frequency drift when one of the non-temperature factors is present. Consequently, the performance of the GPS receiver is degraded as the conventional temperature compensation loop fails to cope with the frequency drift caused by any of the non-temperature factors mentioned above. Herein, the frequency drift includes continuous variation and abrupt jump of frequency.
  • SUMMARY
  • According to a first aspect of the present invention, an electronic apparatus is provided. The electronic apparatus includes: a reference clock source, for generating a reference clock; a monitoring circuit, for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and a compensating circuit, coupled to the reference clock source and the monitoring circuit, for compensating the reference clock according to the monitoring result.
  • According to a second aspect of the present invention, an electronic apparatus is provided. The electronic apparatus includes: a reference clock source, for generating a reference clock; a processing logic, coupled to the reference clock source, for performing a designated operation according to the reference clock; a monitoring circuit, for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and a compensating circuit, coupled to the processing logic and the monitoring circuit, for compensating the designated operation according to the monitoring result.
  • According to a third aspect of the present invention, a method of compensating an electronic apparatus is provided. The electronic apparatus has a reference clock source for generating a reference clock. The method includes: monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and compensating the reference clock according to the monitoring result.
  • According to a fourth aspect of the present invention, a method of compensating an electronic apparatus is provided. The electronic apparatus includes a reference clock source for generating a reference clock and a processing logic coupled to the reference clock source for performing a designated operation according to the reference clock. The method includes: monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and compensating the designated operation according to the monitoring result.
  • These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram illustrating a first exemplary embodiment of an electronic apparatus according to the present invention.
  • FIG. 2 is a diagram illustrating an exemplary embodiment of a compensating circuit shown in FIG. 1.
  • FIG. 3 is a diagram illustrating operation of compensating a reference clock by adjusting a supply voltage of a reference clock source.
  • FIG. 4 is a block diagram illustrating a second exemplary embodiment of an electronic apparatus according to the present invention.
  • FIG. 5 is a diagram illustrating a first exemplary embodiment of a compensating circuit shown in FIG. 4.
  • FIG. 6 is a diagram illustrating a second exemplary embodiment of the compensating circuit shown in FIG. 4.
  • FIG. 7 is a block diagram illustrating a third exemplary embodiment of an electronic apparatus according to the present invention.
  • FIG. 8 is a diagram illustrating a first example of using a compensating circuit to compensate the designated operation performed by a processing logic shown in FIG. 7.
  • FIG. 9 is a diagram illustrating a second example of using a compensating circuit to compensate the designated operation performed by the processing logic shown in FIG. 7.
  • FIG. 10 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when an operating state is changed.
  • FIG. 11 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when acceleration or velocity is detected.
  • DETAILED DESCRIPTION
  • Certain terms are used throughout the following description and claims to refer to particular system components. As one skilled in the art will appreciate, manufacturers may refer to a component by different names. This document does not intend to distinguish between components that differ in name but not function. In the following discussion and in the claims, the terms “including” and “comprising” are used in an open-ended fashion, and thus should be interpreted to mean “including, but not limited to . . . ” The terms “couple” and “couples” are intended to mean either an indirect or a direct electrical connection. Thus, if a first device couples to a second device, that connection may be through a direct electrical connection, or through an indirect electrical connection via other devices and connections.
  • FIG. 1 is a block diagram illustrating a first exemplary embodiment of an electronic apparatus according to the present invention. In this embodiment, the electronic apparatus is a global navigation satellite system (GNSS) receiver 100 including a reference clock source 102, a monitoring circuit 104, a compensating circuit 106, and a processing logic 108. In one implementation, the monitoring circuit 104, the compensating circuit 106, and the processing logic 108 are all integrated in a chip, while the reference clock source 102 is externally coupled to the chip. However, this is for illustrative purposes only; that is, the GNSS receiver 100 of the present invention is not limited to this specific configuration. In this embodiment, the reference clock source 102 is for generating a reference clock CLK_REF used by the GNSS receiver 100 to achieve normal operation. For example, the reference clock source 102 could be implemented using a temperature compensated crystal oscillator (TCXO) that has a temperature compensation loop included therein to stabilize the oscillating frequency of the generated reference clock CLK_REF. As the TCXO is well known to those skilled in the pertinent art, further description is omitted here for brevity. It should be noted that using a TCXO to act as the desired reference clock source merely serves as an exemplary implementation, and is not meant to be taken as a limitation of the present invention.
  • The monitoring circuit 104 is implemented to monitor at least one non-temperature factor indicative of frequency drift occurrence of the reference clock CLK_REF and then generate a monitoring result. In this embodiment, the monitoring circuit 104 includes a frequency drift detector 112, a velocity/acceleration detector 114, and an operating state detector 116 used for detecting three non-temperature factors respectively. The frequency drift detector 112 monitors frequency of the reference clock CLK_REF directly, and generates a monitoring result I1 to the compensating circuit 106. For example, when the frequency drift of the reference clock CLK_REF is detected by the frequency drift detector 112, the compensating circuit 106 is notified by the monitoring result I1. The velocity/acceleration detector 114 monitors velocity or acceleration of the electronic apparatus (i.e., the GNSS receiver 100), and generates a monitoring result I2 to the compensating circuit 106. For example, when the electronic apparatus (i.e., the GNSS receiver 100) is not static and has motion (i.e., velocity), this implies that the electronic apparatus (i.e., the GNSS receiver 100) must have acceleration being positive or negative to thereby achieve the current velocity. Therefore, as the acceleration is one factor affecting the stability of the oscillating frequency of the reference clock CLK_REF generated from the reference clock source 102, the compensating circuit 106 is notified by the monitoring result I2 when the acceleration occurrence is detected by the velocity/acceleration detector 114. The operating state detector 116 monitors the operating state of the electronic apparatus (i.e., the GNSS receiver 100), and generates a monitoring result I3 to the compensating circuit 106. For example, the GNSS receiver 100 has two operating states, a normal mode and a power-saving mode. When the operating state of the GNSS receiver 100 is switched from one mode to the other mode, the oscillating frequency of the reference clock CLK_REF is shifted due to the change of the operating environment of the reference clock source 102, such as impedance change, supply voltage change, etc. Therefore, when the operating state change of the electronic apparatus (i.e., the GNSS receiver 100) is acknowledged or anticipated by the operating state detector 116, the compensating circuit 106 is notified by the monitoring result I3.
  • When at least one of the monitoring results I1, I2, I3 indicates that frequency drift of the reference clock CLK_REF occurs, the compensating circuit 106 is actuated to compensate the reference clock source 102 for stabilizing the oscillating frequency of the reference clock CLK_REF, i.e., reducing or eliminating the frequency drift of the reference clock CLK_REF. In this way, the processing logic 108, such as a micro control unit (MCU) or digital signal processor (DSP), can perform a designated operation according to the steady reference clock CLK_REF, thereby generating accurate output. For example, the processing logic 108 is implemented to do the correlation processing upon an input derived from the satellite signal received from the global navigation satellite system, such as GPS, Galileo, or GLONASS. With the help of the disclosed compensation mechanism, the performance of the GNSS receiver 100 is improved greatly because of the accurate reference clock CLK_REF.
  • In this embodiment, the compensating circuit 106 is configured to adjust the supply voltage provided to the reference clock source 102. Please refer to FIG. 2. FIG. 2 is a diagram illustrating an exemplary embodiment of the compensating circuit 106 shown in FIG. 1. The GNSS receiver 100 has a low drop voltage regulator (LDO) 202 for providing the supply voltage V_OUT to the reference clock source 102 shown in FIG. 1 according to a voltage source V_IN. The LDO 202 includes a pass transistor MP, a voltage divider implemented using two resistors R1 and R2 to provide a feedback voltage V_FB, a bandgap reference circuit 204 used to provide a temperature-independent reference voltage V_REF, and a comparator 206 implemented using an operational amplifier to compare the feedback voltage V_FB with the reference voltage V_REF to control the pass transistor MP. As the operation of the low drop voltage regulator is well known to those skilled in the art, further description is omitted here for brevity.
  • As shown in FIG. 2, the exemplary compensating circuit 106 is implemented using a resistor bank coupled to feedback node N in the LDO 202. The compensating circuit 106 includes a control unit 212, a plurality of control registers 214-1-214-N, a plurality of switches 216-1-216-N, and a plurality of resistors 218-1-218-N. The control unit 212 receives the monitoring results I1, I2, I3 mentioned above, and then sets the control registers 214-1-214-N to control the on/off states of switches 216-1-216-N respectively when notified that the reference clock CLK_REF has frequency drift. In other words, the compensating circuit 106 equivalently acts as an adjustable resistor coupled to the resistor R2 in a parallel fashion. In this way, the feedback voltage V_FB can be adequately adjusted by the compensating circuit 106, and then the supply voltage V_OUT of the reference clock source 102 is modified accordingly. Suppose that the oscillating frequency of the reference clock CLK_REF is decreased when the supply voltage of the reference clock source (e.g., TCXO) 102 is increased. The operation of compensating the reference clock CLK_REF by adjusting the supply voltage of the reference clock source (e.g., TCXO) 102 is illustrated by an example shown in FIG. 3. The operating state of the electronic apparatus (e.g., the GNSS receiver 100) is switched from state A to state B at time t0 and switched from state B to state A at time t4. The V_OUT represents the original supply voltage with no compensation applied thereto. As one can see, when the operating state is switched from state A to state B at time t0, the original oscillating frequency of the reference clock CLK_REF has a significant frequency drift as indicated by the curve F; similarly, when the operating state is switched from state B to state A at time t4, the oscillating frequency of the reference clock CLK_REF also has a significant frequency drift as indicated by the curve F. To alleviate the frequency drift, the compensating circuit 106 shown in FIG. 2 is implemented to add compensation voltage V_ADJ to the original supply voltage V_OUT, thereby inducing frequency adjustment F_ADJ to reduce the frequency drift. As illustrated by the curve F′ in FIG. 3, the resultant oscillating frequency is stabilized due to the compensation voltage V_ADJ added to the original supply voltage V_OUT. Each period t0-t3 or t4-t7 is needed for the reference clock CLK_REF to be stabilized after the operating state change. In this embodiment, each period is further divided into three compensation segments, and the different compensation voltage is applied in each compensation segment; however, this is for illustrative purposes only. For example, when each period is divided into more compensation segments, the curve F′ during the periods t0-t3 and t4-t7 could be smoother, implying better performance of compensating the frequency drift of the reference clock CLK_REF. Briefly summarized, using the compensating circuit 106 to properly adjust the supply voltage of the reference clock source 102 can stabilize the reference clock CLK_REF when frequency drift occurrence is detected by the monitoring circuit 104 shown in FIG. 1.
  • FIG. 4 is a block diagram illustrating a second exemplary embodiment of an electronic apparatus according to the present invention. In this embodiment, the electronic apparatus is a global navigation satellite system (GNSS) receiver 400 including a reference clock source 102, a monitoring circuit 104, a compensating circuit 406, and a processing logic 108. In one implementation, the monitoring circuit 104, the compensating circuit 406, and the processing logic 108 are all integrated in a chip, and the reference clock source 102 is externally coupled to the chip. However, this is for illustrative purposes only; that is, the GNSS receiver 400 of the present invention is not limited to this specific configuration. The GNSS receiver 400 in FIG. 4 is similar to the GNSS receiver 100 in FIG. 1, and the major difference is that the compensating circuit 406 shown in FIG. 4 is coupled to an output port of the reference clock source 102 to adjust the oscillating frequency of the reference clock CLK_REF generated from the reference clock source 102 to the processing logic 108 of the GNSS receiver 400. In this embodiment, the exemplary compensating circuit 406 is configured to adjust load of the reference clock source 102. Please refer to FIG. 5. FIG. 5 is a diagram illustrating a first exemplary embodiment of the compensating circuit 406 shown in FIG. 4. The compensating circuit 406 is implemented using a capacitor bank coupled to the output node N_OUT of the reference clock source 102. The compensating circuit 406 includes a control unit 512, a plurality of control registers 514-1-514-N, a plurality of switches 516-1-516-N, and a plurality of capacitors 518-1-518-N. The control unit 512 receives the monitoring results I1, I2, I3 generated from the monitoring circuit 104, and then sets the control registers 514-1-514-N to control the on/off states of switches 516-1-516-N respectively when notified that the reference clock CLK_REF has frequency drift. In other words, the compensating circuit 406 equivalently acts as an adjustable load coupled to the output port N_OUT of the reference clock source 102. In this way, when the load value of the adjustable load is changed, the oscillating frequency of the reference clock CLK_REF is adjusted due to the change of the load coupled to the reference clock source 102. For example, the oscillating frequency of the reference clock CLK_REF is decreased when the load value of the compensating circuit 406 (i.e., the equivalent capacitance of the compensating circuit 406) is increased. Briefly summarized, using the compensating circuit 406 to properly adjust the load of the reference clock source 102 can stabilize the oscillating frequency of the reference clock CLK_REF when frequency drift occurrence is detected by the monitoring circuit 104 shown in FIG. 4.
  • FIG. 6 is a diagram illustrating a second exemplary embodiment of the compensating circuit 406 shown in FIG. 4. In this alternative design, the compensating circuit 406 is implemented using a resistor bank coupled to the output node N_OUT of the reference clock source 102. The compensating circuit 406 includes a control unit 612, a plurality of control registers 614-1-614-N, a plurality of switches 616-1-616-N, and a plurality of resistors 618-1-618-N. The control unit 612 receives the monitoring results I1, I2, I3 generated from the monitoring circuit 104, and then sets the control registers 614-1-614-N to control the on/off states of respective switches 616-1-616-N when notified that the reference clock CLK_REF has frequency drift. Similar to the capacitor bank shown in FIG. 5, the compensating circuit 406 in FIG. 6 also acts as an adjustable load coupled to the output port N_OUT of the reference clock source 102. In this way, when the load value of the adjustable load is changed, the oscillating frequency of the reference clock CLK_REF is adjusted due to the change of the load coupled to the reference clock source 102.
  • FIG. 7 is a block diagram illustrating a third exemplary embodiment of an electronic apparatus according to the present invention. In this embodiment, the electronic apparatus is a global navigation satellite system (GNSS) receiver 700 including a reference clock source 102, a monitoring circuit 104, a compensating circuit 706, and a processing logic 108. In one implementation, the monitoring circuit 104, the compensating circuit 706, and the processing logic 108 are all integrated in a chip, and the reference clock source 102 is externally coupled to the chip. However, this is for illustrative purposes only; that is, the GNSS receiver 700 of the present invention is not limited to this specific configuration. The GNSS receiver 700 in FIG. 7 is similar to the GNSS receiver 100 in FIG. 1, and the major difference is that the compensating circuit 706 shown in FIG. 7 is coupled to the processing logic 108 to compensate the designated operation performed by the processing logic 108.
  • Please refer to FIG. 8. FIG. 8 is a diagram illustrating a first example of using the compensating circuit 706 to compensate the designated operation performed by the processing logic 108 shown in FIG. 7. In this example, the processing logic 108 includes, but is not limited to, a plurality of mixers 802, 804, a numerically controlled oscillator (NCO) 806, a code generator 808, and a data processing block 810. The mixer 802 serves as a down-converter, driven by an oscillating signal S_NCO produced by the NCO 806, for down-converting an incoming intermediate frequency (IF) signal S_IF into a baseband signal S_BB, wherein the IF signal S_IF is derived from an RF/IF conversion applied to a satellite signal (i.e., a radio frequency signal) received by the GNSS receiver 700. In general, the mixer 802 primarily serves two purposes. First, the IF frequency component remaining after RF/IF conversion is removed. Second, the satellite Doppler frequency shift resulting from satellite motion and/or user motion is removed. The baseband signal S_BB is mixed with an output generated from the code generator 808 by the mixer 804, and then the resultant signal is fed into the data processing block 810 for further signal processing. As the correlator architecture of the GNSS system is well known to those skilled in the pertinent art, further description directed to the hardware configuration shown in FIG. 8 is omitted here for brevity. In this exemplary embodiment, as the processing logic 108 is operated under the reference clock CLK_REF, the compensating circuit 706 is used to control the NCO 806 to properly adjust the frequency of the oscillating signal S_NCO when notified by the one of the monitoring results I1, I2, I3 that the frequency drift of the reference clock CLK_REF occurs. In this way, the signal inputted to the data processing block 810 is compensated and accurate even though the reference clock CLK_REF has frequency drift due to non-temperature effects.
  • Please refer to FIG. 9. FIG. 9 is a diagram illustrating a second example of using the compensating circuit 706 to compensate the designated operation performed by the processing logic 108. The difference between the configurations shown in FIG. 8 and FIG. 9 is that the compensating circuit 706 in FIG. 9 is coupled to the data processing block 810 rather than the NCO 806. In this exemplary embodiment, the signal inputted to the data processing block 810 is no compensated; instead, the processing result of the data processing block 810 is compensated before being outputted. In other words, the compensating circuit 706 controls the data processing block 810 to adjust its processing result when notified by at least one of the monitoring results I1, I2, I3 that the reference clock CLK_REF has frequency drift. In this way, the inaccurate processing result due to the frequency drift of the reference clock CLK_REF is compensated, and a compensated and accurate processing result is outputted from the data processing block 810.
  • In above embodiments, the total number of detectors implemented in the monitoring circuit 104 is controllable depending upon design requirements. In other words, any implementations using at least one of the frequency drift detector, velocity/acceleration detector, and operating state detector fall in the scope of the present invention. Furthermore, the aforementioned compensating circuit could be implemented using hardware, software, or combination thereof.
  • FIG. 10 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when an operating state is changed. Provided the result is substantially the same, the steps are not limited to be executed in the exact order shown in FIG. 10. The exemplary compensation flow includes the following steps.
    • Step 1000: Power on an electronic apparatus (e.g., a GNSS receiver).
    • Step 1002: Check if the electronic apparatus is static. If yes, go to step 1004; otherwise, proceed with step 1002.
    • Step 1004: Set a default parameter (for example, a default voltage adjustment setting or default load adjustment setting) to the compensating circuit.
    • Step 1006: Change an operating state of the electronic apparatus.
    • Step 1008: Measure an oscillating frequency of a reference clock generated from the reference clock source (e.g., a TCXO).
    • Step 1010: Check if the oscillating frequency is within a predetermined range. If yes, go to step 1014; otherwise, go to step 1012.
    • Step 1012: Adjust the parameter utilized by the compensating circuit, and then proceed with step 1008.
    • Step 1014: Record the current parameter for the current operating state change.
    • Step 1016: Are all of the possible operating state changes of the electronic apparatus tested? If yes, the electronic apparatus leaves the calibration procedure, and the flow goes to step 1018; otherwise, the flow proceeds with step 1006 to keep calibrating parameter of a non-tested operating state change.
    • Step 1018: Does the electronic apparatus have a specific operating state change? If yes, go to step 1020; otherwise, go to step 1018.
    • Step 1020: Set a calibrated parameter corresponding to the specific operating state change to the compensating circuit directly. Go to step 1018.
  • In above flow, the calibration of each parameter used by the compensating circuit when the working electronic apparatus (e.g., the GNSS receiver) has a corresponding operating state change is started only when the electronic apparatus is determined to be static. The motion status of the electronic apparatus can be determined by a dedicated sensor or user's manual input. When the calibration procedure is started, a default parameter is first loaded into the aforementioned compensating circuit. For example, if the compensating circuit 106 shown in FIG. 2 is employed, the control unit 212 sets the control registers 214-1-214-N according to the default parameter. Next, the electronic apparatus (e.g., the GNSS receiver) is controlled to have an operating state change, for example, from a normal mode into a power-saving mode. If the measured oscillating frequency of the reference clock generated from the reference clock source is within a predetermined range, meaning that the frequency drift is well-compensated due to the current parameter used by the compensating circuit, the current parameter is recorded for later use; however, if the measured oscillating frequency of the reference clock generated from the reference clock source is not within the predetermined range, meaning that the current parameter used by the compensating circuit fails to effectively reduce the frequency drift caused by the operating state change, the current parameter is adjusted and then the flow checks if the oscillating frequency of the reference clock is within the predetermined range. Adjusting the current parameter assigned to the compensating circuit is not stopped until the measured oscillating frequency of the reference clock generated from the reference clock source is within the predetermined range. In this way, a satisfactory parameter employed by the aforementioned compensating circuit is found for the current operating state change. In addition, the above parameter calibration is not stopped until all of the all of the possible operating state changes of the electronic apparatus have been tested. In other words, after the parameters of all possible operating state change of the electronic apparatus have been recorded, the calibrated parameters can be directly used for frequency compensation when needed. For example, when the working electronic apparatus has a specific operating state change, a calibrated parameter corresponding to the specific operating state change is directly set to the compensating circuit for compensating the frequency drift induced by the specific operating state change.
  • FIG. 11 is an exemplary flowchart illustrating compensation for frequency drift of a reference clock when acceleration or velocity is detected. Provided the result is substantially the same, the steps are not limited to be executed in the exact order shown in FIG. 11. The exemplary compensation flow includes the following steps.
    • Step 1100: An electronic apparatus (e.g., a GNSS receiver) is working.
    • Step 1102: Check if the electronic apparatus has motion (i.e., acceleration or velocity)? If yes, go to step 1104; otherwise, proceed with step 1100.
    • Step 1104: Set a default parameter to the compensating circuit.
    • Step 1106: Measure an oscillating frequency of a reference clock generated from a reference clock source.
    • Step 1108: Check if the oscillating frequency is within a predetermined range. If yes, go to step 1112; otherwise, go to step 1110.
    • Step 1110: Adjust the parameter utilized by the compensating circuit, and then proceed with step 1106.
    • Step 1112: Keep the current parameter. Go to step 1100.
  • The aforementioned velocity/acceleration detector is used to detect if the electronic apparatus (e.g., a GNSS receiver) has motion (i.e., velocity or acceleration). When the velocity/acceleration detector generates the monitoring result to inform the compensating circuit of the occurrence of acceleration, the compensating circuit first uses a default parameter. If the measured oscillating frequency of the reference clock generated from the reference clock source is within a predetermined range, meaning that the frequency drift is well-compensated due to the current parameter used by the compensating circuit, the current parameter is kept with no amendment, and the flow goes to step 1100. However, if the measured oscillating frequency of the reference clock generated from the reference clock source is not within the predetermined range, meaning that the current parameter used by the compensating circuit fails to effectively reduce the frequency drift caused by the acceleration of the electronic apparatus, the current parameter is adjusted and then the flow proceeds with step 1106 to check if the adjusted parameter meets the compensation requirement. Adjusting the current parameter set to the compensating circuit is not stopped until the measured oscillating frequency of the reference clock generated from the reference clock source is within the predetermined range. In this way, a satisfactory parameter employed by the aforementioned compensating circuit is found.
  • It should be noted that the flows shown in FIG. 10 and FIG. 11 are for illustrative purposes only, and are not meant to be limitations of the present invention. In other words, any implementation monitoring at least a non-temperature factor indicative of frequency drift occurrence of a reference clock generated from a reference clock source and then compensating the reference clock by adjusting the supply voltage/load of the reference clock source according to a monitoring result or compensating a designated operation performed by a processing circuit according to the monitoring result falls in the scope of the present invention.
  • Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.

Claims (24)

1. An electronic apparatus, comprising:
a reference clock source, for generating a reference clock;
a monitoring circuit, for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and
a compensating circuit, coupled to the reference clock source and the monitoring circuit, for compensating the reference clock according to the monitoring result.
2. The electronic apparatus of claim 1, being a global navigation satellite system (GNSS) receiver and further comprising a processing logic coupled to the reference clock source for performing a designated operation according to the reference clock.
3. The electronic apparatus of claim 1, wherein the reference clock source is a temperature compensated oscillator.
4. The electronic apparatus of claim 1, wherein the non-temperature factor is frequency of the reference clock.
5. The electronic apparatus of claim 1, wherein the non-temperature factor is velocity or acceleration of the electronic apparatus.
6. The electronic apparatus of claim 1, wherein the non-temperature factor is an operating state of the electronic apparatus.
7. The electronic apparatus of claim 1, wherein the compensating circuit comprises a variable resistor coupled to a voltage regulator utilized for providing a supply voltage to the reference clock source, and the variable resistor controls the voltage regulator to adjust the supply voltage according to the monitoring result.
8. The electronic apparatus of claim 1, wherein the compensating circuit comprises a variable load coupled to an output port of the reference clock source, and a load value of the variable load is adjusted according to the monitoring result.
9. An electronic apparatus, comprising:
a reference clock source, for generating a reference clock;
a processing logic, coupled to the reference clock source, for performing a designated operation according to the reference clock;
a monitoring circuit, for monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and
a compensating circuit, coupled to the processing logic and the monitoring circuit, for compensating the designated operation according to the monitoring result.
10. The electronic apparatus of claim 9, wherein the reference clock source is a temperature compensated oscillator.
11. The electronic apparatus of claim 9, being a global navigation satellite system (GNSS) receiver.
12. The electronic apparatus of claim 11, wherein the processing logic comprises:
a down-converter, for down-converting an input signal associated with a satellite signal received by the GNSS receiver according to an oscillating signal; and
a controllable oscillator, coupled to the down-converter, for providing the oscillating signal, wherein the controllable oscillator adjusts an oscillating frequency of the oscillating signal according to the monitoring result.
13. The electronic apparatus of claim 11, wherein the processing logic is operated under the reference clock, and is utilized for receiving an input signal associated with a satellite signal received by the GNSS receiver, processing the input signal to generate a processing result, and then adjusting the processing result according to the monitoring result.
14. A method of compensating an electronic apparatus, the electronic apparatus having a reference clock source for generating a reference clock, the method comprising:
monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and
compensating the reference clock according to the monitoring result.
15. The method of claim 14, wherein the electronic apparatus is a global navigation satellite system (GNSS) receiver and further includes a processing logic coupled to the reference clock source for performing a designated operation according to the reference clock.
16. The method of claim 14, wherein the non-temperature factor is frequency of the reference clock.
17. The method of claim 14, wherein the non-temperature factor is velocity or acceleration of the electronic apparatus.
18. The method of claim 14, wherein the non-temperature factor is an operating state of the electronic apparatus.
19. The method of claim 14, wherein compensating the reference clock according to the monitoring result comprises:
adjusting a supply voltage provided to the reference clock source according to the monitoring result.
20. The method of claim 14, wherein compensating the reference clock according to the monitoring result comprises:
adjusting a load coupled to an output port of the reference clock source according to the monitoring result.
21. A method of compensating an electronic apparatus, the electronic apparatus includes a reference clock source for generating a reference clock and a processing logic coupled to the reference clock source for performing a designated operation according to the reference clock, the method comprising:
monitoring a non-temperature factor indicative of frequency drift occurrence of the reference clock to thereby generate a monitoring result; and
compensating the designated operation according to the monitoring result.
22. The method of claim 21, wherein the electronic apparatus is a global navigation satellite system (GNSS) receiver.
23. The method of claim 22, wherein the processing logic comprises a down-converter, for down-converting an input signal associated with a satellite signal received by the GNSS receiver according to an oscillating signal, and a controllable oscillator, coupled to the down-converter, for providing the oscillating signal; and compensating the designated operation according to the monitoring result comprises:
adjusting an oscillating frequency of the oscillating signal according to the monitoring result.
24. The method of claim 22, wherein the processing logic is operated under the reference clock, and is utilized for receiving an input signal associated with a satellite signal received by the GNSS receiver, and processing the input signal to generate a processing result; and compensating the designated operation according to the monitoring result comprises:
adjusting the processing result according to the monitoring result.
US12/136,751 2008-06-10 2008-06-10 Electronic apparatus compensated through monitoring non-temperature factor indicative of frequency drift occurrence of reference clock and related method thereof Abandoned US20090302962A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US12/136,751 US20090302962A1 (en) 2008-06-10 2008-06-10 Electronic apparatus compensated through monitoring non-temperature factor indicative of frequency drift occurrence of reference clock and related method thereof
TW098104036A TWI463789B (en) 2008-06-10 2009-02-09 Electronic apparatus and method of compensation for electronic apparatus
CN200910008657.1A CN101604969B (en) 2008-06-10 2009-02-10 Electronic installation and the compensation method for electronic installation
US12/905,105 US8552807B2 (en) 2008-06-10 2010-10-15 Electronic apparatus compensated through monitoring a status of GNSS receiver and related method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US12/136,751 US20090302962A1 (en) 2008-06-10 2008-06-10 Electronic apparatus compensated through monitoring non-temperature factor indicative of frequency drift occurrence of reference clock and related method thereof

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/905,105 Continuation US8552807B2 (en) 2008-06-10 2010-10-15 Electronic apparatus compensated through monitoring a status of GNSS receiver and related method thereof

Publications (1)

Publication Number Publication Date
US20090302962A1 true US20090302962A1 (en) 2009-12-10

Family

ID=41399771

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/136,751 Abandoned US20090302962A1 (en) 2008-06-10 2008-06-10 Electronic apparatus compensated through monitoring non-temperature factor indicative of frequency drift occurrence of reference clock and related method thereof
US12/905,105 Expired - Fee Related US8552807B2 (en) 2008-06-10 2010-10-15 Electronic apparatus compensated through monitoring a status of GNSS receiver and related method thereof

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/905,105 Expired - Fee Related US8552807B2 (en) 2008-06-10 2010-10-15 Electronic apparatus compensated through monitoring a status of GNSS receiver and related method thereof

Country Status (2)

Country Link
US (2) US20090302962A1 (en)
TW (1) TWI463789B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090243747A1 (en) * 2008-04-01 2009-10-01 Sand9, Inc. Methods and devices for compensating a signal using resonators

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120070273A1 (en) * 2010-09-15 2012-03-22 Deluca Jr Robert A Energy producing wind turbine for laboratory exhaust systems
US8930737B2 (en) 2011-12-13 2015-01-06 Omx Technology Ab Method and devices for controlling operations of a central processing unit
TWI627622B (en) * 2017-08-30 2018-06-21 友達光電股份有限公司 Voltage compensation circuit and voltage compensation method
CN114114352A (en) * 2020-08-31 2022-03-01 中兴通讯股份有限公司 Frequency compensation method and circuit, storage medium, and electronic device
US20240348996A1 (en) 2023-04-14 2024-10-17 Semiconductor Components Industries, Llc Crystal oscillator power reduction mechanism

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7023286B2 (en) * 2001-08-15 2006-04-04 Gallitzin Allegheny Llc Systems and methods for self-calibration
US7310064B2 (en) * 2004-04-29 2007-12-18 Novariant Inc. Rebroadcasting method and system for navigation signals

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3629588A1 (en) * 1986-08-30 1988-03-03 Franz Dipl Ing Leitl CRYSTAL OSCILLATOR COMPENSATION CIRCUIT
JPH0918234A (en) * 1995-04-27 1997-01-17 Seiko Epson Corp Temperature compensated piezoelectric oscillator
JP3358619B2 (en) * 1999-12-06 2002-12-24 セイコーエプソン株式会社 Temperature compensated oscillator, method of controlling temperature compensated oscillator, and wireless communication device
US7098748B2 (en) * 2001-09-21 2006-08-29 Schmidt Dominik J Integrated CMOS high precision piezo-electrically driven clock
KR100617787B1 (en) * 2004-06-29 2006-08-28 삼성전자주식회사 Gps receiver for detecting jammer using fast fourier transform and therefor method
US7148761B1 (en) * 2005-11-29 2006-12-12 Mediatek Inc. GPS receiver devices and compensation methods therefor

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7023286B2 (en) * 2001-08-15 2006-04-04 Gallitzin Allegheny Llc Systems and methods for self-calibration
US7310064B2 (en) * 2004-04-29 2007-12-18 Novariant Inc. Rebroadcasting method and system for navigation signals

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090243747A1 (en) * 2008-04-01 2009-10-01 Sand9, Inc. Methods and devices for compensating a signal using resonators
US7990229B2 (en) * 2008-04-01 2011-08-02 Sand9, Inc. Methods and devices for compensating a signal using resonators

Also Published As

Publication number Publication date
TW200952321A (en) 2009-12-16
US20110025427A1 (en) 2011-02-03
CN101604969A (en) 2009-12-16
US8552807B2 (en) 2013-10-08
TWI463789B (en) 2014-12-01

Similar Documents

Publication Publication Date Title
US8552807B2 (en) Electronic apparatus compensated through monitoring a status of GNSS receiver and related method thereof
US8223070B2 (en) High accuracy satellite receiving controller and associated method
US8024145B2 (en) Method and system for signal generation via a temperature sensing crystal integrated circuit
US7148761B1 (en) GPS receiver devices and compensation methods therefor
US7633350B2 (en) Function generation circuit
US8248113B2 (en) Method and apparatus for accurate clock synthesis
US9104221B2 (en) Power supply module, electronic device including the same and power supply method
US7796083B2 (en) Method and apparatus for calibrating a global positioning system oscillator
US20130038400A1 (en) Temperature-compensated crystal oscillator
JP2007033447A (en) Spectrum analyzer for correcting frequency error and method for the same
US11513012B2 (en) Aging calibration for temperature sensor
JP2007515120A (en) Apparatus and method for compensating for interference in a voltage controlled frequency generator
US20100327984A1 (en) Phase locked loop circuits and gain calibration methods thereof
JP2003517736A (en) System for compensating for delay variation due to temperature of an integrated circuit
US6304119B1 (en) Timing generating apparatus with self-calibrating capability
US8873692B2 (en) Configurable baseband in a GPS receiver
US11255880B2 (en) Voltage detection circuit, semiconductor device, and semiconductor device manufacturing method
CN101604969B (en) Electronic installation and the compensation method for electronic installation
US7230497B1 (en) System for controlling frequency of oscillator
US7825713B2 (en) Absolute time delay generating device
JP2005167509A (en) Piezoelectric oscillator
CN116938231A (en) Frequency calibration device, clock source and navigation system applied to satellite navigation
KR100728692B1 (en) Remotely controlled calibration electronic reference of a Measuring Instrument
KR20060084746A (en) Method and device for compensating rc sleep oscillator in communication system

Legal Events

Date Code Title Description
AS Assignment

Owner name: MEDIATEK INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OU-YANG, CHENG-YI;REEL/FRAME:021075/0494

Effective date: 20080604

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION