US20090302454A1 - Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer - Google Patents
Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer Download PDFInfo
- Publication number
- US20090302454A1 US20090302454A1 US12/462,980 US46298009A US2009302454A1 US 20090302454 A1 US20090302454 A1 US 20090302454A1 US 46298009 A US46298009 A US 46298009A US 2009302454 A1 US2009302454 A1 US 2009302454A1
- Authority
- US
- United States
- Prior art keywords
- wafer
- metal
- dielectric material
- circuitry
- improvement
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 17
- 238000004806 packaging method and process Methods 0.000 title claims abstract description 8
- 238000004519 manufacturing process Methods 0.000 title claims description 7
- 238000005516 engineering process Methods 0.000 title abstract description 11
- 235000012431 wafers Nutrition 0.000 title description 34
- 239000002184 metal Substances 0.000 claims abstract description 28
- 229910052751 metal Inorganic materials 0.000 claims abstract description 28
- 239000000463 material Substances 0.000 claims abstract description 17
- 239000000126 substance Substances 0.000 claims abstract description 9
- 238000001465 metallisation Methods 0.000 claims abstract description 4
- 230000001737 promoting effect Effects 0.000 claims abstract 5
- 238000000034 method Methods 0.000 claims description 13
- 230000037361 pathway Effects 0.000 claims description 11
- 238000007772 electroless plating Methods 0.000 claims description 9
- 229910052710 silicon Inorganic materials 0.000 claims description 7
- 239000003054 catalyst Substances 0.000 claims description 6
- 229910052802 copper Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- 238000000151 deposition Methods 0.000 claims description 3
- 229910052759 nickel Inorganic materials 0.000 claims description 3
- 230000003197 catalytic effect Effects 0.000 claims description 2
- 239000007795 chemical reaction product Substances 0.000 claims description 2
- 229910052763 palladium Inorganic materials 0.000 claims description 2
- 239000003989 dielectric material Substances 0.000 claims 10
- 239000011248 coating agent Substances 0.000 claims 2
- 238000000576 coating method Methods 0.000 claims 2
- 229910052737 gold Inorganic materials 0.000 claims 2
- 238000005304 joining Methods 0.000 claims 2
- 238000012269 metabolic engineering Methods 0.000 claims 1
- 229910052715 tantalum Inorganic materials 0.000 claims 1
- 239000013067 intermediate product Substances 0.000 abstract description 2
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 9
- 239000011810 insulating material Substances 0.000 description 6
- 239000010949 copper Substances 0.000 description 5
- 230000003628 erosive effect Effects 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N nickel Substances [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 5
- 238000007747 plating Methods 0.000 description 5
- 238000006243 chemical reaction Methods 0.000 description 4
- 230000000873 masking effect Effects 0.000 description 4
- 230000008569 process Effects 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 239000000084 colloidal system Substances 0.000 description 3
- 239000000047 product Substances 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000005299 abrasion Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 239000003093 cationic surfactant Substances 0.000 description 2
- 238000005234 chemical deposition Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000004100 electronic packaging Methods 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 238000007654 immersion Methods 0.000 description 2
- 239000002245 particle Substances 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 239000004094 surface-active agent Substances 0.000 description 2
- RZVAJINKPMORJF-UHFFFAOYSA-N Acetaminophen Chemical compound CC(=O)NC1=CC=C(O)C=C1 RZVAJINKPMORJF-UHFFFAOYSA-N 0.000 description 1
- 229910008051 Si-OH Inorganic materials 0.000 description 1
- 229910006358 Si—OH Inorganic materials 0.000 description 1
- QAOWNCQODCNURD-UHFFFAOYSA-L Sulfate Chemical compound [O-]S([O-])(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-L 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 125000002091 cationic group Chemical group 0.000 description 1
- 238000007385 chemical modification Methods 0.000 description 1
- 239000003638 chemical reducing agent Substances 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 239000008139 complexing agent Substances 0.000 description 1
- 230000003750 conditioning effect Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 238000000708 deep reactive-ion etching Methods 0.000 description 1
- 238000000454 electroless metal deposition Methods 0.000 description 1
- 238000005429 filling process Methods 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 239000002105 nanoparticle Substances 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 239000005297 pyrex Substances 0.000 description 1
- 150000003839 salts Chemical class 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 125000005372 silanol group Chemical group 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 239000003381 stabilizer Substances 0.000 description 1
- 230000000087 stabilizing effect Effects 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 239000000725 suspension Substances 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
- 238000001039 wet etching Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/422—Plated through-holes or plated via connections characterised by electroless plating method; pretreatment therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/03—Use of materials for the substrate
- H05K1/0306—Inorganic insulating substrates, e.g. ceramic, glass
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09563—Metal filled via
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/02—Details related to mechanical or acoustic processing, e.g. drilling, punching, cutting, using ultrasound
- H05K2203/025—Abrading, e.g. grinding or sand blasting
Definitions
- the invention relates to the technology involved in the fabrication of insulating wafer structural elements each having an array of sub 100 micrometer size electrical pathways that are to serve as interface substrates between different types of wiring in electronic apparatus.
- CMP Chemical Mechanical Polishing
- the invention is the technology of providing a packaging intermediate product that serves as an interface substrate that is to be positioned between different circuitry types where the dimensions are approaching the sub 100 micrometer range.
- the invention involves a dielectric wafer structure where the first and second area surfaces of the wafer are separated by a distance that is of the order of the electrical via design length, an array of spaced vias through the wafer is arranged with each via filled with metal surrounded by an adhesion layer for promotion of electroless metal deposition on the exposed insulating material in the vias, and with each via terminating flush with an area surface.
- the wafer structure is achieved by a technological process in which there is the formation of an array of blind via openings of about 5-50 micrometer in diameter made through the first surface of the dielectric
- the wafer to a depth of about 50-250 micrometers which is approaching the via design length.
- the blind via openings are completely filled with a metal.
- FIG. 1 is a perspective cross sectional depiction of a portion of the intermediate manufacturing product of the invention.
- FIG. 2 through step illustrations 2 A- 2 G, are cross sectional partial product depictions of the essential features in the fabrication of the structure involved in the invention; wherein:
- FIG. 2A illustrates the relative thicknesses in the wafer blank.
- FIG. 2B illustrates the masking for the via hole forming operation.
- FIG. 2C illustrates the blind via hole after it has been formed.
- FIG. 2D illustrates the blind via adhesion enhancement operation.
- FIG. 2E illustrates the filling of the blind vias.
- FIG. 2F illustrates the mask removal and filled via planarizing operation.
- FIG. 2G illustrates the removal operation that exposes the vias.
- FIG. 2H illustrates the completed structure of the invention.
- FIGS. 1 and 2 The technology of the invention is illustrated in connection with FIGS. 1 and 2 .
- FIG. 1 is a perspective cross sectional depiction of a portion of the structure involved in the invention
- FIG. 2 through step illustrations 2 A- 2 H, illustrates cross sectional partial product depictions of the essential features in the fabrication of the structure.
- the structure is a wafer 1 of insulating material having an about a 150 micrometer separation array 2 , of which a line of two are shown, of electrical pathways or vias 3 , that are in the range of about 5 to about 50 micrometers in diameter, and that extend from a first surface 4 to a second surface 5 .
- the surfaces 4 and 5 are such that Chemical Mechanical Processing (CMP) may be employed in planarization without damage to the vias 3 at the surfaces 4 and 5 in the processing.
- CMP Chemical Mechanical Processing
- the wafer thickness distance labelled V between the surfaces 4 and 5 is the design length of the electrical pathways or vias 3 .
- the vias 3 are filled with metal 6 that begins and ends flush with the surfaces 4 and 5 .
- an adhesion member illustrated as a layer 7
- the adhesion member 7 may serve a function as a catalyst in a chemical deposition such as electroless plating.
- the dimension labelled X is the diameter of the vias 3 .
- the parameter VX is the aspect ratio of the vias 3 which may be in the range of 1:1 to 10:1.
- FIG. 1 the structure of FIG. 1 can be fabricated with a variety of materials and processes.
- FIG. 2A there is illustrated the features of the wafer 1 .
- the same reference numerals for like items are used where appropriate.
- the wafer blank is labelled 11 and is of insulating material such as relatively high resistivity silicon semiconductor material.
- the wafer blank 11 has a total thickness W such that beyond the dotted line defining the to be achieved wafer thickness V the material 12 is available for later removal in thinning to a precise dimension.
- FIG. 2B there is illustrated the masking for an erosion operation in which the array 2 of blind holes that are to become the vias 3 are to be placed in the wafer 11 through surface 4 .
- a masking layer 13 is applied to the surface 4 in a pattern with openings 14 that leaves the surface 4 exposed at each of the openings 14 at the location of each of holes 3 .
- the erosion operation can be achieved through such standard operations as wet etching or reactive ion etching.
- the masking material 13 is selected to serve as a resist in the erosion process.
- FIG. 2C there is illustrated the result of the erosion operation that produces the blind holes 15 in the insulating blank 11 through the holes 14 in the mask 13 .
- the erosion operation forms the blind hole 15 to a depth that is to define the dimension V.
- FIG. 2D there is illustrated the features of an operation that produces an adhesion member illustrated as a layer 16 on the exposed walls and bottom of the blind holes 15 .
- the adhesion layer 16 may serve as a catalyst in the filling of the blind holes 15 with metal.
- FIG. 2E there is illustrated the filling with a metal 17 , such as Ni, by a chemical deposition, such as electroless plating, in the adhesion layer 16 in holes 15 .
- the deposited metal 17 may extend slightly above the surface 4 into the opening 14 in the mask 13 .
- the adhesion layer 16 may be removed by a process such as CMP from surface 4 of the substrate such that the catalyzed deposition of the deposited metal 17 occurs only within the holes. This reduces the amount of extension of metal 17 beyond the surface 4 .
- FIG. 2F there is illustrated the features of the mask removal and filled via planarizing operation.
- the removed portion is the portion 18 shown cross hatched that is made up of the mask material 13 down to the surface 4 including any metal 17 above the surface 4 in the openings 14 .
- the removal is by Chemical Mechanical Processing (CMP) which involves abrasion during the chemical operation resulting in the metal 17 in the via 3 being planarized and flush with the surface 4 .
- CMP Chemical Mechanical Processing
- FIG. 2G there is illustrated the removal operation of the material 12 of the wafer blank 11 shown cross hatched as element 19 that thins the insulating material and exposes the vias 3 thereby positioning the surface 5 at the dimension V with the vias 3 flush at the surface 5 .
- FIG. 2H illustrates the completed interface substrate structure.
- the layer 16 is to perform the function of an adhesion layer to assist an electroless plating operation that is to take place as illustrated in FIG. 2E .
- the wafer is placed in a sputtering chamber.
- a layer of 400 Angstrom TaN/400 Angstrom Ta/800 Angstrom Cu is deposited all over the wafer surface 4 , the mask 13 and onto the walls and bottom of the blind holes 15 .
- the TaN/Ta is to serve as an adhesion layer 16 . It has a special advantage for metallization of the sites inside cavities such as the blind holes 15 a thin layer of Copper (not shown) is deposited to a depth of about 0.6 to 0.8 micro meters followed by a simple mechanical polish or CMP to remove the copper on the surface but leave it in the walls and bottom of the blind holes 15 .
- the wafer is next immersed in a dilute acid solution to clean any oxides from the thin layer of Cu.
- the wafer is placed in a dilute solution of palladium sulfate, where the reaction of Eq. 1 occurs on the surface and bottom of the blind vias 15 .
- the electroless plating takes place.
- the wafer is placed in a fast rate electroless Ni plating bath whereby nickel metal is deposited uniformily all along the blind via 15 cavity walls and bottom with good plating uniformity.
- the plating bath is made up of a Ni salt, a stabilizing or complexing agent, a p H buffer, a reducing agent, and a surfactant.
- the surfactant insures a low surface tension in the fluid which allows a quick removal of gas bubbles and other reaction products.
- the resulting plating is uniform without voids.
- the layer 16 is to again perform the function of adhesion facilitation in an electroless plating operation that is to take place as illustrated in FIG. 2E .
- the wafer is Silicon and is immersed in a polyfunctional cationic surfactant.
- a polyfunctional cationic surfactant As the Si and Si/SiO2 surfaces are generally covered with negative Silanol groups (Si—OH( ⁇ )), upon immersion in the cationic surfactant, positive charges are created in all the exposed Si surfaces, both on the surface and inside the via walls, by electrostatic attraction. At this point, a multitude of cationic groups (+) are considered to be present on the Si.
- the wafer is immersed for about 5-8 minutes in a suspension of a Pd/Sn particulate colloid.
- the particles of this colloid are charged with a negative charge ( ⁇ ) resulting in a strong attraction and good adhesion strength which makes particles of Pd strongly adhere to all Si surfaces.
- the Pd colloid may be selectively removed from unwanted areas, by polishing the surface of the wafer, with a mild mechanical buffing of the surfaces leaving the only the Pd catalytic areas on the cavity walls and bottom.
- the wafer is then immersed in an electroless plating bath of a lower deposition rate for about 5 minutes to initiate the plating reaction, then followed by immersion in an electroless plating that deposits at a faster rate.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Ceramic Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Chemically Coating (AREA)
Abstract
Description
- The invention relates to the technology involved in the fabrication of insulating wafer structural elements each having an array of sub 100 micrometer size electrical pathways that are to serve as interface substrates between different types of wiring in electronic apparatus.
- The fabrication of insulating wafers that can serve as carriers or substrates for electronic circuitry in which there are to be thousands of vias or through holes of micrometer dimensions that are completely filled with metal and have acceptable electrical impedance and electromigration performance is a subject of considerable importance in the electronic Industry. At the present state of electronic packaging there is generally a lower density of interconnection and wiring in most carriers and substrates than would be available with the integrated semiconductor chip technology. Intense study is taking place on the performance and design advantages of combining different circuitry types and organizations on a dense carrier or substrate with effort being directed to interface problems such as spacing mismatch and the difficulty of bringing signal and power lines in from peripheral supporting members. The technology is at times in the art referred to as System On Package (SOP) technology.
- One example of effort in the field, is described in U.S. patent application Ser. No. 09/838,725 Filed Apr. 1, 2001 in which a structure is being contemplated where an interconnecting wafer supports multichip devices attached on one side, while on the opposite side of the wafer connections are made to other modules or boards with a different interconnection technology.
- A discussion of the state of studies in the field appears in a 7 page technical article by J. Baliga, titled “Packaging Provides Viable Alternatives to SOC” in the publication “Semiconductor International” in July, 2000.
- While much of the reported work is conducted on silicon about which much is known serving as the insulating wafer material, the parameters involved in the invention can readily be extended to other insulating materials; an example being work on the material glass which is reported in the 2001 IEEE Proceedings, pages 98-102 by Li et al titled “High Density Electrical Feedthroughs Fabricated by Deep Reactive Ion Etching of PYREX Glass”.
- At the present state of the art however, many problems are being encountered as dimensions shrink into the sub 100 micrometer range, such as getting the dimensions of the via openings accurate and uniformly filled with metal yet being sufficiently structurally rigorous that the ability to use the Chemical Mechanical Polishing (CMP) type of processing which involves a combination of abrasion and chemical modifications, is preserved.
- The invention is the technology of providing a packaging intermediate product that serves as an interface substrate that is to be positioned between different circuitry types where the dimensions are approaching the sub 100 micrometer range. The invention involves a dielectric wafer structure where the first and second area surfaces of the wafer are separated by a distance that is of the order of the electrical via design length, an array of spaced vias through the wafer is arranged with each via filled with metal surrounded by an adhesion layer for promotion of electroless metal deposition on the exposed insulating material in the vias, and with each via terminating flush with an area surface.
- The wafer structure is achieved by a technological process in which there is the formation of an array of blind via openings of about 5-50 micrometer in diameter made through the first surface of the dielectric
- wafer to a depth of about 50-250 micrometers which is approaching the via design length. There is then a conditioning of the walls of the via openings for providing adhesion of a metal delivered through a chemical reaction such as electroless plating. The blind via openings are completely filled with a metal. There is CMP type removal of all material at the first wafer surface, thereby planarizing the filled vias. There is then removal of material at the second wafer surface thereby thinning the wafer until exposing the blind side of the metal filled vias, which are at the design via length.
-
FIG. 1 is a perspective cross sectional depiction of a portion of the intermediate manufacturing product of the invention. -
FIG. 2 , through step illustrations 2A-2G, are cross sectional partial product depictions of the essential features in the fabrication of the structure involved in the invention; wherein: -
FIG. 2A illustrates the relative thicknesses in the wafer blank. -
FIG. 2B illustrates the masking for the via hole forming operation. -
FIG. 2C illustrates the blind via hole after it has been formed. -
FIG. 2D illustrates the blind via adhesion enhancement operation. -
FIG. 2E illustrates the filling of the blind vias. -
FIG. 2F illustrates the mask removal and filled via planarizing operation. -
FIG. 2G illustrates the removal operation that exposes the vias. -
FIG. 2H illustrates the completed structure of the invention. - In accordance with the invention, a major solution to many of the problems encountered in electronic packaging involving different types of circuitry and technology as packaging interconnect dimensions shrink into the sub 100 micrometer range can be achieved through the construction of an interface substrate for interconnecting the different types of circuitry and technology.
- The technology of the invention is illustrated in connection with
FIGS. 1 and 2 . -
FIG. 1 is a perspective cross sectional depiction of a portion of the structure involved in the invention, andFIG. 2 , through step illustrations 2A-2H, illustrates cross sectional partial product depictions of the essential features in the fabrication of the structure. - Referring to
FIG. 1 the structure is a wafer 1 of insulating material having an about a 150micrometer separation array 2, of which a line of two are shown, of electrical pathways orvias 3, that are in the range of about 5 to about 50 micrometers in diameter, and that extend from afirst surface 4 to asecond surface 5. Thesurfaces vias 3 at thesurfaces surfaces vias 3. Thevias 3 are filled withmetal 6 that begins and ends flush with thesurfaces layer 7, is applied to the exposed insulating material walls of thevias 3. Theadhesion member 7, may serve a function as a catalyst in a chemical deposition such as electroless plating. The dimension labelled X is the diameter of thevias 3. The parameter VX is the aspect ratio of thevias 3 which may be in the range of 1:1 to 10:1. - Referring to
FIG. 2 together withFIGS. 2A-2H the structure ofFIG. 1 can be fabricated with a variety of materials and processes. - In
FIG. 2A there is illustrated the features of the wafer 1. The same reference numerals for like items are used where appropriate. The wafer blank is labelled 11 and is of insulating material such as relatively high resistivity silicon semiconductor material. The wafer blank 11 has a total thickness W such that beyond the dotted line defining the to be achieved wafer thickness V thematerial 12 is available for later removal in thinning to a precise dimension. - In
FIG. 2B there is illustrated the masking for an erosion operation in which thearray 2 of blind holes that are to become thevias 3 are to be placed in thewafer 11 throughsurface 4. Amasking layer 13 is applied to thesurface 4 in a pattern withopenings 14 that leaves thesurface 4 exposed at each of theopenings 14 at the location of each ofholes 3. The erosion operation can be achieved through such standard operations as wet etching or reactive ion etching. Themasking material 13 is selected to serve as a resist in the erosion process. - In
FIG. 2C there is illustrated the result of the erosion operation that produces theblind holes 15 in the insulating blank 11 through theholes 14 in themask 13. The erosion operation forms theblind hole 15 to a depth that is to define the dimension V. - In
FIG. 2D there is illustrated the features of an operation that produces an adhesion member illustrated as alayer 16 on the exposed walls and bottom of theblind holes 15. Theadhesion layer 16 may serve as a catalyst in the filling of theblind holes 15 with metal. - In
FIG. 2E there is illustrated the filling with ametal 17, such as Ni, by a chemical deposition, such as electroless plating, in theadhesion layer 16 inholes 15. The depositedmetal 17 may extend slightly above thesurface 4 into theopening 14 in themask 13. Theadhesion layer 16 may be removed by a process such as CMP fromsurface 4 of the substrate such that the catalyzed deposition of the depositedmetal 17 occurs only within the holes. This reduces the amount of extension ofmetal 17 beyond thesurface 4. - In
FIG. 2F there is illustrated the features of the mask removal and filled via planarizing operation. The removed portion is theportion 18 shown cross hatched that is made up of themask material 13 down to thesurface 4 including anymetal 17 above thesurface 4 in theopenings 14. The removal is by Chemical Mechanical Processing (CMP) which involves abrasion during the chemical operation resulting in themetal 17 in the via 3 being planarized and flush with thesurface 4. - In
FIG. 2G there is illustrated the removal operation of thematerial 12 of the wafer blank 11 shown cross hatched aselement 19 that thins the insulating material and exposes thevias 3 thereby positioning thesurface 5 at the dimension V with thevias 3 flush at thesurface 5. -
FIG. 2H illustrates the completed interface substrate structure. - The principles of the invention are further illustrated in detail in two examples of the
metal 17 filling process as illustrated inFIGS. 2D through 2H . - Referring to
FIG. 2D , thelayer 16 is to perform the function of an adhesion layer to assist an electroless plating operation that is to take place as illustrated inFIG. 2E . - The wafer is placed in a sputtering chamber. A layer of 400 Angstrom TaN/400 Angstrom Ta/800 Angstrom Cu is deposited all over the
wafer surface 4, themask 13 and onto the walls and bottom of theblind holes 15. The TaN/Ta is to serve as anadhesion layer 16. It has a special advantage for metallization of the sites inside cavities such as the blind holes 15 a thin layer of Copper (not shown) is deposited to a depth of about 0.6 to 0.8 micro meters followed by a simple mechanical polish or CMP to remove the copper on the surface but leave it in the walls and bottom of theblind holes 15. - The wafer is next immersed in a dilute acid solution to clean any oxides from the thin layer of Cu. Next the wafer is placed in a dilute solution of palladium sulfate, where the reaction of Eq. 1 occurs on the surface and bottom of the
blind vias 15. -
Pd(++)+Cu . . . Pd(o)+Cu(++) Eq. 1. - As result of this exchange reaction, the surface of the walls and bottom of the
blind vias 15 are covered by nanoparticles of a Pd active catalyst illustrated aslayer 16 inFIGS. 2D-2H . - Following the catalyst activation, the electroless plating takes place. The wafer is placed in a fast rate electroless Ni plating bath whereby nickel metal is deposited uniformily all along the blind via 15 cavity walls and bottom with good plating uniformity. The plating bath is made up of a Ni salt, a stabilizing or complexing agent, a p H buffer, a reducing agent, and a surfactant. The surfactant insures a low surface tension in the fluid which allows a quick removal of gas bubbles and other reaction products. The resulting plating is uniform without voids.
- Referring again to
FIG. 2D , thelayer 16 is to again perform the function of adhesion facilitation in an electroless plating operation that is to take place as illustrated inFIG. 2E . - The wafer is Silicon and is immersed in a polyfunctional cationic surfactant. As the Si and Si/SiO2 surfaces are generally covered with negative Silanol groups (Si—OH(−)), upon immersion in the cationic surfactant, positive charges are created in all the exposed Si surfaces, both on the surface and inside the via walls, by electrostatic attraction. At this point, a multitude of cationic groups (+) are considered to be present on the Si.
- The wafer is immersed for about 5-8 minutes in a suspension of a Pd/Sn particulate colloid. The particles of this colloid are charged with a negative charge (−) resulting in a strong attraction and good adhesion strength which makes particles of Pd strongly adhere to all Si surfaces. The Pd colloid may be selectively removed from unwanted areas, by polishing the surface of the wafer, with a mild mechanical buffing of the surfaces leaving the only the Pd catalytic areas on the cavity walls and bottom.
- The wafer is then immersed in an electroless plating bath of a lower deposition rate for about 5 minutes to initiate the plating reaction, then followed by immersion in an electroless plating that deposits at a faster rate.
- What has been described is the procedural and structural principles of providing a wafer via interface to be positioned between and supporting different circuitry types in electrical apparatus.
Claims (16)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/462,980 US20090302454A1 (en) | 2002-11-07 | 2009-08-11 | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/290,049 US7880305B2 (en) | 2002-11-07 | 2002-11-07 | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer |
US12/462,980 US20090302454A1 (en) | 2002-11-07 | 2009-08-11 | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/290,049 Division US7880305B2 (en) | 2002-11-07 | 2002-11-07 | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090302454A1 true US20090302454A1 (en) | 2009-12-10 |
Family
ID=32228987
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/290,049 Expired - Fee Related US7880305B2 (en) | 2002-11-07 | 2002-11-07 | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer |
US12/462,980 Abandoned US20090302454A1 (en) | 2002-11-07 | 2009-08-11 | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/290,049 Expired - Fee Related US7880305B2 (en) | 2002-11-07 | 2002-11-07 | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer |
Country Status (2)
Country | Link |
---|---|
US (2) | US7880305B2 (en) |
CN (1) | CN1299355C (en) |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7135405B2 (en) * | 2004-08-04 | 2006-11-14 | Hewlett-Packard Development Company, L.P. | Method to form an interconnect |
US7276794B2 (en) * | 2005-03-02 | 2007-10-02 | Endevco Corporation | Junction-isolated vias |
US7626269B2 (en) * | 2006-07-06 | 2009-12-01 | Micron Technology, Inc. | Semiconductor constructions and assemblies, and electronic systems |
EP2109888A2 (en) * | 2007-01-17 | 2009-10-21 | Nxp B.V. | A system-in-package with through substrate via holes |
US7566657B2 (en) * | 2007-01-17 | 2009-07-28 | Hewlett-Packard Development Company, L.P. | Methods of forming through-substrate interconnects |
US8719485B2 (en) * | 2008-06-27 | 2014-05-06 | Marvell World Trade Ltd. | Solid-state disk with wireless functionality |
US7851818B2 (en) * | 2008-06-27 | 2010-12-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fabrication of compact opto-electronic component packages |
US8558345B2 (en) * | 2009-11-09 | 2013-10-15 | International Business Machines Corporation | Integrated decoupling capacitor employing conductive through-substrate vias |
JP5456129B1 (en) * | 2012-09-28 | 2014-03-26 | 田中貴金属工業株式会社 | Method for treating substrate carrying catalyst particles for plating treatment |
US10950463B2 (en) * | 2019-01-31 | 2021-03-16 | At&S Austria Technologie & Systemtechnik Aktiengesellschaft | Manufacturing trapezoidal through-hole in component carrier material |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5969422A (en) * | 1997-05-15 | 1999-10-19 | Advanced Micro Devices, Inc. | Plated copper interconnect structure |
US5998292A (en) * | 1997-11-12 | 1999-12-07 | International Business Machines Corporation | Method for making three dimensional circuit integration |
US6281042B1 (en) * | 1998-08-31 | 2001-08-28 | Micron Technology, Inc. | Structure and method for a high performance electronic packaging assembly |
US20030038344A1 (en) * | 2001-08-24 | 2003-02-27 | Mcnc | Through-via vertical interconnects, through-via heat sinks and associated fabrication methods |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4789648A (en) * | 1985-10-28 | 1988-12-06 | International Business Machines Corporation | Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias |
CN1181530C (en) * | 1996-12-16 | 2004-12-22 | 国际商业机器公司 | Electroplated interconnection structures on integrated circuit chips |
US6187677B1 (en) * | 1997-08-22 | 2001-02-13 | Micron Technology, Inc. | Integrated circuitry and methods of forming integrated circuitry |
US6870263B1 (en) * | 1998-03-31 | 2005-03-22 | Infineon Technologies Ag | Device interconnection |
US6181012B1 (en) * | 1998-04-27 | 2001-01-30 | International Business Machines Corporation | Copper interconnection structure incorporating a metal seed layer |
US6495200B1 (en) * | 1998-12-07 | 2002-12-17 | Chartered Semiconductor Manufacturing Ltd. | Method to deposit a seeding layer for electroless copper plating |
US6525425B1 (en) * | 2000-06-14 | 2003-02-25 | Advanced Micro Devices, Inc. | Copper interconnects with improved electromigration resistance and low resistivity |
US6790775B2 (en) * | 2002-10-31 | 2004-09-14 | Hewlett-Packard Development Company, L.P. | Method of forming a through-substrate interconnect |
-
2002
- 2002-11-07 US US10/290,049 patent/US7880305B2/en not_active Expired - Fee Related
-
2003
- 2003-11-03 CN CNB2003101034562A patent/CN1299355C/en not_active Expired - Lifetime
-
2009
- 2009-08-11 US US12/462,980 patent/US20090302454A1/en not_active Abandoned
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5969422A (en) * | 1997-05-15 | 1999-10-19 | Advanced Micro Devices, Inc. | Plated copper interconnect structure |
US5998292A (en) * | 1997-11-12 | 1999-12-07 | International Business Machines Corporation | Method for making three dimensional circuit integration |
US6281042B1 (en) * | 1998-08-31 | 2001-08-28 | Micron Technology, Inc. | Structure and method for a high performance electronic packaging assembly |
US20030038344A1 (en) * | 2001-08-24 | 2003-02-27 | Mcnc | Through-via vertical interconnects, through-via heat sinks and associated fabrication methods |
Also Published As
Publication number | Publication date |
---|---|
US7880305B2 (en) | 2011-02-01 |
CN1299355C (en) | 2007-02-07 |
US20040089948A1 (en) | 2004-05-13 |
CN1499616A (en) | 2004-05-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20090302454A1 (en) | Technology for fabrication of packaging interface substrate wafers with fully metallized vias through the substrate wafer | |
US7640651B2 (en) | Fabrication process for co-fabricating multilayer probe array and a space transformer | |
US6852627B2 (en) | Conductive through wafer vias | |
US6396148B1 (en) | Electroless metal connection structures and methods | |
JP3782997B2 (en) | System and method for connecting device chips | |
US9123703B2 (en) | Systems and methods for producing flat surfaces in interconnect structures | |
US5183795A (en) | Fully planar metalization process | |
TWI594387B (en) | Method for forming a vertical electrical connection in a layered semiconductor structure | |
Fritz et al. | Electroless deposition of copper on organic and inorganic substrates using a Sn/Ag catalyst | |
JP2011520039A (en) | Electrodeposition composition and method for coating semiconductor substrate using the composition | |
CN102484095A (en) | Through hole and conductive wiring layer in semiconductor substrate | |
EP1077485A3 (en) | Method to deposit a platinum seed layer for use in selective copper plating | |
JP4297292B2 (en) | Semiconductor device wiring formation method and semiconductor device | |
US8524512B2 (en) | Method for repairing copper diffusion barrier layers on a semiconductor solid substrate and repair kit for implementing this method | |
CN100517610C (en) | Method of processing semiconductor component and forming method of semiconductor component | |
US8604353B2 (en) | Package substrate and die spacer layers having a ceramic backbone | |
US6083834A (en) | Zincate catalysis electroless metal deposition for via metal interconnection | |
JP3554665B2 (en) | Barrier layer and wiring structure of semiconductor substrate wiring | |
JPH0613375A (en) | Method for forming interconnection level of very-large-scale integrated device | |
TW202329216A (en) | Integrated circuit device structure and plating method | |
Krongelb et al. | 11 Electrochemical processes in the fabrication of multichip modules | |
CN115995397A (en) | Electronic device with chemically coated bump bond | |
US20080142369A1 (en) | Integrated Circuit Packaging Using Electrochemically Fabricated Structures | |
Kommera et al. | Novel multi-layer through-die connections for package to chip power and ground connections | |
Beetz et al. | Micromachined VLSI 3D electronics. Final report for period September 1, 2000-March 31, 2001 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |