US20090197408A1 - Increasing electromigration resistance in an interconnect structure of a semiconductor device by forming an alloy - Google Patents
Increasing electromigration resistance in an interconnect structure of a semiconductor device by forming an alloy Download PDFInfo
- Publication number
- US20090197408A1 US20090197408A1 US12/172,555 US17255508A US2009197408A1 US 20090197408 A1 US20090197408 A1 US 20090197408A1 US 17255508 A US17255508 A US 17255508A US 2009197408 A1 US2009197408 A1 US 2009197408A1
- Authority
- US
- United States
- Prior art keywords
- metal
- layer
- metallic species
- forming
- dielectric
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims description 26
- 230000001965 increasing effect Effects 0.000 title description 14
- 229910045601 alloy Inorganic materials 0.000 title description 4
- 239000000956 alloy Substances 0.000 title description 4
- 229910052751 metal Inorganic materials 0.000 claims abstract description 106
- 239000002184 metal Substances 0.000 claims abstract description 106
- 239000003989 dielectric material Substances 0.000 claims abstract description 51
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical group [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims abstract description 48
- 229910052802 copper Inorganic materials 0.000 claims abstract description 45
- 239000010949 copper Substances 0.000 claims abstract description 45
- 238000000034 method Methods 0.000 claims description 113
- 230000008569 process Effects 0.000 claims description 61
- 239000000463 material Substances 0.000 claims description 54
- 238000001465 metallisation Methods 0.000 claims description 47
- 230000004888 barrier function Effects 0.000 claims description 23
- 238000000151 deposition Methods 0.000 claims description 19
- 238000002513 implantation Methods 0.000 claims description 19
- 238000004070 electrodeposition Methods 0.000 claims description 10
- 238000005468 ion implantation Methods 0.000 claims description 8
- 238000005229 chemical vapour deposition Methods 0.000 claims description 6
- 150000002500 ions Chemical class 0.000 claims description 4
- 238000009832 plasma treatment Methods 0.000 claims description 4
- 238000005240 physical vapour deposition Methods 0.000 claims description 3
- 239000007769 metal material Substances 0.000 claims 2
- 238000010348 incorporation Methods 0.000 abstract description 4
- 239000010410 layer Substances 0.000 description 122
- 238000009792 diffusion process Methods 0.000 description 17
- 238000004519 manufacturing process Methods 0.000 description 14
- 230000008021 deposition Effects 0.000 description 13
- 230000035515 penetration Effects 0.000 description 9
- 238000011109 contamination Methods 0.000 description 8
- 238000000059 patterning Methods 0.000 description 8
- 229910052581 Si3N4 Inorganic materials 0.000 description 7
- 230000000694 effects Effects 0.000 description 7
- 238000002161 passivation Methods 0.000 description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 7
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 6
- 230000015572 biosynthetic process Effects 0.000 description 6
- 230000002708 enhancing effect Effects 0.000 description 6
- 238000010438 heat treatment Methods 0.000 description 6
- 230000007246 mechanism Effects 0.000 description 6
- 238000012545 processing Methods 0.000 description 6
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 6
- 229910010271 silicon carbide Inorganic materials 0.000 description 6
- 239000000758 substrate Substances 0.000 description 6
- 229910052782 aluminium Inorganic materials 0.000 description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 5
- 150000001875 compounds Chemical class 0.000 description 5
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- 239000010941 cobalt Substances 0.000 description 4
- 229910017052 cobalt Inorganic materials 0.000 description 4
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 238000011282 treatment Methods 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 230000015556 catabolic process Effects 0.000 description 3
- 238000006731 degradation reaction Methods 0.000 description 3
- 239000011737 fluorine Substances 0.000 description 3
- 229910052731 fluorine Inorganic materials 0.000 description 3
- 230000003993 interaction Effects 0.000 description 3
- 229910052759 nickel Inorganic materials 0.000 description 3
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- 230000003071 parasitic effect Effects 0.000 description 3
- 238000012876 topography Methods 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 2
- QPLDLSVMHZLSFG-UHFFFAOYSA-N Copper oxide Chemical compound [Cu]=O QPLDLSVMHZLSFG-UHFFFAOYSA-N 0.000 description 2
- 239000005751 Copper oxide Substances 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 239000012876 carrier material Substances 0.000 description 2
- 229910000431 copper oxide Inorganic materials 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 238000007772 electroless plating Methods 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 230000002028 premature Effects 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 238000004381 surface treatment Methods 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- 229910052718 tin Inorganic materials 0.000 description 2
- 239000011135 tin Substances 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 239000003054 catalyst Substances 0.000 description 1
- 238000005234 chemical deposition Methods 0.000 description 1
- 238000007385 chemical modification Methods 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- -1 copper Chemical class 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 239000008151 electrolyte solution Substances 0.000 description 1
- 238000000866 electrolytic etching Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000001747 exhibiting effect Effects 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 230000000977 initiatory effect Effects 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 238000013508 migration Methods 0.000 description 1
- 230000005012 migration Effects 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910052757 nitrogen Inorganic materials 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000004088 simulation Methods 0.000 description 1
- 230000000087 stabilizing effect Effects 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76855—After-treatment introducing at least one additional element into the layer
- H01L21/76858—After-treatment introducing at least one additional element into the layer by diffusing alloying elements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76883—Post-treatment or after-treatment of the conductive material
Definitions
- the present disclosure relates to the formation of microstructures, such as advanced integrated circuits, and, more particularly, to the formation of conductive structures, such as copper-based metallization layers, and techniques to reduce electromigration and other stress-induced mass transport effects during operation.
- interconnect lines are also reduced to compensate for a reduced amount of available floor space and for an increased number of circuit elements provided per unit die area, as typically the number of interconnections required increases over-proportionally relative to the number of circuit elements.
- a plurality of stacked “wiring” layers also referred to as metallization layers, is usually provided, wherein individual metal lines of one metallization layer are connected to individual metal lines of an overlying or underlying metallization layer by so-called vias.
- vias so-called vias.
- reduced dimensions of the interconnect lines are necessary to comply with the enormous complexity of, for instance, modern CPUs, memory chips, ASICs (application specific ICs) and the like.
- the reduced cross-sectional area of the interconnect structures possibly in combination with an increase of the static power consumption of extremely scaled transistor elements, may result in considerable current densities in the metal lines, which may even increase with every new device generation.
- Advanced integrated circuits including transistor elements having a critical dimension of 0. ⁇ m and even less, may, therefore, typically be operated at significantly increased current densities of up to several kA per cm 2 in the individual interconnect structures, despite the provision of a relatively large number of metallization layers, owing to the significant number of circuit elements per unit area.
- Operating the interconnect structures at elevated current densities may entail a plurality of problems related to stress-induced line degradation, which may finally lead to a premature failure of the integrated circuit.
- Electromigration is caused by momentum transfer of electrons to the ion cores in the conductors, resulting in a net momentum in the direction of electron flow.
- a significant collective motion or directed diffusion of atoms may be caused due to electromigration in the interconnect metal, wherein the presence of respective diffusion paths may have a substantial influence on the displaced amount of mass resulting from the momentum transfer.
- electromigration may lead to the formation of voids within and hillocks next to the metal interconnect, thereby resulting in reduced performance and reliability or complete failure of the device.
- metal lines embedded into silicon dioxide and/or silicon nitride are frequently used as metal for metallization layers, wherein, as explained above, advanced integrated circuits having critical dimensions of 0.1 ⁇ m or less, may require significantly reduced cross-sectional areas of the metal lines and, thus, increased current densities, which may render aluminum less attractive for the formation of metallization layers.
- silicon nitride is a dielectric material that effectively prevents the diffusion of copper atoms
- selecting silicon nitride as an interlayer dielectric material may be less than desirable, since silicon nitride exhibits a moderately high permittivity, thereby increasing the parasitic capacitance of neighboring copper lines, which may result in non-tolerable signal propagation delays.
- a thin conductive barrier layer that also imparts the required mechanical stability to the copper is usually formed to separate the bulk copper from the surrounding dielectric material, thereby reducing copper diffusion into the dielectric materials and also reducing the diffusion of unwanted species, such as oxygen, fluorine and the like, into the copper.
- the conductive barrier layers may also provide highly stable interfaces with the copper, thereby reducing the probability of significant mass transport at these interfaces, which are typically a critical region in view of increased diffusion paths.
- tantalum, titanium, tungsten and their compounds, with nitrogen and silicon and the like are preferred candidates for a conductive barrier layer, wherein the barrier layer may comprise two or more sub-layers of different composition to meet the requirements in terms of diffusion suppressing and adhesion properties.
- damascene process first a dielectric layer is formed, which is then patterned to include trenches and/or vias which are subsequently filled with copper, wherein, as previously noted, prior to filling in the copper, a conductive barrier layer is formed on sidewalls of the trenches and vias.
- the deposition of the bulk copper material into the trenches and vias is usually accomplished by wet chemical deposition processes, such as electroplating and electroless plating, thereby requiring the reliable filling of vias with an aspect ratio of 5 and more with a diameter of 0.3 ⁇ m or even less, in combination with trenches having a width ranging from 0.1 ⁇ m to several ⁇ m.
- Electrochemical deposition processes for copper are well established in the field of electronic circuit board fabrication.
- the void-free filling of high aspect ratio vias is an extremely complex and challenging task, wherein the characteristics of the finally obtained copper-based interconnect structure significantly depend on process parameters, materials and geometry of the structure of interest.
- interconnect structures Since the geometry of interconnect structures is substantially determined by the design requirements and may, therefore, not be significantly altered for a given microstructure, it is of great importance to estimate and control the impact of materials, such as conductive and non-conductive barrier layers, of the copper microstructure and their mutual interaction on the characteristics of the interconnect structure to insure both high yield and the required product reliability. In particular, it is important to identify, monitor and reduce degradation and failure mechanisms in interconnect structures for various configurations to maintain device reliability for every new device generation or technology node.
- One prominent failure mechanism which is believed to significantly contribute to a premature device failure is the electromigration-induced material transport, particularly at an interface of the copper lines to the dielectric cap layer, which may be deposited after filling in the copper on the basis of the electrochemical deposition techniques.
- the interface characteristics may, therefore, be determined by the previous manufacturing steps, resulting in a specific texture of the copper, and the material characteristics of the cap material, which is frequently provided in the form of silicon nitride, silicon carbide, nitrogen-containing silicon carbide and the like.
- Recent research results seem to indicate that the electromigration behavior of the copper/cap layer interface may be improved by providing metallic impurities at the interface.
- these impurity atoms may tightly adhere to the copper surface and therefore suppress the migration of copper atoms, which may otherwise be caused by the momentum transfer of the electrons at the high current density that typically prevails in the metal line during operation. It has, therefore, been proposed to form copper alloys on the exposed copper surface by selective electrochemical deposition techniques prior to depositing the dielectric material. Although enhanced electromigration behavior may be achieved, the contamination of the surrounding dielectric material by the metallic components during the selective deposition technique may result in increased line-to-line leakage.
- the present disclosure is directed to various methods and devices that may avoid, or at least reduce, the effects of one or more of the problems identified above.
- an appropriate metallic species may be provided at a surface of the metal while substantially avoiding the metallic species in the adjacent dielectric material in the completed metallization layer so as to reduce the risk of creating increased leakage currents.
- appropriate thin films including the metallic species may be selectively deposited on the basis of an appropriately prepared deposition mask, thereby substantially avoiding a contamination of the adjacent dielectric material.
- an appropriate material layer including the metallic species may be deposited and patterned, thereby removing the metallic species from the dielectric material, wherein a subsequent diffusion process may finally result in the incorporation of the metallic species in the underlying metal region.
- the metallic species may be efficiently incorporated into a surface area by particle bombardment, such as ion implantation, plasma treatment and the like.
- One illustrative method disclosed herein comprises forming a mask above a metal region formed in a dielectric material of a metallization layer of a semiconductor device, wherein the mask exposes a surface of the metal region and covers the dielectric material.
- the method further comprises applying a metallic species through the mask to the exposed surface of the metal region and removing the mask. Additionally, the method comprises forming a dielectric cap material above the metallization layer, wherein the dielectric cap material covers the surface containing the metallic species.
- a further illustrative method disclosed herein comprises forming a metal layer above a dielectric layer of a metallization layer of a semiconductor device so as to fill an opening in the dielectric layer.
- the method further comprises performing an implantation process to introduce a metallic species through an exposed surface of the metal layer.
- the method comprises removing excess material of the metal layer from the dielectric layer to form a metal region in the dielectric layer, wherein the metal region has a surface comprising the metallic species.
- a still further illustrative method disclosed herein comprises forming a via opening in a dielectric layer, wherein the via opening extends to and exposes a portion of a first metal region formed in a first metallization layer of a semiconductor device.
- the method additionally comprises performing an ion implantation process to introduce a metallic species into the exposed portion of the first metal region.
- the via opening is filled with a metal.
- FIGS. 1 a - 1 c schematically illustrate cross-sectional views of a semiconductor device during various manufacturing stages in forming a metallization layer including a metal region having a metallic species selectively formed in a surface area thereof, according to illustrative embodiments;
- FIGS. 1 d - 1 h schematically illustrate the semiconductor device during various manufacturing stages, wherein a metallic species may be formed on the surface of a metal line in an intermediate stage of forming the metal line, according to illustrative embodiments;
- FIGS. 1 i - 1 j schematically illustrate the semiconductor device during various manufacturing stages in selectively providing a metal layer containing an appropriate metallic species for enhancing the electromigration behavior of an underlying metal line, according to yet other illustrative embodiments;
- FIG. 1 k schematically illustrates a cross-sectional view of a metallization layer during a diffusion process for selectively driving a metallic species into the surface of a metal layer, according to still further illustrative embodiments.
- FIGS. 1 l - 1 m schematically illustrate cross-sectional views of the semiconductor device when forming a via opening through which the species may be incorporated into an exposed surface portion of a metal region, according to still other illustrative embodiments.
- the subject matter of the present disclosure relates to manufacturing techniques for semiconductor devices in which a metallic species may be introduced into a metal region in a selective manner, that is, in a manner such that significant contamination of surface areas of the dielectric material may be avoided.
- the metallic species which may be considered as an alloy-forming species, may be brought into contact with the metal region under consideration substantially without contacting the adjacent dielectric material or wherein a thin surface portion of the dielectric material may be removed together with any possible contaminants, when metallic species may be introduced in an intermediate manufacturing stage for forming the metallization layer under consideration.
- a metal species which in some illustrative embodiments may be provided in the form of an atomic species having an atomic radius that is greater than the radius of copper, may therefore be obtained substantially without negatively affecting the characteristics of the dielectric material. In this manner, the inter-diffusion of the metallic species into deeper areas of the metal and into the dielectric cap material may be reduced.
- the selective positioning of metallic species at and within the surface of the metal region under consideration may be accomplished by appropriately designed deposition and/or diffusion processes, depending on material characteristics, while, in other illustrative aspects, implantation processes, for instance based on appropriately designed implantation masks or on the basis of a “self-masking” regime, may be performed at appropriate manufacturing stages in order to enhance the surface characteristics of metal regions, such as copper-containing regions, with respect to the electromigration performance.
- FIG. 1 a schematically illustrates a cross-sectional view of a semiconductor device 100 in an advanced manufacturing stage.
- the semiconductor device 100 may comprise a substrate 101 , which may represent any appropriate carrier material, such as semiconductive materials, insulating materials and the like, for forming therein and thereabove respective semiconductive features, such as transistors and the like.
- the substrate 101 may represent a substantially crystalline semiconductor material, such as silicon, germanium, a semiconductor compound and the like.
- the substrate 101 may comprise, at least partially, an insulating layer, above which an appropriate material layer may be provided which is suitable for forming therein and thereon circuit elements.
- any such circuit elements are not shown in FIG. 1 a.
- the subject matter disclosed herein should not be considered as being restricted to any specific semiconductor material and carrier material for the substrate 101 , including a device layer with circuit elements such as transistors and the like.
- the semiconductor device 100 as shown in FIG. 1 a may further comprise a layer 110 , which may represent a metallization layer, such as the very first metallization layer, which may connect to respective circuit elements on the basis of a contact structure (not shown) and the like.
- the layer 110 may be referred to as a metallization layer which may comprise a dielectric material 111 that may comprise any appropriate material or material composition, as required.
- the dielectric material 111 may comprise a low-k dielectric material, i.e., a material having a relative permittivity of 3.0 or less in order to reduce the parasitic capacitance with respect to neighboring metal regions.
- the metallization layer 110 may comprise a metal region 112 , which may be substantially comprised of a highly conductive metal, such as copper, silver, alloys thereof and the like, while, in other cases, contact materials, such as tungsten and the like, may be incorporated in the metal region 112 .
- the metal region 112 may further comprise conductive barrier materials if metals exhibiting increased diffusion activity may be considered, such as copper.
- the metallization layer 110 may further comprise a dielectric cap layer, for instance in the form of silicon nitride, silicon carbide, nitrogen-containing silicon carbide and the like, when a direct contact of the metal region 112 with a further metallization layer 120 , i.e., a dielectric material 121 thereof, is considered inappropriate.
- the second metallization layer 120 may further comprise a metal region 122 , for instance in the form of a trench 122 A and a via 122 B.
- the metal region 122 may comprise a highly conductive metal, such as copper, which may require a confinement by an appropriately designed barrier layer 123 .
- appropriate barrier materials in a copper-based metallization regime are tantalum, tantalum nitride, titanium, titanium nitride, a plurality of compounds such as cobalt, tungsten, phosphorous, or a compound of cobalt, tungsten, boron, compounds of nickel, molybdenum, boron and the like.
- the electromigration effects at an interface between the barrier layer 123 and the highly conductive metal in the metal region 122 may be less pronounced, while, typically, a dominant failure mechanism may occur at a surface 122 S of the region 122 when brought into contact with a dielectric material of a following metallization layer.
- the semiconductor device 100 as shown in FIG. 1 a may be formed on the basis of well-established process techniques. That is, circuit elements, possibly in combination with other microstructural features, may be formed at any appropriate level above the substrate 101 , as previously explained, wherein transistor elements may be formed on the basis of critical dimensions on the order of magnitude of 50 nm and less, as are typically used in sophisticated integrated circuits, such as CPUs and the like. Thereafter, an appropriate contact structure, for instance the layer 110 , may be formed to provide electrical connection to conductive semiconductor areas of the circuit elements previously formed. Next, one or more metallization levels may be provided, when the layer 110 may not represent the very first metallization layer.
- the dielectric material 111 may be deposited on the basis of any appropriate technique, wherein it should be appreciated that well-established material compositions, for instance including etch stop layers and the like, may be incorporated in the material 111 . Subsequently, well-established patterning regimes may be used to form openings corresponding to the metal region 112 , which may typically be provided in the form of a metal line or a contact portion, depending on the device requirements. Thereafter, a metal may be filled in the opening, wherein respective techniques may be used, as will be described with reference to the metallization layer 120 and subsequent embodiments described with reference to the further drawings.
- the dielectric material 121 may be deposited, for instance by using appropriate techniques for applying a low-k material, followed by sophisticated patterning techniques for forming an opening for the via 122 B and the trench 122 A.
- the openings for the via 122 B and the trench 122 A may have been formed so as to connect to each other in order to enable a common filling in of the barrier material 123 and the highly conductive metal, such as copper.
- the via 122 B and the trench 122 A may be formed in separate patterning sequences, which may also be encompassed by the principles disclosed herein.
- the barrier layer 123 may be deposited by using well-established techniques, such as sputter deposition, chemical vapor deposition (CVD), atomic layer deposition (ALD), electrochemical deposition and the like. Thereafter, the highly conductive metal may be deposited, wherein, frequently, a so-called seed layer may be provided, which may also be deposited on the basis of sputter deposition, ALD, CVD, electrochemical deposition and the like. Next, the volume material may be deposited, for instance, by electroless plating, electroplating and the like.
- excess material may be deposited so as to reliably fill the via 122 B and the trench 122 A, thereby requiring a subsequent removal of the excess material in order to provide the metal region 122 as an isolated feature.
- a respective removal of excess material may be accomplished by using removal techniques such as chemical mechanical polishing (CMP), electro-CMP, etching, electro-etching and the like. Consequently, after the end of this process sequence, the surface 122 S may be exposed. In some illustrative embodiments, the exposed surface 122 S may be treated, when highly reactive metals, such as copper, are used for the metal region 122 .
- a passivation layer 124 for instance in the form of copper oxide and the like, may be provided to obtain enhanced uniformity during the further processing for selectively providing a metallic species in and at the surface 122 S.
- an oxidizing ambient may be established in order to controllably create a thin copper oxide layer, which may continuously cover the surface 122 S.
- FIG. 1 b schematically illustrates the semiconductor device 100 in a further advanced manufacturing stage.
- a mask 102 which may be provided in the form of a resist mask, is formed above the metallization layer 120 and includes an opening 102 A for exposing the surface 122 S or the corresponding passivation layer 124 , if provided.
- the mask 102 may be patterned on the basis of a lithography step using the same mask as previously used for patterning the trench 122 A.
- the passivation layer 124 may suppress any interaction with the material in the trench 122 A.
- a surface treatment process 103 may be performed to selectively introduce a desired metallic species, such as nickel, tin, cobalt and the like.
- a desired metallic species such as nickel, tin, cobalt and the like.
- the atomic radius of the metal species may be comparable and advantageously greater than the atomic radius of copper, thereby reducing inter-diffusion of the metallic species during the further processing and the operation of the device 100 .
- the treatment 103 may comprise a plasma treatment performed in plasma ambient containing the desired metallic species.
- any appropriate process tool for plasma assisted deposition or etching may be used for establishing the plasma ambient, wherein appropriate process parameters, such as plasma power, bias power and the like, may be determined by experimentally determining a penetration depth and a concentration of the metallic species for a plurality of different process conditions.
- the treatment 103 may include a preceding cleaning process, for instance, for removing surface contamination or the passivation layer 124 , if deemed inappropriate for the incorporation of the desired metallic species.
- the surface treatment process 103 may comprise an ion implantation process, which may be performed on the basis of appropriately adjusted process parameters, such as implantation energy, dose and the like.
- process parameters such as implantation energy, dose and the like.
- moderately low implantation energies of several keVs to several tens of keVs may be used in combination with implantation species, such as nickel, tin, cobalt and the like.
- implantation species such as nickel, tin, cobalt and the like.
- Respective parameter settings may be readily established by simulation and/or experiment in order to obtain a desired penetration depth and concentration.
- the metallic species may be incorporated into the surface 122 S with a thickness of one to several nanometers, thereby generating a surface layer 122 L containing a desired concentration of the metallic species under consideration.
- a concentration of approximately 0.05 to several atomic percent may be incorporated during the process 103 , thereby enhancing the overall surface characteristics, as previously discussed.
- the passivation layer 124 if provided, may be maintained in some cases, wherein the implantation energy may be appropriately adjusted to obtain the desired penetration depth and thickness of the layer 122 L after removing the passivation layer 124 at any appropriate manufacturing stage.
- FIG. 1 c schematically illustrates the semiconductor device 100 after the removal of the mask 102 . Consequently, the metal region 122 may comprise the layer 122 L of enhanced electromigration behavior, possibly in combination with the passivation layer 124 .
- the further processing may then be continued by depositing a dielectric cap layer, for instance in the form of silicon nitride, silicon carbide, nitrogen-containing silicon carbide and the like, followed by the deposition of the dielectric material of a following metallization layer.
- a heat treatment may be performed after the incorporation of the metallic species 122 L to promote the formation of an alloy and thus stabilize the characteristics of the layer 122 L.
- the crystallographic configuration of the metal in the region 122 may also be adjusted, for instance, in view of grain size, grain orientation and the like.
- FIG. 1 d schematically illustrates the semiconductor device 100 according to further illustrative embodiments.
- the device 100 is shown in a manufacturing stage in which a metal layer 122 M may have been formed, on the basis of deposition techniques, as previously described.
- the metal layer 122 M may be formed above the dielectric material 121 and within the opening defining the metal region 122 .
- FIG. 1 e schematically illustrates the device 100 during the treatment 103 , which now comprises an ion implantation process based on process parameters to introduce the metallic species down to a desired depth, as indicated by arrow 122 D and the dashed line.
- the conductive barrier layer 123 may cover the dielectric material 121 and may thus provide ion stopping capabilities, depending on the composition of the barrier layer 123 .
- the surface topography of the layer 123 may in itself provide increased penetration of the metal region 122 due to a reduced height level with respect to the height level defined by the dielectric material 121 .
- the implantation energy may be adjusted such that significant penetration into the dielectric material 121 may be prevented, while, nevertheless, obtaining a desired concentration of the metallic species at a height level within the region 122 , which may correspond at least to the surface after the removal of the excess material of the layer 122 M.
- the barrier layer 123 may have to be reliably removed from horizontal portions of the dielectric material 121 , thereby typically requiring a certain degree of over-polishing, during which a certain amount of the dielectric material 121 may also be removed. Consequently, undesired metallic species contained therein may also be reliably removed, since the implantation energy may be selected such that the penetration depth is restricted to a portion of the dielectric material 121 , which may be reliably removed during the subsequent CMP process.
- FIG. 1 f schematically illustrates the device 100 after removal of the excess material.
- the metallic species in the form of the layer 122 L may be provided on the metal region 122 , while a contamination of the dielectric material 121 may be maintained at a low level, as discussed above.
- the further processing may be continued, for instance, by performing a heat treatment and the like, followed by the deposition of an appropriate dielectric cap material, possibly in combination with a further metallization level.
- the implantation process 103 as shown in FIG.
- 1 e may be performed as a “self-masking” and self-adjusted process, since the metallic species may be substantially positioned in and on the metal region 122 , while undesired amounts of the metallic species, if incorporated in the dielectric material 121 , may be subsequently removed without requiring additional process steps.
- FIG. 1 g schematically illustrates the semiconductor device 100 according to still further illustrative embodiments, in which, starting from the configuration as shown in FIG. 1 d, a first removal step 104 may be performed to reduce an initial thickness of the layer 122 M to a second excess height 122 H, thereby also providing a substantially planar surface topography.
- the excess height 122 H may be substantially zero, thereby exposing the barrier layer 123 , which may provide enhanced controllability of the removal process 104 .
- the process parameters of the subsequent implantation process 103 may be adjusted with enhanced accuracy, thereby providing increased process uniformity and thus uniformity of the layer 122 L.
- FIG. 1 h schematically illustrates the device 100 during the process 103 , thereby positioning the metallic species at a desired depth for forming the layer 122 L, wherein significant penetration of the dielectric material 121 may be blocked by the barrier material 123 and/or may occur with increased uniformity, thereby also enhancing the result of the subsequent removal of the barrier layer 123 including the metallic species.
- the excess height 122 H may be approximately zero, thereby exposing the surface 122 , while substantially maintaining the barrier layer 123 .
- appropriate plasma treatments may be performed, thereby providing a desired penetration depth, which may result in enhanced cycle time and uniformity, substantially without contributing to a contamination of the dielectric material 121 .
- the barrier material 123 and any excess material of the layer 122 M may be removed and the further processing may be continued, as described above.
- FIG. 1 i schematically illustrates the device 100 according to still further illustrative embodiments, in which the mask 102 may be used as a deposition mask for selectively forming the layer 122 L, which may comprise the desired metallic species, while substantially avoiding the contact of the layer 122 L with the dielectric material 121 .
- electro-chemical deposition techniques may be used, for instance, preceded by the deposition of an appropriate catalyst material, if the exposed surface 122 S (see FIG. 1 j ) may be considered inappropriate for a desired electrochemical deposition.
- the electrochemical deposition process may be a self-catalyzing process, thereby substantially avoiding the deposition of the layer 122 S on exposed portions of the mask 102 .
- the mask 102 may reliably suppress a contact of the material 121 with a corresponding electrolyte solution.
- the mask 102 may be efficiently removed on the basis of well-established techniques.
- the layer 122 S may be deposited on the basis of a gaseous ambient, for instance, by performing a physical vapor deposition process or a chemical vapor deposition process, wherein a process temperature may be maintained at approximately 200° C. and less to avoid significant chemical modifications in the structure of the mask 102 , if provided as a resist mask.
- the mask 103 may be removed, for instance, by applying heat so as to peel off the mask 103 together with the layer 122 S. It should be appreciated that, during the corresponding removal process, contamination of exposed portions of the dielectric material 121 may remain at a low level since removed pieces of the layer 122 S may not substantially come into contact with the dielectric material 121 .
- a heat treatment may be performed, for instance, for stabilizing the layer 122 S and/or for generating a certain degree of inter-diffusion or to promote the formation of an alloy to enhance the overall strength of the surface 122 S comprising the layer 122 L.
- FIG. 1 j schematically illustrates the device 100 with the layer 122 L selectively formed on the surface 122 S.
- the layer 122 L may represent the result of the process after removing the mask 102 , while, in other illustrative embodiments, the layer 122 L may be deposited above the metal region 122 and the dielectric material 121 if significant reaction of the metallic species in the layer 122 L with the dielectric material 121 may not substantially occur at temperatures used during the deposition of the layer 122 L and the subsequent patterning thereof.
- a lithography mask may be formed after the deposition of the layer 122 L and exposed portions thereof, i.e., portions not formed on the dielectric layer 121 , may be removed on the basis of any appropriate etch techniques.
- FIG. 1 k schematically illustrates the device 100 during a heat treatment 104 for initiating a diffusion of the metallic species within the layer 122 L into the metal of the metal region 122 .
- the layer 122 L may be removed after the process 104 if a direct contact with a further dielectric material may be deemed inappropriate.
- the layer 122 L may act as a donator for the desired metallic species during a heat treatment 106 , while substantially not affecting the dielectric material 121 .
- a further etch process 105 may be performed that is designed to remove the remaining material of the etch stop layer 114 within the via opening 121 A.
- the remaining etch stop material may be removed during the removal of a corresponding resist mask using an oxygen-based plasma ambient, possibly in combination with a fluorine component.
- a portion of the surface of the metal region 112 may be exposed, as indicated by 112 S. That is, the portion 112 S may have substantially the lateral dimension as the via 122 B to be formed in the via opening 121 A.
- FIG. 1 m schematically illustrates the device 100 during the ion implantation process 103 for introducing the metallic species into the exposed surface portion 112 S on the basis of appropriately selected implantation parameters.
- a respective layer 122 L may be created at a portion at which the via 122 B will connect to the metal region 112 , thereby providing enhanced electromigration stability at this area.
- a metallic species may also be incorporated into the surface portion of the dielectric material 121 , wherein, however, a penetration depth may be moderately low since low implantation energies may be used, as the layer 122 L may be required at the surface portion 112 S only.
- the barrier material 123 and the metal layer 122 M may be deposited, as described above.
- the metallic species may be incorporated, for instance, by an ion implantation process, as previously described, while, in other cases, the metallic species may be applied at a later manufacturing stage, as described with the preceding embodiments.
- the layer 122 L in the exposed surface portion 112 S may be considered sufficient for obtaining the desired enhancement in electromigration resistance.
- the excess material of the layer 122 M may be removed by a process, including a CMP process, at least at a final phase, thereby also removing a certain amount of the dielectric layer 121 , as previously explained.
- the metallic species formed in a surface portion of the dielectric layer 121 may be significantly reduced or may be substantially completely removed, thereby reducing or suppressing a negative effect on the dielectric characteristics of the layer 121 .
- the principles disclosed herein provide techniques for enhancing the electromigration behavior of metallization systems of advanced semiconductor devices by “selectively” providing a metallic species at least on a portion of the surface of a metal region.
- an implantation process may be performed on the basis of an implantation mask or on the basis of self-masking mechanisms and/or a selective deposition and diffusion mechanism may be employed.
- the implantation parameters may be appropriately tuned to obtain a desired resistivity of the implanted portion of the basis material.
- the overall concentration and the vertical concentration profile may be appropriately adjusted so as to not unduly increase the overall resistivity of the implanted portion and thus of the metal region under consideration but nevertheless provide an enhanced resistance against electromigration effects. Consequently, the overall electrical resistivity of metal lines may not be unduly increased while nevertheless significantly enhancing the interface characteristic with an overlying dielectric cap layer.
- unwanted interaction of the metallic species with the dielectric material may be suppressed or substantially completely avoided, thereby maintaining additional leakage currents at a low level.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- 1. FIELD OF THE INVENTION
- Generally, the present disclosure relates to the formation of microstructures, such as advanced integrated circuits, and, more particularly, to the formation of conductive structures, such as copper-based metallization layers, and techniques to reduce electromigration and other stress-induced mass transport effects during operation.
- 2. DESCRIPTION OF THE RELATED ART
- In the field of fabricating modern microstructures, such as integrated circuits, there is a continuous drive to steadily reduce the feature sizes of microstructure elements, thereby enhancing the functionality of these structures. For instance, in modern integrated circuits, minimum feature sizes, such as the channel length of field effect transistors, have reached the deep sub-micron range, thereby increasing performance of these circuits in terms of speed and/or power consumption. As the size of individual circuit elements is reduced with every new circuit generation, thereby improving, for example, the switching speed of the transistor elements, the available floor space for interconnect lines electrically connecting the individual circuit elements is also decreased. Consequently, the dimensions of these interconnect lines are also reduced to compensate for a reduced amount of available floor space and for an increased number of circuit elements provided per unit die area, as typically the number of interconnections required increases over-proportionally relative to the number of circuit elements. Thus, a plurality of stacked “wiring” layers, also referred to as metallization layers, is usually provided, wherein individual metal lines of one metallization layer are connected to individual metal lines of an overlying or underlying metallization layer by so-called vias. Despite the provision of a plurality of metallization layers, reduced dimensions of the interconnect lines are necessary to comply with the enormous complexity of, for instance, modern CPUs, memory chips, ASICs (application specific ICs) and the like. The reduced cross-sectional area of the interconnect structures, possibly in combination with an increase of the static power consumption of extremely scaled transistor elements, may result in considerable current densities in the metal lines, which may even increase with every new device generation.
- Advanced integrated circuits, including transistor elements having a critical dimension of 0. μm and even less, may, therefore, typically be operated at significantly increased current densities of up to several kA per cm2 in the individual interconnect structures, despite the provision of a relatively large number of metallization layers, owing to the significant number of circuit elements per unit area. Operating the interconnect structures at elevated current densities, however, may entail a plurality of problems related to stress-induced line degradation, which may finally lead to a premature failure of the integrated circuit. One prominent phenomenon in this respect is the current-induced mass transport in metal lines and vias, also referred to as “electromigration.” Electromigration is caused by momentum transfer of electrons to the ion cores in the conductors, resulting in a net momentum in the direction of electron flow. In particular, at high current densities, a significant collective motion or directed diffusion of atoms may be caused due to electromigration in the interconnect metal, wherein the presence of respective diffusion paths may have a substantial influence on the displaced amount of mass resulting from the momentum transfer. Thus, electromigration may lead to the formation of voids within and hillocks next to the metal interconnect, thereby resulting in reduced performance and reliability or complete failure of the device. For instance, aluminum lines embedded into silicon dioxide and/or silicon nitride are frequently used as metal for metallization layers, wherein, as explained above, advanced integrated circuits having critical dimensions of 0.1 μm or less, may require significantly reduced cross-sectional areas of the metal lines and, thus, increased current densities, which may render aluminum less attractive for the formation of metallization layers.
- Consequently, aluminum is being replaced by copper, a material with significantly lower resistivity and improved resistance to electromigration even at considerably higher current densities compared to aluminum. The introduction of copper into the fabrication of microstructures and integrated circuits comes along with a plurality of severe problems residing in copper's characteristic to readily diffuse in silicon dioxide and a plurality of low-k dielectric materials, which are typically used in combination with copper in order to reduce the parasitic capacitance within complex metallization layers. In order to provide the necessary adhesion and to avoid the undesired diffusion of copper atoms into sensitive device regions, it is, therefore, usually necessary to provide a barrier layer between the copper and the dielectric material in which the copper-based interconnect structures are embedded. Although silicon nitride is a dielectric material that effectively prevents the diffusion of copper atoms, selecting silicon nitride as an interlayer dielectric material may be less than desirable, since silicon nitride exhibits a moderately high permittivity, thereby increasing the parasitic capacitance of neighboring copper lines, which may result in non-tolerable signal propagation delays. Hence, a thin conductive barrier layer that also imparts the required mechanical stability to the copper is usually formed to separate the bulk copper from the surrounding dielectric material, thereby reducing copper diffusion into the dielectric materials and also reducing the diffusion of unwanted species, such as oxygen, fluorine and the like, into the copper. Furthermore, the conductive barrier layers may also provide highly stable interfaces with the copper, thereby reducing the probability of significant mass transport at these interfaces, which are typically a critical region in view of increased diffusion paths. Currently, tantalum, titanium, tungsten and their compounds, with nitrogen and silicon and the like are preferred candidates for a conductive barrier layer, wherein the barrier layer may comprise two or more sub-layers of different composition to meet the requirements in terms of diffusion suppressing and adhesion properties.
- Another characteristic of copper significantly distinguishing it from aluminum is the fact that copper may not be readily deposited in larger amounts by chemical and physical vapor deposition techniques, in addition to the fact that copper may not be efficiently patterned by anisotropic dry etch processes, thereby requiring a process strategy that is commonly referred to as the damascene or inlaid technique. In the damascene process, first a dielectric layer is formed, which is then patterned to include trenches and/or vias which are subsequently filled with copper, wherein, as previously noted, prior to filling in the copper, a conductive barrier layer is formed on sidewalls of the trenches and vias. The deposition of the bulk copper material into the trenches and vias is usually accomplished by wet chemical deposition processes, such as electroplating and electroless plating, thereby requiring the reliable filling of vias with an aspect ratio of 5 and more with a diameter of 0.3 μm or even less, in combination with trenches having a width ranging from 0.1 μm to several μm. Electrochemical deposition processes for copper are well established in the field of electronic circuit board fabrication. However, the void-free filling of high aspect ratio vias is an extremely complex and challenging task, wherein the characteristics of the finally obtained copper-based interconnect structure significantly depend on process parameters, materials and geometry of the structure of interest. Since the geometry of interconnect structures is substantially determined by the design requirements and may, therefore, not be significantly altered for a given microstructure, it is of great importance to estimate and control the impact of materials, such as conductive and non-conductive barrier layers, of the copper microstructure and their mutual interaction on the characteristics of the interconnect structure to insure both high yield and the required product reliability. In particular, it is important to identify, monitor and reduce degradation and failure mechanisms in interconnect structures for various configurations to maintain device reliability for every new device generation or technology node.
- Accordingly, a great deal of effort has been made in investigating the degradation of copper interconnects, especially in combination with low-k dielectric materials having a relative permittivity of 3.1 or less, in order to find new materials and process strategies for forming copper-based lines and vias with a low overall permittivity. Although the exact mechanism of electromigration in copper lines is still not quite fully understood, it turns out that voids positioned in and on sidewalls and especially at interfaces to neighboring materials may have a significant impact on the finally achieved performance and reliability of the interconnects.
- One prominent failure mechanism which is believed to significantly contribute to a premature device failure is the electromigration-induced material transport, particularly at an interface of the copper lines to the dielectric cap layer, which may be deposited after filling in the copper on the basis of the electrochemical deposition techniques. The interface characteristics may, therefore, be determined by the previous manufacturing steps, resulting in a specific texture of the copper, and the material characteristics of the cap material, which is frequently provided in the form of silicon nitride, silicon carbide, nitrogen-containing silicon carbide and the like. Recent research results seem to indicate that the electromigration behavior of the copper/cap layer interface may be improved by providing metallic impurities at the interface. It is believed that these impurity atoms may tightly adhere to the copper surface and therefore suppress the migration of copper atoms, which may otherwise be caused by the momentum transfer of the electrons at the high current density that typically prevails in the metal line during operation. It has, therefore, been proposed to form copper alloys on the exposed copper surface by selective electrochemical deposition techniques prior to depositing the dielectric material. Although enhanced electromigration behavior may be achieved, the contamination of the surrounding dielectric material by the metallic components during the selective deposition technique may result in increased line-to-line leakage.
- The present disclosure is directed to various methods and devices that may avoid, or at least reduce, the effects of one or more of the problems identified above.
- The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
- Generally, the subject matter disclosed herein relates to enhanced techniques for improving the electromigration behavior in the metallization structure of advanced semiconductor devices. To this end, an appropriate metallic species may be provided at a surface of the metal while substantially avoiding the metallic species in the adjacent dielectric material in the completed metallization layer so as to reduce the risk of creating increased leakage currents. In illustrative aspects disclosed herein, appropriate thin films including the metallic species may be selectively deposited on the basis of an appropriately prepared deposition mask, thereby substantially avoiding a contamination of the adjacent dielectric material. In other illustrative aspects, an appropriate material layer including the metallic species may be deposited and patterned, thereby removing the metallic species from the dielectric material, wherein a subsequent diffusion process may finally result in the incorporation of the metallic species in the underlying metal region. In other illustrative aspects, the metallic species may be efficiently incorporated into a surface area by particle bombardment, such as ion implantation, plasma treatment and the like.
- One illustrative method disclosed herein comprises forming a mask above a metal region formed in a dielectric material of a metallization layer of a semiconductor device, wherein the mask exposes a surface of the metal region and covers the dielectric material. The method further comprises applying a metallic species through the mask to the exposed surface of the metal region and removing the mask. Additionally, the method comprises forming a dielectric cap material above the metallization layer, wherein the dielectric cap material covers the surface containing the metallic species.
- A further illustrative method disclosed herein comprises forming a metal layer above a dielectric layer of a metallization layer of a semiconductor device so as to fill an opening in the dielectric layer. The method further comprises performing an implantation process to introduce a metallic species through an exposed surface of the metal layer. Moreover, the method comprises removing excess material of the metal layer from the dielectric layer to form a metal region in the dielectric layer, wherein the metal region has a surface comprising the metallic species.
- A still further illustrative method disclosed herein comprises forming a via opening in a dielectric layer, wherein the via opening extends to and exposes a portion of a first metal region formed in a first metallization layer of a semiconductor device. The method additionally comprises performing an ion implantation process to introduce a metallic species into the exposed portion of the first metal region. Finally, the via opening is filled with a metal.
- The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
-
FIGS. 1 a-1 c schematically illustrate cross-sectional views of a semiconductor device during various manufacturing stages in forming a metallization layer including a metal region having a metallic species selectively formed in a surface area thereof, according to illustrative embodiments; -
FIGS. 1 d-1 h schematically illustrate the semiconductor device during various manufacturing stages, wherein a metallic species may be formed on the surface of a metal line in an intermediate stage of forming the metal line, according to illustrative embodiments; -
FIGS. 1 i-1 j schematically illustrate the semiconductor device during various manufacturing stages in selectively providing a metal layer containing an appropriate metallic species for enhancing the electromigration behavior of an underlying metal line, according to yet other illustrative embodiments; -
FIG. 1 k schematically illustrates a cross-sectional view of a metallization layer during a diffusion process for selectively driving a metallic species into the surface of a metal layer, according to still further illustrative embodiments; and -
FIGS. 1 l-1 m schematically illustrate cross-sectional views of the semiconductor device when forming a via opening through which the species may be incorporated into an exposed surface portion of a metal region, according to still other illustrative embodiments. - While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Various illustrative embodiments are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
- The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
- The subject matter of the present disclosure relates to manufacturing techniques for semiconductor devices in which a metallic species may be introduced into a metal region in a selective manner, that is, in a manner such that significant contamination of surface areas of the dielectric material may be avoided. For this purpose, the metallic species, which may be considered as an alloy-forming species, may be brought into contact with the metal region under consideration substantially without contacting the adjacent dielectric material or wherein a thin surface portion of the dielectric material may be removed together with any possible contaminants, when metallic species may be introduced in an intermediate manufacturing stage for forming the metallization layer under consideration. Consequently, the advantageous effects of a metal species, which in some illustrative embodiments may be provided in the form of an atomic species having an atomic radius that is greater than the radius of copper, may therefore be obtained substantially without negatively affecting the characteristics of the dielectric material. In this manner, the inter-diffusion of the metallic species into deeper areas of the metal and into the dielectric cap material may be reduced. The selective positioning of metallic species at and within the surface of the metal region under consideration may be accomplished by appropriately designed deposition and/or diffusion processes, depending on material characteristics, while, in other illustrative aspects, implantation processes, for instance based on appropriately designed implantation masks or on the basis of a “self-masking” regime, may be performed at appropriate manufacturing stages in order to enhance the surface characteristics of metal regions, such as copper-containing regions, with respect to the electromigration performance.
-
FIG. 1 a schematically illustrates a cross-sectional view of asemiconductor device 100 in an advanced manufacturing stage. Thesemiconductor device 100 may comprise asubstrate 101, which may represent any appropriate carrier material, such as semiconductive materials, insulating materials and the like, for forming therein and thereabove respective semiconductive features, such as transistors and the like. For example, thesubstrate 101 may represent a substantially crystalline semiconductor material, such as silicon, germanium, a semiconductor compound and the like. In other cases, thesubstrate 101 may comprise, at least partially, an insulating layer, above which an appropriate material layer may be provided which is suitable for forming therein and thereon circuit elements. For convenience, any such circuit elements are not shown inFIG. 1 a. Thus, unless otherwise stated in the specification and/or the appended claims, the subject matter disclosed herein should not be considered as being restricted to any specific semiconductor material and carrier material for thesubstrate 101, including a device layer with circuit elements such as transistors and the like. - The
semiconductor device 100 as shown inFIG. 1 a may further comprise alayer 110, which may represent a metallization layer, such as the very first metallization layer, which may connect to respective circuit elements on the basis of a contact structure (not shown) and the like. For convenience, thelayer 110 may be referred to as a metallization layer which may comprise adielectric material 111 that may comprise any appropriate material or material composition, as required. For instance, thedielectric material 111 may comprise a low-k dielectric material, i.e., a material having a relative permittivity of 3.0 or less in order to reduce the parasitic capacitance with respect to neighboring metal regions. Furthermore, themetallization layer 110 may comprise ametal region 112, which may be substantially comprised of a highly conductive metal, such as copper, silver, alloys thereof and the like, while, in other cases, contact materials, such as tungsten and the like, may be incorporated in themetal region 112. Themetal region 112 may further comprise conductive barrier materials if metals exhibiting increased diffusion activity may be considered, such as copper. In some cases, themetallization layer 110 may further comprise a dielectric cap layer, for instance in the form of silicon nitride, silicon carbide, nitrogen-containing silicon carbide and the like, when a direct contact of themetal region 112 with afurther metallization layer 120, i.e., adielectric material 121 thereof, is considered inappropriate. Thesecond metallization layer 120 may further comprise ametal region 122, for instance in the form of atrench 122A and a via 122B. Furthermore, in the embodiment shown, themetal region 122 may comprise a highly conductive metal, such as copper, which may require a confinement by an appropriately designedbarrier layer 123. For example, appropriate barrier materials in a copper-based metallization regime are tantalum, tantalum nitride, titanium, titanium nitride, a plurality of compounds such as cobalt, tungsten, phosphorous, or a compound of cobalt, tungsten, boron, compounds of nickel, molybdenum, boron and the like. As previously discussed, the electromigration effects at an interface between thebarrier layer 123 and the highly conductive metal in themetal region 122 may be less pronounced, while, typically, a dominant failure mechanism may occur at asurface 122S of theregion 122 when brought into contact with a dielectric material of a following metallization layer. - The
semiconductor device 100 as shown inFIG. 1 a may be formed on the basis of well-established process techniques. That is, circuit elements, possibly in combination with other microstructural features, may be formed at any appropriate level above thesubstrate 101, as previously explained, wherein transistor elements may be formed on the basis of critical dimensions on the order of magnitude of 50 nm and less, as are typically used in sophisticated integrated circuits, such as CPUs and the like. Thereafter, an appropriate contact structure, for instance thelayer 110, may be formed to provide electrical connection to conductive semiconductor areas of the circuit elements previously formed. Next, one or more metallization levels may be provided, when thelayer 110 may not represent the very first metallization layer. Thereafter, thedielectric material 111 may be deposited on the basis of any appropriate technique, wherein it should be appreciated that well-established material compositions, for instance including etch stop layers and the like, may be incorporated in thematerial 111. Subsequently, well-established patterning regimes may be used to form openings corresponding to themetal region 112, which may typically be provided in the form of a metal line or a contact portion, depending on the device requirements. Thereafter, a metal may be filled in the opening, wherein respective techniques may be used, as will be described with reference to themetallization layer 120 and subsequent embodiments described with reference to the further drawings. Thus, after completing themetallization layer 110, thedielectric material 121 may be deposited, for instance by using appropriate techniques for applying a low-k material, followed by sophisticated patterning techniques for forming an opening for the via 122B and thetrench 122A. It should be appreciated that, in the embodiment shown inFIG. 1 a, the openings for the via 122B and thetrench 122A may have been formed so as to connect to each other in order to enable a common filling in of thebarrier material 123 and the highly conductive metal, such as copper. In other cases, the via 122B and thetrench 122A may be formed in separate patterning sequences, which may also be encompassed by the principles disclosed herein. - In the following description, it may be referred to as a process for commonly filling the via 122B and the
trench 122A, which may also be referred to as a dual damascene approach. Thus, thebarrier layer 123 may be deposited by using well-established techniques, such as sputter deposition, chemical vapor deposition (CVD), atomic layer deposition (ALD), electrochemical deposition and the like. Thereafter, the highly conductive metal may be deposited, wherein, frequently, a so-called seed layer may be provided, which may also be deposited on the basis of sputter deposition, ALD, CVD, electrochemical deposition and the like. Next, the volume material may be deposited, for instance, by electroless plating, electroplating and the like. Typically, excess material may be deposited so as to reliably fill the via 122B and thetrench 122A, thereby requiring a subsequent removal of the excess material in order to provide themetal region 122 as an isolated feature. A respective removal of excess material may be accomplished by using removal techniques such as chemical mechanical polishing (CMP), electro-CMP, etching, electro-etching and the like. Consequently, after the end of this process sequence, thesurface 122S may be exposed. In some illustrative embodiments, the exposedsurface 122S may be treated, when highly reactive metals, such as copper, are used for themetal region 122. That is, during the removal of the excess material and in any subsequent substrate handling processes, the exposedsurface 122S may come into contact with reactive components, such as fluorine, oxygen and the like, which may result in the creation of a locally varying degree of surface contamination. Hence, in some illustrative embodiments, apassivation layer 124, for instance in the form of copper oxide and the like, may be provided to obtain enhanced uniformity during the further processing for selectively providing a metallic species in and at thesurface 122S. For example, after exposing thesurface 122S, an oxidizing ambient may be established in order to controllably create a thin copper oxide layer, which may continuously cover thesurface 122S. -
FIG. 1 b schematically illustrates thesemiconductor device 100 in a further advanced manufacturing stage. As shown, amask 102, which may be provided in the form of a resist mask, is formed above themetallization layer 120 and includes anopening 102A for exposing thesurface 122S or thecorresponding passivation layer 124, if provided. Themask 102 may be patterned on the basis of a lithography step using the same mask as previously used for patterning thetrench 122A. During the application of the resist material and the subsequent patterning and post-exposure treatment, thepassivation layer 124 may suppress any interaction with the material in thetrench 122A. After patterning of themask 102, asurface treatment process 103 may be performed to selectively introduce a desired metallic species, such as nickel, tin, cobalt and the like. In some illustrative embodiments, the atomic radius of the metal species may be comparable and advantageously greater than the atomic radius of copper, thereby reducing inter-diffusion of the metallic species during the further processing and the operation of thedevice 100. In one illustrative embodiment, thetreatment 103 may comprise a plasma treatment performed in plasma ambient containing the desired metallic species. For this purpose, any appropriate process tool for plasma assisted deposition or etching may be used for establishing the plasma ambient, wherein appropriate process parameters, such as plasma power, bias power and the like, may be determined by experimentally determining a penetration depth and a concentration of the metallic species for a plurality of different process conditions. In some illustrative embodiments, thetreatment 103 may include a preceding cleaning process, for instance, for removing surface contamination or thepassivation layer 124, if deemed inappropriate for the incorporation of the desired metallic species. - In other illustrative embodiments, the
surface treatment process 103 may comprise an ion implantation process, which may be performed on the basis of appropriately adjusted process parameters, such as implantation energy, dose and the like. For example, moderately low implantation energies of several keVs to several tens of keVs may be used in combination with implantation species, such as nickel, tin, cobalt and the like. Respective parameter settings may be readily established by simulation and/or experiment in order to obtain a desired penetration depth and concentration. For example, the metallic species may be incorporated into thesurface 122S with a thickness of one to several nanometers, thereby generating asurface layer 122L containing a desired concentration of the metallic species under consideration. For instance, a concentration of approximately 0.05 to several atomic percent may be incorporated during theprocess 103, thereby enhancing the overall surface characteristics, as previously discussed. It should be appreciated that thepassivation layer 124, if provided, may be maintained in some cases, wherein the implantation energy may be appropriately adjusted to obtain the desired penetration depth and thickness of thelayer 122L after removing thepassivation layer 124 at any appropriate manufacturing stage. -
FIG. 1 c schematically illustrates thesemiconductor device 100 after the removal of themask 102. Consequently, themetal region 122 may comprise thelayer 122L of enhanced electromigration behavior, possibly in combination with thepassivation layer 124. The further processing may then be continued by depositing a dielectric cap layer, for instance in the form of silicon nitride, silicon carbide, nitrogen-containing silicon carbide and the like, followed by the deposition of the dielectric material of a following metallization layer. It should be appreciated that, in some illustrative embodiments, a heat treatment may be performed after the incorporation of themetallic species 122L to promote the formation of an alloy and thus stabilize the characteristics of thelayer 122L. For example, during this heat treatment, the crystallographic configuration of the metal in theregion 122 may also be adjusted, for instance, in view of grain size, grain orientation and the like. -
FIG. 1 d schematically illustrates thesemiconductor device 100 according to further illustrative embodiments. Thedevice 100 is shown in a manufacturing stage in which ametal layer 122M may have been formed, on the basis of deposition techniques, as previously described. Thus, themetal layer 122M may be formed above thedielectric material 121 and within the opening defining themetal region 122. -
FIG. 1 e schematically illustrates thedevice 100 during thetreatment 103, which now comprises an ion implantation process based on process parameters to introduce the metallic species down to a desired depth, as indicated byarrow 122D and the dashed line. As illustrated, theconductive barrier layer 123 may cover thedielectric material 121 and may thus provide ion stopping capabilities, depending on the composition of thebarrier layer 123. In other cases, the surface topography of thelayer 123 may in itself provide increased penetration of themetal region 122 due to a reduced height level with respect to the height level defined by thedielectric material 121. Thus, the implantation energy may be adjusted such that significant penetration into thedielectric material 121 may be prevented, while, nevertheless, obtaining a desired concentration of the metallic species at a height level within theregion 122, which may correspond at least to the surface after the removal of the excess material of thelayer 122M. Moreover, during a subsequent removal process, which may comprise a CMP process, thebarrier layer 123 may have to be reliably removed from horizontal portions of thedielectric material 121, thereby typically requiring a certain degree of over-polishing, during which a certain amount of thedielectric material 121 may also be removed. Consequently, undesired metallic species contained therein may also be reliably removed, since the implantation energy may be selected such that the penetration depth is restricted to a portion of thedielectric material 121, which may be reliably removed during the subsequent CMP process. -
FIG. 1 f schematically illustrates thedevice 100 after removal of the excess material. As illustrated, the metallic species in the form of thelayer 122L may be provided on themetal region 122, while a contamination of thedielectric material 121 may be maintained at a low level, as discussed above. Thereafter, the further processing may be continued, for instance, by performing a heat treatment and the like, followed by the deposition of an appropriate dielectric cap material, possibly in combination with a further metallization level. Hence, theimplantation process 103 as shown inFIG. 1 e may be performed as a “self-masking” and self-adjusted process, since the metallic species may be substantially positioned in and on themetal region 122, while undesired amounts of the metallic species, if incorporated in thedielectric material 121, may be subsequently removed without requiring additional process steps. -
FIG. 1 g schematically illustrates thesemiconductor device 100 according to still further illustrative embodiments, in which, starting from the configuration as shown inFIG. 1 d, afirst removal step 104 may be performed to reduce an initial thickness of thelayer 122M to a secondexcess height 122H, thereby also providing a substantially planar surface topography. In some illustrative embodiments, theexcess height 122H may be substantially zero, thereby exposing thebarrier layer 123, which may provide enhanced controllability of theremoval process 104. Thus, based on enhanced surface topography and the definedexcess height 122H, the process parameters of thesubsequent implantation process 103 may be adjusted with enhanced accuracy, thereby providing increased process uniformity and thus uniformity of thelayer 122L. -
FIG. 1 h schematically illustrates thedevice 100 during theprocess 103, thereby positioning the metallic species at a desired depth for forming thelayer 122L, wherein significant penetration of thedielectric material 121 may be blocked by thebarrier material 123 and/or may occur with increased uniformity, thereby also enhancing the result of the subsequent removal of thebarrier layer 123 including the metallic species. In other illustrative embodiments, theexcess height 122H may be approximately zero, thereby exposing thesurface 122, while substantially maintaining thebarrier layer 123. In this case, appropriate plasma treatments may be performed, thereby providing a desired penetration depth, which may result in enhanced cycle time and uniformity, substantially without contributing to a contamination of thedielectric material 121. Thereafter, thebarrier material 123 and any excess material of thelayer 122M may be removed and the further processing may be continued, as described above. -
FIG. 1 i schematically illustrates thedevice 100 according to still further illustrative embodiments, in which themask 102 may be used as a deposition mask for selectively forming thelayer 122L, which may comprise the desired metallic species, while substantially avoiding the contact of thelayer 122L with thedielectric material 121. For example, electro-chemical deposition techniques may be used, for instance, preceded by the deposition of an appropriate catalyst material, if the exposedsurface 122S (seeFIG. 1 j) may be considered inappropriate for a desired electrochemical deposition. In other cases, the electrochemical deposition process may be a self-catalyzing process, thereby substantially avoiding the deposition of thelayer 122S on exposed portions of themask 102. Thus, themask 102 may reliably suppress a contact of the material 121 with a corresponding electrolyte solution. Themask 102 may be efficiently removed on the basis of well-established techniques. In other illustrative embodiments, thelayer 122S may be deposited on the basis of a gaseous ambient, for instance, by performing a physical vapor deposition process or a chemical vapor deposition process, wherein a process temperature may be maintained at approximately 200° C. and less to avoid significant chemical modifications in the structure of themask 102, if provided as a resist mask. - After the deposition of the
layer 122S including the metallic species, themask 103 may be removed, for instance, by applying heat so as to peel off themask 103 together with thelayer 122S. It should be appreciated that, during the corresponding removal process, contamination of exposed portions of thedielectric material 121 may remain at a low level since removed pieces of thelayer 122S may not substantially come into contact with thedielectric material 121. After the removal of themask 103, a heat treatment may be performed, for instance, for stabilizing thelayer 122S and/or for generating a certain degree of inter-diffusion or to promote the formation of an alloy to enhance the overall strength of thesurface 122S comprising thelayer 122L. -
FIG. 1 j schematically illustrates thedevice 100 with thelayer 122L selectively formed on thesurface 122S. For example, thelayer 122L may represent the result of the process after removing themask 102, while, in other illustrative embodiments, thelayer 122L may be deposited above themetal region 122 and thedielectric material 121 if significant reaction of the metallic species in thelayer 122L with thedielectric material 121 may not substantially occur at temperatures used during the deposition of thelayer 122L and the subsequent patterning thereof. For example, a lithography mask may be formed after the deposition of thelayer 122L and exposed portions thereof, i.e., portions not formed on thedielectric layer 121, may be removed on the basis of any appropriate etch techniques. -
FIG. 1 k schematically illustrates thedevice 100 during aheat treatment 104 for initiating a diffusion of the metallic species within thelayer 122L into the metal of themetal region 122. In some illustrative embodiments, thelayer 122L may be removed after theprocess 104 if a direct contact with a further dielectric material may be deemed inappropriate. Hence, thelayer 122L may act as a donator for the desired metallic species during a heat treatment 106, while substantially not affecting thedielectric material 121. - As shown in
FIG. 1 l, after the anisotropic etch process, afurther etch process 105 may be performed that is designed to remove the remaining material of theetch stop layer 114 within the viaopening 121A. For example, the remaining etch stop material may be removed during the removal of a corresponding resist mask using an oxygen-based plasma ambient, possibly in combination with a fluorine component. Hence, after theetch process 105, a portion of the surface of themetal region 112 may be exposed, as indicated by 112S. That is, theportion 112S may have substantially the lateral dimension as the via 122B to be formed in the viaopening 121A. -
FIG. 1 m schematically illustrates thedevice 100 during theion implantation process 103 for introducing the metallic species into the exposedsurface portion 112S on the basis of appropriately selected implantation parameters. Thus, arespective layer 122L may be created at a portion at which the via 122B will connect to themetal region 112, thereby providing enhanced electromigration stability at this area. It should be appreciated that a metallic species may also be incorporated into the surface portion of thedielectric material 121, wherein, however, a penetration depth may be moderately low since low implantation energies may be used, as thelayer 122L may be required at thesurface portion 112S only. Consequently, during the further processing, that is, during a patterning process for forming a trench opening and a subsequent filling of the viaopening 121A and the overlying trench opening, thebarrier material 123 and themetal layer 122M (FIG. 1 d) may be deposited, as described above. In some illustrative embodiments, in this stage, the metallic species may be incorporated, for instance, by an ion implantation process, as previously described, while, in other cases, the metallic species may be applied at a later manufacturing stage, as described with the preceding embodiments. In still other cases, thelayer 122L in the exposedsurface portion 112S may be considered sufficient for obtaining the desired enhancement in electromigration resistance. In any case, the excess material of thelayer 122M may be removed by a process, including a CMP process, at least at a final phase, thereby also removing a certain amount of thedielectric layer 121, as previously explained. Hence, during this removal process, the metallic species formed in a surface portion of thedielectric layer 121 may be significantly reduced or may be substantially completely removed, thereby reducing or suppressing a negative effect on the dielectric characteristics of thelayer 121. - As a result, the principles disclosed herein provide techniques for enhancing the electromigration behavior of metallization systems of advanced semiconductor devices by “selectively” providing a metallic species at least on a portion of the surface of a metal region. For this purpose, in illustrative aspects, an implantation process may be performed on the basis of an implantation mask or on the basis of self-masking mechanisms and/or a selective deposition and diffusion mechanism may be employed. By using an implantation process for selectively incorporating a metallic species, the implantation parameters may be appropriately tuned to obtain a desired resistivity of the implanted portion of the basis material. That is, since implantation parameters such as dose and energy may be finely tuned for any given metallic species, the overall concentration and the vertical concentration profile may be appropriately adjusted so as to not unduly increase the overall resistivity of the implanted portion and thus of the metal region under consideration but nevertheless provide an enhanced resistance against electromigration effects. Consequently, the overall electrical resistivity of metal lines may not be unduly increased while nevertheless significantly enhancing the interface characteristic with an overlying dielectric cap layer. On the other hand, unwanted interaction of the metallic species with the dielectric material may be suppressed or substantially completely avoided, thereby maintaining additional leakage currents at a low level.
- The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.
Claims (21)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/015,293 US8329577B2 (en) | 2008-01-31 | 2011-01-27 | Method of forming an alloy in an interconnect structure to increase electromigration resistance |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102008007001.7 | 2008-01-31 | ||
DE102008007001.7A DE102008007001B4 (en) | 2008-01-31 | 2008-01-31 | Increasing the resistance to electromigration in a connection structure of a semiconductor device by forming an alloy |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/015,293 Division US8329577B2 (en) | 2008-01-31 | 2011-01-27 | Method of forming an alloy in an interconnect structure to increase electromigration resistance |
Publications (1)
Publication Number | Publication Date |
---|---|
US20090197408A1 true US20090197408A1 (en) | 2009-08-06 |
Family
ID=40822067
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/172,555 Abandoned US20090197408A1 (en) | 2008-01-31 | 2008-07-14 | Increasing electromigration resistance in an interconnect structure of a semiconductor device by forming an alloy |
US13/015,293 Active US8329577B2 (en) | 2008-01-31 | 2011-01-27 | Method of forming an alloy in an interconnect structure to increase electromigration resistance |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/015,293 Active US8329577B2 (en) | 2008-01-31 | 2011-01-27 | Method of forming an alloy in an interconnect structure to increase electromigration resistance |
Country Status (2)
Country | Link |
---|---|
US (2) | US20090197408A1 (en) |
DE (1) | DE102008007001B4 (en) |
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120153479A1 (en) * | 2010-12-16 | 2012-06-21 | Globalfoundries Inc. | Performance Enhancement in Metallization Systems of Microstructure Devices by Incorporating an Intermediate Barrier Layer |
KR20180034671A (en) * | 2015-08-25 | 2018-04-04 | 인벤사스 본딩 테크놀로지스 인코포레이티드 | Conductive Barrier Direct Hybrid Junction |
WO2018190817A1 (en) * | 2017-04-12 | 2018-10-18 | Intel Corporation | Integrated circuit interconnects |
US10600686B2 (en) * | 2018-06-08 | 2020-03-24 | International Business Machines Corporation | Controlling grain boundaries in high aspect-ratio conductive regions |
US10840205B2 (en) | 2017-09-24 | 2020-11-17 | Invensas Bonding Technologies, Inc. | Chemical mechanical polishing for hybrid bonding |
US11011494B2 (en) | 2018-08-31 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics |
US11011418B2 (en) | 2005-08-11 | 2021-05-18 | Invensas Bonding Technologies, Inc. | 3D IC method and device |
US11158573B2 (en) | 2018-10-22 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Interconnect structures |
US11244920B2 (en) | 2018-12-18 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Method and structures for low temperature device bonding |
US11393779B2 (en) | 2018-06-13 | 2022-07-19 | Invensas Bonding Technologies, Inc. | Large metal pads over TSV |
US11515279B2 (en) | 2018-04-11 | 2022-11-29 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US11710718B2 (en) | 2015-07-10 | 2023-07-25 | Adeia Semiconductor Technologies Llc | Structures and methods for low temperature bonding using nanoparticles |
US11728313B2 (en) | 2018-06-13 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Offset pads over TSV |
US11735523B2 (en) | 2020-05-19 | 2023-08-22 | Adeia Semiconductor Bonding Technologies Inc. | Laterally unconfined structure |
US11804377B2 (en) | 2018-04-05 | 2023-10-31 | Adeia Semiconductor Bonding Technologies, Inc. | Method for preparing a surface for direct-bonding |
US11894326B2 (en) | 2017-03-17 | 2024-02-06 | Adeia Semiconductor Bonding Technologies Inc. | Multi-metal contact structure |
US11908739B2 (en) | 2017-06-05 | 2024-02-20 | Adeia Semiconductor Technologies Llc | Flat metal features for microelectronics applications |
US11929347B2 (en) | 2020-10-20 | 2024-03-12 | Adeia Semiconductor Technologies Llc | Mixed exposure for large die |
US11973056B2 (en) | 2016-10-27 | 2024-04-30 | Adeia Semiconductor Technologies Llc | Methods for low temperature bonding using nanoparticles |
US12100676B2 (en) | 2018-04-11 | 2024-09-24 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US12125784B2 (en) | 2023-08-17 | 2024-10-22 | Adeia Semiconductor Bonding Technologies Inc. | Interconnect structures |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8517769B1 (en) * | 2012-03-16 | 2013-08-27 | Globalfoundries Inc. | Methods of forming copper-based conductive structures on an integrated circuit device |
US8673766B2 (en) | 2012-05-21 | 2014-03-18 | Globalfoundries Inc. | Methods of forming copper-based conductive structures by forming a copper-based seed layer having an as-deposited thickness profile and thereafter performing an etching process and electroless copper deposition |
US9082824B2 (en) * | 2013-05-31 | 2015-07-14 | Freescale Semiconductor, Inc. | Method for forming an electrical connection between metal layers |
US9711452B2 (en) | 2014-12-05 | 2017-07-18 | International Business Machines Corporation | Optimized wires for resistance or electromigration |
US10763168B2 (en) | 2017-11-17 | 2020-09-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with doped via plug and method for forming the same |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6117770A (en) * | 1998-10-08 | 2000-09-12 | Advanced Micro Devices, Inc. | Method for implanting semiconductor conductive layers |
US6426289B1 (en) * | 2000-03-24 | 2002-07-30 | Micron Technology, Inc. | Method of fabricating a barrier layer associated with a conductor layer in damascene structures |
US6500749B1 (en) * | 2001-03-19 | 2002-12-31 | Taiwan Semiconductor Manufacturing Company | Method to improve copper via electromigration (EM) resistance |
US6633085B1 (en) * | 2001-06-20 | 2003-10-14 | Advanced Micro Devices, Inc. | Method of selectively alloying interconnect regions by ion implantation |
US6674170B1 (en) * | 2000-12-18 | 2004-01-06 | Advanced Micro Devices, Inc. | Barrier metal oxide interconnect cap in integrated circuits |
US6731006B1 (en) * | 2002-12-20 | 2004-05-04 | Advanced Micro Devices, Inc. | Doped copper interconnects using laser thermal annealing |
US6833321B2 (en) * | 2001-11-30 | 2004-12-21 | Intel Corporation | Method of making a semiconductor device that has copper damascene interconnects with enhanced electromigration reliability |
US20050009331A1 (en) * | 2003-07-09 | 2005-01-13 | Park Sang Kyun | Method of forming copper wiring in semiconductor device |
US7074709B2 (en) * | 2002-06-28 | 2006-07-11 | Texas Instruments Incorporated | Localized doping and/or alloying of metallization for increased interconnect performance |
US7115502B2 (en) * | 2002-08-30 | 2006-10-03 | Intel Corporation | Structure and manufacturing process of localized shunt to reduce electromigration failure of copper dual damascene process |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100385042B1 (en) * | 1998-12-03 | 2003-06-18 | 인터내셔널 비지네스 머신즈 코포레이션 | Method for forming electromigration-resistant structures by doping |
US6464568B2 (en) * | 2000-12-04 | 2002-10-15 | Intel Corporation | Method and chemistry for cleaning of oxidized copper during chemical mechanical polishing |
US6800554B2 (en) * | 2000-12-18 | 2004-10-05 | Intel Corporation | Copper alloys for interconnections having improved electromigration characteristics and methods of making same |
US6703308B1 (en) * | 2001-11-26 | 2004-03-09 | Advanced Micro Devices, Inc. | Method of inserting alloy elements to reduce copper diffusion and bulk diffusion |
TW200802703A (en) * | 2005-11-28 | 2008-01-01 | Nxp Bv | Method of forming a self aligned copper capping layer |
-
2008
- 2008-01-31 DE DE102008007001.7A patent/DE102008007001B4/en active Active
- 2008-07-14 US US12/172,555 patent/US20090197408A1/en not_active Abandoned
-
2011
- 2011-01-27 US US13/015,293 patent/US8329577B2/en active Active
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6117770A (en) * | 1998-10-08 | 2000-09-12 | Advanced Micro Devices, Inc. | Method for implanting semiconductor conductive layers |
US6426289B1 (en) * | 2000-03-24 | 2002-07-30 | Micron Technology, Inc. | Method of fabricating a barrier layer associated with a conductor layer in damascene structures |
US6674170B1 (en) * | 2000-12-18 | 2004-01-06 | Advanced Micro Devices, Inc. | Barrier metal oxide interconnect cap in integrated circuits |
US6500749B1 (en) * | 2001-03-19 | 2002-12-31 | Taiwan Semiconductor Manufacturing Company | Method to improve copper via electromigration (EM) resistance |
US6633085B1 (en) * | 2001-06-20 | 2003-10-14 | Advanced Micro Devices, Inc. | Method of selectively alloying interconnect regions by ion implantation |
US6833321B2 (en) * | 2001-11-30 | 2004-12-21 | Intel Corporation | Method of making a semiconductor device that has copper damascene interconnects with enhanced electromigration reliability |
US7074709B2 (en) * | 2002-06-28 | 2006-07-11 | Texas Instruments Incorporated | Localized doping and/or alloying of metallization for increased interconnect performance |
US7115502B2 (en) * | 2002-08-30 | 2006-10-03 | Intel Corporation | Structure and manufacturing process of localized shunt to reduce electromigration failure of copper dual damascene process |
US6731006B1 (en) * | 2002-12-20 | 2004-05-04 | Advanced Micro Devices, Inc. | Doped copper interconnects using laser thermal annealing |
US20050009331A1 (en) * | 2003-07-09 | 2005-01-13 | Park Sang Kyun | Method of forming copper wiring in semiconductor device |
Cited By (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11289372B2 (en) | 2005-08-11 | 2022-03-29 | Invensas Bonding Technologies, Inc. | 3D IC method and device |
US11515202B2 (en) | 2005-08-11 | 2022-11-29 | Adeia Semiconductor Bonding Technologies Inc. | 3D IC method and device |
US11011418B2 (en) | 2005-08-11 | 2021-05-18 | Invensas Bonding Technologies, Inc. | 3D IC method and device |
US20120153479A1 (en) * | 2010-12-16 | 2012-06-21 | Globalfoundries Inc. | Performance Enhancement in Metallization Systems of Microstructure Devices by Incorporating an Intermediate Barrier Layer |
US11710718B2 (en) | 2015-07-10 | 2023-07-25 | Adeia Semiconductor Technologies Llc | Structures and methods for low temperature bonding using nanoparticles |
US11830838B2 (en) | 2015-08-25 | 2023-11-28 | Adeia Semiconductor Bonding Technologies Inc. | Conductive barrier direct hybrid bonding |
KR102659849B1 (en) | 2015-08-25 | 2024-04-22 | 아데이아 세미컨덕터 본딩 테크놀로지스 인코포레이티드 | Conductive barrier direct hybrid bonding |
US10262963B2 (en) | 2015-08-25 | 2019-04-16 | Invensas Bonding Technologies, Inc. | Conductive barrier direct hybrid bonding |
KR20220083859A (en) * | 2015-08-25 | 2022-06-20 | 인벤사스 본딩 테크놀로지스 인코포레이티드 | Conductive barrier direct hybrid bonding |
US9953941B2 (en) * | 2015-08-25 | 2018-04-24 | Invensas Bonding Technologies, Inc. | Conductive barrier direct hybrid bonding |
US11264345B2 (en) | 2015-08-25 | 2022-03-01 | Invensas Bonding Technologies, Inc. | Conductive barrier direct hybrid bonding |
KR20180034671A (en) * | 2015-08-25 | 2018-04-04 | 인벤사스 본딩 테크놀로지스 인코포레이티드 | Conductive Barrier Direct Hybrid Junction |
KR102408487B1 (en) | 2015-08-25 | 2022-06-13 | 인벤사스 본딩 테크놀로지스 인코포레이티드 | Conductive barrier direct hybrid junction |
US11973056B2 (en) | 2016-10-27 | 2024-04-30 | Adeia Semiconductor Technologies Llc | Methods for low temperature bonding using nanoparticles |
US12027487B2 (en) | 2016-10-27 | 2024-07-02 | Adeia Semiconductor Technologies Llc | Structures for low temperature bonding using nanoparticles |
US11894326B2 (en) | 2017-03-17 | 2024-02-06 | Adeia Semiconductor Bonding Technologies Inc. | Multi-metal contact structure |
US11018054B2 (en) | 2017-04-12 | 2021-05-25 | Intel Corporation | Integrated circuit interconnects |
WO2018190817A1 (en) * | 2017-04-12 | 2018-10-18 | Intel Corporation | Integrated circuit interconnects |
US11908739B2 (en) | 2017-06-05 | 2024-02-20 | Adeia Semiconductor Technologies Llc | Flat metal features for microelectronics applications |
US10840205B2 (en) | 2017-09-24 | 2020-11-17 | Invensas Bonding Technologies, Inc. | Chemical mechanical polishing for hybrid bonding |
US11552041B2 (en) | 2017-09-24 | 2023-01-10 | Adeia Semiconductor Bonding Technologies Inc. | Chemical mechanical polishing for hybrid bonding |
US11804377B2 (en) | 2018-04-05 | 2023-10-31 | Adeia Semiconductor Bonding Technologies, Inc. | Method for preparing a surface for direct-bonding |
US12100676B2 (en) | 2018-04-11 | 2024-09-24 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US12046571B2 (en) | 2018-04-11 | 2024-07-23 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US11515279B2 (en) | 2018-04-11 | 2022-11-29 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
US10600686B2 (en) * | 2018-06-08 | 2020-03-24 | International Business Machines Corporation | Controlling grain boundaries in high aspect-ratio conductive regions |
US11393779B2 (en) | 2018-06-13 | 2022-07-19 | Invensas Bonding Technologies, Inc. | Large metal pads over TSV |
US11728313B2 (en) | 2018-06-13 | 2023-08-15 | Adeia Semiconductor Bonding Technologies Inc. | Offset pads over TSV |
US11749645B2 (en) | 2018-06-13 | 2023-09-05 | Adeia Semiconductor Bonding Technologies Inc. | TSV as pad |
US11955445B2 (en) | 2018-06-13 | 2024-04-09 | Adeia Semiconductor Bonding Technologies Inc. | Metal pads over TSV |
US11011494B2 (en) | 2018-08-31 | 2021-05-18 | Invensas Bonding Technologies, Inc. | Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics |
US11756880B2 (en) | 2018-10-22 | 2023-09-12 | Adeia Semiconductor Bonding Technologies Inc. | Interconnect structures |
US11158573B2 (en) | 2018-10-22 | 2021-10-26 | Invensas Bonding Technologies, Inc. | Interconnect structures |
US11244920B2 (en) | 2018-12-18 | 2022-02-08 | Invensas Bonding Technologies, Inc. | Method and structures for low temperature device bonding |
US12033943B2 (en) | 2020-05-19 | 2024-07-09 | Adeia Semiconductor Bonding Technologies Inc. | Laterally unconfined structure |
US11735523B2 (en) | 2020-05-19 | 2023-08-22 | Adeia Semiconductor Bonding Technologies Inc. | Laterally unconfined structure |
US11929347B2 (en) | 2020-10-20 | 2024-03-12 | Adeia Semiconductor Technologies Llc | Mixed exposure for large die |
US12125784B2 (en) | 2023-08-17 | 2024-10-22 | Adeia Semiconductor Bonding Technologies Inc. | Interconnect structures |
US12132020B2 (en) | 2023-12-13 | 2024-10-29 | Adeia Semiconductor Bonding Technologies Inc. | Low temperature bonded structures |
Also Published As
Publication number | Publication date |
---|---|
DE102008007001A1 (en) | 2009-08-06 |
US20110124189A1 (en) | 2011-05-26 |
DE102008007001B4 (en) | 2016-09-22 |
US8329577B2 (en) | 2012-12-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8329577B2 (en) | Method of forming an alloy in an interconnect structure to increase electromigration resistance | |
US8338293B2 (en) | Method of reducing erosion of a metal cap layer during via patterning in semiconductor devices | |
US7745327B2 (en) | Method of forming a copper-based metallization layer including a conductive cap layer by an advanced integration regime | |
US8084354B2 (en) | Method of fabricating a metal cap layer with enhanced etch resistivity for copper-based metal regions in semiconductor devices | |
US20070077761A1 (en) | Technique for forming a copper-based metallization layer including a conductive capping layer | |
US8314494B2 (en) | Metal cap layer of increased electrode potential for copper-based metal regions in semiconductor devices | |
US8517769B1 (en) | Methods of forming copper-based conductive structures on an integrated circuit device | |
US8377820B2 (en) | Method of forming a metallization system of a semiconductor device by using a hard mask for defining the via size | |
US20140264877A1 (en) | Metallization systems of semiconductor devices comprising a copper/silicon compound as a barrier material | |
US8193086B2 (en) | Local silicidation of via bottoms in metallization systems of semiconductor devices | |
US20080206986A1 (en) | Method of forming a copper-based metallization layer including a conductive cap layer by an advanced integration regime | |
US20130309863A1 (en) | Methods of forming copper-based conductive structures by forming a copper-based seed layer having an as-deposited thickness profile and thereafter performing an etching process and electroless copper deposition | |
TWI449089B (en) | Semiconductor structure and method of forming the same | |
US8039395B2 (en) | Technique for forming embedded metal lines having increased resistance against stress-induced material transport | |
US20100052175A1 (en) | Reducing leakage and dielectric breakdown in dielectric materials of metallization systems of semiconductor devices by forming recesses | |
US20090032961A1 (en) | Semiconductor device having a locally enhanced electromigration resistance in an interconnect structure | |
US20100289125A1 (en) | Enhanced electromigration performance of copper lines in metallization systems of semiconductor devices by surface alloying | |
US20100133700A1 (en) | Performance enhancement in metallization systems of microstructure devices by incorporating grain size increasing metal features | |
US7781329B2 (en) | Reducing leakage in dielectric materials including metal regions including a metal cap layer in semiconductor devices | |
WO2009134386A1 (en) | Method of reducing erosion of a metal cap layer during via patterning in semiconductor devices | |
US20120153479A1 (en) | Performance Enhancement in Metallization Systems of Microstructure Devices by Incorporating an Intermediate Barrier Layer | |
KR101458038B1 (en) | Semiconductor structure with interconnect comprising silver and mehod of forming the same | |
WO2007040860A1 (en) | Technique for forming a copper-based metallization layer including a conductive capping layer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: ADVANCED MICRO DEVICES, INC., TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEHR, MATTHIAS;MEYER, MORITZ-ANDREAS;LANGER, ECKHARD;REEL/FRAME:021233/0651 Effective date: 20080227 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023120/0426 Effective date: 20090630 Owner name: GLOBALFOUNDRIES INC.,CAYMAN ISLANDS Free format text: AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023120/0426 Effective date: 20090630 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |