US20090067567A1 - Fractional frequency divider - Google Patents

Fractional frequency divider Download PDF

Info

Publication number
US20090067567A1
US20090067567A1 US11/868,496 US86849607A US2009067567A1 US 20090067567 A1 US20090067567 A1 US 20090067567A1 US 86849607 A US86849607 A US 86849607A US 2009067567 A1 US2009067567 A1 US 2009067567A1
Authority
US
United States
Prior art keywords
frequency
flip
input clock
dividing
selector
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/868,496
Other versions
US7492852B1 (en
Inventor
Sen-You Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Via Technologies Inc
Original Assignee
Via Technologies Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Via Technologies Inc filed Critical Via Technologies Inc
Assigned to VIA TECHNOLOGIES, INC. reassignment VIA TECHNOLOGIES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIU, SEN-YOU
Application granted granted Critical
Publication of US7492852B1 publication Critical patent/US7492852B1/en
Publication of US20090067567A1 publication Critical patent/US20090067567A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K23/00Pulse counters comprising counting chains; Frequency dividers comprising counting chains
    • H03K23/64Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two
    • H03K23/68Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a base which is a non-integer
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K23/00Pulse counters comprising counting chains; Frequency dividers comprising counting chains
    • H03K23/64Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two
    • H03K23/66Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a variable counting base, e.g. by presetting or by adding or suppressing pulses
    • H03K23/667Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a variable counting base, e.g. by presetting or by adding or suppressing pulses by switching the base during a counting cycle

Definitions

  • the present invention generally relates to a frequency divider, and more particularly to a dual-modulus divide-by-N/(N+0.5) frequency divider adaptable for a phase locked loop (PLL).
  • PLL phase locked loop
  • FIG. 1 shows a block diagram of the PLL.
  • a frequency divider 10 divides (or decreases) the frequency of the output signal of a voltage controlled oscillator (VCO) 12 .
  • the frequency-divided signal and a reference signal 14 are fed to a phase detector 16 to detect their phase difference.
  • the detected difference signal passes through a loop filter 18 to have its noise filtered out, and then controls the frequency of the output signal of the VCO 12 .
  • the frequency divider 10 forms a negative feedback loop in the PLL of FIG. 1 to lock the VCO 12 at a multiple of the reference frequency 14 .
  • the frequency divider 10 is further required to be capable of locking the VCO 12 at and switching among various frequencies, realizing a frequency synthesizer.
  • FIG. 2 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider, which could divide the frequency of an input clock by a factor N or N+1, N being an integer.
  • This type of frequency divider accordingly, is commonly named an integer frequency divider.
  • an exemplary divide-by-2 ⁇ 3 frequency divider using a D-type flip-flop (DFF) 20 for division by 2, and another D-type flip-flop (DFF) 22 for division by 3.
  • DFF D-type flip-flop
  • FIG. 3 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider adaptable for the PLL.
  • This frequency divider includes a dual-modulus frequency-dividing circuit 30 , a programmable counter 32 , and a swallow counter 34 .
  • the count set value of the programmable counter 32 is P
  • the count set value of the swallow counter 34 is S.
  • the swallow counter 34 counts S times of periods with division ratio of (N+1)
  • the programmable counter 32 subsequently counts (P ⁇ S) times of periods with division ratio of N. Accordingly, the total number of input pulses during an entire cycle of the programmable counter 32 and the swallow counter 34 are expressed as follows:
  • the integer frequency divider discussed above is not sufficient for modern complex communication systems, such as wireless communication systems.
  • the reference frequency 14 ( FIG. 1 ) should be no more than 200 kHz; and, as a rule of thumb, the bandwidth of the loop filter 18 should be no larger than one tenth of the reference frequency 14 for the stability issue.
  • a larger bandwidth of the loop filter 14 implies a faster locking time; and, furthermore, the noise due to the VCO 12 could be minimized by having the bandwidth of the loop filter 18 as wide as possible.
  • a fractional frequency divider ( FIG. 4A ) is disclosed in U.S. Pat. No. 5,729,179, which uses COUNTER and COINCIDENCE CIRCUIT, resulting in a circuit that is complicated, high-cost, and area consuming.
  • Another factional frequency divider ( FIG. 4B ) is disclosed in U.S. Patent Publication No. 2007/0147571, which uses four level-triggered latches to make up a 1/1.5 frequency divider. As the signal out of this frequency divider receives no substantial reduction in frequency (with division ratio of 1 or 1.5), succeeding (integer) frequency divider or dividers with high division ratio are thus required.
  • the present invention provides a frequency divider for performing either integer frequency division or fractional frequency division. Further, the present invention provides a programmable divide-by-N/(N+0.5) frequency divider for dynamically changing the value of N.
  • the present invention provides a divide-by-N/(N+0.5) frequency divider.
  • Two pairs of flip-flops are respectively triggered by an input clock and an inverted input clock, and a frequency-dividing selector is used to select one output of the two pairs of flip-flops as frequency-divided output signal.
  • Two latches are respectively triggered by the input clock and the inverted input clock, and a modulus selector is used to select one output of the two latches.
  • a modulus logic circuit determines being in either N frequency-dividing mode or (N+0.5) frequency-dividing mode based on a modulus control signal.
  • a frequency-dividing logic circuit receives output of the modulus logic circuit and an inverted frequency-divided output signal to swallow half the input clock per output cycle in the (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half the input clock.
  • FIG. 1 shows a block diagram of the PLL
  • FIG. 2 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider
  • FIG. 3 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider adaptable for the PLL
  • FIGS. 4A-4B show conventional fractional frequency dividers
  • FIG. 5 illustrates a dual-modulus frequency divider according to one embodiment of the present invention
  • FIG. 6A shows an exemplary divide-by-2/2.5 frequency divider according to the embodiment of FIG. 5 ;
  • FIG. 6B shows waveforms of various signals in FIG. 6A ;
  • FIG. 7A shows an exemplary divide-by-4/4.5 frequency divider according to the embodiment of FIG. 5 ;
  • FIG. 7B shows waveforms of various signals in FIG. 7A ;
  • FIG. 8 illustrates a divide-by-8/8.5 frequency divider according to another embodiment of the present invention.
  • FIG. 9 illustrates a programmable dual-modulus divide-by-N/(N+0.5) frequency divider according to another embodiment of the present invention.
  • FIG. 5 illustrates a dual-modulus frequency divider according to one embodiment of the present invention adaptable for (but not limited to) a phase locked loop (PLL) to perform as either an integer frequency divider or a fractional frequency divider, or equivalently a divide-by-N/(N+0.5) frequency divider.
  • PLL phase locked loop
  • the frequency divider of FIG. 5 primarily includes a frequency-dividing circuit 50 and a switching-control circuit 52 .
  • the frequency-dividing circuit 50 includes two pairs (or paths) of flip-flops—the first pair of flip-flops 501 A and the second pair of flip-flops 501 B.
  • D-type flip-flops (DFF) are used in this embodiment.
  • the flip-flops 1 through k are “directly” connected, which means in this specification that the neighboring flop-flops are electrically coupled by conductive wire, and the output Q of the preceding one is directly coupled to the input D of the succeeding one.
  • the pair of flip-flops 501 B is triggered by input clock CK, and the other pair of flip-flops 501 A is triggered by inverted input clock CKb, which is the inverted one of the input clock CK.
  • the two pairs of flip-flops 501 A and 501 B are edge triggered.
  • the frequency divider of the embodiment is thus triggered both at the rising edge and the falling edge of the input clock CK through the pairs of flip-flops 501 A and 501 B, and therefore the frequency divider has division resolution of half (0.5) input clock CK.
  • the last outputs Q of the pairs of flip-flops 501 A and 501 B are connected respectively to a first input “1” and a second input “0” of a frequency-dividing selector 503 .
  • a select signal of the frequency-dividing selector 503 is logic “1”
  • the output Q of the pair of flip-flops 501 A is chosen as the frequency-divided output signal CK_out, otherwise the output Q of the pair of flip-flops 501 B is chosen as the frequency-divided output signal CK_out.
  • the frequency-dividing selector 503 could be implemented, for example, by a multiplexer.
  • the value of N may be either odd integer or even integer, which is determined by an odd/even selector 505 —the input clock CK is selected for controlling the frequency-dividing selector 503 to realize N/(N+0.5) frequency division with even integer N when the select signal SEL is logic “0”; otherwise the inverted input clock CKb is selected for controlling the frequency-dividing selector 503 to realize N/(N+0.5) frequency division with odd integer N when the select signal SEL is logic “1”.
  • the odd/even selector 505 could be implemented, for example, by a multiplexer Mux.
  • the number k of total stages of each pair of flip-flops ( 501 A or 501 B) and the select signal SEL of the odd/even selector 505 have following relationship:
  • N/ ( N+ 0.5) (2 ⁇ k ⁇ 1 ⁇ SEL )/(2 ⁇ k ⁇ 1 ⁇ SEL+ 0.5) (2)
  • the switching between integer frequency division and fractional frequency division is determined by the switching-control circuit 52 in accordance with a modulus control signal MOD.
  • the switching-control circuit 52 includes two latches 521 A and 521 B, which are triggered respectively by the input clock CK and the inverted input clock CKb.
  • the latches 521 A and 521 B are implemented by D-type latches in this embodiment. In the embodiment, the latches 521 A and 521 B are level triggered.
  • the outputs Q of the latches 521 A and 521 B are connected respectively to a first input “1” and a second input “0” of a modulus selector 523 .
  • the output Q of the latch 521 A is chosen as the output of the modulus selector 523 to subsequently control the period of the output signal CK_out, otherwise the output Q of the latch 521 B is chosen as the output of the modulus selector 523 .
  • the modulus selector 523 could be implemented, for example, by a multiplexer.
  • the output of the modulus selector 523 and the modulus control signal MOD are fed to a modulus logic circuit 525 , which is implemented by a NAND logic gate.
  • the (N+0.5) frequency division is performed when the modulus control signal MOD is logic “1”, otherwise the N frequency division is performed.
  • the frequency-dividing circuit 50 further includes a frequency-dividing logic circuit 507 (which is an AND logic gate in the embodiment) that receives the output of the modulus logic circuit 525 and an inverted (frequency-divided) output signal CK_outb, which is an inverted one of the output signal CK_out.
  • the output of the frequency-dividing logic circuit 507 is utilized to swallow half input clock CK per output cycle (as indicated in 5 of FIG. 6B ) in (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half (0.5) input clock CK.
  • FIG. 6A shows an exemplary divide-by-2/2.5 frequency divider according to the embodiment of FIG. 5 on a condition that the number k of total stages of flip-flops is 1, the select signal SEL is logic “0” for even N integer (i.e., 2), and the modulus control signal MOD is logic “1” while the odd/even selector 505 is schematically omitted.
  • the circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity.
  • FIG. 6B shows waveforms of various signals in FIG. 6A .
  • the dotted lines across the signals partition the (frequency-divided) output signal CK_out into output cycles. In this case, each output cycle is equal to 2.5 times the input clock CK.
  • the pair of flip-flops 501 B is triggered by the input clock CK to generate signal D 1 B; and the pair of flip-flops 501 A is triggered by the inverted input clock CKb to generate signal D 1 A.
  • the frequency-dividing selector 503 alternately outputs the signal D 1 A ( 1 , FIG. 6B ) and the signal D 1 B ( 2 , FIG. 6B ) per each output cycle.
  • the latches 521 A and 521 B are triggered respectively by the input clock CK and the inverted input clock CKb.
  • the outputs DSA and DSB of the latches 521 A and 521 B are connected respectively to the first input “1” and the second input “0” of the modulus selector 523 .
  • the select signal (i.e., the input clock CK) of the modulus selector 523 is logic “1”
  • the output DSA of the latch 521 A is chosen as the output, otherwise the output DSB of the latch 521 B is chosen as the output.
  • the modulus selector 523 Similar to the signals D 1 A and D 1 B, the modulus selector 523 alternately outputs the signal DSA ( 3 , FIG. 6B ) and the signal DSB ( 4 , FIG. 6B ) per each output cycle.
  • the output DS_outb of the modulus logic circuit 525 and the inverted output signal CK_outb are fed to the frequency-dividing logic circuit 507 , whose output Dff_in is utilized to swallow half input clock CK per output cycle (as indicated in 5 of FIG. 6B ), therefore obtaining division resolution of half (0.5) input clock CK.
  • FIG. 7A shows an exemplary divide-by-4/4.5 frequency divider according to the embodiment of FIG. 5 on a condition that the number k of total stages of flip-flops is 2, the select signal SEL is logic “0” for even N integer (i.e., 4), and the modulus control signal MOD is logic “1” while the odd/even selector 505 is schematically omitted.
  • the circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity.
  • FIG. 7B shows waveforms of various signals in FIG. 7A .
  • the operation associated with FIGS. 7A-7B is similar to that associated with FIGS. 6A-6B , but each output cycle of FIG. 7B is equal to 4.5 times the input clock CK.
  • each pair of the flip-flops 501 A and 501 B includes two cascaded flip-flops. Compared to the divide-by-2/2.5 frequency divider of FIG. 6A , as one more flip-flop is used for each pair, a delay equivalent of one input clock is triggered by the input clock CK and the inverted input clock CKb, thereby generating two more input clock periods per output cycle as indicated by the arrows in FIG. 7B .
  • FIG. 8 illustrates a divide-by-8/8.5 frequency divider according to another embodiment of the present invention.
  • the circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity.
  • pairs of flip-flops with low k value (such as 1) are used in this embodiment, followed by connecting a low speed frequency divider to arrive at the N/(N+0.5) frequency division.
  • FIG. 1 driving capability of the input clock CK and the inverted input clock CKb
  • the pairs of flip-flops 501 A and 501 B respectively use one flip-flop, which result in a divide-by-2/2.5 frequency divider.
  • two cascaded stages of low speed frequency-dividing circuits 801 A and 801 B are connected to the output signal CK_out.
  • the low speed frequency-dividing circuit 801 A or 801 B is implemented by a D-type flip-flop.
  • the two cascaded stages of low speed frequency-dividing circuits 801 A and 801 B constitute a divide-by-4 frequency divider along with the divide-by-2/2.5 frequency divider, altogether resulting in divide-by-8/8.5 frequency divider as required.
  • low speed in this specification means that the triggering frequency of the frequency-dividing circuit 801 A or 801 B is slower than that of the pairs of flip-flops 501 A and 501 B. It is well comprehended that low speed frequency dividers have advantages of simplified circuit design and low cost. It is appreciated that though only one stage of flip-flop is used in the pairs of flip-flops 501 A and 501 B to constitute the divide-by-2/2.5 frequency divider, while other number of stages of flip-flops could be used generally to constitute a divide-by-N/(N+0.5) frequency divider.
  • two cascaded low speed frequency-dividing circuits 801 A and 801 B are used in this embodiment to constitute the divide-by-4 frequency divider, however the number of cascaded stages could be less or greater than two (2). Further, it is not necessary to use synchronous-type triggering as shown (that is, the frequency-dividing circuits 801 A and 801 B are simultaneously triggered at nodes C); and other asynchronous-type triggering could be used instead.
  • the output Q of the frequency-dividing circuit 801 A and the inverted output Q of the frequency-dividing circuit 801 B are fed to a first AND gate 821 of a logic circuit 82 .
  • the output of the first AND logic gate 821 is connected to one input node of a second AND logic gate 823 .
  • the logic circuit 82 is designed and operated in a manner such that the modulus control signal MOD could pass the second AND logic gate 823 , and further to the modulus logic circuit 525 .
  • FIG. 9 illustrates a programmable dual-modulus divide-by-N/(N+0.5) frequency divider according to another embodiment of the present invention.
  • the frequency divider of FIG. 9 is not only capable of performing either integer frequency division or fractional frequency division as the frequency divider of FIG. 5 , but also capable of dynamically changing the value of N.
  • the circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity.
  • the flip-flops of the pairs 501 A and 501 B in FIG. 9 are not directly connected, but are indirectly connected via programmable selectors 901 A and 901 B.
  • the (n ⁇ 1)-th programmable selector 901 A receives the output Q of the n-th flip-flop (DFF_nA) and the last output of the preceding (n ⁇ 1) connected flip-flops (that is, the output Q of the (n ⁇ 1)-th flip-flop); followed by connecting the output Y of the programmable selector 901 A to the input D of a next flip-flop.
  • the (n ⁇ 2)-th programmable selector 901 A receives the output Q of the (n ⁇ 2)-th flip-flop at the input node “1”, and receives the output Q of the (n ⁇ 1)-th flip-flop at the input node “0”; followed by connecting the output Y of the (n ⁇ 2)-th programmable selector 901 A to the input D of the n-th flip-flop.
  • the interconnection in the pair of flip-flops 501 B follows the same way.
  • the frequency divider has division resolution of half (0.5) input clock CK, and the total number of input pulses expressed in (1) is thus modified as follows:
  • the quantization step is determined by minimum division resolution.
  • the embodiment of the present invention is half (0.5) input clock CK, which reduces the quantization step in half, and thus obtains division resolution of 0.5 and lowers the quantization noise power by 6 dB compared the conventional integer frequency divider having division resolution of 1.
  • the divide-by-N/(N+0.5) frequency divider according to the present invention is not only capable of substantially decreasing (or reducing) the input frequency with division ratio N greater than 1, but also capable of dynamically programming or changing the division ratio N, thereby selectably widening the division range.

Landscapes

  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

A divide-by-N/(N+0.5) frequency divider is disclosed. Two pairs of flip-flops are respectively triggered by an input clock and an inverted input clock, and a frequency-dividing selector is used to select one output of the two pairs of flip-flops as frequency-divided output signal. Two latches are respectively triggered by the input clock and the inverted input clock, and a modulus selector is used to select one output of the two latches. A modulus logic circuit determines being in either N frequency-dividing mode or (N+0.5) frequency-dividing mode based on a modulus control signal. A frequency-dividing logic circuit receives output of the modulus logic circuit and an inverted frequency-divided output signal to swallow half the input clock per output cycle in the (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half the input clock.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention generally relates to a frequency divider, and more particularly to a dual-modulus divide-by-N/(N+0.5) frequency divider adaptable for a phase locked loop (PLL).
  • 2. Description of the Prior Art
  • Phase locked loop (PLL) is widely utilized in integrated circuits or systems, such as communication systems, to synchronize the clocks of a receiver. FIG. 1 shows a block diagram of the PLL. A frequency divider 10 divides (or decreases) the frequency of the output signal of a voltage controlled oscillator (VCO) 12. The frequency-divided signal and a reference signal 14 are fed to a phase detector 16 to detect their phase difference. The detected difference signal passes through a loop filter 18 to have its noise filtered out, and then controls the frequency of the output signal of the VCO 12.
  • The frequency divider 10 forms a negative feedback loop in the PLL of FIG. 1 to lock the VCO 12 at a multiple of the reference frequency 14. In modern communication systems, the frequency divider 10 is further required to be capable of locking the VCO 12 at and switching among various frequencies, realizing a frequency synthesizer. FIG. 2 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider, which could divide the frequency of an input clock by a factor N or N+1, N being an integer. This type of frequency divider, accordingly, is commonly named an integer frequency divider. Here is an exemplary divide-by-⅔ frequency divider using a D-type flip-flop (DFF) 20 for division by 2, and another D-type flip-flop (DFF) 22 for division by 3.
  • FIG. 3 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider adaptable for the PLL. This frequency divider includes a dual-modulus frequency-dividing circuit 30, a programmable counter 32, and a swallow counter 34. Assume the count set value of the programmable counter 32 is P, and the count set value of the swallow counter 34 is S. The swallow counter 34 counts S times of periods with division ratio of (N+1), and the programmable counter 32 subsequently counts (P−S) times of periods with division ratio of N. Accordingly, the total number of input pulses during an entire cycle of the programmable counter 32 and the swallow counter 34 are expressed as follows:

  • (N+1)·S+N·(P−S)=P·N+S   (1)
  • The integer frequency divider discussed above is not sufficient for modern complex communication systems, such as wireless communication systems. For example, as the channel spacing has 200 kHz (such as in the GSM system), the reference frequency 14 (FIG. 1) should be no more than 200 kHz; and, as a rule of thumb, the bandwidth of the loop filter 18 should be no larger than one tenth of the reference frequency 14 for the stability issue. Nevertheless, a larger bandwidth of the loop filter 14 implies a faster locking time; and, furthermore, the noise due to the VCO 12 could be minimized by having the bandwidth of the loop filter 18 as wide as possible.
  • With respect to the above constraints, some non-integer or fractional frequency dividers are accordingly proposed. For example, a fractional frequency divider (FIG. 4A) is disclosed in U.S. Pat. No. 5,729,179, which uses COUNTER and COINCIDENCE CIRCUIT, resulting in a circuit that is complicated, high-cost, and area consuming. Another factional frequency divider (FIG. 4B) is disclosed in U.S. Patent Publication No. 2007/0147571, which uses four level-triggered latches to make up a 1/1.5 frequency divider. As the signal out of this frequency divider receives no substantial reduction in frequency (with division ratio of 1 or 1.5), succeeding (integer) frequency divider or dividers with high division ratio are thus required.
  • For the reasons discussed above, a need has arisen to propose a novel dual-modulus divide-by-N/(N+0.5) frequency divider, which is capable of performing either integer frequency division or fractional frequency division. Moreover, a programmable divide-by-N/(N+0.5) frequency divider is needed for dynamically changing the value of N to be adaptable for modern complex communication systems.
  • SUMMARY OF THE INVENTION
  • In view of the foregoing, the present invention provides a frequency divider for performing either integer frequency division or fractional frequency division. Further, the present invention provides a programmable divide-by-N/(N+0.5) frequency divider for dynamically changing the value of N.
  • According to one embodiment, the present invention provides a divide-by-N/(N+0.5) frequency divider. Two pairs of flip-flops are respectively triggered by an input clock and an inverted input clock, and a frequency-dividing selector is used to select one output of the two pairs of flip-flops as frequency-divided output signal. Two latches are respectively triggered by the input clock and the inverted input clock, and a modulus selector is used to select one output of the two latches. A modulus logic circuit determines being in either N frequency-dividing mode or (N+0.5) frequency-dividing mode based on a modulus control signal. A frequency-dividing logic circuit receives output of the modulus logic circuit and an inverted frequency-divided output signal to swallow half the input clock per output cycle in the (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half the input clock.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a block diagram of the PLL;
  • FIG. 2 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider;
  • FIG. 3 shows a conventional dual-modulus divide-by-N/(N+1) frequency divider adaptable for the PLL;
  • FIGS. 4A-4B show conventional fractional frequency dividers;
  • FIG. 5 illustrates a dual-modulus frequency divider according to one embodiment of the present invention;
  • FIG. 6A shows an exemplary divide-by-2/2.5 frequency divider according to the embodiment of FIG. 5;
  • FIG. 6B shows waveforms of various signals in FIG. 6A;
  • FIG. 7A shows an exemplary divide-by-4/4.5 frequency divider according to the embodiment of FIG. 5;
  • FIG. 7B shows waveforms of various signals in FIG. 7A;
  • FIG. 8 illustrates a divide-by-8/8.5 frequency divider according to another embodiment of the present invention; and
  • FIG. 9 illustrates a programmable dual-modulus divide-by-N/(N+0.5) frequency divider according to another embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 5 illustrates a dual-modulus frequency divider according to one embodiment of the present invention adaptable for (but not limited to) a phase locked loop (PLL) to perform as either an integer frequency divider or a fractional frequency divider, or equivalently a divide-by-N/(N+0.5) frequency divider.
  • The frequency divider of FIG. 5 primarily includes a frequency-dividing circuit 50 and a switching-control circuit 52. The frequency-dividing circuit 50 includes two pairs (or paths) of flip-flops—the first pair of flip-flops 501A and the second pair of flip-flops 501B. D-type flip-flops (DFF) are used in this embodiment. There may be one or more stages (such as k stages in this embodiment) of flip-flops in each pair of flip- flops 501A and 501B. In the embodiment, the flip-flops 1 through k are “directly” connected, which means in this specification that the neighboring flop-flops are electrically coupled by conductive wire, and the output Q of the preceding one is directly coupled to the input D of the succeeding one.
  • The pair of flip-flops 501B is triggered by input clock CK, and the other pair of flip-flops 501A is triggered by inverted input clock CKb, which is the inverted one of the input clock CK. In the embodiment, the two pairs of flip- flops 501A and 501B are edge triggered. The frequency divider of the embodiment is thus triggered both at the rising edge and the falling edge of the input clock CK through the pairs of flip- flops 501A and 501B, and therefore the frequency divider has division resolution of half (0.5) input clock CK.
  • The last outputs Q of the pairs of flip- flops 501A and 501B are connected respectively to a first input “1” and a second input “0” of a frequency-dividing selector 503. In the present embodiment, for example, when a select signal of the frequency-dividing selector 503 is logic “1”, the output Q of the pair of flip-flops 501A is chosen as the frequency-divided output signal CK_out, otherwise the output Q of the pair of flip-flops 501B is chosen as the frequency-divided output signal CK_out. The frequency-dividing selector 503 could be implemented, for example, by a multiplexer.
  • For the divide-by-N/(N+0.5) frequency divider of the embodiment, the value of N may be either odd integer or even integer, which is determined by an odd/even selector 505—the input clock CK is selected for controlling the frequency-dividing selector 503 to realize N/(N+0.5) frequency division with even integer N when the select signal SEL is logic “0”; otherwise the inverted input clock CKb is selected for controlling the frequency-dividing selector 503 to realize N/(N+0.5) frequency division with odd integer N when the select signal SEL is logic “1”. The odd/even selector 505 could be implemented, for example, by a multiplexer Mux. The number k of total stages of each pair of flip-flops (501A or 501B) and the select signal SEL of the odd/even selector 505 have following relationship:

  • N/(N+0.5)=(2·k−SEL)/(2·k−SEL+0.5)   (2)
  • For example, 4/4.5 frequency division is realized, when the select signal is logic “0” and the number k of total stages of each pair of flip-flops is 2.
  • The switching between integer frequency division and fractional frequency division is determined by the switching-control circuit 52 in accordance with a modulus control signal MOD. The switching-control circuit 52 includes two latches 521A and 521B, which are triggered respectively by the input clock CK and the inverted input clock CKb. The latches 521A and 521B are implemented by D-type latches in this embodiment. In the embodiment, the latches 521A and 521B are level triggered. The outputs Q of the latches 521A and 521B are connected respectively to a first input “1” and a second input “0” of a modulus selector 523. In the present embodiment, for example, when a select signal (i.e., the input clock CK) of the modulus selector 523 is logic “1”, the output Q of the latch 521A is chosen as the output of the modulus selector 523 to subsequently control the period of the output signal CK_out, otherwise the output Q of the latch 521B is chosen as the output of the modulus selector 523. The modulus selector 523 could be implemented, for example, by a multiplexer.
  • The output of the modulus selector 523 and the modulus control signal MOD are fed to a modulus logic circuit 525, which is implemented by a NAND logic gate. The (N+0.5) frequency division is performed when the modulus control signal MOD is logic “1”, otherwise the N frequency division is performed.
  • The frequency-dividing circuit 50 further includes a frequency-dividing logic circuit 507 (which is an AND logic gate in the embodiment) that receives the output of the modulus logic circuit 525 and an inverted (frequency-divided) output signal CK_outb, which is an inverted one of the output signal CK_out. The output of the frequency-dividing logic circuit 507 is utilized to swallow half input clock CK per output cycle (as indicated in 5 of FIG. 6B) in (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half (0.5) input clock CK.
  • FIG. 6A shows an exemplary divide-by-2/2.5 frequency divider according to the embodiment of FIG. 5 on a condition that the number k of total stages of flip-flops is 1, the select signal SEL is logic “0” for even N integer (i.e., 2), and the modulus control signal MOD is logic “1” while the odd/even selector 505 is schematically omitted. The circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity.
  • FIG. 6B shows waveforms of various signals in FIG. 6A. The dotted lines across the signals partition the (frequency-divided) output signal CK_out into output cycles. In this case, each output cycle is equal to 2.5 times the input clock CK. The pair of flip-flops 501B is triggered by the input clock CK to generate signal D1B; and the pair of flip-flops 501A is triggered by the inverted input clock CKb to generate signal D1A. As discussed above, when the select signal of the frequency-dividing selector 503 is logic “1”, the output D1A of the pair of flip-flops 501A is chosen as the output signal CK_out, otherwise the output D1B of the pair of flip-flops 501B is chosen as the output signal CK_out. Accordingly, the frequency-dividing selector 503 alternately outputs the signal D1A (1, FIG. 6B) and the signal D1B (2, FIG. 6B) per each output cycle.
  • As discussed above, the latches 521A and 521B are triggered respectively by the input clock CK and the inverted input clock CKb. The outputs DSA and DSB of the latches 521A and 521B are connected respectively to the first input “1” and the second input “0” of the modulus selector 523. When the select signal (i.e., the input clock CK) of the modulus selector 523 is logic “1”, the output DSA of the latch 521A is chosen as the output, otherwise the output DSB of the latch 521B is chosen as the output. Similar to the signals D1A and D1B, the modulus selector 523 alternately outputs the signal DSA (3, FIG. 6B) and the signal DSB (4, FIG. 6B) per each output cycle.
  • The output DS_outb of the modulus logic circuit 525 and the inverted output signal CK_outb are fed to the frequency-dividing logic circuit 507, whose output Dff_in is utilized to swallow half input clock CK per output cycle (as indicated in 5 of FIG. 6B), therefore obtaining division resolution of half (0.5) input clock CK.
  • FIG. 7A shows an exemplary divide-by-4/4.5 frequency divider according to the embodiment of FIG. 5 on a condition that the number k of total stages of flip-flops is 2, the select signal SEL is logic “0” for even N integer (i.e., 4), and the modulus control signal MOD is logic “1” while the odd/even selector 505 is schematically omitted. The circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity.
  • FIG. 7B shows waveforms of various signals in FIG. 7A. The operation associated with FIGS. 7A-7B is similar to that associated with FIGS. 6A-6B, but each output cycle of FIG. 7B is equal to 4.5 times the input clock CK. Moreover, in FIG. 7A, each pair of the flip- flops 501A and 501B includes two cascaded flip-flops. Compared to the divide-by-2/2.5 frequency divider of FIG. 6A, as one more flip-flop is used for each pair, a delay equivalent of one input clock is triggered by the input clock CK and the inverted input clock CKb, thereby generating two more input clock periods per output cycle as indicated by the arrows in FIG. 7B.
  • FIG. 8 illustrates a divide-by-8/8.5 frequency divider according to another embodiment of the present invention. The circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity. Considering driving capability of the input clock CK and the inverted input clock CKb, especially when the number k of total stages of the flip-flops in the pair 501A or 501B is large, pairs of flip-flops with low k value (such as 1) are used in this embodiment, followed by connecting a low speed frequency divider to arrive at the N/(N+0.5) frequency division. As shown in FIG. 8, the pairs of flip- flops 501A and 501B respectively use one flip-flop, which result in a divide-by-2/2.5 frequency divider. Subsequently, two cascaded stages of low speed frequency-dividing circuits 801A and 801B are connected to the output signal CK_out. In the embodiment, the low speed frequency-dividing circuit 801A or 801B is implemented by a D-type flip-flop. The two cascaded stages of low speed frequency-dividing circuits 801A and 801B constitute a divide-by-4 frequency divider along with the divide-by-2/2.5 frequency divider, altogether resulting in divide-by-8/8.5 frequency divider as required. The term “low speed” in this specification means that the triggering frequency of the frequency-dividing circuit 801A or 801B is slower than that of the pairs of flip- flops 501A and 501B. It is well comprehended that low speed frequency dividers have advantages of simplified circuit design and low cost. It is appreciated that though only one stage of flip-flop is used in the pairs of flip- flops 501A and 501B to constitute the divide-by-2/2.5 frequency divider, while other number of stages of flip-flops could be used generally to constitute a divide-by-N/(N+0.5) frequency divider. Furthermore, though two cascaded low speed frequency-dividing circuits 801A and 801B are used in this embodiment to constitute the divide-by-4 frequency divider, however the number of cascaded stages could be less or greater than two (2). Further, it is not necessary to use synchronous-type triggering as shown (that is, the frequency-dividing circuits 801A and 801B are simultaneously triggered at nodes C); and other asynchronous-type triggering could be used instead.
  • The output Q of the frequency-dividing circuit 801A and the inverted output Q of the frequency-dividing circuit 801B are fed to a first AND gate 821 of a logic circuit 82. The output of the first AND logic gate 821 is connected to one input node of a second AND logic gate 823. The logic circuit 82 is designed and operated in a manner such that the modulus control signal MOD could pass the second AND logic gate 823, and further to the modulus logic circuit 525.
  • FIG. 9 illustrates a programmable dual-modulus divide-by-N/(N+0.5) frequency divider according to another embodiment of the present invention. The frequency divider of FIG. 9 is not only capable of performing either integer frequency division or fractional frequency division as the frequency divider of FIG. 5, but also capable of dynamically changing the value of N. The circuits or elements having corresponding counterparts in FIG. 5 use the same reference numerals, and their functions are omitted for brevity. Compared to the frequency divider in FIG. 5, the flip-flops of the pairs 501A and 501B in FIG. 9 are not directly connected, but are indirectly connected via programmable selectors 901A and 901B. For example, in the pair of flip-flops 501A, the (n−1)-th programmable selector 901A (Mus_(n−1)A) receives the output Q of the n-th flip-flop (DFF_nA) and the last output of the preceding (n−1) connected flip-flops (that is, the output Q of the (n−1)-th flip-flop); followed by connecting the output Y of the programmable selector 901A to the input D of a next flip-flop. In general, the (n−2)-th programmable selector 901A receives the output Q of the (n−2)-th flip-flop at the input node “1”, and receives the output Q of the (n−1)-th flip-flop at the input node “0”; followed by connecting the output Y of the (n−2)-th programmable selector 901A to the input D of the n-th flip-flop. The interconnection in the pair of flip-flops 501B follows the same way. The select signals sel_1, sel_2, . . . , sel_n−1 of the programmable selectors 901A and 901B, the select signal SEL of the odd/even selector 505, the modulus control signal MOD, and the frequency division ratios N/(N+0.5) have relationship as shown in the following table:
  • division ratio sel_1 sel_2 . . . sel_n − 1 SEL MOD
    1 1 1 1 1 0
    1.5 1 1 1 1 1
    2 0 1 1 0 0
    2.5 0 1 1 0 1
    . . .
    N 0 0 0 1/0 0
    N + 0.5 0 0 0 1/0 1

    where the select signal SEL of the odd/even selector 505 is logic “1” when odd N is required, otherwise the select signal SEL is logic “0” when even N is required; the modulus control signal MOD is logic “0” when integer frequency division is required, otherwise the modulus control signal MOD is logic “1” when fractional frequency division is required.
  • According to the embodiments discussed above, the frequency divider has division resolution of half (0.5) input clock CK, and the total number of input pulses expressed in (1) is thus modified as follows:

  • (N+0.5)·S+N·(P−S)=P·N+0.5·S   (3)
  • In a frequency synthesizer, such as sigma-delta fractional-N frequency synthesizer, the quantization step is determined by minimum division resolution. As the embodiment of the present invention is half (0.5) input clock CK, which reduces the quantization step in half, and thus obtains division resolution of 0.5 and lowers the quantization noise power by 6 dB compared the conventional integer frequency divider having division resolution of 1.
  • In another aspect, as compared to the conventional fractional frequency divider, such as the frequency divider in FIG. 4B, the divide-by-N/(N+0.5) frequency divider according to the present invention, such as the frequency divider in FIG. 9, is not only capable of substantially decreasing (or reducing) the input frequency with division ratio N greater than 1, but also capable of dynamically programming or changing the division ratio N, thereby selectably widening the division range.
  • Although specific embodiments have been illustrated and described, it will be appreciated by those skilled in the art that various modifications may be made without departing from the scope of the present invention, which is intended to be limited solely by the appended claims.

Claims (17)

1. A frequency divider, comprising:
two pairs of flip-flops respectively triggered by an input clock and an inverted input clock, each said pair having one or a plurality of connected flip-flops;
a frequency-dividing selector for selecting one output of the two pairs of flip-flops as frequency-divided output signal;
two latches respectively triggered by the input clock and the inverted input clock;
a modulus selector for selecting one output of the two latches;
a modulus logic circuit for determining being in either N frequency-dividing mode or (N+0.5) frequency-dividing mode based on a modulus control signal, N being an integer;
a frequency-dividing logic circuit for receiving output of the modulus logic circuit and an inverted frequency-divided output signal, said frequency-dividing logic circuit swallowing half the input clock per output cycle of the frequency-divided output signal in the (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half the input clock, and
an odd/even selector for selecting either the input clock or the inverted input clock to control the frequency-dividing selector.
2. (canceled)
3. The frequency divider according to claim 1, wherein the two pairs of flip-flops comprises a first pair of flip-flops and a second pair of flip-flops, wherein the first pair of flip-flops is triggered by the inverted input clock, and the second pair of flip-flops is triggered by the input clock.
4. The frequency divider according to claim 1, wherein number k of total stages of each said pair of flip-flops and a select signal SEL of the odd/even selector have following relationship:

N/(N+0.5)=(2·k−1·SEL)/(2·k−1·SEL+0.5)
wherein the input clock is selected for controlling the frequency-dividing selector to realize even integer-N/(N+0.5) frequency division when the select signal SEL is logic “0”; otherwise the inverted input clock is selected for controlling the frequency-dividing selector to realize odd integer-N/(N+0.5) frequency division when the select signal SEL is logic “1”.
5. The frequency divider according to claim 1, wherein the modulus logic circuit includes a NAND logic gate.
6. The frequency divider according to claim 1, wherein the modulus logic circuit further receives output of the modulus selector.
7. The frequency divider according to claim 3, wherein the flip-flops of each said pair of flip-flops are directly connected by electrically coupling neighboring flip-flops.
8. A frequency divider, comprising:
two pairs of flip-flops respectively triggered by an input clock and an inverted input clock, each said pair having one or a plurality of connected flip-flops;
a frequency-dividing selector for selecting one output of the two pairs of flip-flops as frequency-divided output signal;
two latches respectively triggered by the input clock and the inverted input clock;
a modulus selector for selecting one output of the two latches;
a modulus logic circuit for determining being in either N frequency-dividing mode or (N+0.5) frequency-dividing mode based on a modulus control signal, N being an integer;
a frequency-dividing logic circuit for receiving output of the modulus logic circuit and an inverted frequency-divided output signal, said frequency-dividing logic circuit swallowing half the input clock per output cycle of the frequency-divided output signal in the (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half the input clock;
at least one frequency-dividing circuit connected to the frequency-divided output signal; and
a logic circuit for passing the modulus control signal to the modulus logic circuit when a specific output of the frequency-dividing circuit has been met.
9. The frequency divider according to claim 8, wherein the frequency-dividing circuit is a low speed frequency-dividing circuit triggered by a speed lower than speed of the flip-flops.
10. The frequency divider according to claim 8, wherein the frequency-dividing circuit includes a flip-flop.
11. The frequency divider according to claim 8, wherein the logic circuit comprises:
a first AND logic gate for receiving output or outputs of said at least one frequency-dividing circuit; and
a second AND logic gate for receiving output of the first AND logic gate and the modulus control signal.
12. The frequency divider according to claim 8, further comprising:
an odd/even selector for selecting either the input clock or the inverted input clock to control the frequency-dividing selector.
13. The frequency divider according to claim 8, wherein the modulus logic circuit further receives output of the modulus selector.
14. A frequency divider, comprising:
two pairs of flip-flops respectively triggered by an input clock and an inverted input clock, each said pair having n indirectly connected flip-flops;
a frequency-dividing selector for selecting one output of the two pairs of flip-flops as frequency-divided output signal;
two latches respectively triggered by the input clock and the inverted input clock;
a modulus selector for selecting one output of the two latches;
a modulus logic circuit for determining being in either N frequency-dividing mode or (N+0.5) frequency-dividing mode based on a modulus control signal, N being an integer;
a frequency-dividing logic circuit for receiving output of the modulus logic circuit and an inverted frequency-divided output signal, said frequency-dividing logic circuit swallowing half the input clock per output cycle of the frequency-divided output signal in the (N+0.5) frequency-dividing mode, therefore obtaining division resolution of half the input clock; and
n programmable selectors for connecting the flip-flops of each pair of flip-flops, wherein the m-th programmable selector is directly connected between the (m+1)-th flip-flop and the (m+2)-th flip-flop, m being 1 through (n−2) such that the m-th programmable selector receives output the (m+1)-th flip-flop, and receives output of the m-th flip-flop, followed by connecting output of the m-th programmable selector to input of the (m+2)-th flip-flop, while the (n−1)-th programmable selector receives outputs of the n-th flip-flop and the (n−1)-th flip-flop, and output of the (n−1)-th programmable selector is connected to input of the frequency-dividing selector, n being a positive integer.
15. The frequency divider according to claim 14, further comprising:
an odd/even selector for selecting either the input clock or the inverted input clock to control the frequency-dividing selector.
16. The frequency divider according to claim 15, wherein respective select signals sel1, sel2, . . . , sel_n'1 of the programmable selectors, select signal SEL of the odd/even selector, the modulus control signal MOD, and the frequency division ratios N/(N+0.5) have following relationship:
Division ratio sel_1 sel_2 . . . sel_n − 1 SEL MOD 1 1 1 1 1 0 1.5 1 1 1 1 1 2 0 1 1 0 0 2.5 0 1 1 0 1 . . . N 0 0 0 1/0 0 N + 0.5 0 0 0 1/0 1
where the select signal SEL of the odd/even selector is logic “1” when odd N is required, otherwise the select signal SEL is logic “0” when even N is required; the modulus control signal MOD is logic “0” when integer frequency division is required, otherwise the modulus control signal MOD is logic “1” when fractional frequency division is required.
17. The frequency divider according to claim 14, wherein the modulus logic circuit further receives output of the modulus selector.
US11/868,496 2007-09-12 2007-10-07 Fractional frequency divider Active US7492852B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW096134062 2007-09-12
TW096134062A TWI319264B (en) 2007-09-12 2007-09-12 Fractional frequency divider

Publications (2)

Publication Number Publication Date
US7492852B1 US7492852B1 (en) 2009-02-17
US20090067567A1 true US20090067567A1 (en) 2009-03-12

Family

ID=40349362

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/868,496 Active US7492852B1 (en) 2007-09-12 2007-10-07 Fractional frequency divider

Country Status (2)

Country Link
US (1) US7492852B1 (en)
TW (1) TWI319264B (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104426534A (en) * 2013-09-02 2015-03-18 联发科技股份有限公司 Frequency Dividing System And Input Level Triggering Device
KR20190062136A (en) * 2017-11-28 2019-06-05 삼성전자주식회사 Frequency divider and transceiver including the same
CN112953472A (en) * 2021-02-05 2021-06-11 青岛信芯微电子科技股份有限公司 Data bit conversion circuit

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8131242B2 (en) * 2007-07-02 2012-03-06 Sony Corporation System and method for implementing a swap function for an IQ generator
KR100975040B1 (en) * 2008-09-02 2010-08-11 고려대학교 산학협력단 Programmable frequency divider and Method of frequency dividing
TWI361571B (en) * 2008-10-03 2012-04-01 Novatek Microelectronics Corp Frequency synthesizer and frequency prescaler thereof and frequency synthesizing method thereof
EP2555430B1 (en) * 2011-08-05 2020-03-04 Telefonaktiebolaget LM Ericsson (publ) Frequency division
EP2761757A4 (en) * 2011-10-01 2015-04-15 Intel Corp Digital fractional frequency divider
US10547315B2 (en) 2017-11-28 2020-01-28 Samsung Electronics Co., Ltd. Frequency divider and a transceiver including the same
US10700668B2 (en) 2018-06-15 2020-06-30 Analog Devices Global Unlimited Company Method and apparatus for pulse generation
CN113381752B (en) * 2021-06-24 2023-02-28 成都纳能微电子有限公司 Half-frequency dividing circuit and method
CN117806880A (en) * 2024-02-29 2024-04-02 中国科学院长春光学精密机械与物理研究所 Dual-mode redundancy switching circuit of memory

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6822491B1 (en) * 2003-06-27 2004-11-23 Intel Corporation Frequency prescaler apparatus, method, and system
US20050035794A1 (en) * 2000-10-04 2005-02-17 Broadcom Corporation Programmable divider with built-in programmable delay chain for high-speed/low power application
US6895061B1 (en) * 1999-10-26 2005-05-17 Agilent Technologies, Inc. Scannable synchronizer having a deceased resolving time
US20050174153A1 (en) * 2004-02-09 2005-08-11 Nec Electronics Corporation Fractional frequency divider circuit and data transmission apparatus using the same
US20050212570A1 (en) * 2004-03-24 2005-09-29 Silicon Laboratories, Inc. Programmable frequency divider
US20050258879A1 (en) * 2004-05-21 2005-11-24 Fujitsu Limited Clock frequency divider and trigger signal generation circuit for same
US7102399B2 (en) * 2004-03-31 2006-09-05 Broadcom Corporation Low-noise frequency divider
US7180339B2 (en) * 2004-04-26 2007-02-20 Analog Devices, Inc. Synthesizer and method for generating an output signal that has a desired period

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE69631002T2 (en) 1995-09-28 2004-09-16 Sanyo Electric Co., Ltd., Moriguchi Adjustable frequency divider
TWI317211B (en) 2005-12-27 2009-11-11 Memetics Technology Co Ltd Configuration and controlling method of fractional-n pll having fractional frequency divider

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6895061B1 (en) * 1999-10-26 2005-05-17 Agilent Technologies, Inc. Scannable synchronizer having a deceased resolving time
US20050035794A1 (en) * 2000-10-04 2005-02-17 Broadcom Corporation Programmable divider with built-in programmable delay chain for high-speed/low power application
US6822491B1 (en) * 2003-06-27 2004-11-23 Intel Corporation Frequency prescaler apparatus, method, and system
US20050174153A1 (en) * 2004-02-09 2005-08-11 Nec Electronics Corporation Fractional frequency divider circuit and data transmission apparatus using the same
US20050212570A1 (en) * 2004-03-24 2005-09-29 Silicon Laboratories, Inc. Programmable frequency divider
US7113009B2 (en) * 2004-03-24 2006-09-26 Silicon Laboratories Inc. Programmable frequency divider
US7102399B2 (en) * 2004-03-31 2006-09-05 Broadcom Corporation Low-noise frequency divider
US7180339B2 (en) * 2004-04-26 2007-02-20 Analog Devices, Inc. Synthesizer and method for generating an output signal that has a desired period
US20050258879A1 (en) * 2004-05-21 2005-11-24 Fujitsu Limited Clock frequency divider and trigger signal generation circuit for same
US7187217B2 (en) * 2004-05-21 2007-03-06 Fujitsu Limited Clock frequency divider and trigger signal generation circuit for same

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104426534A (en) * 2013-09-02 2015-03-18 联发科技股份有限公司 Frequency Dividing System And Input Level Triggering Device
KR20190062136A (en) * 2017-11-28 2019-06-05 삼성전자주식회사 Frequency divider and transceiver including the same
KR102523417B1 (en) 2017-11-28 2023-04-19 삼성전자주식회사 Frequency divider and transceiver including the same
CN112953472A (en) * 2021-02-05 2021-06-11 青岛信芯微电子科技股份有限公司 Data bit conversion circuit

Also Published As

Publication number Publication date
TW200913486A (en) 2009-03-16
TWI319264B (en) 2010-01-01
US7492852B1 (en) 2009-02-17

Similar Documents

Publication Publication Date Title
US7492852B1 (en) Fractional frequency divider
JP5837617B2 (en) Divider with extended synchronization range beyond octave boundary
CN100568735C (en) Frequency divider
JP3388527B2 (en) Fractional-N frequency divider and fractional-N frequency synthesizer using the same
US6845139B2 (en) Co-prime division prescaler and frequency synthesizer
US6661261B2 (en) Programmable divider with built-in programmable delay chain for high-speed/low power application
US7034584B2 (en) Apparatus for frequency dividing a master clock signal by a non-integer
US8565368B1 (en) Wide range multi-modulus divider in fractional-N frequency synthesizer
US9900012B2 (en) Multi-modulus divider with power-of-2 boundary condition support
US7822168B2 (en) Frequency divider circuit
US10924125B2 (en) Frequency divider circuit, method and compensation circuit for frequency divider circuit
US8466720B2 (en) Frequency division of an input clock signal
US8218712B1 (en) Method and apparatus for dividing clock frequencies
US6108393A (en) Enhanced prescaler phase interface
US20090243668A1 (en) Frequency divider speed booster
US7558361B2 (en) Phase-switching dual modulus prescaler
US8068576B2 (en) Counters and exemplary applications
US7231012B2 (en) Programmable frequency divider
JPH0548433A (en) Multi-stage frequency divider
US9948308B2 (en) Multi-modulus prescaler with improved noise performance
EP0469738A2 (en) Low noise frequency divider architecture
JPH0744445B2 (en) Digital PLL circuit
JP2001186012A (en) Frequency divider circuit
JP2005277665A (en) Pll synthesizer

Legal Events

Date Code Title Description
AS Assignment

Owner name: VIA TECHNOLOGIES, INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIU, SEN-YOU;REEL/FRAME:019927/0837

Effective date: 20071005

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12