US20090066406A1 - Charge pump device and operating method thereof - Google Patents

Charge pump device and operating method thereof Download PDF

Info

Publication number
US20090066406A1
US20090066406A1 US11/898,384 US89838407A US2009066406A1 US 20090066406 A1 US20090066406 A1 US 20090066406A1 US 89838407 A US89838407 A US 89838407A US 2009066406 A1 US2009066406 A1 US 2009066406A1
Authority
US
United States
Prior art keywords
transistor
node
charge transfer
transfer units
stage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/898,384
Other versions
US7508253B1 (en
Inventor
Hsin Chang Lin
Cheng Ying Wu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Yield Microelectronics Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US11/898,384 priority Critical patent/US7508253B1/en
Assigned to YIELD MICROELECTRONICS CORP. reassignment YIELD MICROELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIN, HSIN CHANG, WU, CHENG YING
Publication of US20090066406A1 publication Critical patent/US20090066406A1/en
Application granted granted Critical
Publication of US7508253B1 publication Critical patent/US7508253B1/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • H02M3/073Charge pumps of the Schenkel-type
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • H02M3/073Charge pumps of the Schenkel-type
    • H02M3/078Charge pumps of the Schenkel-type with means for reducing the back bias effect, i.e. the effect which causes the threshold voltage of transistors to increase as more stages are added to the converters

Definitions

  • the present invention relates to a charge pump technology and, more particularly, to a charge pump device capable of eliminating the body effect and having a high pumping gain and an operating method thereof.
  • Negative voltages are required for general flash memories or electrically erasable programmable read only memories (EEPROM) to generate a sufficient relative potential difference for data erase or data programming function.
  • EEPROM electrically erasable programmable read only memories
  • FIG. 1 shows a prior art charge pump device 10 , which makes use of cascaded PMOS transistors to transfer charges in the load capacitor of the output node.
  • the input node of this charge pump device 10 is grounded.
  • the drain of each of the PMOS transistors P 0 ⁇ P 4 is connected to the gate thereof.
  • the PMOS transistors are cascaded together in the so-called diode-connected manner. All the substrates of the PMOS transistors P 0 ⁇ P 4 are biased at the voltage level V DD of the power source.
  • the input node and the drain of the transistor P 0 are connected to the node D 1 .
  • the source of the transistor P 1 and the drain of the transistor P 2 are connected to the node D 2 .
  • the source of the transistor P 2 and the drain of the transistor P 3 are connected to the node D 3 .
  • the source of the transistor P 3 and the drain of the transistor P 4 are connected to the node D 4 .
  • the source of the transistor P 4 is connected to the output node.
  • the nodes D 1 ⁇ D 4 are connected to capacitors C 1 ⁇ C 4 (all of the same capacitance value of C), respectively.
  • the capacitors C 1 and C 3 are connected to a first clock signal A, and the capacitors C 2 and C 4 are connected to a second clock signal B.
  • the first clock signal A and the second clock signals B are mutually opposite in phase, and change their signal levels between the voltage level of the power source and the ground level.
  • V DD voltage level of the power source
  • the voltage levels of the nodes D 1 and D 3 and the output node will drop because charges in the capacitors C 1 and C 3 and the load capacitor Cout are transferred to the ground terminal and the capacitors C 2 and C 4 , respectively.
  • the transistors P 1 and P 3 are on, and currents flow from the nodes D 2 and D 4 to the nodes D 1 and D 3 , respectively.
  • the voltage levels of the nodes D 2 and D 4 will drop because charges in the capacitors C 2 and C 4 and the load capacitor Cout are transferred to the capacitors C 1 and C 3 , respectively. Therefore, through the continual interaction to the capacitors C 1 ⁇ C 4 by the first clock signal A and the second clock signal B, the current constantly flows from the output node to the ground terminal to continually lower the voltage level of the output node, finally reaching the desired negative voltage.
  • FIG. 2( a ) shows another prior art charge pump device 20 .
  • the charge pump device 20 makes use of NMOS transistors to transfer charges in the load capacitor of the output node.
  • the charge pump device 20 differs from the above charge pump device 10 in that the PMOS transistors P 0 ⁇ P 4 of the charge pump device 10 are replaced with NMOS transistors N 0 ⁇ N 4 .
  • the drain of each of the NMOS transistors N 0 ⁇ N 4 is connected to the gate thereof.
  • the NMOS transistors are cascaded together in the so-called diode-connected manner.
  • the principle of operation of FIG. 2( a ) is the same as that of FIG. 1( a ). Therefore, the charge pump device 20 also has an obvious body effect or raised threshold voltages of transistor, hence lowering the conduction performance (charge transfer efficiency) of transistor.
  • the present invention aims to propose a charge pump device and an operating method thereof in order to solve the above problems in the prior art.
  • the primary object of the present invention is to provide a charge pump device and an operating method thereof to eliminate the body effect for providing an output voltage with a high negative level and also have the advantage of a high pumping gain.
  • the present invention provides a charge pump device and an operating method thereof.
  • the charge pump device comprises several stages of charge transfer units and an output unit that are cascaded between the input node and the output node of the charge pump device.
  • Each of the charge transfer units comprises a first node for input, a second node for output, a first circuit connected to the first node and the second node, and a first capacitor connected to the second node.
  • the first node of the first-stage charge transfer unit is connected to the input node.
  • the first node and the second node of another stage of charge transfer units are connected to the second node and the first circuit of the previous-stage charge transfer unit.
  • the output unit comprises a third node for input, a second circuit and a second capacitor connected to the second circuit.
  • the second circuit is connected to the third node, the output node, the second capacitor, and the first circuit of the last-stage charge transfer unit.
  • the first capacitor can be used to receive two clock signals of the same amplitude but opposite phases to let odd-numbered-stage and even-numbered-stage charge transfer units perform complementary switching operations. That is, odd-numbered-stage charge transfer units provide the charge transfer function while even-numbered-stage charge transfer units don't (or vice verse), and their switching states are alternately changed. Collocated with the switching operation of the output unit, an output voltage with a high negative level can finally be generated.
  • FIG. 1( a ) is a diagram of a prior art charge pump device
  • FIG. 1( b ) is a diagram of the clock signal applied to the charge pump device of FIG. 1( a );
  • FIG. 2( a ) is a diagram of another prior art charge pump device
  • FIG. 2( b ) is a diagram of the clock signal applied to the charge pump device of FIG. 2( a );
  • FIG. 3( a ) is a diagram of a charge pump device according to a first embodiment of the present invention.
  • FIG. 3( b ) is a diagram of the clock signal applied to the charge pump device of the first embodiment of the present invention.
  • FIG. 4( a ) is a diagram of a charge pump device according to a second embodiment of the present invention.
  • FIG. 4( b ) is a diagram of the clock signal applied to the charge pump device of the second embodiment of the present invention.
  • FIG. 5 is a cross-sectional view showing how a P + /N-well junction diode aids in reducing the on-resistance and increasing the on-time of the first transistor to improve the charge transfer efficiency of the charge transfer unit.
  • FIG. 3( a ) is a diagram of a charge pump device according to the first embodiment of the present invention. Please also refer to FIG. 3( b ).
  • a charge pump device 30 is composed of a first-stage charge transfer unit 31 , a second-stage charge transfer unit 32 and an output unit 33 that are cascaded between an input node Nin and an output node Nout. In order to get a negative voltage, the voltage level of the power source connected to the input node Nin is at the ground level, and the output node is used to provide the output voltage.
  • Each stage of charge transfer units comprises a first node X (X′), a second node Y (Y′), a first circuit 34 ( 35 ) connected between the two nodes, and a first capacitor C 1 (C 2 ) connected to the second node Y (Y′).
  • the first circuit 34 ( 35 ) includes a fourth node Z (Z′), a fifth node W (W′), an eighth node NW 1 (NW 2 ), a first transistor M 30 (M 34 ), a second transistor M 31 (M 35 ), a third transistor M 32 (M 36 ), a fourth transistor M 33 (M 37 ), and a first well bias circuit 37 ( 38 ).
  • the first well bias circuit 37 ( 38 ) includes a ninth transistor Ma (Mc) and a tenth transistor Mc (Md). Both of the ninth transistor Ma (Mc) and the tenth transistor Mc (Md) are PMOS transistors.
  • the function of the first well bias circuit 37 ( 38 ) is to provide a bias for the eighth node NW 1 (NW 2 ).
  • the drain and gate of the first transistor M 30 are connected to the first node X (X′), the source thereof is connected to the second node Y (Y′), and the substrate thereof is connected to the eighth node NW 1 (NW 2 ).
  • the drain of the second transistor M 31 (M 35 ) is connected to the first node X (X′), the gate thereof is connected to the fourth node Z (Z′), the source thereof is connected to the second node Y (Y′), and the substrate thereof is connected to the eighth node NW 1 (NW 2 ).
  • the drain of the third transistor M 32 (M 36 ) is connected to the fourth node Z (Z′), the gate thereof is connected to the second node Y (Y′), the source thereof is connected to the first node X (X′), and the substrate thereof is connected to the eighth node NW 1 (NW 2 ).
  • the source and substrate of the fourth transistor M 33 (M 37 ) are connected to the fifth node W (W′), the gate thereof is connected to the second node Y (Y′), and the drain thereof is connected to the fourth node Z (Z′).
  • the drain and substrate of the ninth transistor Ma (Mc) are connected to the eighth node NW 1 (NW 2 ), the gate thereof is connected to the second node Y (Y′), and the source thereof is connected to the first node X (X′).
  • the drain and substrate of the tenth transistor Mb (Md) are connected to the eighth node NW 1 (NW 2 ), the gate thereof is connected to the first node X (X′), and the source thereof is connected to the second node Y (Y′).
  • the second node Y′ of the second-stage charge transfer unit 32 is connected to the fifth node W of the first-stage charge transfer unit 31 .
  • the first capacitors C 1 and C 2 are connected to a clock control unit (not shown) to receive a first clock signal A and a second clock signal B that are mutually opposite in phase, respectively.
  • the output unit 33 comprises a third node P, a second circuit 36 , and a second capacitor C 3 .
  • the second circuit 36 includes a sixth node Q, a seventh node NW 3 , a fifth transistor Me, a sixth transistor Mf, a seventh transistor M 39 , and an eighth transistor M 38 . All of the fifth transistor Me, the sixth transistor Mf and the seventh transistor M 39 are PMOS transistors.
  • the eighth transistor M 38 is an NMOS transistor.
  • a second well bias circuit 39 is composed of the fifth transistor Me and the sixth transistor Mf to provide a second bias for the seventh node NW 3 .
  • the third node P is connected to the second node Y′ of the second-stage charge transfer unit 32 .
  • the drain and substrate of the fifth transistor Me are connected to the seventh node NW 3 , the gate thereof is connected to the sixth node Q, and the source thereof is connected to the third node P.
  • the drain and substrate of the sixth transistor Mf are connected to the seventh node NW 3 , the gate thereof is connected to the third node P, and the source thereof is connected to the sixth node Q.
  • the drain and gate of the seventh transistor M 39 are connected to the third node P, the source thereof is connected to the sixth node Q, and the substrate thereof is connected to the seventh node NW 3 .
  • the drain and substrate of the eighth transistor M 38 are connected to the output node Nout of the charge pump device 30 , the gate thereof is connected to the sixth node Q, and the source thereof is connected to the sixth node P.
  • the second capacitor C 3 is connected to the sixth node Q and the first clock signal A.
  • the first clock signal A and the second clock signal B are used to switch the charge transfer units 31 and 32 and the output unit 33 between a first mode and a second mode.
  • the first-stage (odd-numbered-stage) charge transfer unit 31 and the output unit 33 are enabled, while the second-stage (even-numbered-stage) charge transfer unit 32 is disabled.
  • the first-stage (odd-numbered-stage) charge transfer unit 31 completely transfers charges from the second-stage (even-numbered-stage) charge transfer unit 32
  • the output unit 33 completely transfers charges from the output node Nout, but the second-stage charge transfer unit 32 has no charge transfer function.
  • the second-stage (even-numbered-stage) charge transfer unit 32 is enabled, while the first-stage (odd-numbered-stage) charge transfer unit 31 and the output unit 33 are disabled.
  • FIG. 4( a ) is a diagram of a charge pump device according to a second embodiment of the present invention. Please also refer to FIG. 4( b ).
  • a charge pump device 40 is composed of two stages of charge transfer units 41 and 42 and an output unit 43 that are cascaded between an input node Nin and an output node Nout.
  • the charge transfer unit 41 ( 42 ) includes a first circuit 44 ( 45 ) and a first capacitor C 1 (C 2 ).
  • the output unit 43 has a second circuit 46 .
  • the second circuit 46 has a second well bias circuit 47 therein. In order to get a negative voltage, the input node Nin is grounded.
  • This second embodiment differs from the above first embodiment in that the first circuits 44 and 45 in the charge transfer units 31 and 32 have no first well bias circuit that exists in the first embodiment.
  • PMOS transistors in the first-stage charge transfer unit 41 include a first transistor M 40 , a second transistor M 41 and a third transistor M 42 .
  • the N-well regions of the first transistor M 40 , the second transistor M 41 and the third transistor M 42 are all biased at a first node X of the first-stage charge transfer unit 41 .
  • PMOS transistors in the second-stage charge transfer unit 42 include a first transistor M 44 , a second transistor M 45 and a third transistor M 46 .
  • the N-well regions of the first transistor M 44 , the second transistor M 45 and the third transistor M 46 are all biased at a first node X′ of the second-stage charge transfer unit 42 .
  • FIG. 4( a ), FIG. 4( b ) and FIG. 5 Please simultaneously refer to FIG. 4( a ), FIG. 4( b ) and FIG. 5 .
  • the first capacitor M 44 will be on.
  • the on-resistance of the first transistor M 44 is reduced, and the on-time thereof is increased, thereby improving the charge transfer efficiency of the charge transfer unit 42 .

Abstract

A charge pump device and an operating method thereof are proposed. The charge pump device is composed of a plurality of stages of charge transfer units and an output unit that are cascaded together. Each stage of the charge transfer units includes a first node for input, a second node for output, a first circuit and a first capacitor. The first node or the second node is biased at a bias provided for the first circuit. Thereby, the first capacitors of the odd-numbered stage and the even-numbered stage of charge transfer units can respectively receive two clock signals that are mutually opposite in phase for complementary switching operating. Collocated with the switching of the output unit, an output voltage with a high negative level can be generated.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a charge pump technology and, more particularly, to a charge pump device capable of eliminating the body effect and having a high pumping gain and an operating method thereof.
  • 2. Description of Related Art
  • Negative voltages are required for general flash memories or electrically erasable programmable read only memories (EEPROM) to generate a sufficient relative potential difference for data erase or data programming function.
  • FIG. 1 shows a prior art charge pump device 10, which makes use of cascaded PMOS transistors to transfer charges in the load capacitor of the output node. The input node of this charge pump device 10 is grounded. The drain of each of the PMOS transistors P0˜P4 is connected to the gate thereof. The PMOS transistors are cascaded together in the so-called diode-connected manner. All the substrates of the PMOS transistors P0˜P4 are biased at the voltage level VDD of the power source. The input node and the drain of the transistor P0 are connected to the node D1. The source of the transistor P1 and the drain of the transistor P2 are connected to the node D2. The source of the transistor P2 and the drain of the transistor P3 are connected to the node D3. The source of the transistor P3 and the drain of the transistor P4 are connected to the node D4. The source of the transistor P4 is connected to the output node. The nodes D1˜D4 are connected to capacitors C1˜C4 (all of the same capacitance value of C), respectively.
  • Please refer to FIGS. 1( a) and 1(b) at the same time. The capacitors C1 and C3 are connected to a first clock signal A, and the capacitors C2 and C4 are connected to a second clock signal B. The first clock signal A and the second clock signals B are mutually opposite in phase, and change their signal levels between the voltage level of the power source and the ground level. When the voltage level of the first clock signal A is at the voltage level VDD of the power source, the voltage levels of the nodes D1 and D3 are increased by VC=VDD×C/(CP+C) through the coupling of the capacitors C1 and C3, where CP is the parasitic capacitance value of the node D1 or D3. At the same time, the voltage level of the second clock signal B is at the ground level, and the voltage levels of the nodes D2 and D4 are decreased by VC=VDD×C/(CP+C) through the coupling of the capacitors C2 and C4, where CP is the parasitic capacitance value of the node D2 or D4. Because the voltage levels of the nodes D1 and D3 are raised while the voltage levels of the nodes D2 and D4 are lowered, the transistors P0, P2 and P4 are on, and currents flow from the nodes D1 and D3 and the output node to the input node (the ground terminal), and the nodes D2 and D4, respectively. Before the end of the voltage level VDD of the first clock signal A, the voltage levels of the nodes D1 and D3 and the output node will drop because charges in the capacitors C1 and C3 and the load capacitor Cout are transferred to the ground terminal and the capacitors C2 and C4, respectively.
  • On the contrary, when the voltage level of the first clock signal A is at the ground level, the voltage levels of the nodes D1 and D3 are decreased by VC=VDD×C/(CP+C) through the coupling of the capacitors C1 and C3. At the same time, the voltage level of the second clock signal B is at voltage level VDD of the power source, and the voltage levels of the nodes D2 and D4 are increased by VC=VDD×C/(CP+C) through the coupling of the capacitors C2 and C4. Because the voltage levels of the nodes D1 and D3 are lowered while the voltage levels of the nodes D2 and D4 are raised, the transistors P1 and P3 are on, and currents flow from the nodes D2 and D4 to the nodes D1 and D3, respectively. Before the end of the ground level of the first clock signal A, the voltage levels of the nodes D2 and D4 will drop because charges in the capacitors C2 and C4 and the load capacitor Cout are transferred to the capacitors C1 and C3, respectively. Therefore, through the continual interaction to the capacitors C1˜C4 by the first clock signal A and the second clock signal B, the current constantly flows from the output node to the ground terminal to continually lower the voltage level of the output node, finally reaching the desired negative voltage.
  • The threshold voltages of the PMOS transistors of the above charge pump device 10 are raised because the potential difference between the substrate and the source (VBS=VDD−VS, where VS is a negative voltage) is affected by the reduced voltage level of the source. This is the so-called body effect. An obvious body effect or a raised threshold voltage of a transistor will reduce the conduction performance (charge transfer efficiency) of the transistor. Higher threshold voltages of the PMOS transistors P0˜P4 in FIG. 1( a) means more PMOS transistors are cascaded to cause an inferior charge transfer efficiency so as to be unable to provide an efficient load current. That is, the generated negative voltage is smaller (closer to the ground level, 0V).
  • FIG. 2( a) shows another prior art charge pump device 20. Reference is made to FIG. 2( b) as well as FIG. 2( a). The charge pump device 20 makes use of NMOS transistors to transfer charges in the load capacitor of the output node. The charge pump device 20 differs from the above charge pump device 10 in that the PMOS transistors P0˜P4 of the charge pump device 10 are replaced with NMOS transistors N0˜N4. The drain of each of the NMOS transistors N0˜N4 is connected to the gate thereof. The NMOS transistors are cascaded together in the so-called diode-connected manner. The principle of operation of FIG. 2( a) is the same as that of FIG. 1( a). Therefore, the charge pump device 20 also has an obvious body effect or raised threshold voltages of transistor, hence lowering the conduction performance (charge transfer efficiency) of transistor.
  • Accordingly, the present invention aims to propose a charge pump device and an operating method thereof in order to solve the above problems in the prior art.
  • SUMMARY OF THE INVENTION
  • The primary object of the present invention is to provide a charge pump device and an operating method thereof to eliminate the body effect for providing an output voltage with a high negative level and also have the advantage of a high pumping gain.
  • To achieve the above object, the present invention provides a charge pump device and an operating method thereof. The charge pump device comprises several stages of charge transfer units and an output unit that are cascaded between the input node and the output node of the charge pump device. Each of the charge transfer units comprises a first node for input, a second node for output, a first circuit connected to the first node and the second node, and a first capacitor connected to the second node. The first node of the first-stage charge transfer unit is connected to the input node. The first node and the second node of another stage of charge transfer units are connected to the second node and the first circuit of the previous-stage charge transfer unit. The output unit comprises a third node for input, a second circuit and a second capacitor connected to the second circuit. The second circuit is connected to the third node, the output node, the second capacitor, and the first circuit of the last-stage charge transfer unit.
  • Because providing a bias for the first circuit of a charge transfer unit can enable or disable the charge transfer unit, the first capacitor can be used to receive two clock signals of the same amplitude but opposite phases to let odd-numbered-stage and even-numbered-stage charge transfer units perform complementary switching operations. That is, odd-numbered-stage charge transfer units provide the charge transfer function while even-numbered-stage charge transfer units don't (or vice verse), and their switching states are alternately changed. Collocated with the switching operation of the output unit, an output voltage with a high negative level can finally be generated.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The various objects and advantages of the present invention will be more readily understood from the following detailed description when read in conjunction with the appended drawing, in which:
  • FIG. 1( a) is a diagram of a prior art charge pump device;
  • FIG. 1( b) is a diagram of the clock signal applied to the charge pump device of FIG. 1( a);
  • FIG. 2( a) is a diagram of another prior art charge pump device;
  • FIG. 2( b) is a diagram of the clock signal applied to the charge pump device of FIG. 2( a);
  • FIG. 3( a) is a diagram of a charge pump device according to a first embodiment of the present invention;
  • FIG. 3( b) is a diagram of the clock signal applied to the charge pump device of the first embodiment of the present invention;
  • FIG. 4( a) is a diagram of a charge pump device according to a second embodiment of the present invention;
  • FIG. 4( b) is a diagram of the clock signal applied to the charge pump device of the second embodiment of the present invention; and
  • FIG. 5 is a cross-sectional view showing how a P+/N-well junction diode aids in reducing the on-resistance and increasing the on-time of the first transistor to improve the charge transfer efficiency of the charge transfer unit.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • FIG. 3( a) is a diagram of a charge pump device according to the first embodiment of the present invention. Please also refer to FIG. 3( b). A charge pump device 30 is composed of a first-stage charge transfer unit 31, a second-stage charge transfer unit 32 and an output unit 33 that are cascaded between an input node Nin and an output node Nout. In order to get a negative voltage, the voltage level of the power source connected to the input node Nin is at the ground level, and the output node is used to provide the output voltage.
  • Each stage of charge transfer units comprises a first node X (X′), a second node Y (Y′), a first circuit 34 (35) connected between the two nodes, and a first capacitor C1 (C2) connected to the second node Y (Y′). The first circuit 34 (35) includes a fourth node Z (Z′), a fifth node W (W′), an eighth node NW1 (NW2), a first transistor M30 (M34), a second transistor M31 (M35), a third transistor M32 (M36), a fourth transistor M33 (M37), and a first well bias circuit 37 (38). All of the first transistor M31 (M34), the second transistor M32 (M35), the third transistor M33 (M36) are PMOS transistors. The fourth transistor M34 (M37) is an NMOS transistor. The first well bias circuit 37 (38) includes a ninth transistor Ma (Mc) and a tenth transistor Mc (Md). Both of the ninth transistor Ma (Mc) and the tenth transistor Mc (Md) are PMOS transistors. The function of the first well bias circuit 37 (38) is to provide a bias for the eighth node NW1 (NW2). The drain and gate of the first transistor M30 (M34) are connected to the first node X (X′), the source thereof is connected to the second node Y (Y′), and the substrate thereof is connected to the eighth node NW1 (NW2). The drain of the second transistor M31 (M35) is connected to the first node X (X′), the gate thereof is connected to the fourth node Z (Z′), the source thereof is connected to the second node Y (Y′), and the substrate thereof is connected to the eighth node NW1 (NW2). The drain of the third transistor M32 (M36) is connected to the fourth node Z (Z′), the gate thereof is connected to the second node Y (Y′), the source thereof is connected to the first node X (X′), and the substrate thereof is connected to the eighth node NW1 (NW2). The source and substrate of the fourth transistor M33 (M37) are connected to the fifth node W (W′), the gate thereof is connected to the second node Y (Y′), and the drain thereof is connected to the fourth node Z (Z′). The drain and substrate of the ninth transistor Ma (Mc) are connected to the eighth node NW1 (NW2), the gate thereof is connected to the second node Y (Y′), and the source thereof is connected to the first node X (X′). The drain and substrate of the tenth transistor Mb (Md) are connected to the eighth node NW1 (NW2), the gate thereof is connected to the first node X (X′), and the source thereof is connected to the second node Y (Y′). Moreover, the second node Y′ of the second-stage charge transfer unit 32 is connected to the fifth node W of the first-stage charge transfer unit 31. Besides, the first capacitors C1 and C2 are connected to a clock control unit (not shown) to receive a first clock signal A and a second clock signal B that are mutually opposite in phase, respectively.
  • The output unit 33 comprises a third node P, a second circuit 36, and a second capacitor C3. The second circuit 36 includes a sixth node Q, a seventh node NW3, a fifth transistor Me, a sixth transistor Mf, a seventh transistor M39, and an eighth transistor M38. All of the fifth transistor Me, the sixth transistor Mf and the seventh transistor M39 are PMOS transistors. The eighth transistor M38 is an NMOS transistor. A second well bias circuit 39 is composed of the fifth transistor Me and the sixth transistor Mf to provide a second bias for the seventh node NW3. The third node P is connected to the second node Y′ of the second-stage charge transfer unit 32. The drain and substrate of the fifth transistor Me are connected to the seventh node NW3, the gate thereof is connected to the sixth node Q, and the source thereof is connected to the third node P. The drain and substrate of the sixth transistor Mf are connected to the seventh node NW3, the gate thereof is connected to the third node P, and the source thereof is connected to the sixth node Q. The drain and gate of the seventh transistor M39 are connected to the third node P, the source thereof is connected to the sixth node Q, and the substrate thereof is connected to the seventh node NW3. The drain and substrate of the eighth transistor M38 are connected to the output node Nout of the charge pump device 30, the gate thereof is connected to the sixth node Q, and the source thereof is connected to the sixth node P. The second capacitor C3 is connected to the sixth node Q and the first clock signal A.
  • The actions of each component in the above embodiment at different times will be illustrated below with reference to FIGS. 3( a) and 3(b).
  • Assume the amplitude of voltage level of the first clock signal A and the second clock signal B is VDD, the coupling effect of the first capacitors C1 and C2 and the second capacitor C3 is 100%. The first clock signal A and the second clock signal B are used to switch the charge transfer units 31 and 32 and the output unit 33 between a first mode and a second mode.
  • (1) t=0
      • At the beginning, the first node X (connected to the input node Nin) of the first-stage charge transfer unit 31 is grounded, the voltage level of the second node Y of the first-stage charge transfer unit 31 is VY0, the voltage level of the second node Y′ of the second-stage charge transfer unit 32 is equal to that of the third node P of the output unit 33 (both being VP0), the voltage level of the sixth node Q of the output unit 33 is VQ0, the voltage level of the output node Nout is VOUT0.
  • (2) t=t0 (the first mode)
      • At time t0, the first clock signal A rises from the low level to the high level, while the second clock signal B drops from the high level to the low level. The increase of the voltage level of the first clock signal A is VDD. Through the coupling effect of the first capacitor C1, the voltage level of the second node Y of the first-stage charge transfer unit 31 is also increased by VDD, i.e., VY,t0=VY0+VDD. Similarly, through the coupling effect of the second capacitor C3, the voltage level of the sixth node Q of the output unit 33 is also increased by VDD, i.e., VQ,t0=VQ0+VDD. The decrease of the voltage level of the second clock signal B is VDD. Through the coupling effect of the first capacitor C2, the voltage level of the second node Y′ of the second-stage charge transfer unit 32 is also decreased by VDD, i.e., VY′,t0=VP,t0=VP0−VDD. The actions of the charge transfer units 31 and 32 and the output unit 33 will be illustrated in detail below.
        • (a) the first-stage charge transfer unit 31
          • In the first well bias circuit 37, the ninth transistor Ma is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| of PMOS transistor (i.e., VSG,Ma=VX,t0−VY,t0=0−(VY0+VDD)<|Vtp0|), the tenth transistor Mb is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,Mb=VY,t0−VX,t0=VY0+VDD>|Vtp0|). Therefore, the voltage level of the eighth node NW1 is equal to that of the second node Y (i.e., VNW1=VY0+VDD). In other words, the first well bias circuit 37 lets the substrates of all the PMOS transistors (including the first transistor M30, the second transistor M31, the third transistor M32, the ninth transistor Ma and the tenth transistor Mb) of the first-stage charge transfer unit 31 be biased at the second node Y having a higher voltage level in the first-stage charge transfer unit 31. Because there is no relative potential between the source and gate of the first transistor M30, the second transistor M31, the third transistor M32, the ninth transistor Ma and the tenth transistor Mb, their threshold voltage is equal to |Vtp0|, i.e., the threshold voltage when there is no body effect. The first transistor M30 is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,M30=VY,t0−VX,t0=VY0+VDD>|Vtp0|). A current flows from the second node Y to the first node X, and charges are transferred from the first capacitor C1 to the first node X (i.e., the ground terminal). Before t=t1 (i.e., t=t1_), the voltage level of the second node Y will be steadily held at |Vtp0| (i.e., VY,t1 =|Vtp0|). The charge transfer efficiency of the first transistor M30 is equal to (VY0+VDD−VY,t1 )/VDD. If VY,t1 can be reduced, the charge transfer efficiency of the first-stage charge transfer unit 31 can be further improved. The third transistor M32 is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| of PMOS transistor (i.e., VSG,M32=VX,t0−VY,t0=0−(VY0+VDD)<|Vtp0|). The fourth transistor M33 is on because the relative potential between the gate and source thereof is higher than the threshold voltage VtN of NMOS transistor (i.e., VGS,M33=VY,t0−VP,t0=(VY0+VDD)−(VP0−VDD)=2VDD+VY0−VP0>VtN). The voltage level of the fourth node Z is therefore equal to that of the second node Y′ (i.e., VZ=VP0−VDD=VG,M31<0V). Because the voltage level of the gate of the second transistor M31 is lower than that of the gate of the first transistor M30, the second transistor M31 has a superior charge transfer efficiency than does the first transistor M30, and the voltage level of the second node Y is lower than |Vtp0| and even close to 0V (i.e., VY,t1 ≈0V). Therefore, the second transistor M31 can assist the first transistor M30 in enhancing the charge transfer efficiency of the first-stage charge transfer unit 31.
        • (b) the second-stage charge transfer unit 32
          • The ninth transistor Mc is on because the relative potential between the source and gate thereof is higher than the threshold voltage of PMOS transistor |Vtp0| (i.e., VSG,Mc=VY,t0−VP,t0=(VY0+VDD)−(VP0−VDD)=2VDD+VY0−VP0>|Vtp0|). The tenth transistor Md is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| (i.e., VSG,Md=VP,t0−VY,t0=(VP0−VDD)−(VY0+VDD)=VP0−VY0−2VDD<|Vtp0|). The voltage level of the eighth node NW2 is therefore equal to that of the second node X′(i.e., VNW2=VY′0+VDD). In other words, the first well bias circuit 38 lets the substrates of all the PMOS transistors (including the first transistor M34, the second transistor M35, the third transistor M36, the ninth transistor Mc and the tenth transistor Md) of the second-stage charge transfer unit 32 be biased at the second node X′ having a higher voltage level in the second-stage charge transfer unit 32. Because there is no relative potential between the source and gate of the first transistor M34, the second transistor M35, the third transistor M36, the ninth transistor Mc and the tenth transistor Md, their threshold voltage is equal to |Vtp0|, i.e., the threshold voltage when there is no body effect. The first transistor M34 is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| (i.e., VSG,M34=VP,t0−VY,t0=(VP0−VDD)−(VY0+VDD)=VP0 −V Y0−2VDD<|Vtp0|). The third transistor M36 is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,M36=VY,t0−VP,t0−VP,t0=(VY0+VDD)−(VP0−VDD)=2VDD+VY0−VP0>|Vtp0|). The fourth transistor M37 is off because the relative potential between the gate and source thereof is lower than the threshold voltage of NMOS transistor VtN (i.e., VGS,M37=VP,t0−VQ,t0=(VP0−VDD)−(VQ0+VDD)=(VP0−VY0)−2VDD<VtN). The second transistor M35 is off because the voltage level of the gate thereof is equal to that of the second node Y (i.e., VG,M35=VY=VY0+VDD) and the relative potential between the source and gate thereof is lower than the threshold voltage of PMOS transistor |Vtp0| (i.e., VSG,M35=VP,t0−VG,M35=(VP0−VDD)−(VY0+VDD)=(VP0−VY0)−2VDD<|Vtp0|). At t=t0, because both the first transistor M34 and the second transistor M35 are off, the second-stage charge transfer unit 32 has no charge transfer function.
        • (c) the output unit 33
          • The fifth transistor Me is off because the relative potential between the source and gate thereof is lower than the threshold voltage of PMOS transistor |Vtp0| (i.e., VSG,Me=VP,t0−VQ,t0=(VP0−VDD)−(VQ0+VDD)=VP0−VQ0−2VDD<|Vtp0|). The sixth transistor Mf is on because the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,Mf=VQ,t0−VP,t0=(VQ0+VDD)−(VP0−VDD)=2VDD+VQ0−VP0>|Vtp0|). The voltage level of the seventh node NW3 is equal to that of the sixth node Q (i.e., VNW3=VQ0+VDD). Because there is no relative potential between the source and gate of the fifth transistor Me, the sixth transistor Mf and the seventh transistor M39, their threshold voltage is equal to |Vtp0|, i.e., the threshold voltage when there is no body effect. The seventh transistor M39 is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,M39=VQ,t0−VP,t0=(VQ0+VDD)−(VP0−VDD)=2VDD+VQ0−VP0>|Vtp0|). The eighth transistor M38 is on because the relative potential between the gate and source thereof is higher than the threshold voltage VtN of NMOS transistor (i.e., VGS,M38=VQ,t0−VP,t0=(VQ0+VDD)−(VP0−VDD)=2VDD+VQ0−VP0>VtN). Therefore, a current flows from the output node Nout to the third node P, and charges are transferred from a load capacitor Cout to the first capacitor C2. Before t1 (t=t1_, the voltage level of the output node Nout of the charge pump device 30 will gradually decrease from the initial value VOUT0 to be steadily held at VP0−VDD, i.e., VOUT1 =VP0−VDD, VPt1 —=V P0−VDD, VQt1 —=V P0−VDD+|Vtp0|.
  • (3) t=t1 (the second mode)
      • At time t1, the first clock signal A drops from the high level to the low level, while the second clock signal B rises from the low level to the high level. The decrease of the voltage level of the first clock signal A is VDD. Through the coupling effect of the first capacitor C1, the voltage level of the second node Y of the first-stage charge transfer unit 31 is also decreased by VDD, i.e., VY,t1=VY,t1−VDD=0−VDD. Similarly, through the coupling effect of the second capacitor C3, the voltage level of the sixth node Q of the output unit 33 is also decreased by VDD, i.e., VQ,t1=VQ,t1−VDD=(VP0−VDD+|Vtp0|)−VDD=VP0−2VDD+|Vtp0|. The increase of the voltage level of the second clock signal B is VDD. Through the coupling effect of the first capacitor C2, the voltage level of the second node Y′ of the second-stage charge transfer unit 32 is also increased by VDD, i.e., VP,t1=VP,t1 +VDD=VP0−VDD+VDD=VP0.
        • (a) the first-stage charge transfer unit 31
          • The ninth transistor Ma is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| of PMOS transistor (i.e., VSG,Ma=VX,t1−VY,t1=0−(−VDD)=VDD>|Vtp0|). The tenth transistor Mb is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| (i.e., VSG,Mb=VY,t1−VX,t1=−VDD<|Vtp0|). Therefore, the voltage level of the eighth node NW1 is equal to that of the first node X (i.e., VNW1=0V). In other words, the first well bias circuit 37 lets the substrates of all the PMOS transistors (including the first transistor M30, the second transistor M31, the third transistor M32, the ninth transistor Ma and the tenth transistor Mb) of the first-stage charge transfer unit 31 be biased at the first node X (i.e., the input node Nin) having a higher voltage level in the first-stage charge transfer unit 31. Because there is no relative potential between the source and gate of the first transistor M30, the second transistor M31, the third transistor M32, the ninth transistor Ma and the tenth transistor Mb, their threshold voltage is equal to |Vtp0|, i.e., the threshold voltage when there is no body effect. The first transistor M30 is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| (i.e., VSG,M32=VY,t1−VX,t1=−VDD<|Vtp0|). The third transistor M32 is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,M32=VX,t1−VY,t1=0−(−VDD)=VDD>|Vtp0|). The fourth transistor M33 is off because the relative potential between the gate and source thereof is lower than the threshold voltage of NMOS transistor VtN (i.e., VGS,M33=VY,t1−VP,t1=(−VDD)−VP0<VtN). The second transistor M31 is off because the voltage level of the gate thereof is equal to that of the first node X (i.e., VG,M31=0V) and the relative potential between the source and gate thereof is lower than the threshold voltage of PMOS transistor |Vtp0| (i.e., VSG,M31=VY,t1−VX,t1=−VDD<|Vtp0|). At t=t1, because both the first transistor M30 and the second transistor M31 are off, the first-stage charge transfer unit 31 has no charge transfer function.
        • (b) the second-stage charge transfer unit 32
          • The ninth transistor Mc is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| of PMOS transistor (i.e., VSG,Mc=VY,t1−VP,t1=−VDD−VP0<|Vtp0|). The tenth transistor Md is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,Md=VP,t1−VY,t1=VP0−(−VDD)>|Vtp0|). Therefore, the voltage level of the eighth node NW2 is equal to that of the third node P (i.e., VNW2=VP0). In other words, the first well bias circuit 37 lets the substrates of all the PMOS transistors (including the first transistor M34, the second transistor M35, the third transistor M36, the ninth transistor Mc and the tenth transistor Md) of the second-stage charge transfer unit 32 be biased at the second node Y′ having a higher voltage level in the second-stage charge transfer unit 32. Because there is no relative potential between the source and gate of the first transistor M34, the second transistor M35, the third transistor M36, the ninth transistor Mc and the tenth transistor Md, their threshold voltage is equal to |Vtp0|, i.e., the threshold voltage when there is no body effect. The first transistor M34 is on because the relative potential between the source and gate thereof is higher than the threshold voltage |Vtp0| (i.e., VSG,M34=VP,t1−VY,t1=VP0−(−VDD)>|Vtp0|). A current flows from the second node Y′ to the first node X′, and charges are transferred from the first capacitor C2 to the first capacitor C1. Before t=t2 (i.e., t=t2_, the voltage level of the second node Y′ (also the third node P of the output unit 33) will be steadily held at |Vtp0|−VDD (i.e., VP,t2 =|Vtp0|−VDD). The charge transfer efficiency of the first transistor M34 is equal to (VP,t1 −VP,t2 )/VDD. If VP,t2 can be reduced, the charge transfer efficiency of the second-stage charge transfer unit 32 can be further improved. The third transistor M36 is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| of PMOS transistor (i.e., VSG,M36=VY,t1−VP,t1=−VDD−VP0<|Vtp0|). The fourth transistor M37 is on because the relative potential between the gate and source thereof is higher than the threshold voltage VtN of NMOS transistor (i.e., VGS,M37=VP,t1−VQ,t1=VP0−(VP0−2VDD+Vtp0|)=2VDD−|Vtp0|>VtN). The voltage level of the gate of the second transistor M35 is equal to that of the sixth node Q (i.e., VG,M35=VP0−2VDD+|Vtp0|<VG,M34=−VDD). Because the voltage level of the gate of the second transistor M35 is lower than that of the gate of the first transistor M34, the second transistor M35 has a superior charge transfer efficiency than does the first transistor M34, and the voltage level of the third node P is lower than |Vtp0|−VDD and even close to −VDD (i.e., VP,t2 ≈−VDD). Therefore, the second transistor M35 can assist the first transistor M34 in enhancing the charge transfer efficiency of the second-stage charge transfer unit 32.
        • (c) the output unit 33
          • The fifth transistor Me is on because the relative potential between the source and gate thereof is higher than the threshold voltage of PMOS transistor |Vtp0| (i.e., VSG,Me=VP,t1−VQ,t1=VP0−(VP0−2VDD+|Vtp0|)=2VDD−|Vtp0|>|Vtp0|). The sixth transistor Mf is off because the source and gate thereof is lower than the threshold voltage |Vtp0| (i.e., VSG,Mf=VQ,t1−VP,t1=(VP0−2VDD+|Vtp0|)−VP0=|Vtp0|2VDD<|Vtp0|). The voltage level of the seventh node NW3 is equal to that of the third node P (i.e., VNW3=VP0). In other words, the second well bias circuit 39 lets the substrates of all the PMOS transistors (including the fifth transistor Me, the sixth transistor Mf and the seventh transistor M39) of the output unit 33 be biased at the third node P having a higher voltage level in the output unit 33. Because there is no relative potential between the source and gate of the fifth transistor Me, the sixth transistor Mf and the seventh transistor M39, their threshold voltage is equal to |Vtp0|, i.e., the threshold voltage when there is no body effect. The seventh transistor M39 is off because the relative potential between the source and gate thereof is lower than the threshold voltage |Vtp0| (i.e., VSG,M39=VQ,t1−VP,t1=(VP0−2VDD+|Vtp0|)−VP0=|Vtp0|−2VDD<|Vtp0|). The eighth transistor M38 is off because the relative potential between the gate and source thereof is lower than the threshold voltage VtN of NMOS transistor (i.e., VGS,M38=VQ,t1−VP,t1=(VP0−2VDD+|Vtp0|)−VP0=|Vtp0|−2VDD<VtN). Therefore, the output unit 33 has no charge transfer function, and VOUT2 =VOUT1 =VP0−VDD, VQt2 =VP0−2VDD+|Vtp0|.
  • (4) t=t2 (the first mode)
      • At time t2, the first clock signal A rises from the low level to the high level, while the second clock signal B drops from the high level to the low level. The increase of the voltage level of the first clock signal A is VDD. Through the coupling effect of the first capacitor C1, the voltage level of the second node Y of the first-stage charge transfer unit 31 is also increased by VDD, i.e., VY,t2=VYt2 +VDD=−VDD+VDD=0V Similarly, through the coupling effect of the second capacitor C3, the voltage level of the sixth node Q of the output unit 33 is also increased by VDD, i.e., VQ,t2=VQt2 +VDD=(VP0−2VDD+|Vtp0|)+VDD=VP0−VDD+|Vtp0|. The decrease of the voltage level of the second clock signal B is VDD. Through the coupling effect of the first capacitor C2, the voltage level of the second node Y′ (also the third node P of the output unit 33) of the second-stage charge transfer unit 32 is also decreased by VDD, i.e., VP,t2=VP,t2 −VDD=−VDD−VDD=−2VDD.
        • (a) the first-stage charge transfer unit 31
          • VY,t2=VX,t2=0V meaning the second node Y of the first-stage charge transfer unit 31 changes with the first clock signal A between 0V and −VDD to completely transfer charges from the second-stage charge transfer unit 32.
        • (b) the second-stage charge transfer unit 32
          • The ninth transistor Mc is on because VSG,Mc=VY,t2−VP,t2=0−(−2VDD)=2VDD>|Vtp0|. The tenth transistor Md is off because VSG,Md=VP,t21−V Y,t2=−2VDD<|Vtp0|. The voltage level of the eighth node NW2 is therefore equal to that of the first node X′ (also the second node Y), i.e., VNW2=VY,t2=0V. The first transistor M34 is off because VSG,M34=VP,t2−VY,t2=−2VDD<|Vtp0|. The third transistor M36 is on because VSG,M36=VY,t2−VP,t2=0−(−2VDD)=2VDD>|Vtp0|. The fourth transistor M37 is off because VGS,M37=VP,t2−VQ,t2=(−2VDD)−(VP0−VDD+|Vtp0|)=−VP0−VDD−|Vtp0|<VtN. The second transistor M35 is off because VSG,M35=VP,t2−VS,M35=VP,t2−VY,t2=−2VDD<|Vtp0|. At t=t2, because both the first transistor M34 and the second transistor M35 are off, the second-stage charge transfer unit 32 has no charge transfer function.
        • (c) the output unit 33
          • The fifth transistor Me is off because VSG,Me=VP,t2−VQ,t2=(−2VDD)−(VP0−VDD+|Vtp0|)=−|Vtp0|−VP0−VDD<|Vtp0|. The sixth transistor Mf is on because VSG,Mf=VQ,t2−VP,t2=(VP0−VDD+|Vtp0|)−(−2VDD)=VDD+|Vtp0|+VP0>|Vtp0|. The voltage level of the seventh node NW3 is equal to that of the sixth node Q (i.e., VNW3=VP0−VDD+|Vtp0|). The seventh transistor M39 is on because VSG,M39=VQ,t2−VP,t2=(VP0−VDD+|Vtp0|)−(−2VDD)=VDD+|Vtp0|+VP0>|Vtp0|. The eighth transistor M38 is on because VGS,M38=VQ,t2−VP,t2=VDD+|Vtp0|+VP0>VtN. Therefore, a current flows from the output node Nout to the third node P, and charges are transferred from the load capacitor Cout to the first capacitor C2. Before t3 (t=t3_, the voltage level of the output node Nout of the charge pump device 30 will gradually decrease from the VOUT,t2=VP0−VDD to be steadily held at −2VDD, i.e., VOUT3 =−2VDD, VPt3 =−2VDD, VQt3 =−2VDD+|Vtp0|.
  • (5) t=t3 (the second mode)
      • At time t3, the first clock signal A drops from the high level to the low level, while the second clock signal B rises from the low level to the high level. The decrease of the voltage level of the first clock signal A is VDD. Through the coupling effect of the first capacitor C1, the voltage level of the second node Y of the first-stage charge transfer unit 31 is also decreased by VDD, i.e., VY,t3=VY,t3 −VDD=0−VDD. Similarly, through the coupling effect of the second capacitor C3, the voltage level of the sixth node Q of the output unit 33 is also decreased by VDD, i.e., VQ,t3=VQ,t3 −VDD=(−2VDD+|Vtp0|)−VDD=−3VDD+|Vtp0|. The increase of the voltage level of the second clock signal B is VDD. Through the coupling effect of the first capacitor C2, the voltage level of the second node Y′ of the second-stage charge transfer unit 32 is also increased by VDD, i.e., VP,t3=VP,t3 +VDD=(−2VDD)+VDD=−VDD.
        • (a) the first-stage charge transfer unit 31
        • The ninth transistor Ma is on because VSG,Ma=VX,t3−VY,t3=0−(−VDD)=VDD>|Vtp0|. The tenth transistor Mb is off because VSG,Mb=VY,t3−VX,t3=(−VDD)−0<|Vtp0|. Therefore, the voltage level of the eighth node NW1 is equal to that of the first node X (i.e., VNW1=0V). The first transistor M30 is off because VSG,M30=VY,t3−VX,t3=−VDD<|Vtp0|. The third transistor M32 is on because VSG,M32=VX,t3−VY,t3=0−(−VDD)=VDD>|Vtp0|. The fourth transistor M33 is off because VGS,M33=VY,t3−VP,t3=(−VDD)−VP0<VtN. The second transistor M31 is off because the voltage level of the gate thereof is equal to that of the first node X (0V) and the relative potential between the source and gate thereof is lower than the threshold voltage of PMOS transistor |Vtp0| (i.e., VSG,M31=VY,t3−VX,t3=−VDD<|Vtp0|). At t=t3, because both the first transistor M30 and the second transistor M31 are off, the first-stage charge transfer unit 31 has no charge transfer function.
        • (b) the second-stage charge transfer unit 32
          • VY,t3=VP,t3=0V, meaning the second node Y′ changes with the second clock signal B between −VDD and −2VDD to completely transfer charges from the output unit 33.
        • (c) the output unit 33
          • The fifth transistor Me is on because VSG,Me=VP,t3−VQ,t3=−VDD−(−3VDD+|Vtp0|)=2VDD−|Vtp0|>|Vtp0|. The sixth transistor Mf is off because VSG,Mf=VQ,t3−VP,t3=(−3VDD+|Vtp0|)−(−VDD)=|Vtp0|−2VDD<|Vtp0|. The voltage level of the seventh node NW3 is equal to that of the third node P (i.e., VNW3=VP,t3=−VDD). The seventh transistor M39 is off because VSG,M39=VQ,t3−VP,t3=(−3VDD+|Vtp0|)−(−VDD)=|Vtp0|−2VDD<|Vtp0|. The eighth transistor M38 is off because VGS,M38=VQ,t3−VP,t3=(−3VDD+|Vtp0|)−(−VDD)=|Vtp0|−2VDD<VtN. Therefore, the output unit 33 has no charge transfer function, and VOUT4 −VOUT3 =−2VDD, VQt4 =VQ,t3=−3VDD+|Vtp0|.
  • (6) t=t4 (the first mode)
      • At time t4, the first clock signal A rises from the low level to the high level, while the second clock signal B drops from the high level to the low level. The increase of the voltage level of the first clock signal A is VDD. Through the coupling effect of the first capacitor C1, the voltage level of the second node Y of the first-stage charge transfer unit 31 is also increased by VDD, i.e., VY,t4=VYt4 +VDD=−VDD+VDD=0V Similarly, through the coupling effect of the second capacitor C3, the voltage level of the sixth node Q of the output unit 33 is also increased by VDD, i.e., VQ,t4=VQt4 +VDD=(−3VDD+|Vtp0|)+VDD=−2VDD+|Vtp0|. The decrease of the voltage level of the second clock signal B is VDD. Through the coupling effect of the first capacitor C2, the voltage level of the second node Y′ of the second-stage charge transfer unit 32 is also decreased by VDD, i.e., VP,t4=VP,t4 −VDD=−VDD−VDD=−2VDD.
        • (a) the first-stage charge transfer unit 31
          • VY,t4=VX,t4=0V, meaning the second node Y of the first-stage charge transfer unit 31 changes between 0V and −VDD to completely transfer charges from the second-stage charge transfer unit 32.
        • (b) the second-stage charge transfer unit 32
          • The ninth transistor Mc is on because VSG,Mc=VY,t4−VP,t4=0−(−2VDD)=2VDD>|Vtp0|. The tenth transistor Md is off because VSG,Md=VP,t4−VY,t4=−2VDD<|Vtp0|. The voltage level of the eighth node NW2 is therefore equal to that of the first node X′, i.e., VNW2=0V. The first transistor M34 is off because VSG,M34=VP,t4−VY,t4=−2VDD<|Vtp0|. The third transistor M36 is on because VSG,M36=VY,t4−VP,t4=0−(−2VDD)=2VDD>|Vtp0|. The fourth transistor M37 is off because VGS,M37=VP,t4−VQ,t4=(−2VDD)−(−2VDD+|Vtp0|)=−|Vtp0|<VtN. The second transistor M35 is off because VSG,M35=VP,t4−VS,M35=VP,t4−VY,t4=−2VDD<|Vtp0|. At t=t4, because both the first transistor M34 and the second transistor M35 are off, the second-stage charge transfer unit 32 has no charge transfer function.
        • (c) the output unit 33
          • VOUT,t4=VP,t4=−2VDD, meaning the voltage level of the output node Nout is kept at −2VDD to completely transfer charges from the load capacitor Cout.
  • In the above first mode, the first-stage (odd-numbered-stage) charge transfer unit 31 and the output unit 33 are enabled, while the second-stage (even-numbered-stage) charge transfer unit 32 is disabled. Thereby, the first-stage (odd-numbered-stage) charge transfer unit 31 completely transfers charges from the second-stage (even-numbered-stage) charge transfer unit 32, the output unit 33 completely transfers charges from the output node Nout, but the second-stage charge transfer unit 32 has no charge transfer function. In the above second mode, the second-stage (even-numbered-stage) charge transfer unit 32 is enabled, while the first-stage (odd-numbered-stage) charge transfer unit 31 and the output unit 33 are disabled. Thereby, the second-stage charge transfer unit 32 completely transfers charges from the output unit 33, and the output unit 33 has no charge transfer function. Therefore, by repetitively switching the charge transfer units 31 and 32 and the output unit 33 between the first mode and the second mode, an output voltage can be finally generated at the output node Nout, i.e., VOUT=−2VDD. If a voltage level of −N×VDD is desired, it is only necessary to cascade N stages of charge transfer units and an output unit. The voltage level of each node and operational status of each transistor at different times are summarized in Table 1 below.
  • TABLE 1
    Node t = 0 t = t0 t = t1 t = t1 t = t2 t = t2 t = t3 t = t3 t = t4 t = t4 t = t5
    Y VY0 VY0 + VDD 0 −VDD −VDD 0 0 −VDD −VDD 0 −VDD
    P VP0 VP0 − VDD VP0 − VDD VP0 −VDD −2VDD −2VDD −VDD −VDD −2VDD −2VDD
    Q VQ0 VQ0 + VDD VP0 − VDD + VP0 VP0 VP0 − VDD + −2VDD + −3VDD + −3VDD + −2VDD + −2VDD +
    |Vtp0| 2VDD + 2VDD + |Vtp0| |Vtp0| |Vtp0| |Vtp0| |Vtp0| |Vtp0|
    |Vtp0| |Vtp0|
    OUT VOUT0 VOUT0 VP0 − VDD VP0 − VDD VP0 − VDD VP0 − VDD −2VDD −2VDD −2VDD −2VDD −2VDD
    First-stage ON ON X X ON ON X X ON ON
    charge
    transfer unit
    31
    Second-stage X X ON ON X X ON ON X X
    charge
    transfer unit
    32
    Output unit ON ON X X ON ON X X ON ON
    33
  • FIG. 4( a) is a diagram of a charge pump device according to a second embodiment of the present invention. Please also refer to FIG. 4( b). A charge pump device 40 is composed of two stages of charge transfer units 41 and 42 and an output unit 43 that are cascaded between an input node Nin and an output node Nout. The charge transfer unit 41 (42) includes a first circuit 44 (45) and a first capacitor C1 (C2). The output unit 43 has a second circuit 46. The second circuit 46 has a second well bias circuit 47 therein. In order to get a negative voltage, the input node Nin is grounded. This second embodiment differs from the above first embodiment in that the first circuits 44 and 45 in the charge transfer units 31 and 32 have no first well bias circuit that exists in the first embodiment.
  • PMOS transistors in the first-stage charge transfer unit 41 include a first transistor M40, a second transistor M41 and a third transistor M42. The N-well regions of the first transistor M40, the second transistor M41 and the third transistor M42 are all biased at a first node X of the first-stage charge transfer unit 41. PMOS transistors in the second-stage charge transfer unit 42 include a first transistor M44, a second transistor M45 and a third transistor M46. The N-well regions of the first transistor M44, the second transistor M45 and the third transistor M46 are all biased at a first node X′ of the second-stage charge transfer unit 42.
  • Please simultaneously refer to FIG. 4( a), FIG. 4( b) and FIG. 5. When the voltage level of the second node Y′ of the second-stage charge transfer unit 42 is raised through the coupling effect of the first capacitor C2 to the second clock signal B and the voltage level of the second node Y of the first-stage charge transfer unit 41 is lowered through the coupling effect of the first capacitor C1 to the first clock signal A, the first capacitor M44 will be on. Assisted by the conduction of the forward-biased P+/N-well junction diode (with reference to FIG. 5), the on-resistance of the first transistor M44 is reduced, and the on-time thereof is increased, thereby improving the charge transfer efficiency of the charge transfer unit 42.
  • Although the present invention has been described with reference to the preferred embodiment thereof, it will be understood that the invention is not limited to the details thereof. Various substitutions and modifications have been suggested in the foregoing description, and others will occur to those of ordinary skill in the art. Therefore, all such substitutions and modifications are intended to be embraced within the scope of the invention as defined in the appended claims.

Claims (13)

1. A charge pump device comprising:
an input node connected to a voltage source;
an output node for providing an output voltage;
a clock control unit for providing a first clock signal and a second clock signal that are mutually opposite in phase;
at least two cascaded stages of charge transfer units each comprising a first node, a second node, a first circuit connected between said first and second nodes, a first capacitor, said first capacitor being connected to said second node and said clock control unit, said first node of the first stage of said charge transfer units being connected to said input node, said first node and said second node of another stage of said charge transfer units being connected to said second node and said first circuit of the previous stage of said charge transfer units, respectively; and
an output unit comprising a third node, a second circuit and a second capacitor connected to said clock control unit, said third node being connected to said second node of the last stage of said charge transfer units, said second circuit being connected to said third node, said output node, said second capacitor, and said first circuit of the last stage of said charge transfer units;
wherein said first circuit comprises a fourth node, a fifth node, a first transistor, a second transistor, a third transistor and a fourth transistor, substrates of said first transistor, said second transistor and said third transistor are connected to said first node, said fifth node is connected to the substrate of said fourth transistor and said second node of the next stage of said charge transfer units, said second circuit comprises a sixth node, a seventh node, a fifth transistor, a sixth transistor, a seventh transistor and an eighth transistor, substrates of said fifth transistor, said sixth transistor and said seventh transistor are connected to said seventh node, the substrate of said eighth transistor is connected to said output node, said sixth node is connected to said eighth transistor, said second capacitor and said fifth node of the last stage of said charge transfer units.
2. The charge pump device as claimed in claim 1, wherein the voltage level of said voltage source is ground.
3. (canceled)
4. The charge pump device as claimed in claim 1, wherein said first transistor, said second transistor, said third transistor, said fifth transistor, said sixth transistor and said seventh transistor are PMOS transistors, and said fourth transistor and said eighth transistor are NMOS transistors.
5. The charge pump device as claimed in claim 1, wherein a drain and a gate of said first transistor, a drain of said second transistor and a source of said third transistor are connected to said first node, a source of said first transistor, a source of said second transistor, a gate of said third transistor and a gate of said fourth transistor are connected to said second node, a gate of said second transistor, a drain of said third transistor and a drain of said fourth transistor are connected to said fourth node, a source of said fourth transistor is connected to said fifth node in said first circuit, a source of said fifth transistor, a gate of said sixth transistor, a drain and a gate of said seventh transistor and a source of said eighth transistor are connected to said third node, a gate of said fifth transistor, a source of said sixth transistor, a source of said seventh transistor and a gate of said eighth transistor are connected to said sixth node, and a drain of said fifth transistor and a drain of said sixth transistor are connected to said seventh node in said second circuit.
6. The charge pump device as claimed in claim 5, wherein said first transistor, said second transistor, said third transistor, said fifth transistor, said sixth transistor and said seventh transistor are PMOS transistors, and said fourth transistor and said eighth transistor are NMOS transistors.
7. A charge pump device comprising:
an input node connected to a voltage source;
an output node for providing an output voltage;
a clock control unit for providing a first clock signal and a second clock signal that are mutually opposite in phase;
at least two cascaded stages of charge transfer units each comprising a first node, a second node, a first circuit connected between said first and second nodes, and a first capacitor, said first capacitor being connected to said second node and said clock control unit, said first node of the first stage of said charge transfer units being connected to said input node, said first node and said second node of another stage of said charge transfer units being connected to said second node and said first circuit of the previous stage of said charge transfer units, respectively; and
an output unit comprising a third node, a second circuit and a second capacitor connected to said clock control unit, said third node being connected to said second node of the last stage of said charge transfer units, said second circuit being connected to said third node, said output node, said second capacitor, and said first circuit of the last stage of said charge transfer units;
wherein said first circuit comprises a fourth node, a fifth node, an eighth node, a first transistor, a second transistor, a third transistor, a fourth transistor and a first well bias circuit, said first well bias circuit comprises a ninth transistor and a tenth transistor and used to provide a first bias for said eighth node, substrates of said first transistor, said second transistor and said third transistor are connected to said eighth node, said fifth node is connected to a substrate of said fourth transistor and said second node of the next stage of said charge transfer units, said second circuit comprises a sixth node, a seventh node, a second well bias circuit, a seventh transistor and an eighth transistor, said second well bias circuit comprises a fifth transistor and a sixth transistor and used to provide a second bias for said seventh transistor, substrates of said fifth transistor, said sixth transistor and said seventh transistor are connected to said seventh node, a substrate of said eighth transistor is connected to said output node, said sixth node is connected to said eighth transistor, said second capacitor and said fifth node of the last stage of said charge transfer units.
8. The charge pump device as claimed in claim 7, wherein said first transistor, said second transistor, said third transistor, said fifth transistor, said sixth transistor, said seventh transistor, said ninth transistor and said tenth transistor are PMOS transistors, and said fourth transistor and said eighth transistor are NMOS transistors.
9. The charge pump device as claimed in claim 7, wherein, in said first circuit, a drain and a gate of said first transistor, a drain of said second transistor, a source of said third transistor, a source of said ninth transistor and a gate of said tenth transistor are connected to said first node, a source of said first transistor, a source of said second transistor, a gate of said third transistor, a gate of said fourth transistor, a gate of said ninth transistor and a source of said tenth transistor are connected to said second node, a gate of said second transistor, a drain of said third transistor and a drain of said fourth transistor are connected to said fourth node, a source of said fourth transistor is connected to said fifth node, a drain and a substrate of said ninth transistor and a drain and a substrate of said tenth transistor are connected to said eighth node; in said second circuit, a source of said fifth transistor, a gate of said sixth transistor, a drain and a gate of said seventh transistor and a source of said eighth transistor are connected to said third node, a gate of said fifth transistor, a source of said sixth transistor, a source of said seventh transistor and a gate of said eighth transistor are connected to said sixth node, and a drain of said fifth transistor and a drain of said sixth transistor are connected to said seventh node.
10. The charge pump device as claimed in claim 9, wherein said first transistor, said second transistor, said third transistor, said fifth transistor, said sixth transistor, said seventh transistor, said ninth transistor and said tenth transistor are PMOS transistors, and said fourth transistor and said eighth transistor are NMOS transistors.
11. An operating method for a charge pump device comprising the steps of:
(a) establishing a charge pump device comprising:
an input node connected to a voltage source;
an output node for providing an output voltage;
a clock control unit for providing a first clock signal and a second clock signal that are mutually opposite in phase;
at least two cascaded stages of charge transfer units each comprising a first node, a second node, a first circuit connected between said first and second nodes, a first capacitor, said first capacitor being connected to said second node and said clock control unit, said first node of the first stage of said charge transfer units being connected to said input node, said first node and said second node of another stage of said charge transfer units being connected to said second node and said first circuit of the previous stage of said charge transfer units, respectively; and
an output unit comprising a third node, a second circuit and a second capacitor connected to said clock control unit, said third node being connected to said second node of the last stage of said charge transfer units, said second circuit being connected to said third node, said output node, said second capacitor, and said first circuit of the last stage of said charge transfer units;
(b) generating said first clock signal and said second clock signal both of which have an amplitude of voltage level of VDD;
(c) applying said first clock signal to said first capacitor of the odd-numbered stage of said charge transfer units and said second capacitor of said output unit and applying said second clock signal to said first capacitor of the even-numbered stage of said charge transfer units at the same time;
(d) enabling the odd-numbered stage of said charge transfer units and said output unit and disabling the even-numbered stage of said charge transfer units in a first mode so that the odd-numbered stage of said charge transfer units can completely transfer charges from the next stage (even-numbered stage) of said charge transfer units and said output unit can completely transfer charges from said output node with the even-numbered stage of said charge transfer units not transferring charges;
(e) enabling the even-numbered stage of said charge transfer units and disabling the odd-numbered stage of said charge transfer units and said output unit in a second mode so that the even-numbered stage of said charge transfer units can completely transfer charges from the next stage (odd-numbered stage) of said charge transfer units with the odd-numbered stage of said charge transfer units not transferring charges; and
(f) repeating said step (d) to said step (e) until said output node finally generates said output voltage with a maximum level up to −N×VDD.
12. An operating method for the charge pump device comprising the steps of:
(a) establishing a charge pump device comprising:
an input node connected to a voltage source;
an output node for providing an output voltage;
a clock control unit for providing a first clock signal and a second clock signal that are mutually opposite in phase;
at least two cascaded stages of charge transfer units each comprising a first node, a second node, a first circuit connected between said first and second nodes, a first capacitor, said first capacitor being connected to said second node and said clock control unit, said first node of the first stage of said charge transfer units being connected to said input node, said first node and said second node of another stage of said charge transfer units being connected to said second node and said first circuit of the previous stage of said charge transfer units, respectively; and
an output unit comprising a third node, a second circuit and a second capacitor connected to said clock control unit, said third node being connected to said second node of the last stage of said charge transfer units, said second circuit being connected to said third node, said output node, said second capacitor, and said first circuit of the last stage of said charge transfer units;
wherein said first circuit comprises a fourth node, a fifth node, a first transistor, a second transistor, a third transistor and a fourth transistor, substrates of said first transistor, said second transistor and said third transistor are connected to said first node, said fifth node is connected to the substrate of said fourth transistor and said second node of the next stage of said charge transfer units, said second circuit comprises a sixth node, a seventh node, a fifth transistor, a sixth transistor, a seventh transistor and an eighth transistor, substrates of said fifth transistor, said sixth transistor and said seventh transistor are connected to said seventh node, the substrate of said eighth transistor is connected to said output node, said sixth node is connected to said eighth transistor, said second capacitor and said fifth node of the last stage of said charge transfer units;
(b) generating said first clock signal and said second clock signal both of which have an amplitude of voltage level of VDD;
(c) applying said first clock signal to the odd-numbered stage of said charge transfer units and said output unit and applying said second clock signal to the even-numbered stage of said charge transfer units at the same time;
(d) enabling said first transistor, said second transistor and said fourth transistor of the odd-numbered stage of said charge transfer units and said sixth transistor, said seventh transistor and said eighth transistor of said output unit and disabling said first transistor, said second transistor and said fourth transistor of the even-numbered stage of said charge transfer units in a first mode so that the odd-numbered stage of said charge transfer units can completely transfer charges from the next stage (even-number-stage) of said charge transfer units and said output unit can completely transfer charges from said output node with the even-numbered stage of said charge transfer units not transferring charges;
(e) enabling said first transistor, said second transistor and said fourth transistor of the even-numbered stage of said charge transfer units and disabling said first transistor, said second transistor and said fourth transistor of the odd-numbered stage of said charge transfer units and said eighth transistor, said ninth transistor and said tenth transistor of said output unit in a second mode so that the even-numbered stage of said charge transfer units can completely transfer charges from the next stage (odd-numbered stage) of said charge transfer units with the odd-numbered stage of said charge transfer units not transferring charges; and
(f) repeating said step (d) to said step (e) until said output node finally generates said output voltage with a maximum level up to −N×VDD.
13. An operating method for the charge pump device comprising the steps of:
(a) establishing a charge pump device comprising:
an input node connected to a voltage source;
an output node for providing an output voltage;
a clock control unit for providing a first clock signal and a second clock signal that are mutually opposite in phase;
at least two cascaded stages of charge transfer units each comprising a first node, a second node, a first circuit connected between said first and second nodes, and a first capacitor, said first capacitor being connected to said second node and said clock control unit, said first node of the first stage of said charge transfer units being connected to said input node, said first node and said second node of another stage of said charge transfer units being connected to said second node and said first circuit of the previous stage of said charge transfer units, respectively; and
an output unit comprising a third node, a second circuit and a second capacitor connected to said clock control unit, said third node being connected to said second node of the last stage of said charge transfer units, said second circuit being connected to said third node, said output node, said second capacitor, and said first circuit of the last stage of said charge transfer units;
wherein said first circuit comprises a fourth node, a fifth node, an eighth node, a first transistor, a second transistor, a third transistor, a fourth transistor and a first well bias circuit, said first well bias circuit comprises a ninth transistor and a tenth transistor and used to provide a first bias for said eighth node, substrates of said first transistor, said second transistor and said third transistor are connected to said eighth node, said fifth node is connected to a substrate of said fourth transistor and said second node of the next stage of said charge transfer units, said second circuit comprises a sixth node, a seventh node, a second well bias circuit, a seventh transistor and an eighth transistor, said second well bias circuit comprises a fifth transistor and a sixth transistor and used to provide a second bias for said seventh transistor, substrates of said fifth transistor, said sixth transistor and said seventh transistor are connected to said seventh node, a substrate of said eighth transistor is connected to said output node, said sixth node is connected to said eighth transistor, said second capacitor and said fifth node of the last stage of said charge transfer units;
(b) generating said first clock signal and said second clock signal both of which have an amplitude of voltage level of VDD;
(c) applying said first clock signal to the odd-numbered stage of said charge transfer units and said output unit and applying said second clock signal to the even-numbered stage of said charge transfer units at the same time;
(d) enabling said first transistor, said second transistor, said fourth transistor and said tenth transistor of the odd-numbered stage of said charge transfer units and said sixth transistor, said seventh transistor and said eighth transistor of said output unit and disabling said first transistor, said second transistor, said fourth transistor and said tenth transistor of the even-numbered stage of said charge transfer units in a first mode so that the odd-numbered stage of said charge transfer units can completely transfer charges from the next stage (even-numbered stage) of said charge transfer units and said output unit can completely transfer charges from said output node with the even-numbered stage of said charge transfer units not transferring charges;
(e) enabling said first transistor, said second transistor and said fourth transistor of the even-numbered stage of said charge transfer units and disabling said first transistor, said second transistor and said fourth transistor of the odd-numbered stage of said charge transfer units and said eighth transistor, said ninth transistor and said tenth transistor of said output unit in a second mode so that the even-numbered stage of said charge transfer units can completely transfer charges from the next stage (odd-numbered-stage) of said charge transfer units with the odd-numbered stage of said charge transfer units not transferring charges; and
(f) repeating said step (d) to said step (e) until said output node finally generates said output voltage with a maximum level up to −N×VDD.
US11/898,384 2007-09-12 2007-09-12 Charge pump device and operating method thereof Expired - Fee Related US7508253B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/898,384 US7508253B1 (en) 2007-09-12 2007-09-12 Charge pump device and operating method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/898,384 US7508253B1 (en) 2007-09-12 2007-09-12 Charge pump device and operating method thereof

Publications (2)

Publication Number Publication Date
US20090066406A1 true US20090066406A1 (en) 2009-03-12
US7508253B1 US7508253B1 (en) 2009-03-24

Family

ID=40431214

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/898,384 Expired - Fee Related US7508253B1 (en) 2007-09-12 2007-09-12 Charge pump device and operating method thereof

Country Status (1)

Country Link
US (1) US7508253B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8344857B1 (en) * 2007-03-07 2013-01-01 Impinj, Inc. RFID tags with synchronous power rectifier

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100885788B1 (en) * 2007-10-30 2009-02-26 주식회사 하이닉스반도체 Circuit of pump
KR101818673B1 (en) * 2011-10-10 2018-01-17 한국전자통신연구원 DC Voltage Conversion Circuit of Liquid Crystal Display Apparatus

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5821805A (en) * 1994-09-30 1998-10-13 Nec Corporation Charge pump circuit having different threshold biases of the transistors
US20020130704A1 (en) * 2001-02-01 2002-09-19 Takao Myono Charge pump circuit

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5821805A (en) * 1994-09-30 1998-10-13 Nec Corporation Charge pump circuit having different threshold biases of the transistors
US20020130704A1 (en) * 2001-02-01 2002-09-19 Takao Myono Charge pump circuit

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8344857B1 (en) * 2007-03-07 2013-01-01 Impinj, Inc. RFID tags with synchronous power rectifier

Also Published As

Publication number Publication date
US7508253B1 (en) 2009-03-24

Similar Documents

Publication Publication Date Title
KR100684244B1 (en) Charge pump circuit
US6734717B2 (en) Charge pump circuit
KR100435408B1 (en) Charge pump circuit and method for controlling the same
US7564297B2 (en) Power supply circuit and electronic device equipped with same
US7576593B2 (en) Two-phase charge pump circuit without body effect
US20110169557A1 (en) Charge pump circuit
US9548739B2 (en) Drive for cascode stack of power FETs
US20080048754A1 (en) Level Shifter Including Boosting Circuit
US6215159B1 (en) Semiconductor integrated circuit device
JP2009225637A (en) Voltage generation circuit
CN101364764B (en) Voltage pump apparatus and operating method thereof
US7508253B1 (en) Charge pump device and operating method thereof
JPH08287687A (en) On-chip voltage multiplier circuit for semiconductor memory
US20120139619A1 (en) High voltage generator and method of generating high voltage
US20090309650A1 (en) Booster circuit
US6437637B2 (en) Charge-pump circuit and control method thereof
JP2011205797A (en) Booster circuit
US20060038607A1 (en) Voltage generating circuit that produces internal supply voltage from external supply voltage
US20100127752A1 (en) Level shifter with low voltage devices
WO2012032176A1 (en) Controlled switch
US11114937B2 (en) Charge pump circuit
US20180076809A1 (en) Semiconductor apparatus
US6249151B1 (en) Inverter for outputting high voltage
US6621326B1 (en) P-channel negative pumps
US9112406B2 (en) High efficiency charge pump circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: YIELD MICROELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WU, CHENG YING;LIN, HSIN CHANG;REEL/FRAME:019853/0895

Effective date: 20070901

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20210324