US20080261367A1 - Method for process integration of non-volatile memory cell transistors with transistors of another type - Google Patents

Method for process integration of non-volatile memory cell transistors with transistors of another type Download PDF

Info

Publication number
US20080261367A1
US20080261367A1 US11/738,003 US73800307A US2008261367A1 US 20080261367 A1 US20080261367 A1 US 20080261367A1 US 73800307 A US73800307 A US 73800307A US 2008261367 A1 US2008261367 A1 US 2008261367A1
Authority
US
United States
Prior art keywords
region
layer
transistor
area
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/738,003
Other versions
US7439134B1 (en
Inventor
Erwin J. Prinz
Mehul D. Shroff
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xinguodu Tech Co Ltd
NXP BV
North Star Innovations Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US11/738,003 priority Critical patent/US7439134B1/en
Application filed by Individual filed Critical Individual
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PRINZ, ERWIN J., SHROFF, MEHUL
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Application granted granted Critical
Publication of US7439134B1 publication Critical patent/US7439134B1/en
Publication of US20080261367A1 publication Critical patent/US20080261367A1/en
Assigned to CITIBANK, N.A. reassignment CITIBANK, N.A. SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS COLLATERAL AGENT reassignment CITIBANK, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to CITIBANK, N.A., AS NOTES COLLATERAL AGENT reassignment CITIBANK, N.A., AS NOTES COLLATERAL AGENT SECURITY AGREEMENT Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to FREESCALE SEMICONDUCTOR, INC. reassignment FREESCALE SEMICONDUCTOR, INC. PATENT RELEASE Assignors: CITIBANK, N.A., AS COLLATERAL AGENT
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS Assignors: CITIBANK, N.A.
Assigned to NORTH STAR INNOVATIONS INC. reassignment NORTH STAR INNOVATIONS INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FREESCALE SEMICONDUCTOR, INC.
Assigned to NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to SHENZHEN XINGUODU TECHNOLOGY CO., LTD. reassignment SHENZHEN XINGUODU TECHNOLOGY CO., LTD. CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS.. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS. Assignors: CITIBANK, N.A.
Assigned to NXP B.V. reassignment NXP B.V. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. reassignment NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST. Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/40Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
    • H10B41/42Simultaneous manufacture of periphery and memory cells
    • H10B41/49Simultaneous manufacture of periphery and memory cells comprising different types of peripheral transistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7833Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's

Definitions

  • This disclosure relates generally to semiconductor devices, and more specifically, to a method for process integration of non-volatile memory (NVM) cell transistors with transistors of another type.
  • NVM non-volatile memory
  • CMOS complementary metal oxide semiconductor
  • HV peripheral high voltage
  • LV low voltage
  • Flash NVM is commonly embedded in, for example, system-on-a-chip (SoC) integrated circuits having both HV and LV transistors.
  • SoC system-on-a-chip
  • a first polysilicon layer may be used to form the non-volatile memory cell floating gates and the HV transistor gates.
  • the first polysilicon layer may be used to form the memory cell floating gates while a second polysilicon layer is patterned to produce HV transistor gates.
  • the second polysilicon layer may also be used to form the LV transistor gates.
  • the flash NVM may have an ONO (oxide-nitride-oxide) insulating layer between the floating gate and the control gate.
  • ONO oxide-nitride-oxide
  • the ONO layer is removed from the HV transistor gates.
  • undesirable ONO sidewall spacers may be formed on the sides of the HV transistor gates that are not easily removed.
  • the presence of the ONO spacers may cause reliability issues with the HV transistors because charge traps in the nitride may cause unstable operation.
  • An additional isotropic dry etch or an isotropic wet BOE (buffered oxide etchant) etch can be used to remove the ONO spacers.
  • using an etch process to remove the ONO spacers adds additional process steps that increase manufacturing time and expense.
  • the unwanted ONO spacers on the sidewall can lift off during further processing, raising the level of contamination and defectivity for the semiconductor device.
  • FIG. 1 through FIG. 11 illustrate cross sectional views of steps for making a semiconductor device in accordance with an embodiment of the present invention.
  • the present invention provides a method for making a semiconductor device having non-volatile memory cell transistors, high voltage CMOS transistors, low voltage CMOS transistors, and having two polysilicon layers, where the non-volatile memory cell floating gates and the HV transistors are formed on a substrate using a first, or lower, polysilicon layer, and the LV transistors are formed using a second, or upper, polysilicon layer.
  • the method includes forming a gate dielectric layer on the HV and LV regions.
  • a tunnel oxide layer is formed under the substrate in the NVM region and over the gate dielectric in the HV and LV regions.
  • a first polysilicon layer is formed over the tunnel dielectric layer and gate dielectric layer.
  • the first polysilicon layer is patterned to form NVM floating gates.
  • An ONO layer is formed over the first polysilicon layer.
  • a single etch removal step is used to form one or more gates for the HV transistors from the first polysilicon layer while completely removing the first polysilicon layer in the LV region.
  • FIGS. 1-11 illustrate cross-sectional views of steps for making a semiconductor device 10 in accordance with an embodiment.
  • FIG. 1 illustrates a cross section of semiconductor device 10 after a conventional shallow trench isolation (STI) process is used to partition, or divide, a substrate 12 of semiconductor device 10 into a non-volatile region 20 , a high voltage transistor region 22 , and a low voltage transistor region 24 .
  • Trench 14 electrically separates region 20 from region 22
  • trench 16 electrically separates region 22 from region 24 .
  • the number of regions separated by STI may be different.
  • Trenches 13 and 15 are formed at the same time as trenches 14 and 16 and electrically separate active area regions under adjacent bit cell floating gates.
  • Non-volatile source/drain regions when formed, will be perpendicular to the present view and cannot be seen in the drawings.
  • Trenches 13 - 16 are filled with a conventional trench fill material.
  • substrate 12 is a silicon substrate.
  • substrate 12 can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI), silicon, monocrystalline silicon, the like, and combinations of the above.
  • well regions may be formed in the various regions.
  • FIG. 2 illustrates a cross section of semiconductor device 10 after a high voltage gate oxide, or dielectric, layer 26 is grown on a surface of substrate 12 and then removed from non-volatile memory cell region 20 using a negative photomask and conventional wet etch process in one embodiment. In another embodiment a BOE etch or dry etch process may be used.
  • FIG. 3 illustrates a cross section of semiconductor device 10 after a tunnel oxide layer 28 is grown on a surface of the non-volatile memory cell region 20 , and on a surface of regions 22 and 24 underlying oxide layer 26 .
  • the tunnel oxide can be a deposited dielectric over oxide layer 26 , rather than being grown under oxide layer 26 at the interface between oxide and silicon.
  • FIG. 4 illustrates a cross section of semiconductor device 10 after a first polysilicon layer 30 is deposited and patterned in the non-volatile region 20 to form non-volatile memory cell floating gate structures over tunnel oxide 28 , such as for example, floating gate structure 32 .
  • polysilicon layer 30 is patterned using a negative photolithographic mask (not shown) and is about 1000-2000 Angstroms thick.
  • the floating gate structure 32 may comprise a metal such as aluminum or copper, as well as silicided poly and a combination of metal and silicided poly stacks.
  • FIG. 5 illustrates a cross section of semiconductor device 10 after a multiple layer insulating layer 34 is formed over semiconductor device 10 .
  • the multiple layer insulating layer 34 has at least one layer that stores charge.
  • the multiple layer insulating layer 34 comprises a conventional ONO (oxide-nitride-oxide) stack.
  • the oxide layers of stack 34 are about 50 Angstroms thick and the nitride layer is about 50 to 100 Angstroms thick.
  • a positive photolithographic mask 36 is illustrated over the semiconductor device 10 . Note that a positive photoresist (not shown) is also used.
  • the positive photomask 36 is used to selectively etch ONO stack 34 , first polysilicon layer 30 , and insulating layers 26 and 28 to form control gates in HV region 22 and to remove layers 30 , 26 , and 28 in LV region 24 .
  • insulating layer 34 may comprise only one layer.
  • a negative photolithographic mask may be used instead of positive photomask 36 .
  • FIG. 6 illustrates a cross section of semiconductor device 10 after representative HV transistor gates 38 and 40 are formed in region 22 using the photomask 36 of FIG. 5 .
  • Gates 38 and 40 are formed by etching oxide layer 28 , oxide layer 26 , polysilicon layer 30 , and ONO layer 34 in the HV transistor region 22 not protected by the photomask 36 .
  • Tunnel oxide layer 28 , oxide layer 26 , polysilicon layer 30 , and ONO layer 34 are removed from all of LV transistor region 24 at the same time gates 38 and 40 are formed.
  • a conventional anisotropic dry etch is used.
  • another type of etch process may be used, such as a wet etch process.
  • the ONO layer 34 remains on the top of gates 38 and 40 and will be removed later. Note that because the ONO layer 34 is formed before the HV transistor gates are patterned, no unwanted ONO sidewall spacers are formed on the sides of the NV transistor gates. Also, an additional etch step is avoided to remove unwanted ONO sidewall spacers. Oxide layers 26 and 28 together form the gate dielectric layer for the HV transistors of region 22 . Note that generally, in the illustrated embodiment, the HV transistors in region 22 are distinguished from LV transistors in region 24 by the thickness of their gate dielectrics. That is, HV transistors have a thicker gate dielectric than LV transistors to permit the higher voltage capability.
  • FIG. 7 illustrates a cross section of semiconductor device 10 after a dielectric layer 42 is grown.
  • Dielectric layer 42 is grown on all of the exposed silicon surface areas of polysilicon layer 30 , including the sides of transistor gates 38 and 40 , and the surface of substrate 12 as illustrated.
  • Dielectric layer 42 is a gate dielectric for transistors in LV region 24 . In other embodiments, the dielectric layer 42 may be deposited instead of grown.
  • FIG. 8 illustrates a cross section of semiconductor device 10 after a second polysilicon layer 44 is deposited over semiconductor device 10 .
  • polysilicon layer 44 is between 1000 and 1500 Angstroms thick is used to provide control gates for the NVM transistors of region 20 and gate electrodes for the LV transistors of region 24 .
  • FIG. 9 illustrates a cross section of semiconductor device 10 after polysilicon layer 44 is patterned and removed from HV region 22 .
  • a negative photolithographic mask is used to preserve the gates 38 and 40 during a conventional polysilicon etch process.
  • FIG. 10 illustrates a cross section of semiconductor device 10 after second polysilicon layer 44 is patterned to produce LV transistor gates in LV region 24 , such as for example, representative LV transistor gate 46 .
  • FIG. 11 illustrates a cross section of semiconductor device 10 after source/drain regions 50 and sidewall spacers 48 are formed in HV region 22 and LV region 24 using standard semiconductor processing techniques.
  • FET field effect transistor

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Non-Volatile Memory (AREA)

Abstract

A method for making a semiconductor device having non-volatile memory cell transistors and transistors of another type is provided. In the method, a substrate is provided having an NVM region, a high voltage (HV) region, and a low voltage (LV) region. The method includes forming a gate dielectric layer on the HV and LV regions. A tunnel oxide layer is formed over the substrate in the NVM region and the gate dielectric in the HV and LV regions. A first polysilicon layer is formed over the tunnel dielectric layer and gate dielectric layer. The first polysilicon layer is patterned to form NVM floating gates. An ONO layer is formed over the first polysilicon layer. A single etch removal step is used to form gates for the HV transistors from the first polysilicon layer while removing the first polysilicon layer from the LV region.

Description

    BACKGROUND
  • 1. Field
  • This disclosure relates generally to semiconductor devices, and more specifically, to a method for process integration of non-volatile memory (NVM) cell transistors with transistors of another type.
  • 2. Related Art
  • Many semiconductor devices include, or embed, non-volatile memory transistors with other transistor types on the same integrated circuit (IC). The manufacturing processes for the different transistor types may not be the same, requiring that the processes be integrated. For example, to integrate NVM with, for example, CMOS (complementary metal oxide semiconductor), the CMOS process may be modified to include the process steps necessary to fabricate the NVM memory cell and the supporting devices such as peripheral high voltage (HV) transistors and low voltage (LV) transistors.
  • In most embedded NVMs, information is stored as charge on a “floating gate” which is completely surrounded by insulators, and which affects the threshold voltage of a transistor such that one bit of information corresponds to its on- and off-state. Charge is moved into and out of the floating gate by physical mechanisms such as hot-carrier injection or tunneling. Either method requires voltages higher than the core supply voltage. Using contemporary technology, a potential of approximately ±9 volts is required. To support these elevated voltages, the peripheral HV transistors are built with thicker-than-nominal gate oxides, and charge pump circuits are employed to generate the high voltages from the chip supply voltage.
  • Flash NVM is commonly embedded in, for example, system-on-a-chip (SoC) integrated circuits having both HV and LV transistors. In a semiconductor fabrication process for forming the embedded flash memory on an IC with HV transistors using two polysilicon layers, a first polysilicon layer may be used to form the non-volatile memory cell floating gates and the HV transistor gates. Or the first polysilicon layer may be used to form the memory cell floating gates while a second polysilicon layer is patterned to produce HV transistor gates. Additionally, the second polysilicon layer may also be used to form the LV transistor gates. The flash NVM may have an ONO (oxide-nitride-oxide) insulating layer between the floating gate and the control gate. The ONO layer is removed from the HV transistor gates. However, in some semiconductor fabrication processes undesirable ONO sidewall spacers may be formed on the sides of the HV transistor gates that are not easily removed. The presence of the ONO spacers may cause reliability issues with the HV transistors because charge traps in the nitride may cause unstable operation. An additional isotropic dry etch or an isotropic wet BOE (buffered oxide etchant) etch can be used to remove the ONO spacers. However, using an etch process to remove the ONO spacers adds additional process steps that increase manufacturing time and expense. Also, the unwanted ONO spacers on the sidewall can lift off during further processing, raising the level of contamination and defectivity for the semiconductor device.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.
  • FIG. 1 through FIG. 11 illustrate cross sectional views of steps for making a semiconductor device in accordance with an embodiment of the present invention.
  • DETAILED DESCRIPTION
  • Generally, in one embodiment, the present invention provides a method for making a semiconductor device having non-volatile memory cell transistors, high voltage CMOS transistors, low voltage CMOS transistors, and having two polysilicon layers, where the non-volatile memory cell floating gates and the HV transistors are formed on a substrate using a first, or lower, polysilicon layer, and the LV transistors are formed using a second, or upper, polysilicon layer. The method includes forming a gate dielectric layer on the HV and LV regions. A tunnel oxide layer is formed under the substrate in the NVM region and over the gate dielectric in the HV and LV regions. A first polysilicon layer is formed over the tunnel dielectric layer and gate dielectric layer. The first polysilicon layer is patterned to form NVM floating gates. An ONO layer is formed over the first polysilicon layer. A single etch removal step is used to form one or more gates for the HV transistors from the first polysilicon layer while completely removing the first polysilicon layer in the LV region. By forming the ONO layer before patterning the HV region gates, unwanted ONO sidewall spacers are not formed, thus eliminating the need for an additional etch process step and reducing the possibility of unstable HV transistors. Also, removing the unwanted ONO spacers eliminates the problem with ONO spacers on the sidewall lifting off during further processing.
  • FIGS. 1-11 illustrate cross-sectional views of steps for making a semiconductor device 10 in accordance with an embodiment. FIG. 1 illustrates a cross section of semiconductor device 10 after a conventional shallow trench isolation (STI) process is used to partition, or divide, a substrate 12 of semiconductor device 10 into a non-volatile region 20, a high voltage transistor region 22, and a low voltage transistor region 24. Trench 14 electrically separates region 20 from region 22, and trench 16 electrically separates region 22 from region 24. In other embodiments, the number of regions separated by STI may be different. Trenches 13 and 15 are formed at the same time as trenches 14 and 16 and electrically separate active area regions under adjacent bit cell floating gates. Non-volatile source/drain regions, when formed, will be perpendicular to the present view and cannot be seen in the drawings. Trenches 13-16 are filled with a conventional trench fill material. In the illustrated embodiment, substrate 12 is a silicon substrate. In other embodiments, substrate 12 can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI), silicon, monocrystalline silicon, the like, and combinations of the above. Also, well regions (not shown) may be formed in the various regions.
  • FIG. 2 illustrates a cross section of semiconductor device 10 after a high voltage gate oxide, or dielectric, layer 26 is grown on a surface of substrate 12 and then removed from non-volatile memory cell region 20 using a negative photomask and conventional wet etch process in one embodiment. In another embodiment a BOE etch or dry etch process may be used.
  • FIG. 3 illustrates a cross section of semiconductor device 10 after a tunnel oxide layer 28 is grown on a surface of the non-volatile memory cell region 20, and on a surface of regions 22 and 24 underlying oxide layer 26. In another embodiment, the tunnel oxide can be a deposited dielectric over oxide layer 26, rather than being grown under oxide layer 26 at the interface between oxide and silicon.
  • FIG. 4 illustrates a cross section of semiconductor device 10 after a first polysilicon layer 30 is deposited and patterned in the non-volatile region 20 to form non-volatile memory cell floating gate structures over tunnel oxide 28, such as for example, floating gate structure 32. In the illustrated embodiment, polysilicon layer 30 is patterned using a negative photolithographic mask (not shown) and is about 1000-2000 Angstroms thick. Note that in other embodiments, the floating gate structure 32 may comprise a metal such as aluminum or copper, as well as silicided poly and a combination of metal and silicided poly stacks.
  • FIG. 5 illustrates a cross section of semiconductor device 10 after a multiple layer insulating layer 34 is formed over semiconductor device 10. The multiple layer insulating layer 34 has at least one layer that stores charge. In the illustrated embodiment, the multiple layer insulating layer 34 comprises a conventional ONO (oxide-nitride-oxide) stack. The oxide layers of stack 34 are about 50 Angstroms thick and the nitride layer is about 50 to 100 Angstroms thick. A positive photolithographic mask 36 is illustrated over the semiconductor device 10. Note that a positive photoresist (not shown) is also used. The positive photomask 36 is used to selectively etch ONO stack 34, first polysilicon layer 30, and insulating layers 26 and 28 to form control gates in HV region 22 and to remove layers 30, 26, and 28 in LV region 24. Note that in other embodiments, insulating layer 34 may comprise only one layer. Also, in other embodiments, a negative photolithographic mask may be used instead of positive photomask 36.
  • FIG. 6 illustrates a cross section of semiconductor device 10 after representative HV transistor gates 38 and 40 are formed in region 22 using the photomask 36 of FIG. 5. Gates 38 and 40 are formed by etching oxide layer 28, oxide layer 26, polysilicon layer 30, and ONO layer 34 in the HV transistor region 22 not protected by the photomask 36. Tunnel oxide layer 28, oxide layer 26, polysilicon layer 30, and ONO layer 34 are removed from all of LV transistor region 24 at the same time gates 38 and 40 are formed. In the illustrated embodiment, a conventional anisotropic dry etch is used. In other embodiments, another type of etch process may be used, such as a wet etch process. The ONO layer 34 remains on the top of gates 38 and 40 and will be removed later. Note that because the ONO layer 34 is formed before the HV transistor gates are patterned, no unwanted ONO sidewall spacers are formed on the sides of the NV transistor gates. Also, an additional etch step is avoided to remove unwanted ONO sidewall spacers. Oxide layers 26 and 28 together form the gate dielectric layer for the HV transistors of region 22. Note that generally, in the illustrated embodiment, the HV transistors in region 22 are distinguished from LV transistors in region 24 by the thickness of their gate dielectrics. That is, HV transistors have a thicker gate dielectric than LV transistors to permit the higher voltage capability.
  • FIG. 7 illustrates a cross section of semiconductor device 10 after a dielectric layer 42 is grown. Dielectric layer 42 is grown on all of the exposed silicon surface areas of polysilicon layer 30, including the sides of transistor gates 38 and 40, and the surface of substrate 12 as illustrated. Dielectric layer 42 is a gate dielectric for transistors in LV region 24. In other embodiments, the dielectric layer 42 may be deposited instead of grown.
  • FIG. 8 illustrates a cross section of semiconductor device 10 after a second polysilicon layer 44 is deposited over semiconductor device 10. In the illustrated embodiment, polysilicon layer 44 is between 1000 and 1500 Angstroms thick is used to provide control gates for the NVM transistors of region 20 and gate electrodes for the LV transistors of region 24.
  • FIG. 9 illustrates a cross section of semiconductor device 10 after polysilicon layer 44 is patterned and removed from HV region 22. A negative photolithographic mask is used to preserve the gates 38 and 40 during a conventional polysilicon etch process.
  • FIG. 10 illustrates a cross section of semiconductor device 10 after second polysilicon layer 44 is patterned to produce LV transistor gates in LV region 24, such as for example, representative LV transistor gate 46.
  • FIG. 11 illustrates a cross section of semiconductor device 10 after source/drain regions 50 and sidewall spacers 48 are formed in HV region 22 and LV region 24 using standard semiconductor processing techniques. For convenience of illustration, only a single FET (field effect transistor) is shown in region 24 of the drawings. For the same reason, only one NVM transistor is shown and two HV transistors are shown. In an actual implementation, there may be many of each type of transistor as well as multiple types of LV transistors with different dielectric oxide thicknesses and implants.
  • By now it should be appreciated that there has been provided, a process integration that results in low voltage transistors using the second polysilicon layer, high voltage transistors using the first polysilicon layer, and in which the high voltage transistors sidewalls have not been exposed to ONO deposition, preserving their integrity.
  • Moreover, the terms “front,” “back,” “top,” “bottom,” “over,” “under” and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.
  • Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.
  • Furthermore, the terms “a” or “an,” as used herein, are defined as one or more than one. Also, the use of introductory phrases such as “at least one” and “one or more” in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles “a” or “an” limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases “one or more” or “at least one” and indefinite articles such as “a” or “an.” The same holds true for the use of definite articles.
  • Unless stated otherwise, terms such as “first” and “second” are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.

Claims (20)

1. A method comprising:
providing a substrate having a first region for formation of at least one nonvolatile memory cell transistor, a second region that is electrically separated from the first region and a third region that is electrically separated from the first and second regions, the second region being for formation of at least one transistor of higher voltage capability than at least one transistor of the third region;
forming a layer of transistor gate dielectric overlying the second region;
forming a tunnel dielectric layer overlying the first region, the second region and the third region;
forming a first polysilicon layer overlying the tunnel dielectric layer and the layer of transistor gate dielectric;
patterning the first polysilicon layer to form at least one memory cell gate overlying the first region;
depositing a multiple layer dielectric overlying the first polysilicon layer and exposed portions of the tunnel dielectric layer, the multiple layer dielectric having at least one layer that stores electrical charge;
using a same mask in a same etch removal step to form one or more control electrodes in the second region from the first polysilicon layer while substantially removing the first polysilicon layer overlying the third region; and
completing formation of the at least one nonvolatile memory cell in the first region, the at least one transistor in the second region and the at least one transistor in the third region, the at least one transistor in the second region having a thicker control electrode oxide than the at least one transistor in the third region to permit the higher voltage capability.
2. The method of claim 2 further comprising:
removing the multiple layer dielectric from overlying the third region with said etch removal step.
3. The method of claim 1 further comprising:
implementing the multiple layer dielectric as an oxide-nitride-oxide (ONO) dielectric layer.
4. The method of claim 1 wherein the completing formation further comprises:
forming a gate dielectric layer overlying the third region of the substrate;
forming a second polysilicon layer overlying the gate dielectric layer;
patterning the second polysilicon layer to remove the second polysilicon layer from above the second region and to form a control electrode of the at least one transistor of the third region;
forming sidewall spacers adjacent the control electrode of the at least one transistor of the third region and adjacent the one or more control electrodes overlying the second region; and
forming source and drain diffusion regions within the substrate for the at least one nonvolatile memory in the first region, the at least one transistor in the second region and the at least one transistor in the third region.
5. The method of claim 4 wherein the patterning of the second polysilicon layer is implemented using a negative photolithographic mask.
6. The method of claim 1 wherein the patterning of the first polysilicon layer is implemented using a negative photolithographic mask.
7. A method comprising:
providing a substrate having a first region for formation of at least one nonvolatile memory cell transistor, a second region that is electrically separated from the first region and a third region that is electrically separated from the first and second regions, the second region being for formation of at least one transistor of higher voltage capability than at least one transistor of the third region;
forming a layer of transistor gate dielectric overlying the second region and the third region, but not the first region;
forming a tunnel dielectric layer overlying the first region, the second region and the third region, the tunnel dielectric layer underlying the layer of transistor gate dielectric;
forming a conductive layer overlying the tunnel dielectric layer and the layer of transistor gate dielectric;
patterning the conductive layer to form at least one memory cell gate overlying the first region;
depositing a multiple layer dielectric overlying the conductive layer, the multiple layer dielectric having at least one layer that stores electrical charge;
using a same mask in a same etch removal step to form one or more control electrodes in the second region from the conductive layer while completely removing the conductive layer overlying the third region; and
completing formation of the at least one nonvolatile memory cell in the first region, the at least one transistor in the second region and the at least one transistor in the third region, the at least one transistor in the second region having a thicker control electrode oxide than the at least one transistor in the third region to permit the higher voltage capability.
8. The method of claim 7 further comprising forming the conductive layer as a metal layer.
9. The method of claim 7 further comprising forming the conductive layer as a polysilicon layer.
10. The method of claim 7 further comprising forming the multiple layer dielectric as a first layer of oxide underlying a layer of nitride, the layer of nitride underlying a second layer of oxide.
11. The method of claim 7 wherein the completing formation of the at least one nonvolatile memory cell in the first region, the at least one transistor in the second region and the at least one transistor in the third region further comprises:
forming a gate dielectric layer overlying the third region of the substrate;
forming a second conductive layer overlying the gate dielectric layer;
patterning the second conductive layer to remove the second conductive layer from above the second region and to form a control electrode of the at least one transistor of the third region;
forming sidewall spacers adjacent the control electrode of the at least one transistor of the third region and adjacent the one or more control electrodes overlying the second region; and
forming source and drain diffusion regions within the substrate for the at least one nonvolatile memory in the first region, for the at least one transistor in the second region and for the at least one transistor in the third region.
12. The method of claim 7 further comprising forming the second conductive layer overlying the multiple layer dielectric used for the at least one nonvolatile memory cell transistor.
13. The method of claim 7 further comprising using a positive mask as the same mask.
14. A method comprising:
dividing a semiconductor device into a first area for at least one memory cell transistor, a second area and a third area, the second area being for formation of transistors of higher voltage capability than transistors of the third area by having thicker control electrode thicknesses;
forming a dielectric overlying a substrate, the dielectric being thicker in the second area and the third area than in the first area;
forming a first polysilicon layer overlying the dielectric and patterning the first polysilicon layer in the first area to form a gate of the memory cell transistor;
depositing a dielectric layer overlying the semiconductor device, the dielectric layer having a charge storage property;
using a same mask to form one or more transistor gates in the second area by selective etching of the first polysilicon layer to substantially remove the first polysilicon layer from the third area; and
completing formation of the at least one memory cell transistor in the first area, the transistors in the second area and the transistors in the third area, the transistors in the second area having a thicker control electrode oxide than the transistors in the third area to permit the higher voltage capability.
15. The method of claim 14 further comprising:
forming an oxide-nitride-oxide (ONO) dielectric layer as the dielectric layer.
16. The method of claim 14 further comprising:
also removing the dielectric layer from the third area with by said selective etching.
17. The method of claim 14 wherein the completing formation further comprises:
forming a gate dielectric layer overlying the third area of the semiconductor device;
forming a second polysilicon layer overlying the gate dielectric layer;
patterning the second polysilicon layer to remove the second polysilicon layer from the second area and to form a control electrode of at least one transistor of the third area;
forming sidewall spacers adjacent the control electrode of the at least one transistor of the third area and adjacent the one or more transistor gates of the second area; and
forming source and drain diffusion regions within a substrate of the semiconductor device for the at least one memory cell transistor in the first are, the at least one transistor of the second area and the at least one transistor of the third area.
18. The method of claim 14 wherein the patterning of the second polysilicon layer is implemented using a negative photolithographic mask.
19. The method of claim 14 further comprising using a positive mask as the same mask.
20. The method of claim 14 wherein the selective etching is an anisotropic dry etch and no etching occurs in the first area during the selective etching.
US11/738,003 2007-04-20 2007-04-20 Method for process integration of non-volatile memory cell transistors with transistors of another type Expired - Fee Related US7439134B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/738,003 US7439134B1 (en) 2007-04-20 2007-04-20 Method for process integration of non-volatile memory cell transistors with transistors of another type

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/738,003 US7439134B1 (en) 2007-04-20 2007-04-20 Method for process integration of non-volatile memory cell transistors with transistors of another type

Publications (2)

Publication Number Publication Date
US7439134B1 US7439134B1 (en) 2008-10-21
US20080261367A1 true US20080261367A1 (en) 2008-10-23

Family

ID=39855567

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/738,003 Expired - Fee Related US7439134B1 (en) 2007-04-20 2007-04-20 Method for process integration of non-volatile memory cell transistors with transistors of another type

Country Status (1)

Country Link
US (1) US7439134B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080286919A1 (en) * 2007-05-17 2008-11-20 Akira Goda Tunnel and gate oxide comprising nitrogen for use with a semiconductor device and a process for forming the device
JP2012054558A (en) * 2010-08-31 2012-03-15 Freescale Semiconductor Inc Method of patterning non-volatile memory gate
US20120126309A1 (en) * 2010-11-22 2012-05-24 Yater Jane A Integrated non-volatile memory (nvm) and method therefor

Families Citing this family (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8557650B2 (en) 2010-08-31 2013-10-15 Freescale Semiconductor, Inc. Patterning a gate stack of a non-volatile memory (NVM) using a dummy gate stack
US8399310B2 (en) 2010-10-29 2013-03-19 Freescale Semiconductor, Inc. Non-volatile memory and logic circuit process integration
US8564044B2 (en) * 2011-03-31 2013-10-22 Freescale Semiconductor, Inc. Non-volatile memory and logic circuit process integration
US8389365B2 (en) 2011-03-31 2013-03-05 Freescale Semiconductor, Inc. Non-volatile memory and logic circuit process integration
US8658497B2 (en) 2012-01-04 2014-02-25 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US8906764B2 (en) 2012-01-04 2014-12-09 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US8669158B2 (en) 2012-01-04 2014-03-11 Mark D. Hall Non-volatile memory (NVM) and logic integration
US8951863B2 (en) 2012-04-06 2015-02-10 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US9087913B2 (en) 2012-04-09 2015-07-21 Freescale Semiconductor, Inc. Integration technique using thermal oxide select gate dielectric for select gate and apartial replacement gate for logic
US8722493B2 (en) 2012-04-09 2014-05-13 Freescale Semiconductor, Inc. Logic transistor and non-volatile memory cell integration
US8728886B2 (en) 2012-06-08 2014-05-20 Freescale Semiconductor, Inc. Integrating formation of a replacement gate transistor and a non-volatile memory cell using a high-k dielectric
US9111865B2 (en) 2012-10-26 2015-08-18 Freescale Semiconductor, Inc. Method of making a logic transistor and a non-volatile memory (NVM) cell
US8716089B1 (en) 2013-03-08 2014-05-06 Freescale Semiconductor, Inc. Integrating formation of a replacement gate transistor and a non-volatile memory cell having thin film storage
US8741719B1 (en) 2013-03-08 2014-06-03 Freescale Semiconductor, Inc. Integrating formation of a logic transistor and a non-volatile memory cell using a partial replacement gate technique
US9006093B2 (en) 2013-06-27 2015-04-14 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high voltage transistor integration
US8877585B1 (en) 2013-08-16 2014-11-04 Freescale Semiconductor, Inc. Non-volatile memory (NVM) cell, high voltage transistor, and high-K and metal gate transistor integration
US9129996B2 (en) 2013-07-31 2015-09-08 Freescale Semiconductor, Inc. Non-volatile memory (NVM) cell and high-K and metal gate transistor integration
US8871598B1 (en) 2013-07-31 2014-10-28 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-first methodology
US9082837B2 (en) 2013-08-08 2015-07-14 Freescale Semiconductor, Inc. Nonvolatile memory bitcell with inlaid high k metal select gate
US9082650B2 (en) 2013-08-21 2015-07-14 Freescale Semiconductor, Inc. Integrated split gate non-volatile memory cell and logic structure
US9252246B2 (en) 2013-08-21 2016-02-02 Freescale Semiconductor, Inc. Integrated split gate non-volatile memory cell and logic device
US8932925B1 (en) 2013-08-22 2015-01-13 Freescale Semiconductor, Inc. Split-gate non-volatile memory (NVM) cell and device structure integration
US9275864B2 (en) 2013-08-22 2016-03-01 Freescale Semiconductor,Inc. Method to form a polysilicon nanocrystal thin film storage bitcell within a high k metal gate platform technology using a gate last process to form transistor gates
US9129855B2 (en) 2013-09-30 2015-09-08 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-first methodology
US9136129B2 (en) 2013-09-30 2015-09-15 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-last methodology
US8901632B1 (en) 2013-09-30 2014-12-02 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-K and metal gate integration using gate-last methodology
US9231077B2 (en) 2014-03-03 2016-01-05 Freescale Semiconductor, Inc. Method of making a logic transistor and non-volatile memory (NVM) cell
US9252152B2 (en) 2014-03-28 2016-02-02 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9472418B2 (en) 2014-03-28 2016-10-18 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9112056B1 (en) 2014-03-28 2015-08-18 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9343314B2 (en) 2014-05-30 2016-05-17 Freescale Semiconductor, Inc. Split gate nanocrystal memory integration
US9379222B2 (en) 2014-05-30 2016-06-28 Freescale Semiconductor, Inc. Method of making a split gate non-volatile memory (NVM) cell
US9257445B2 (en) 2014-05-30 2016-02-09 Freescale Semiconductor, Inc. Method of making a split gate non-volatile memory (NVM) cell and a logic transistor
US9659953B2 (en) 2014-07-07 2017-05-23 Taiwan Semiconductor Manufacturing Co., Ltd. HKMG high voltage CMOS for embedded non-volatile memory
US9524982B2 (en) * 2015-03-09 2016-12-20 Kabushiki Kaisha Toshiba Semiconductor device
US11133226B2 (en) 2018-10-22 2021-09-28 Taiwan Semiconductor Manufacturing Company, Ltd. FUSI gated device formation

Citations (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4651406A (en) * 1980-02-27 1987-03-24 Hitachi, Ltd. Forming memory transistors with varying gate oxide thicknesses
USRE34535E (en) * 1983-02-23 1994-02-08 Texas Instruments Incorporated Floating gate memory with improved dielectric
US5620920A (en) * 1995-03-24 1997-04-15 Deutsche Itt Industries Gmbh Process for fabricating a CMOS structure with ESD protection
US5723355A (en) * 1997-01-17 1998-03-03 Programmable Microelectronics Corp. Method to incorporate non-volatile memory and logic components into a single sub-0.3 micron fabrication process for embedded non-volatile memory
US5888869A (en) * 1996-06-27 1999-03-30 Hyundai Electronics Industries, Co., Ltd. Method of fabricating a flash memory device
US6159799A (en) * 1998-12-01 2000-12-12 Hyundai Electronics Industries Co., Ltd. Method of manufacturing semiconductor device comprising high voltage regions and floating gates
US6162683A (en) * 1997-12-19 2000-12-19 Texas Instruments Incorporated System and method for forming an inter-layer dielectric in floating gate memory devices
US6165846A (en) * 1999-03-02 2000-12-26 Zilog, Inc. Method of eliminating gate leakage in nitrogen annealed oxides
US20010045590A1 (en) * 2000-05-26 2001-11-29 Takashi Kobayashi Nonvolatile semiconductor memory device and process for producing the same
US6399443B1 (en) * 2001-05-07 2002-06-04 Chartered Semiconductor Manufacturing Ltd Method for manufacturing dual voltage flash integrated circuit
US6455374B1 (en) * 2001-11-23 2002-09-24 Hynix Semiconductor Inc. Method of manufacturing flash memory device
US6483749B1 (en) * 1999-08-30 2002-11-19 Samsung Electronics Co., Ltd. Nonvolatile memory device having bulk bias contact structure in cell array region
US6503800B2 (en) * 2000-06-19 2003-01-07 Nec Corporation Manufacturing method of semiconductor device having different gate oxide thickness
US20030032244A1 (en) * 2000-03-29 2003-02-13 Stmicroelectronics S.R.I. Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip
US6534363B2 (en) * 2001-03-12 2003-03-18 Advanced Micro Devices, Inc. High voltage oxidation method for highly reliable flash memory devices
US6569742B1 (en) * 1998-12-25 2003-05-27 Hitachi, Ltd. Method of manufacturing semiconductor integrated circuit device having silicide layers
US6689653B1 (en) * 2003-06-18 2004-02-10 Chartered Semiconductor Manufacturing Ltd. Method of preserving the top oxide of an ONO dielectric layer via use of a capping material
US20050079662A1 (en) * 2001-12-03 2005-04-14 Hiroshi Miki Nonvolatile semiconductor storage and its manufacturing method
US6900097B2 (en) * 2003-05-12 2005-05-31 United Microelectronics Corp. Method for forming single-level electrically erasable and programmable read only memory operated in environment with high/low-voltage
US20050221558A1 (en) * 2004-03-30 2005-10-06 Lee Young B Method for manufacturing flash memory device
US20050230741A1 (en) * 2004-04-14 2005-10-20 Fujitsu Limited Direct tunneling memory with separated transistor and tunnel areas
US20060019446A1 (en) * 2004-07-23 2006-01-26 Hynix Semiconductor Inc. Method for manufacturing a flash memory device
US20060035432A1 (en) * 2004-08-13 2006-02-16 Samsung Electronics Co., Ltd. Method of fabricating non-volatile memory device having local SONOS gate structure
US20060110942A1 (en) * 2004-11-24 2006-05-25 Hynix Semiconductor Inc. Method of manufacturing flash memory device
US7241662B2 (en) * 2002-06-24 2007-07-10 Micron Technology, Inc. Reduction of field edge thinning in peripheral devices
US20070184606A1 (en) * 2006-02-07 2007-08-09 Samsung Electronics Co., Ltd. Method of forming semiconductor device
US20070290252A1 (en) * 2003-05-26 2007-12-20 Jeoung-Mo Koo Programmable memory device, integrated circuit including the programmable memory device, and method of fabricating same
US20080036008A1 (en) * 2006-08-10 2008-02-14 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for manufacturing the same

Patent Citations (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4651406A (en) * 1980-02-27 1987-03-24 Hitachi, Ltd. Forming memory transistors with varying gate oxide thicknesses
USRE34535E (en) * 1983-02-23 1994-02-08 Texas Instruments Incorporated Floating gate memory with improved dielectric
US5620920A (en) * 1995-03-24 1997-04-15 Deutsche Itt Industries Gmbh Process for fabricating a CMOS structure with ESD protection
US5888869A (en) * 1996-06-27 1999-03-30 Hyundai Electronics Industries, Co., Ltd. Method of fabricating a flash memory device
US5723355A (en) * 1997-01-17 1998-03-03 Programmable Microelectronics Corp. Method to incorporate non-volatile memory and logic components into a single sub-0.3 micron fabrication process for embedded non-volatile memory
US6162683A (en) * 1997-12-19 2000-12-19 Texas Instruments Incorporated System and method for forming an inter-layer dielectric in floating gate memory devices
US6159799A (en) * 1998-12-01 2000-12-12 Hyundai Electronics Industries Co., Ltd. Method of manufacturing semiconductor device comprising high voltage regions and floating gates
US6569742B1 (en) * 1998-12-25 2003-05-27 Hitachi, Ltd. Method of manufacturing semiconductor integrated circuit device having silicide layers
US6165846A (en) * 1999-03-02 2000-12-26 Zilog, Inc. Method of eliminating gate leakage in nitrogen annealed oxides
US6483749B1 (en) * 1999-08-30 2002-11-19 Samsung Electronics Co., Ltd. Nonvolatile memory device having bulk bias contact structure in cell array region
US20030032244A1 (en) * 2000-03-29 2003-02-13 Stmicroelectronics S.R.I. Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip
US20040169250A1 (en) * 2000-05-26 2004-09-02 Takashi Kobayashi Nonvolatile semiconductor memory device with improved gate oxide film arrangement
US20010045590A1 (en) * 2000-05-26 2001-11-29 Takashi Kobayashi Nonvolatile semiconductor memory device and process for producing the same
US6503800B2 (en) * 2000-06-19 2003-01-07 Nec Corporation Manufacturing method of semiconductor device having different gate oxide thickness
US6534363B2 (en) * 2001-03-12 2003-03-18 Advanced Micro Devices, Inc. High voltage oxidation method for highly reliable flash memory devices
US6399443B1 (en) * 2001-05-07 2002-06-04 Chartered Semiconductor Manufacturing Ltd Method for manufacturing dual voltage flash integrated circuit
US6455374B1 (en) * 2001-11-23 2002-09-24 Hynix Semiconductor Inc. Method of manufacturing flash memory device
US20050079662A1 (en) * 2001-12-03 2005-04-14 Hiroshi Miki Nonvolatile semiconductor storage and its manufacturing method
US7241662B2 (en) * 2002-06-24 2007-07-10 Micron Technology, Inc. Reduction of field edge thinning in peripheral devices
US7262102B2 (en) * 2002-06-24 2007-08-28 Micron Technology, Inc. Reduction of field edge thinning in peripheral devices
US6900097B2 (en) * 2003-05-12 2005-05-31 United Microelectronics Corp. Method for forming single-level electrically erasable and programmable read only memory operated in environment with high/low-voltage
US20070290252A1 (en) * 2003-05-26 2007-12-20 Jeoung-Mo Koo Programmable memory device, integrated circuit including the programmable memory device, and method of fabricating same
US6689653B1 (en) * 2003-06-18 2004-02-10 Chartered Semiconductor Manufacturing Ltd. Method of preserving the top oxide of an ONO dielectric layer via use of a capping material
US20050221558A1 (en) * 2004-03-30 2005-10-06 Lee Young B Method for manufacturing flash memory device
US20050230741A1 (en) * 2004-04-14 2005-10-20 Fujitsu Limited Direct tunneling memory with separated transistor and tunnel areas
US20080014701A1 (en) * 2004-04-14 2008-01-17 Fujitsu Limited Direct tunneling memory with separated transistor and tunnel areas
US20060019446A1 (en) * 2004-07-23 2006-01-26 Hynix Semiconductor Inc. Method for manufacturing a flash memory device
US20060035432A1 (en) * 2004-08-13 2006-02-16 Samsung Electronics Co., Ltd. Method of fabricating non-volatile memory device having local SONOS gate structure
US7179709B2 (en) * 2004-08-13 2007-02-20 Samsung Electronics, Co., Ltd. Method of fabricating non-volatile memory device having local SONOS gate structure
US20060110942A1 (en) * 2004-11-24 2006-05-25 Hynix Semiconductor Inc. Method of manufacturing flash memory device
US20070184606A1 (en) * 2006-02-07 2007-08-09 Samsung Electronics Co., Ltd. Method of forming semiconductor device
US20080036008A1 (en) * 2006-08-10 2008-02-14 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for manufacturing the same

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080286919A1 (en) * 2007-05-17 2008-11-20 Akira Goda Tunnel and gate oxide comprising nitrogen for use with a semiconductor device and a process for forming the device
US7642616B2 (en) * 2007-05-17 2010-01-05 Micron Technology, Inc. Tunnel and gate oxide comprising nitrogen for use with a semiconductor device and a process for forming the device
US20100099235A1 (en) * 2007-05-17 2010-04-22 Akira Goda Tunnel Dielectric Comprising Nitrogen For Use With A Semiconductor Device And A Process For Forming The Device
US7923364B2 (en) 2007-05-17 2011-04-12 Micron Technology, Inc. Tunnel dielectric comprising nitrogen for use with a semiconductor device and a process for forming the device
JP2012054558A (en) * 2010-08-31 2012-03-15 Freescale Semiconductor Inc Method of patterning non-volatile memory gate
US20120126309A1 (en) * 2010-11-22 2012-05-24 Yater Jane A Integrated non-volatile memory (nvm) and method therefor
US8431471B2 (en) * 2010-11-22 2013-04-30 Freescale Semiconductor, Inc. Method for integrating a non-volatile memory (NVM)

Also Published As

Publication number Publication date
US7439134B1 (en) 2008-10-21

Similar Documents

Publication Publication Date Title
US7439134B1 (en) Method for process integration of non-volatile memory cell transistors with transistors of another type
US8877568B2 (en) Methods of making logic transistors and non-volatile memory cells
US8835278B2 (en) Method for forming a buried dielectric layer underneath a semiconductor fin
US20210013220A1 (en) Semiconductor device and method of forming the same
US20070111442A1 (en) Method of making a multi-bit nanocrystal memory
US8304307B2 (en) Method of fabricating different gate oxides for different transistors in an integrated circuit
US11778815B2 (en) Semiconductor device and manufacturing method thereof
US9418864B2 (en) Method of forming a non volatile memory device using wet etching
US7479429B2 (en) Split game memory cell method
US20240047219A1 (en) Integrated circuit device
US8044513B2 (en) Semiconductor device and semiconductor device manufacturing method
US20050045944A1 (en) Semiconductor circuit arrangement with trench isolation and fabrication method
KR100870321B1 (en) Method of manufacturing flash memory device
US11424255B2 (en) Semiconductor device and manufacturing method thereof
US20050014333A1 (en) Method for manufacturing a semiconductor device
US10504913B2 (en) Method for manufacturing embedded non-volatile memory
US7585746B2 (en) Process integration scheme of SONOS technology
US8420480B2 (en) Patterning a gate stack of a non-volatile memory (NVM) with formation of a gate edge diode
US8426263B2 (en) Patterning a gate stack of a non-volatile memory (NVM) with formation of a metal-oxide-semiconductor field effect transistor (MOSFET)
US8415217B2 (en) Patterning a gate stack of a non-volatile memory (NVM) with formation of a capacitor
KR20090070340A (en) Flash memory device and method for manufacturing the device
JP2009302197A (en) Method of manufacturing semiconductor device
KR20060125176A (en) Semiconductor device and method for fabrication of the same
KR20040021865A (en) Method for manufacturing non-volatile memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PRINZ, ERWIN J.;SHROFF, MEHUL;REEL/FRAME:019188/0280;SIGNING DATES FROM 20070416 TO 20070419

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:020045/0448

Effective date: 20070718

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:020045/0448

Effective date: 20070718

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: CITIBANK, N.A., NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:022380/0409

Effective date: 20090216

Owner name: CITIBANK, N.A.,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:022380/0409

Effective date: 20090216

AS Assignment

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT,NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

Owner name: CITIBANK, N.A., AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:024397/0001

Effective date: 20100413

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:030633/0424

Effective date: 20130521

AS Assignment

Owner name: CITIBANK, N.A., AS NOTES COLLATERAL AGENT, NEW YOR

Free format text: SECURITY AGREEMENT;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:031591/0266

Effective date: 20131101

AS Assignment

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0553

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0655

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037354/0807

Effective date: 20151207

Owner name: FREESCALE SEMICONDUCTOR, INC., TEXAS

Free format text: PATENT RELEASE;ASSIGNOR:CITIBANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:037356/0143

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037486/0517

Effective date: 20151207

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:037518/0292

Effective date: 20151207

AS Assignment

Owner name: NORTH STAR INNOVATIONS INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FREESCALE SEMICONDUCTOR, INC.;REEL/FRAME:037694/0264

Effective date: 20151002

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

Owner name: NXP, B.V., F/K/A FREESCALE SEMICONDUCTOR, INC., NE

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040925/0001

Effective date: 20160912

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:040928/0001

Effective date: 20160622

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:041703/0536

Effective date: 20151207

AS Assignment

Owner name: SHENZHEN XINGUODU TECHNOLOGY CO., LTD., CHINA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO. FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536. ASSIGNOR(S) HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS.;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:048734/0001

Effective date: 20190217

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITYINTEREST IN PATENTS;ASSIGNOR:CITIBANK, N.A.;REEL/FRAME:053547/0421

Effective date: 20151207

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052915/0001

Effective date: 20160622

AS Assignment

Owner name: NXP, B.V. F/K/A FREESCALE SEMICONDUCTOR, INC., NETHERLANDS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVEAPPLICATION 11759915 AND REPLACE IT WITH APPLICATION11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE RELEASE OF SECURITYINTEREST;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:052917/0001

Effective date: 20160912

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20201021