US20080076209A1 - Method for producing flexible integrated circuits which may be provided contiguously - Google Patents
Method for producing flexible integrated circuits which may be provided contiguously Download PDFInfo
- Publication number
- US20080076209A1 US20080076209A1 US11/850,531 US85053107A US2008076209A1 US 20080076209 A1 US20080076209 A1 US 20080076209A1 US 85053107 A US85053107 A US 85053107A US 2008076209 A1 US2008076209 A1 US 2008076209A1
- Authority
- US
- United States
- Prior art keywords
- flexible
- integrated circuits
- flexible substrate
- substrate
- conductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 38
- 239000000758 substrate Substances 0.000 claims abstract description 146
- 238000000034 method Methods 0.000 claims abstract description 90
- 238000010030 laminating Methods 0.000 claims abstract description 12
- 238000007639 printing Methods 0.000 claims abstract description 12
- 239000010408 film Substances 0.000 claims description 39
- 230000000712 assembly Effects 0.000 claims description 17
- 238000000429 assembly Methods 0.000 claims description 17
- 239000000853 adhesive Substances 0.000 claims description 10
- 230000001070 adhesive effect Effects 0.000 claims description 10
- 239000000463 material Substances 0.000 claims description 9
- 229920001169 thermoplastic Polymers 0.000 claims description 6
- 239000004416 thermosoftening plastic Substances 0.000 claims description 6
- 239000012790 adhesive layer Substances 0.000 claims description 5
- 238000005520 cutting process Methods 0.000 claims description 5
- 238000004080 punching Methods 0.000 claims description 5
- 238000000059 patterning Methods 0.000 claims description 4
- 238000007650 screen-printing Methods 0.000 claims description 4
- 238000005476 soldering Methods 0.000 claims description 4
- 238000003466 welding Methods 0.000 claims description 3
- 238000004026 adhesive bonding Methods 0.000 claims description 2
- 238000001020 plasma etching Methods 0.000 claims description 2
- 239000010409 thin film Substances 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 17
- 238000012545 processing Methods 0.000 description 13
- 238000004806 packaging method and process Methods 0.000 description 8
- 239000004020 conductor Substances 0.000 description 6
- 238000000576 coating method Methods 0.000 description 4
- 238000013461 design Methods 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 4
- 238000003475 lamination Methods 0.000 description 4
- 239000004822 Hot adhesive Substances 0.000 description 3
- 239000011248 coating agent Substances 0.000 description 3
- 238000001465 metallisation Methods 0.000 description 3
- 238000003672 processing method Methods 0.000 description 3
- 239000004065 semiconductor Substances 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 2
- 230000004075 alteration Effects 0.000 description 2
- 239000012876 carrier material Substances 0.000 description 2
- 238000010924 continuous production Methods 0.000 description 2
- 230000008878 coupling Effects 0.000 description 2
- 238000010168 coupling process Methods 0.000 description 2
- 238000005859 coupling reaction Methods 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 238000003780 insertion Methods 0.000 description 2
- 230000037431 insertion Effects 0.000 description 2
- 238000002844 melting Methods 0.000 description 2
- 230000008018 melting Effects 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 238000002161 passivation Methods 0.000 description 2
- 239000004033 plastic Substances 0.000 description 2
- 229920003023 plastic Polymers 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 238000012360 testing method Methods 0.000 description 2
- 230000000930 thermomechanical effect Effects 0.000 description 2
- 235000012431 wafers Nutrition 0.000 description 2
- 239000004831 Hot glue Substances 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000005538 encapsulation Methods 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 230000021715 photosynthesis, light harvesting Effects 0.000 description 1
- 239000002985 plastic film Substances 0.000 description 1
- 229920006255 plastic film Polymers 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 238000003825 pressing Methods 0.000 description 1
- 239000011241 protective layer Substances 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000010561 standard procedure Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/4985—Flexible insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/321—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by conductive adhesives
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/2401—Structure
- H01L2224/2402—Laminated, e.g. MCM-L type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/74—Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
- H01L2224/76—Apparatus for connecting with build-up interconnects
- H01L2224/7615—Means for depositing
- H01L2224/76151—Means for direct writing
- H01L2224/76155—Jetting means, e.g. ink jet
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82035—Reshaping, e.g. forming vias by heating means
- H01L2224/82039—Reshaping, e.g. forming vias by heating means using a laser
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00011—Not relevant to the scope of the group, the symbol of which is combined with the symbol of this group
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01068—Erbium [Er]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12041—LED
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10954—Other details of electrical connections
- H05K2201/10977—Encapsulated connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0044—Mechanical working of the substrate, e.g. drilling or punching
- H05K3/005—Punching of holes
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/303—Surface mounted components, e.g. affixing before soldering, aligning means, spacing means
- H05K3/305—Affixing by adhesive
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
Definitions
- the present invention refers to a method for producing integrated circuits which are mechanically flexible and may be provided contiguously on a common flexible carrier substrate, as well as to their further processing.
- Integrated circuits are increasingly processed as increasingly thinner chips.
- the reason for this is the demand for assemblies which are as flat as possible, e.g. in portable devices, in order to provide the highest possible functionality in a small volume.
- the possibility of producing ICs with a residual thickness within the range of 10-20 ⁇ m which, in this range, are becoming increasingly flexible mechanically has also been demonstrated by now.
- This mechanical flexibility is advantageous in particular for producing flat or flexible electronic systems and their processing on film substrates.
- RF radio frequency
- the IC is directly connected, without packaging, mechanically to the substrate and electrically to the antenna.
- Packaged devices are provided for further processing in different forms of packaging. To this end, packaged devices are loaded into trays, rails, belts or the like and supplied in this form to fitting machines for assembly.
- a drawback of the known manufacturing methods for flexible integrated circuits is that a direct and effective further processing cannot be achieved, since the known forms of packaging do not permit a continuous presentation due to lack of mechanical stability.
- EP 1028436 describes, for example, thin integrated circuits which are manufactured in a flexible package comprised of a substrate film, wiring, thin IC and encapsulation.
- the method provided there has the drawback that continuous manufacturing and further processing of the flexible components is not possible, since the flexible film packages used there do not have a continuous coating.
- EP 1256983 essentially describes, for example, a method for producing flexible integrated circuits by a transfer method from a semiconductor wafer to a polymer layer.
- the drawback of the method introduced is that no solutions for the structure, bonding, or contacting, and connection technique for integration into systems can be indicated.
- DE 19542883 introduces, e.g., a flexible chip package which uses films.
- the chip itself is inserted into the film package by means of lamination, but is itself thick and rigid, i.e. the resulting package is, again, not flexible.
- FIG. 7 shows 6 process steps 71 to 76 , which illustrate the manufacturing method.
- a first polyimide layer 71 b is initially spun on a fixed carrier 71 a , which may be made of glass, for example, and is cured.
- a thin chip 73 a is placed in the humid adhesive bed and the BCB 72 a is cured.
- a second polyimide layer 74 a is spun.
- openings 75 a can then, in a step 75 , be bored to the contact pads of the chip 73 a .
- the bonding, expansion of the connections and the creation of the external contacts then occur in a metallization and patterning process, in a step 76 , which illustrates the mounting of the contact surfaces 76 a.
- the finished film package is then separated from the rigid carrier, and a flexible chip package is thus obtained.
- a drawback of the described method is that due to the use of the rigid carrier, a manufacturing process with a continuous provision of the carrier is not possible.
- Another drawback of this technique is the high requirements placed upon the manufacturing of the openings and the contacts, which result from the fact that an expansion of the contact structures does not occur until after manufacturing of the chip contacts.
- Another drawback resides in the open expansion of the contact structures. In order to avoid short-circuits with the substrate wiring, either an insulating intermediate sheet must be used, or a structural concept is applied wherein only the contacts on the film package are open.
- a method for producing integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate may have the steps of: continuously providing a first flexible substrate having conductor-line patterns, mounting the integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being provided or generated in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible, having the sub-steps of: continuously providing a flexible film with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or applying, by a printing technique, a cover to the flexible integrated circuits mounted on the first flexible substrate.
- a method for producing electronic assemblies with packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common carrier substrate may have the steps of: continuously providing the flexible packaged integrated circuits, the flexible packaged integrated circuits being arranged between first and second flexible substrates and connected to conductor-line patterns of the first flexible substrate, recesses being provided in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible, and mounting one of the provided packaged integrated circuits on one of the electronic assemblies, having the sub-steps of: mechanically and electrically connecting the one packaged integrated circuit to the one electronic assembly; and separating the packaged electrical circuit from the packaged integrated circuits supplied contiguously.
- a method for producing packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate may have the steps of: continuously providing a first flexible substrate having conductor-line patterns, mounting the flexible integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being generated in the first flexible substrate or being provided or generated in the second flexible substrate in order to make the conductor-line patterns of the first flexible substrate accessible, having the sub-steps of: continuously providing a flexible film as the second flexible substrate with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or applying, by a printing technique, a cover as the second flexible substrate to the flexible integrated circuits mounted on the first flexible substrate.
- a method for producing packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate may have the steps of: continuously providing a first flexible substrate having conductor-line patterns, mounting the flexible integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being provided or generated in the second flexible substrate in order to make the conductor-line patterns of the first flexible substrate accessible, having the sub-steps of: continuously providing a flexible film as the second flexible substrate with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or applying, by a printing technique, a cover as the second flexible substrate to the flexible integrated circuits mounted on the first flexible substrate.
- the present invention creates a method for producing integrated circuits which are mechanically flexible and can be provided together on a common flexible carrier substrate, comprising a step of continuously providing a first flexible substrate, which has conductor-line patterns, and a step of mounting the integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate.
- the method for producing integrated circuits includes, furthermore, a step of covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses in the first or second flexible substrates being provided or generated in order to make the conductor-line patterns of the first flexible substrate accessible, and having a sub-step of continuously providing a flexible film with or without recesses and laminating same on the flexible integrated circuits mounted on the first flexible substrate, or a sub-step of technically applying a cover to the flexible integrated circuits mounted on the first flexible substrate.
- the present invention creates, furthermore, a method for producing electronic assemblies with packaged integrated circuits, which are mechanically flexible and may be provided contiguously on a common carrier substrate, comprising a step of continuously providing the flexible packaged integrated circuits, the flexible packaged integrated circuits being arranged between a first and a second flexible substrate and connected to conductor-line patterns of the first flexible substrate, recesses being provided in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible.
- the method for producing electronic assemblies furthermore comprises a step of mounting one of the provided packaged integrated circuits to one of the electronic assemblies, comprising a sub-step of mechanically and electrically connecting the one packaged integrated circuit to the one electronic assembly, and a sub-step of separating the one packaged electrical circuit from the packaged integrated circuits supplied contiguously.
- the finding of the present invention consists in the fact that thinned integrated circuits are fitted for further processing on a film provided with conductor lines as an intermediate carrier.
- the production may then advantageously occur on continuous substrates by a reel-to-reel method, wherein an isoplanar or flip-chip bonding can be used accordingly, which is substantially easier to control than conventional bonding techniques.
- Embodiments of the present invention have the advantage that the flexible integrated circuits can be manufactured continuously, and that subsequently flexible packaged integrated circuits are at hand. These flexible packaged integrated circuits can also be provided continuously, during further processing, for example by a reel-to-reel method.
- the IC packaging has an extremely flat design. Thanks to the use of continuous processes, i.e. to continuous provision of the assemblies without these having to be separated first, the production becomes very economical and efficient. The packaged integrated circuits remain mechanically flexible. This results in possibilities of use in flexible electronic systems.
- Embodiments of the present invention furthermore provide higher reliability as regards thermomechanical stresses.
- the production of the IC packaging can occur directly by a continuous reel-to-reel process. Further processing, for example component tests, markings and assembly, can furthermore occur in a reel-fed manner. Sorting into belts for automatic component insertion is omitted, since the devices manufactured according to the method of the invention can, thanks to their increased flexibility, be further stored for example in a reeled-up condition.
- the assembly of flexible or flat assemblies is made easier for the user by the method according to the invention. No special tools are needed for the handling and fitting of the ultra thin ICs.
- An important advantage of the present invention resides in the easy mounting of the flexible IC packages, which can be mounted to the assemblies e.g. by means of hot lamination.
- FIGS. 1 a - c show an embodiment of a production method according to the invention
- FIG. 2 shows an embodiment of a flexible circuit manufactured by the method according to the invention
- FIG. 3 shows another embodiment of a flexible integrated circuit manufactured by the method according to the invention
- FIG. 4 shows an embodiment of a flexible integrated circuit manufactured by the method according to the invention
- FIG. 5 shows an embodiment of a schematic flow of a further processing method according to the invention
- FIGS. 6 a and b show an embodiment of a further processing method enabled by the present invention.
- FIG. 7 shows the steps of a known method for producing integrated flexible circuits.
- FIG. 1 a shows a first reel 100 , a second reel 110 and a base substrate 120 which is provided with conductor lines 130 and which has flexible integrated circuits 140 applied to it.
- both plastic films and composite films made of metal and an insulating plastic layer may be used here.
- the latter are advantageous in particular for components having a relatively high energy dissipation, in which improved heat evacuation or heat dissipation of the system can be achieved by means of the metallic carrier material.
- the film substrate, i.e. the base substrate 120 is provided, for example by methods of the thick-film or thin-film technique, with conductor lines or a wiring pattern 130 , which serve in particular to expand the close connection grid of the IC and to thus simplify the subsequent mounting to an assembly.
- the thin IC 140 e.g. by means of the flip-chip technique.
- the flip-chip technique is a mounting method of the field of the mounting and connecting technique (AVT—Avembau- und Anlagenstechnik) in microelectronics for bonding unpackaged semiconductors by means of bumps, or contact bumps.
- the chip is mounted directly and without further connecting leads with the active bonding side down toward the substrate/circuit carrier. This results in particularly small dimensions of the package and short conductor lengths.
- this technology often provides the only useful possibility of connection, because several hundred contacts are implemented. In wire bonding, this is not possible, because the wires would intersect and would very probably come into contact with each other. Furthermore, in wire bonding, the connections are established successively. With the flip-chip technique, the connection of all contacts occurs at the same time and thus results in time saving.
- isoplanar bonding can also be used, bondings being printed on by a silk-screen printing method, an ink-jet method or a stamp-printing method.
- a metallization is applied to the thin circuit mounted on a carrier in order to connect the pads of the circuit chip to a conductor pattern arranged on the main surface of the carrier substrate.
- the base substrate is unreeled from the first reel 100 and reeled up, after the process steps described below have been performed, onto a second reel 110 .
- the embodiment of a method for producing integrated circuits also enables the subsequently packaged circuits to be mechanically flexible and to be provided together on a common flexible carrier substrate 120 for further processing, the continuity of provision being achieved, in the embodiment of the present invention considered here, by the reels 100 and 110 .
- the mounting of the integrated circuits 140 occurs on the first flexible substrate 120 .
- the integrated circuits 140 are connected to the conductor-line patterns 130 of the base substrate 120 .
- FIG. 1 b shows now in addition, with respect to FIG. 1 a , a third reel 150 and a second flexible substrate 160 , which will also be referred to as protection or top layer hereinafter.
- the second flexible substrate 160 is applied to the flexible integrated circuits 140 mounted on the first substrate 120 .
- the mounted flexible integrated circuits 140 receive a protection or top layer 160 .
- This can occur for example by means of a sub-step of continuously providing a flexible film, i.e. the second flexible substrate 160 , with recesses 165 , the flexible film being fixed by laminating same on the flexible integrated circuits 140 placed on the first flexible substrate 120 .
- the application of the second flexible substrate 160 can occur by applying, using printing techniques, a top layer on the flexible integrated circuits 140 placed on the first flexible substrate 120 .
- the protective layer or the second flexible substrate 160 can thus be obtained by laminating a top film or by means of coating processes, openings 165 or recesses for wiring the carrier film being provided or generated.
- the latter can be applied in a particular efficient way by printing methods, such as for example screen printing, since this provides the possibility of applying the protection layer or the second flexible substrate 160 already with the openings 165 in one processing step.
- the pattern definition of such printing methods is limited, so that no arbitrarily small openings or recesses 165 can be achieved.
- a full-surface top film or coating i.e.
- the second flexible substrate 160 can be applied, and the openings can then be made by means of known plasma-etching or laser-patterning methods.
- contacts 170 for the electrical connections of the package that are implemented. This operation is represented in FIG. 1 c .
- the contacts 170 can be implemented, for example, by means of suitable soldering bumps 170 , which may be used to carry out direct mounting, by means of welding, on a subsequent assembly.
- suitable soldering bumps 170 which may be used to carry out direct mounting, by means of welding, on a subsequent assembly.
- Other known bonding techniques, such as for example gluing or welding, are also feasible, however.
- FIG. 2 An embodiment of a flexible integrated circuit which can be produced with an embodiment of a method according to the invention is shown in FIG. 2 .
- FIG. 2 shows a film substrate 120 to which wiring pattern is applied in the form of conductor lines 130 , as described above. On the wiring pattern 130 is then mounted the thin IC 140 according to the above description. Alternatively, in the case of an optional film lamination, an adhesive layer 220 can then be applied between the mounted thin IC 140 and the top layer 160 . In the top layer 160 there are openings or recesses 165 , through which a contact material 170 for bonding the wiring pattern 130 is applied.
- FIG. 2 shows an embodiment of the package having so-called soldering bumps 170 , in which a protected chip 140 is formed in the form of a flexible film package. Alternatively, the contacts can also be established on the side of the carrier film 120 after applying the top layer 160 .
- FIG. 3 shows, in turn, a film substrate 120 with a wiring pattern 130 .
- a thin IC 140 is mounted on which an adhesive layer 220 is optionally present and which is then covered as a whole with a top layer 160 .
- the embodiment represented in FIG. 3 has openings 165 in the film substrate 120 , through which the wiring pattern 130 can be bonded by means of a contact material 170 .
- the arrangement in FIG. 3 shows an embodiment of the flexible integrated circuit, which is, in this case, bonded by the carrier material, i.e. the film substrate 120 .
- the embodiment shown in FIG. 3 allows a particularly plane package surface on the mounting side.
- the concept represented allows producing a chip module which has approximately plane-parallel surfaces.
- FIG. 4 shows a film substrate 120 to which a wiring pattern 130 is applied.
- a thin IC 140 is mounted on the wiring pattern 130 .
- the mounted thin IC 140 is, in the embodiment in FIG. 4 , surrounded by a passivation layer 420 , which can contribute for example to the insulation and additional protection of the IC 140 .
- an insulating hot adhesive 430 which both surrounds the passivation layer 420 of the mounted thin IC 140 and insulates the wiring pattern 130 at the limits of the module, serves as a top layer.
- a conductive hot adhesive 440 serves as a contact material.
- the film substrate 120 with the mounted thin IC 140 can be coated, on the mounting side, with a top layer of thermoplastic adhesive 430 which can be in the form of, e.g., hot-setting adhesive or hot-melt adhesive, which, again, is provided with openings or recesses 165 for creating electrical connections.
- An electrically conductive thermoplastic adhesive 440 is then introduced into these openings 165 .
- the same thermoplastic adhesive can be used for both applications.
- electrically conductive particles for example, such as, e.g., silver, may be introduced into the thermoplastic adhesive 440 .
- both the insulating and the electrically conductive adhesive layers are melted, so that both the electrical and the mechanical connection to the component-group carrier can occur in one single process step.
- the mounting of the flexible film packaging can thus also be integrated very easily into a continuous manufacturing process, i.e. into a reel-to-reel process, in which the melting occurs in a similar way as in film-laminating processes by hot-laminating systems, wherein the hot adhesive can for example be melted via heatable metal rollers and is at the same time distributed or pressed by means of a rotary roller.
- FIG. 5 schematically shows such a process according to another embodiment of the present invention.
- FIG. 5 shows an assembly 500 on which is mounted a flexible film package 510 .
- the ICs 520 it is in one process step that the latter are separated by means of a punching tool 530 and mounted. The method represented in FIG.
- the step of continuously providing the flexible packaged integrated circuits 510 includes the step of continuously providing the flexible packaged integrated circuits 510 , the flexible packaged integrated circuits being arranged between first 120 and second flexible substrates 160 and connected to conductor-line patterns 130 of the first flexible substrate 120 , recesses or openings 165 being provided in the first 120 or second flexible substrates 160 in order to make the conductor-line patterns 130 of the first flexible substrate 120 accessible.
- the process according to the invention for producing electronic assemblies includes, furthermore, a step of mounting one of the provided packaged integrated circuits 510 on an electronic assembly 500 , comprising a sub-step of mechanically and electrically connecting the packaged integrated circuit 510 to the electronic assembly 500 , as well as a step of separating the packaged electrical circuit 510 from the packaged integrated circuits 520 run contiguously.
- the separation can occur for example by means of a heated punching tool 530 , wherefore the steps of separating and of mechanically and electrically coupling can be combined into one single process step.
- the mechanical and electrical coupling occurs by melting the soldering bumps by means of the heatable punching tool 530 .
- the component is separated from the film through die-cutting or cutting, and is connected by means of a mounting tool, for example a punching tool 530 , with the necessary application to pressure and temperature, to the assembly 500 .
- a mounting tool for example a punching tool 530
- the die-cutting and mounting operations can be combined into one single process step.
- a plurality of configurations or embodiments may be produced for such a reel-to-reel package, for example according to the preceding embodiments, and may be subsequently processed according to the embodiment of the further processing method in FIG. 5 .
- FIGS. 6 a and 6 b Another embodiment of the production method according to the invention is represented in FIGS. 6 a and 6 b .
- FIGS. 6 a and 6 b represent an assembly 500 onto which the flexible integrated circuit 510 is to be mounted.
- a heatable tool 530 first of all holds the integrated circuit 510 to be mounted, according to the representation in FIG. 6 a .
- the integrated flexible circuit 510 is pressed to the assembly 500 by the heatable tool 530 , and is heated.
- the heating is represented in FIG. 6 b by the zigzag-shaped arrows.
- the contact surfaces 170 of the integrated flexible circuit 510 melt and get bonded with the contact surfaces 610 of the assembly.
- the flexible integrated circuit 510 is thus, in one process step, both separated and electrically and mechanically coupled to the assembly 500 .
- Embodiments of the present invention provide the advantage that the IC package has an extremely flat design. According to the embodiments of the present invention, the production is very economical and efficient thanks to the use of continuous processes, i.e. the continuous provision of the packaged flexible integrated circuits.
- the packages are mechanically flexible, which results in possibilities of using them in flexible electronic systems. Furthermore, it is assumed that a higher level of reliability is achieved as regards thermomechanical stresses.
- Another advantage of the present invention is that it allows a production of the IC package directly in a reel-to-reel method or process. Further processing, such as for example component tests, markings and assembly, can furthermore occur in a reel-fed way. Therefore, the sorting into belts for automatic component insertion is omitted.
- embodiments of the present invention have the advantage that the assembly of flexible or flat assemblies is simplified for the user. He/She does not need special tools for handling and placing ultra thin ICs.
- standard methods of SMD assembly can be used for processing the flexible package.
- embodiments of the present invention provide the possibility of a simple assembly of a flexible IC package, according to the embodiments described above, for example by means of hot-lamination onto an assembly.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
Abstract
The present invention provides a method for producing integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate. The method includes a step of continuously providing a first flexible substrate which has conductor-line patterns, and a step of mounting the integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and a step of covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being provided in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible. The step of covering has the sub-step of continuously providing a flexible film with recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or a sub-step of applying, by a printing technique, a cover on the flexible integrated circuits mounted on the first flexible substrate.
Description
- This application claims priority from German Patent Application No. 10 2006 044 525.2, which was filed on Sep. 21, 2006, and is incorporated herein in its entirety by reference.
- 1. Field of the Invention
- The present invention refers to a method for producing integrated circuits which are mechanically flexible and may be provided contiguously on a common flexible carrier substrate, as well as to their further processing.
- 2. Description of the Related Art
- Integrated circuits are increasingly processed as increasingly thinner chips. The reason for this is the demand for assemblies which are as flat as possible, e.g. in portable devices, in order to provide the highest possible functionality in a small volume. The underlying technology for the production of these thin ICs (IC=integrated circuit) is the thinning technique for semiconductor wafers, by which the thickness of ICs can now be reduced as a standard to thicknesses less than 100 μm. The possibility of producing ICs with a residual thickness within the range of 10-20 μm which, in this range, are becoming increasingly flexible mechanically has also been demonstrated by now.
- This mechanical flexibility is advantageous in particular for producing flat or flexible electronic systems and their processing on film substrates. A well-known example is the production of the so-called smart labels, wherein a substrate provided with antenna structures is equipped with integrated circuits for RF identification (RF=radio frequency). The IC is directly connected, without packaging, mechanically to the substrate and electrically to the antenna.
- For more complex assemblies, very thin ICs have not yet become generally accepted. The main reason for this is that manufacturers are not in a position, in terms of technology, to process non-packaged components, since this entails very strict requirements in terms of accuracy of placement, structural accuracy of the carrier and the interconnection technology. In the case of extremely thin flexible ICs, there is also the fact that the technique for handling these components becomes substantially more complicated. Usually the manufacturers who process electronic circuits further therefore may advantageously use packaged ICs, which may be processed with a uniform assembly method and larger structural dimensions. Common forms of packaging, however, are not able to achieve the two substantial advantages of ultra-thin chips, namely an extremely flat design and mechanical flexibility.
- Packaged devices are provided for further processing in different forms of packaging. To this end, packaged devices are loaded into trays, rails, belts or the like and supplied in this form to fitting machines for assembly. A drawback of the known manufacturing methods for flexible integrated circuits is that a direct and effective further processing cannot be achieved, since the known forms of packaging do not permit a continuous presentation due to lack of mechanical stability.
- EP 1028436 describes, for example, thin integrated circuits which are manufactured in a flexible package comprised of a substrate film, wiring, thin IC and encapsulation. The method provided there has the drawback that continuous manufacturing and further processing of the flexible components is not possible, since the flexible film packages used there do not have a continuous coating.
- EP 1256983 essentially describes, for example, a method for producing flexible integrated circuits by a transfer method from a semiconductor wafer to a polymer layer. The drawback of the method introduced is that no solutions for the structure, bonding, or contacting, and connection technique for integration into systems can be indicated.
- DE 19542883 introduces, e.g., a flexible chip package which uses films. The chip itself is inserted into the film package by means of lamination, but is itself thick and rigid, i.e. the resulting package is, again, not flexible.
- DE 19845296 describes, e.g., a method for bonding a circuit chip. Isoplanar bonding techniques are used, by means of which particularly flat designs are possible. The bonding is achieved by means of a silk-screen printing or stamp-printing method, these methods being used to apply a metallization to the thin circuit fitted onto a carrier, in order to connect the pads of the circuit chip to a conductive pattern arranged on the main surface of the carrier substrate. The bonding of thin circuits during the production of flat assemblies is described.
- In Christians, W. et. Al.: “Embedded ultra-thin chips in Flex, 4th int. Workshop on Flexible Electronic Systems, Nov. 23, 2005, IZM Munich, the authors describe a method for packaging ultra-thin chips. In the case of the chips presented, a total thickness of about 50-60 μm is assumed, the thickness of the ICs ranging between 20 and 30 μm. The process cycle shall be described more in detail with reference to
FIG. 7 .FIG. 7 shows 6process steps 71 to 76, which illustrate the manufacturing method. In afirst step 71, afirst polyimide layer 71 b is initially spun on afixed carrier 71 a, which may be made of glass, for example, and is cured. In asecond step 72, BCB (BCB=benzocyclobotene) 72 a is applied, by means of a dispenser, as an adhesive for fixing a thin chip. - Then, in a following
step 73, a thin chip 73 a is placed in the humid adhesive bed and the BCB 72 a is cured. Then, in astep 74 asecond polyimide layer 74 a is spun. By means of a laser,openings 75 a can then, in astep 75, be bored to the contact pads of the chip 73 a. The bonding, expansion of the connections and the creation of the external contacts then occur in a metallization and patterning process, in astep 76, which illustrates the mounting of thecontact surfaces 76 a. - Thereupon, the finished film package is then separated from the rigid carrier, and a flexible chip package is thus obtained. A drawback of the described method is that due to the use of the rigid carrier, a manufacturing process with a continuous provision of the carrier is not possible. Another drawback of this technique is the high requirements placed upon the manufacturing of the openings and the contacts, which result from the fact that an expansion of the contact structures does not occur until after manufacturing of the chip contacts. Another drawback resides in the open expansion of the contact structures. In order to avoid short-circuits with the substrate wiring, either an insulating intermediate sheet must be used, or a structural concept is applied wherein only the contacts on the film package are open.
- According to an embodiment, a method for producing integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate may have the steps of: continuously providing a first flexible substrate having conductor-line patterns, mounting the integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being provided or generated in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible, having the sub-steps of: continuously providing a flexible film with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or applying, by a printing technique, a cover to the flexible integrated circuits mounted on the first flexible substrate.
- According to another embodiment, a method for producing electronic assemblies with packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common carrier substrate may have the steps of: continuously providing the flexible packaged integrated circuits, the flexible packaged integrated circuits being arranged between first and second flexible substrates and connected to conductor-line patterns of the first flexible substrate, recesses being provided in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible, and mounting one of the provided packaged integrated circuits on one of the electronic assemblies, having the sub-steps of: mechanically and electrically connecting the one packaged integrated circuit to the one electronic assembly; and separating the packaged electrical circuit from the packaged integrated circuits supplied contiguously.
- According to another embodiment, a method for producing packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate may have the steps of: continuously providing a first flexible substrate having conductor-line patterns, mounting the flexible integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being generated in the first flexible substrate or being provided or generated in the second flexible substrate in order to make the conductor-line patterns of the first flexible substrate accessible, having the sub-steps of: continuously providing a flexible film as the second flexible substrate with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or applying, by a printing technique, a cover as the second flexible substrate to the flexible integrated circuits mounted on the first flexible substrate.
- According to another embodiment, a method for producing packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate may have the steps of: continuously providing a first flexible substrate having conductor-line patterns, mounting the flexible integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being provided or generated in the second flexible substrate in order to make the conductor-line patterns of the first flexible substrate accessible, having the sub-steps of: continuously providing a flexible film as the second flexible substrate with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or applying, by a printing technique, a cover as the second flexible substrate to the flexible integrated circuits mounted on the first flexible substrate.
- The present invention creates a method for producing integrated circuits which are mechanically flexible and can be provided together on a common flexible carrier substrate, comprising a step of continuously providing a first flexible substrate, which has conductor-line patterns, and a step of mounting the integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate. The method for producing integrated circuits includes, furthermore, a step of covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses in the first or second flexible substrates being provided or generated in order to make the conductor-line patterns of the first flexible substrate accessible, and having a sub-step of continuously providing a flexible film with or without recesses and laminating same on the flexible integrated circuits mounted on the first flexible substrate, or a sub-step of technically applying a cover to the flexible integrated circuits mounted on the first flexible substrate.
- The present invention creates, furthermore, a method for producing electronic assemblies with packaged integrated circuits, which are mechanically flexible and may be provided contiguously on a common carrier substrate, comprising a step of continuously providing the flexible packaged integrated circuits, the flexible packaged integrated circuits being arranged between a first and a second flexible substrate and connected to conductor-line patterns of the first flexible substrate, recesses being provided in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible. The method for producing electronic assemblies furthermore comprises a step of mounting one of the provided packaged integrated circuits to one of the electronic assemblies, comprising a sub-step of mechanically and electrically connecting the one packaged integrated circuit to the one electronic assembly, and a sub-step of separating the one packaged electrical circuit from the packaged integrated circuits supplied contiguously.
- The finding of the present invention consists in the fact that thinned integrated circuits are fitted for further processing on a film provided with conductor lines as an intermediate carrier. The production may then advantageously occur on continuous substrates by a reel-to-reel method, wherein an isoplanar or flip-chip bonding can be used accordingly, which is substantially easier to control than conventional bonding techniques.
- Embodiments of the present invention have the advantage that the flexible integrated circuits can be manufactured continuously, and that subsequently flexible packaged integrated circuits are at hand. These flexible packaged integrated circuits can also be provided continuously, during further processing, for example by a reel-to-reel method. The IC packaging has an extremely flat design. Thanks to the use of continuous processes, i.e. to continuous provision of the assemblies without these having to be separated first, the production becomes very economical and efficient. The packaged integrated circuits remain mechanically flexible. This results in possibilities of use in flexible electronic systems.
- Embodiments of the present invention furthermore provide higher reliability as regards thermomechanical stresses. The production of the IC packaging can occur directly by a continuous reel-to-reel process. Further processing, for example component tests, markings and assembly, can furthermore occur in a reel-fed manner. Sorting into belts for automatic component insertion is omitted, since the devices manufactured according to the method of the invention can, thanks to their increased flexibility, be further stored for example in a reeled-up condition.
- The assembly of flexible or flat assemblies is made easier for the user by the method according to the invention. No special tools are needed for the handling and fitting of the ultra thin ICs. For processing the flexible package, standard processes of SMD mounting (SMD=surface mounted devices) can be used. An important advantage of the present invention resides in the easy mounting of the flexible IC packages, which can be mounted to the assemblies e.g. by means of hot lamination.
- Embodiments of the present invention will be detailed subsequently referring to the appended drawings, in which:
-
FIGS. 1 a-c show an embodiment of a production method according to the invention; -
FIG. 2 shows an embodiment of a flexible circuit manufactured by the method according to the invention; -
FIG. 3 shows another embodiment of a flexible integrated circuit manufactured by the method according to the invention; -
FIG. 4 shows an embodiment of a flexible integrated circuit manufactured by the method according to the invention; -
FIG. 5 shows an embodiment of a schematic flow of a further processing method according to the invention; -
FIGS. 6 a and b show an embodiment of a further processing method enabled by the present invention; and -
FIG. 7 shows the steps of a known method for producing integrated flexible circuits. - The following figures serve to explain embodiments according to the invention of production methods for producing integrated circuits. In the following figures, same elements will be designated by same reference numerals, so that the respective descriptions of these elements are interchangeable.
-
FIG. 1 a shows afirst reel 100, asecond reel 110 and abase substrate 120 which is provided withconductor lines 130 and which has flexibleintegrated circuits 140 applied to it. - As the
base substrate 120, both plastic films and composite films made of metal and an insulating plastic layer may be used here. The latter are advantageous in particular for components having a relatively high energy dissipation, in which improved heat evacuation or heat dissipation of the system can be achieved by means of the metallic carrier material. The film substrate, i.e. thebase substrate 120, is provided, for example by methods of the thick-film or thin-film technique, with conductor lines or awiring pattern 130, which serve in particular to expand the close connection grid of the IC and to thus simplify the subsequent mounting to an assembly. On thisbase substrate 120 is then mounted, according toFIG. 1 a, thethin IC 140, e.g. by means of the flip-chip technique. - The flip-chip technique is a mounting method of the field of the mounting and connecting technique (AVT—Aufbau- und Verbindungstechnik) in microelectronics for bonding unpackaged semiconductors by means of bumps, or contact bumps. The chip is mounted directly and without further connecting leads with the active bonding side down toward the substrate/circuit carrier. This results in particularly small dimensions of the package and short conductor lengths. In the case of very complex circuits, this technology often provides the only useful possibility of connection, because several hundred contacts are implemented. In wire bonding, this is not possible, because the wires would intersect and would very probably come into contact with each other. Furthermore, in wire bonding, the connections are established successively. With the flip-chip technique, the connection of all contacts occurs at the same time and thus results in time saving.
- Alternatively, for very thin ICs, isoplanar bonding can also be used, bondings being printed on by a silk-screen printing method, an ink-jet method or a stamp-printing method. By means of these methods, a metallization is applied to the thin circuit mounted on a carrier in order to connect the pads of the circuit chip to a conductor pattern arranged on the main surface of the carrier substrate.
- According to
FIG. 1 a, the base substrate is unreeled from thefirst reel 100 and reeled up, after the process steps described below have been performed, onto asecond reel 110. Thus, the embodiment of a method for producing integrated circuits also enables the subsequently packaged circuits to be mechanically flexible and to be provided together on a commonflexible carrier substrate 120 for further processing, the continuity of provision being achieved, in the embodiment of the present invention considered here, by thereels flexible substrate 120, which, according to the above description, already has conductor-line patterns 130, the mounting of theintegrated circuits 140 occurs on the firstflexible substrate 120. Also, at the same time, theintegrated circuits 140 are connected to the conductor-line patterns 130 of thebase substrate 120. - A next step of the embodiment of the method according to the invention is shown in
FIG. 1 b.FIG. 1 b shows now in addition, with respect toFIG. 1 a, athird reel 150 and a secondflexible substrate 160, which will also be referred to as protection or top layer hereinafter. According to the invention, via thethird reel 150 the secondflexible substrate 160 is applied to the flexibleintegrated circuits 140 mounted on thefirst substrate 120. In this way, the mounted flexibleintegrated circuits 140 receive a protection ortop layer 160. What is thus performed, according to the invention, is a process step of covering thecircuits 140 placed on the firstflexible substrate 120 with a secondflexible substrate 160, recesses 165 being provided or generated in the firstflexible substrate 120 or in the secondflexible substrate 160, in order to make the conductor-line patterns 130 of the firstflexible substrate 120 accessible. This can occur for example by means of a sub-step of continuously providing a flexible film, i.e. the secondflexible substrate 160, withrecesses 165, the flexible film being fixed by laminating same on the flexibleintegrated circuits 140 placed on the firstflexible substrate 120. Alternatively, the application of the secondflexible substrate 160 can occur by applying, using printing techniques, a top layer on the flexibleintegrated circuits 140 placed on the firstflexible substrate 120. - The protective layer or the second
flexible substrate 160 can thus be obtained by laminating a top film or by means of coating processes,openings 165 or recesses for wiring the carrier film being provided or generated. For example, the latter can be applied in a particular efficient way by printing methods, such as for example screen printing, since this provides the possibility of applying the protection layer or the secondflexible substrate 160 already with theopenings 165 in one processing step. The pattern definition of such printing methods is limited, so that no arbitrarily small openings orrecesses 165 can be achieved. In order to obtainsmaller openings 165, in other embodiments of the present invention, a full-surface top film or coating, i.e. the secondflexible substrate 160, can be applied, and the openings can then be made by means of known plasma-etching or laser-patterning methods. In another embodiment of the method according to the invention, a photosensitive material could alternatively be used for the top layer, i.e. for the secondflexible substrate 160 and, after the coating, be patterned directly by photolithographic methods. In these methods are used, for example, photosensitive plastics which are applied in a liquid state on the assemblies and are then cured by irradiation, for example with laser or UV-light (UV=ultra violet). - Afterwards, it is
only contacts 170 for the electrical connections of the package that are implemented. This operation is represented inFIG. 1 c. In an embodiment of the present invention, thecontacts 170 can be implemented, for example, by means of suitable soldering bumps 170, which may be used to carry out direct mounting, by means of welding, on a subsequent assembly. Other known bonding techniques, such as for example gluing or welding, are also feasible, however. - An embodiment of a flexible integrated circuit which can be produced with an embodiment of a method according to the invention is shown in
FIG. 2 . -
FIG. 2 shows afilm substrate 120 to which wiring pattern is applied in the form ofconductor lines 130, as described above. On thewiring pattern 130 is then mounted thethin IC 140 according to the above description. Alternatively, in the case of an optional film lamination, anadhesive layer 220 can then be applied between the mountedthin IC 140 and thetop layer 160. In thetop layer 160 there are openings orrecesses 165, through which acontact material 170 for bonding thewiring pattern 130 is applied.FIG. 2 shows an embodiment of the package having so-called soldering bumps 170, in which a protectedchip 140 is formed in the form of a flexible film package. Alternatively, the contacts can also be established on the side of thecarrier film 120 after applying thetop layer 160. - This embodiment is represented in
FIG. 3 .FIG. 3 shows, in turn, afilm substrate 120 with awiring pattern 130. On the wiring pattern 130 athin IC 140 is mounted on which anadhesive layer 220 is optionally present and which is then covered as a whole with atop layer 160. The embodiment represented inFIG. 3 hasopenings 165 in thefilm substrate 120, through which thewiring pattern 130 can be bonded by means of acontact material 170. The arrangement inFIG. 3 shows an embodiment of the flexible integrated circuit, which is, in this case, bonded by the carrier material, i.e. thefilm substrate 120. The embodiment shown inFIG. 3 allows a particularly plane package surface on the mounting side. The concept represented allows producing a chip module which has approximately plane-parallel surfaces. This is particularly advantageous, since forces exerted from the outside then will act not only on the chip, but will be evenly distributed across the module. This is also important when the packaged modules are to be reeled up onto a reel in the form of a chip-module tape, since breaks can otherwise occur in the chip. The embodiment of the present invention represented inFIG. 3 thus enables the advantage of storing a reeled-up chip-module tape. - Another embodiment of a flexible chip which can be produced with an embodiment of the manufacturing method according to the invention is represented in
FIG. 4 .FIG. 4 shows afilm substrate 120 to which awiring pattern 130 is applied. Athin IC 140 is mounted on thewiring pattern 130. The mountedthin IC 140 is, in the embodiment inFIG. 4 , surrounded by apassivation layer 420, which can contribute for example to the insulation and additional protection of theIC 140. in the embodiment ofFIG. 4 , an insulatinghot adhesive 430, which both surrounds thepassivation layer 420 of the mountedthin IC 140 and insulates thewiring pattern 130 at the limits of the module, serves as a top layer. In the present embodiment, a conductivehot adhesive 440 serves as a contact material. - In the embodiment represented in
FIG. 4 , thefilm substrate 120 with the mountedthin IC 140 can be coated, on the mounting side, with a top layer of thermoplastic adhesive 430 which can be in the form of, e.g., hot-setting adhesive or hot-melt adhesive, which, again, is provided with openings orrecesses 165 for creating electrical connections. An electrically conductivethermoplastic adhesive 440 is then introduced into theseopenings 165. In this context, it is advantageous that the same thermoplastic adhesive can be used for both applications. In the case of the conductivethermoplastic adhesive 440, electrically conductive particles, for example, such as, e.g., silver, may be introduced into thethermoplastic adhesive 440. - During the mounting of the film package on an assembly, both the insulating and the electrically conductive adhesive layers are melted, so that both the electrical and the mechanical connection to the component-group carrier can occur in one single process step. The mounting of the flexible film packaging can thus also be integrated very easily into a continuous manufacturing process, i.e. into a reel-to-reel process, in which the melting occurs in a similar way as in film-laminating processes by hot-laminating systems, wherein the hot adhesive can for example be melted via heatable metal rollers and is at the same time distributed or pressed by means of a rotary roller.
- For mounting integrated circuits thus packaged within a film, the components can be supplied for mounting directly from the reel.
FIG. 5 schematically shows such a process according to another embodiment of the present invention.FIG. 5 shows anassembly 500 on which is mounted aflexible film package 510. To this end, from the film with the ICs 520, it is in one process step that the latter are separated by means of apunching tool 530 and mounted. The method represented inFIG. 5 for producing electronic assemblies with packagedintegrated circuits 510, which are mechanically flexible and may be provided contiguously on acarrier substrate 120, includes the step of continuously providing the flexible packagedintegrated circuits 510, the flexible packaged integrated circuits being arranged between first 120 and secondflexible substrates 160 and connected to conductor-line patterns 130 of the firstflexible substrate 120, recesses oropenings 165 being provided in the first 120 or secondflexible substrates 160 in order to make the conductor-line patterns 130 of the firstflexible substrate 120 accessible. - The process according to the invention for producing electronic assemblies includes, furthermore, a step of mounting one of the provided packaged
integrated circuits 510 on anelectronic assembly 500, comprising a sub-step of mechanically and electrically connecting the packagedintegrated circuit 510 to theelectronic assembly 500, as well as a step of separating the packagedelectrical circuit 510 from the packaged integrated circuits 520 run contiguously. The separation can occur for example by means of aheated punching tool 530, wherefore the steps of separating and of mechanically and electrically coupling can be combined into one single process step. The mechanical and electrical coupling occurs by melting the soldering bumps by means of theheatable punching tool 530. - According to the
FIG. 5 , in the embodiment of the method according to the invention, after placing the package, the component is separated from the film through die-cutting or cutting, and is connected by means of a mounting tool, for example apunching tool 530, with the necessary application to pressure and temperature, to theassembly 500. What is advantageous here is that the die-cutting and mounting operations can be combined into one single process step. According to the different mounting methods, a plurality of configurations or embodiments may be produced for such a reel-to-reel package, for example according to the preceding embodiments, and may be subsequently processed according to the embodiment of the further processing method inFIG. 5 . - Another embodiment of the production method according to the invention is represented in
FIGS. 6 a and 6 b. Each ofFIGS. 6 a and 6 b represent anassembly 500 onto which the flexibleintegrated circuit 510 is to be mounted. Aheatable tool 530 first of all holds theintegrated circuit 510 to be mounted, according to the representation inFIG. 6 a. InFIG. 6 b, the integratedflexible circuit 510 is pressed to theassembly 500 by theheatable tool 530, and is heated. The heating is represented inFIG. 6 b by the zigzag-shaped arrows. By pressing the integratedflexible circuit 510 onto theassembly 500 and simultaneously heating, the contact surfaces 170 of the integratedflexible circuit 510 melt and get bonded with the contact surfaces 610 of the assembly. The flexibleintegrated circuit 510 is thus, in one process step, both separated and electrically and mechanically coupled to theassembly 500. - Embodiments of the present invention provide the advantage that the IC package has an extremely flat design. According to the embodiments of the present invention, the production is very economical and efficient thanks to the use of continuous processes, i.e. the continuous provision of the packaged flexible integrated circuits. The packages are mechanically flexible, which results in possibilities of using them in flexible electronic systems. Furthermore, it is assumed that a higher level of reliability is achieved as regards thermomechanical stresses.
- Another advantage of the present invention is that it allows a production of the IC package directly in a reel-to-reel method or process. Further processing, such as for example component tests, markings and assembly, can furthermore occur in a reel-fed way. Therefore, the sorting into belts for automatic component insertion is omitted.
- Furthermore, embodiments of the present invention have the advantage that the assembly of flexible or flat assemblies is simplified for the user. He/She does not need special tools for handling and placing ultra thin ICs. For processing the flexible package, standard methods of SMD assembly can be used. In principle, embodiments of the present invention provide the possibility of a simple assembly of a flexible IC package, according to the embodiments described above, for example by means of hot-lamination onto an assembly.
- While this invention has been described in terms of several embodiments, there are alterations, permutations, and equivalents which fall within the scope of this invention. It should also be noted that there are many alternative ways of implementing the methods and compositions of the present invention. It is therefore intended that the following appended claims be interpreted as including all such alterations, permutations and equivalents as fall within the true spirit and scope of the present invention.
Claims (17)
1. A method for producing integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate, comprising:
continuously providing a first flexible substrate having conductor-line patterns,
mounting the integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and
covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being generated in the first flexible substrate or being provided or generated in the second flexible substrate in order to make the conductor-line patterns of the first flexible substrate accessible, comprising the following sub-steps:
continuously providing a flexible film with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or
applying, by a printing technique, a cover to the flexible integrated circuits mounted on the first flexible substrate.
2. The method according to claim 1 , further comprising:
providing a bonding material in the recesses of the flexible first or second substrates.
3. The method according to claim 1 , further comprising:
continuously reeling up the packaged integrated circuits, which are mechanically flexible and arranged contiguously on the common flexible carrier substrate.
4. The method according to claim 1 , wherein the recesses in the flexible film are provided by means of plasma etching, laser patterning and/or photolithographic patterning.
5. The method according to claim 1 , wherein the step of applying by means of a printing technique is performed by means of a screen printing, thick-film or thin-film technique.
6. The method according to claim 1 , wherein in the step of covering the integrated circuits mounted on the first flexible substrate, an adhesive layer is furthermore applied to the integrated circuits mounted on the first flexible substrate.
7. The method according to claim 6 , wherein the adhesive layer comprises an insulating hot-setting adhesive.
8. The method according to claim 2 , wherein the bonding material comprises a conducting hot-setting adhesive material.
9. The method according to claim 1 , further comprising:
hot-laminating the integrated circuits mounted on the first flexible substrate and covered by the second flexible substrate.
10. A method for producing electronic assemblies with packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common carrier substrate, comprising:
continuously providing the flexible packaged integrated circuits, the flexible packaged integrated circuits being arranged between first and second flexible substrates and connected to conductor-line patterns of the first flexible substrate, recesses being provided in the first or second flexible substrates in order to make the conductor-line patterns of the first flexible substrate accessible, and
mounting one of the provided packaged integrated circuits on one of the electronic assemblies, comprising the following sub-steps:
mechanically and electrically connecting the one packaged integrated circuit to the one electronic assembly; and
separating the packaged electrical circuit from the packaged integrated circuits supplied contiguously.
11. The method according to claim 10 , wherein the step of continuously providing is performed by unreeling the packaged integrated circuits from a reel arrangement.
12. The method according to claim 10 , wherein the step of separating is performed by die-cutting the packaged integrated circuits.
13. The method according to claim 12 , wherein the step of die-cutting is performed by means of a heatable punching tool.
14. The method according to claim 10 , wherein the steps of mechanically and electrically connecting coincide in one manufacturing step and are performed by means of soldering, gluing, bonding and/or welding.
15. The method according to claim 10 , wherein the steps of mechanically and electrically connecting and of separating coincide in one manufacturing step.
16. The method according to claim 10 , wherein the step of mechanically and electrically connecting comprises the following sub-steps:
applying a conductive thermoplastic bonding material as the bonding material.
17. A method for producing packaged integrated circuits which are mechanically flexible and can be provided contiguously on a common flexible carrier substrate, comprising:
continuously providing a first flexible substrate having conductor-line patterns,
mounting the flexible integrated circuits on the first flexible substrate and connecting the integrated circuits to the conductor-line patterns of the first flexible substrate, and
covering the circuits mounted on the first flexible substrate with a second flexible substrate, recesses being provided or generated in the second flexible substrate in order to make the conductor-line patterns of the first flexible substrate accessible, comprising the following sub-steps:
continuously providing a flexible film as the second flexible substrate with or without recesses and laminating same onto the flexible integrated circuits mounted on the first flexible substrate, or
applying, by a printing technique, a cover as the second flexible substrate to the flexible integrated circuits mounted on the first flexible substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/943,061 US8198135B2 (en) | 2006-09-21 | 2010-11-10 | Method for producing flexible integrated circuits which may be provided contiguously |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102006044525A DE102006044525B3 (en) | 2006-09-21 | 2006-09-21 | Method for production of integrated circuit, involves continuous making of flexible substrate having conductive strip structure, where flexible integrated circuit is connected with conductive strip structure of flexible substrate |
DE102006044525.2-33 | 2006-09-21 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/943,061 Division US8198135B2 (en) | 2006-09-21 | 2010-11-10 | Method for producing flexible integrated circuits which may be provided contiguously |
Publications (1)
Publication Number | Publication Date |
---|---|
US20080076209A1 true US20080076209A1 (en) | 2008-03-27 |
Family
ID=38859688
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/850,531 Abandoned US20080076209A1 (en) | 2006-09-21 | 2007-09-05 | Method for producing flexible integrated circuits which may be provided contiguously |
US12/943,061 Expired - Fee Related US8198135B2 (en) | 2006-09-21 | 2010-11-10 | Method for producing flexible integrated circuits which may be provided contiguously |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/943,061 Expired - Fee Related US8198135B2 (en) | 2006-09-21 | 2010-11-10 | Method for producing flexible integrated circuits which may be provided contiguously |
Country Status (2)
Country | Link |
---|---|
US (2) | US20080076209A1 (en) |
DE (1) | DE102006044525B3 (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090250249A1 (en) * | 2008-04-04 | 2009-10-08 | Racz Livia M | Interposers, electronic modules, and methods for forming the same |
CN103021878A (en) * | 2011-09-23 | 2013-04-03 | 泰科电子公司 | Methods and systems for forming electronic modules |
US8535984B2 (en) | 2008-04-04 | 2013-09-17 | The Charles Stark Draper Laboratory, Inc. | Electronic modules and methods for forming the same |
US20140167255A1 (en) * | 2012-12-17 | 2014-06-19 | Princo Middle East Fze | Package structure and package method |
WO2015150311A1 (en) * | 2014-04-04 | 2015-10-08 | Siemens Aktiengesellschaft | Method for mounting an electrical component, wherein a hood is used, and hood suitable for use in said method |
US9269887B1 (en) * | 2015-01-06 | 2016-02-23 | Triquint Semiconductor, Inc. | Ultrathin flip-chip packaging techniques and configurations |
US20160192500A1 (en) * | 2014-12-31 | 2016-06-30 | Hana Micron Inc. | Electronic Devices and Methods of Manufacturing Electronic Devices |
US10849235B1 (en) * | 2020-05-20 | 2020-11-24 | Tactotek Oy | Method of manufacture of a structure and structure |
US11424170B2 (en) | 2014-04-04 | 2022-08-23 | Siemens Aktiengesellschaft | Method for mounting an electrical component in which a hood is used, and a hood that is suitable for use in this method |
US11901285B2 (en) | 2020-05-29 | 2024-02-13 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Microelectronic arrangement and method for manufacturing the same |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7968378B2 (en) * | 2008-02-06 | 2011-06-28 | Infineon Technologies Ag | Electronic device |
DE102010064453B4 (en) | 2010-10-18 | 2017-12-21 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Method for producing a chip package |
WO2014092248A1 (en) * | 2012-12-12 | 2014-06-19 | 하나마이크론(주) | Memory card systems comprising flexible integrated circuit element packages, and methods for manufacturing said memory card systems |
EP2808983B1 (en) | 2013-05-28 | 2016-09-14 | Lakeview Innovation Ltd. | Encoder for a compact rotary encoder and electric motor with a compact rotary encoder |
CN107222974B (en) * | 2017-07-01 | 2019-04-12 | 华中科技大学 | A kind of ductility circuit fabrication method |
CN107705976B (en) | 2017-08-30 | 2020-08-25 | 潍坊歌尔微电子有限公司 | Coil manufacturing method, coil and electronic equipment |
DE102019202721B4 (en) * | 2019-02-28 | 2021-03-25 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | 3D FLEX FILM PACKAGE |
DE102019202715A1 (en) | 2019-02-28 | 2020-09-03 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | FILM-BASED PACKAGE WITH DISTANCE COMPENSATION |
DE102019202718B4 (en) | 2019-02-28 | 2020-12-24 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Thin dual foil package and method of making the same |
DE102021002072A1 (en) | 2021-04-20 | 2022-10-20 | Giesecke+Devrient Mobile Security Gmbh | Chip module and chip card and method for their production |
DE102022003764A1 (en) * | 2022-10-12 | 2024-04-18 | Giesecke+Devrient ePayments GmbH | Module carrier tape |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4689875A (en) * | 1986-02-13 | 1987-09-01 | Vtc Incorporated | Integrated circuit packaging process |
US5637858A (en) * | 1993-12-23 | 1997-06-10 | Giesecke & Devrient Gmbh | Method for producing identity cards |
US6306680B1 (en) * | 1999-02-22 | 2001-10-23 | General Electric Company | Power overlay chip scale packages for discrete power devices |
US20030021826A1 (en) * | 2000-01-27 | 2003-01-30 | Thierry Crost | Non-thrombogenic semipermeable membrane and method for making same |
US20040032013A1 (en) * | 2002-08-15 | 2004-02-19 | Cobbley Chad A. | Semiconductor dice packages employing at least one redistribution layer and methods of fabrication |
US20050093172A1 (en) * | 2003-10-10 | 2005-05-05 | Norihito Tsukahara | Electronic circuit device, and method and apparatus for manufacturing the same |
US20060030070A1 (en) * | 2004-08-03 | 2006-02-09 | Industrial Technology Research Institute | Packaging structure and method of an image sensor module |
US20060046468A1 (en) * | 2004-08-31 | 2006-03-02 | Salman Akram | Through-substrate interconnect fabrication methods and resulting structures and assemblies |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19623826C2 (en) * | 1996-06-14 | 2000-06-15 | Siemens Ag | Method for producing a carrier element for semiconductor chips |
JPH11161760A (en) * | 1997-11-26 | 1999-06-18 | Hitachi Ltd | Thin electronic circuit component and its manufacture and manufacturing device |
TW460927B (en) * | 1999-01-18 | 2001-10-21 | Toshiba Corp | Semiconductor device, mounting method for semiconductor device and manufacturing method for semiconductor device |
US7070112B2 (en) * | 1999-09-07 | 2006-07-04 | American Express Travel Related Services Company, Inc. | Transparent transaction device |
DE10122324A1 (en) * | 2001-05-08 | 2002-11-14 | Philips Corp Intellectual Pty | Flexible integrated monolithic circuit |
DE10213296B9 (en) * | 2002-03-25 | 2007-04-19 | Infineon Technologies Ag | Electronic component with a semiconductor chip, method for its production and method for producing a benefit |
US7576656B2 (en) * | 2005-09-15 | 2009-08-18 | Alien Technology Corporation | Apparatuses and methods for high speed bonding |
-
2006
- 2006-09-21 DE DE102006044525A patent/DE102006044525B3/en not_active Expired - Fee Related
-
2007
- 2007-09-05 US US11/850,531 patent/US20080076209A1/en not_active Abandoned
-
2010
- 2010-11-10 US US12/943,061 patent/US8198135B2/en not_active Expired - Fee Related
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4689875A (en) * | 1986-02-13 | 1987-09-01 | Vtc Incorporated | Integrated circuit packaging process |
US5637858A (en) * | 1993-12-23 | 1997-06-10 | Giesecke & Devrient Gmbh | Method for producing identity cards |
US6306680B1 (en) * | 1999-02-22 | 2001-10-23 | General Electric Company | Power overlay chip scale packages for discrete power devices |
US20030021826A1 (en) * | 2000-01-27 | 2003-01-30 | Thierry Crost | Non-thrombogenic semipermeable membrane and method for making same |
US20040032013A1 (en) * | 2002-08-15 | 2004-02-19 | Cobbley Chad A. | Semiconductor dice packages employing at least one redistribution layer and methods of fabrication |
US20050093172A1 (en) * | 2003-10-10 | 2005-05-05 | Norihito Tsukahara | Electronic circuit device, and method and apparatus for manufacturing the same |
US20060030070A1 (en) * | 2004-08-03 | 2006-02-09 | Industrial Technology Research Institute | Packaging structure and method of an image sensor module |
US20060046468A1 (en) * | 2004-08-31 | 2006-03-02 | Salman Akram | Through-substrate interconnect fabrication methods and resulting structures and assemblies |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8273603B2 (en) | 2008-04-04 | 2012-09-25 | The Charles Stark Draper Laboratory, Inc. | Interposers, electronic modules, and methods for forming the same |
US8535984B2 (en) | 2008-04-04 | 2013-09-17 | The Charles Stark Draper Laboratory, Inc. | Electronic modules and methods for forming the same |
US20090250249A1 (en) * | 2008-04-04 | 2009-10-08 | Racz Livia M | Interposers, electronic modules, and methods for forming the same |
US9953845B2 (en) | 2011-09-23 | 2018-04-24 | Te Connectivity Corporation | Methods and systems for forming electronic modules |
CN103021878A (en) * | 2011-09-23 | 2013-04-03 | 泰科电子公司 | Methods and systems for forming electronic modules |
US20140167255A1 (en) * | 2012-12-17 | 2014-06-19 | Princo Middle East Fze | Package structure and package method |
US10008394B2 (en) | 2014-04-04 | 2018-06-26 | Siemens Aktiengesellschaft | Method for mounting an electrical component, wherein a hood is used, and hood suitable for use in said method |
WO2015150311A1 (en) * | 2014-04-04 | 2015-10-08 | Siemens Aktiengesellschaft | Method for mounting an electrical component, wherein a hood is used, and hood suitable for use in said method |
US11424170B2 (en) | 2014-04-04 | 2022-08-23 | Siemens Aktiengesellschaft | Method for mounting an electrical component in which a hood is used, and a hood that is suitable for use in this method |
US20160192500A1 (en) * | 2014-12-31 | 2016-06-30 | Hana Micron Inc. | Electronic Devices and Methods of Manufacturing Electronic Devices |
US9269887B1 (en) * | 2015-01-06 | 2016-02-23 | Triquint Semiconductor, Inc. | Ultrathin flip-chip packaging techniques and configurations |
US10849235B1 (en) * | 2020-05-20 | 2020-11-24 | Tactotek Oy | Method of manufacture of a structure and structure |
US11166380B1 (en) * | 2020-05-20 | 2021-11-02 | Tactotek Oy | Method of manufacture of a structure and structure |
US11901285B2 (en) | 2020-05-29 | 2024-02-13 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Microelectronic arrangement and method for manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US20110047793A1 (en) | 2011-03-03 |
DE102006044525B3 (en) | 2008-01-31 |
US8198135B2 (en) | 2012-06-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8198135B2 (en) | Method for producing flexible integrated circuits which may be provided contiguously | |
EP1364401B1 (en) | Microelectronic package having bumpless laminated interconnection layer | |
JP4494771B2 (en) | Smart label and smart label web | |
US7489028B2 (en) | Die package | |
US7598117B2 (en) | Method for manufacturing semiconductor module using interconnection structure | |
CN101765911B (en) | Semiconductor die having a redistribution layer | |
US20060237827A1 (en) | Thermal enhanced low profile package structure and method for fabricating the same | |
US8329554B2 (en) | Ultra thin bumped wafer with under-film | |
KR101476947B1 (en) | Method of making an electronic device having a liquid crystal polymer solder mask laminated to an interconnect layer stack and related devices | |
US20090039510A1 (en) | Semiconductor device and manufacturing method thereof | |
JP2003500832A (en) | High density electronic package and method of manufacturing the same | |
US20040251526A1 (en) | System for semiconductor package with stacked dies | |
JP2004516538A (en) | Smart label web and manufacturing method thereof | |
CN110838452A (en) | Packaging method, panel assembly, wafer package and chip package | |
TWI393196B (en) | Methods of forming a single layer substrate for high capacity memory cards | |
US20080224276A1 (en) | Semiconductor device package | |
US7772047B2 (en) | Method of fabricating a semiconductor die having a redistribution layer | |
US20090001610A1 (en) | Semiconductor die having a redistribution layer | |
US7859108B2 (en) | Flip chip package and method for manufacturing the same | |
CN109509727A (en) | A kind of semiconductor chip packaging method and encapsulating structure | |
WO2019007082A1 (en) | Chip encapsulation method | |
US20040106288A1 (en) | Method for manufacturing circuit devices | |
US7045393B2 (en) | Method for manufacturing circuit devices | |
JP4663172B2 (en) | Manufacturing method of semiconductor device | |
US20050067682A1 (en) | Semiconductor device containing stacked semiconductor chips and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: FRAUNHOFER-GESELLSCHAFT ZUR FOERDERUNG DER ANGEWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KLINK, GERHARD;FEIL, MICHAEL;LANDESBERGER, CHRISTOF;REEL/FRAME:019905/0547 Effective date: 20070910 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |