US20070165361A1 - Low inductance high ESR capacitor - Google Patents

Low inductance high ESR capacitor Download PDF

Info

Publication number
US20070165361A1
US20070165361A1 US11/639,796 US63979606A US2007165361A1 US 20070165361 A1 US20070165361 A1 US 20070165361A1 US 63979606 A US63979606 A US 63979606A US 2007165361 A1 US2007165361 A1 US 2007165361A1
Authority
US
United States
Prior art keywords
capacitor
internal electrode
lead
electrode plates
external electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/639,796
Other versions
US7280342B1 (en
Inventor
Michael S. Randall
Allen Hill
Peter Blais
Garry Renner
Randal Vaughan
Azizuddin Tajuddin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Kemet Electronics Corp
Original Assignee
Kemet Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Kemet Electronics Corp filed Critical Kemet Electronics Corp
Priority to US11/639,796 priority Critical patent/US7280342B1/en
Assigned to KEMET ELECTRONIC CORPORATION reassignment KEMET ELECTRONIC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: BLAIS, PETER, HILL, ALLEN, RANDALL, MICHAEL S., RENNER, GARRY, TAJUDDIN, AZIZUDDIN, VAUGHAN, RANDAL
Publication of US20070165361A1 publication Critical patent/US20070165361A1/en
Application granted granted Critical
Publication of US7280342B1 publication Critical patent/US7280342B1/en
Assigned to K FINANCING, LLC reassignment K FINANCING, LLC SECURITY AGREEMENT Assignors: KEMET CORPORATION
Assigned to KEMET CORPORATION reassignment KEMET CORPORATION RELEASE OF SECURITY INTEREST RECORDED AT REEL/FRAME 022892/0795 Assignors: K FINANCING, LLC
Assigned to BANK OF AMERICA, N.A. AS AGENT reassignment BANK OF AMERICA, N.A. AS AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KEMET ELECTRONICS CORPORATION
Assigned to BANK OF AMERICA, N.A., AS COLLATERAL AGENT reassignment BANK OF AMERICA, N.A., AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: KEMET BLUE POWDER CORPORATION, KEMET CORPORATION, KEMET ELECTRONICS CORPORATION
Assigned to KEMET BLUE POWDER CORPORATION, KEMET ELECTRONICS CORPORATION, KEMET CORPORATION, reassignment KEMET BLUE POWDER CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: BANK OF AMERICA, N.A.
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/228Terminals
    • H01G4/232Terminals electrically connecting two or more layers of a stacked or rolled capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES, LIGHT-SENSITIVE OR TEMPERATURE-SENSITIVE DEVICES OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/30Stacked capacitors

Definitions

  • the present invention is related to a low inductance capacitor having two terminals. More particularly, the present invention is related to a low inductance multi-layer capacitor having two terminals which electrically connect to the lead-out tabs of interleaved T shaped electrodes.
  • Decoupling capacitors are often used as a means of overcoming physical and time constraints found in integrated circuits by reducing voltage fluctuations and enhancing the reliability of the device.
  • multi-layer ceramic capacitors are used as decoupling capacitors because of their size, availability, density, performance, reliability, and cost.
  • Decoupling capacitors are usually mounted on a printed circuit board (“PCB”) in close proximity to the decoupled microprocessor or integrated circuit. By supplying quick charge flow at the event of a high speed transient current fluctuation, the decoupling capacitor supplies a supplemental current, thereby reducing voltage fluctuation of the power source.
  • PCB printed circuit board
  • f o represents resonance frequency
  • L represents parasitic inductance, which is suitably estimated as equivalent series inductance (“ESL”)
  • C represents capacitance.
  • Mutual inductance is also undesirable in an electric circuit because it causes unwanted coupling between conductors in a circuit.
  • Mutual inductance is the property of an electric circuit or component which generates an electromotive force (“EMF”).
  • EMF electromotive force
  • Mutual inductance occurs as a result of a change in the current flowing through a neighboring circuit with which it is magnetically linked.
  • mutual inductance is the voltage induced in one circuit when the current in another circuit changes by a unit amount in unit time.
  • the EMF generated by the presence of mutual inductance maintains a direction which is always opposite the change in the magnetic field.
  • U.S. Pat. No. 6,950,300 to Sutardja discloses a multilayer capacitor having a low parasitic inductance.
  • a sideways T shaped electrode is vertically oriented and mounted to a PCB.
  • the T extensions are electrically connected to four separate external contact bars at the bottom and top of the capacitor. The distance between the two external contact bars at the top and bottom of the capacitor is reduced to decrease the parasitic inductance.
  • the '300 patent discloses a capacitor with lower parasitic inductance than standard multilayer capacitors, it does not disclose a capacitor with lower mutual inductance.
  • the '300 patent still maintains a high parasitic inductance due to the limiting surface area of the terminations.
  • the capacitors disclosed in the '300 patent are expensive to manufacture and have limiting mounting capabilities due to the use of separate external contact bar terminations. Furthermore, the external electrodes are only internally connected to the capacitor body.
  • U.S. Pat. No. 6,496,355 to Galvagni et al. (“the '355 patent”) discloses an improved low inductance interdigitated capacitor and corresponding termination scheme.
  • the '355 patent discloses the use of solder stops to create a ball limiting metallurgy and provides for the use of electrode tabs extending from electrode layers which are exposed on the sides of the capacitor body. While the '355 patent provides for a lower parasitic and mutual inductance, both the parasitic and mutual inductance remain high because of the electrode configuration and orientation. Further, the '355 patent requires the use of solder stops and maintains limiting mounting capabilities.
  • U.S. Pat. No. 7,054,136 to Ritter et al. (“the '136 patent”) discloses a multilayer ceramic capacitor assembly capable of exhibiting low high-frequency inductance and a controlled ESR.
  • the '136 patent teaches multi-layered termination wherein the multiple layers reduce thermal shock problems in the capacitor.
  • the use of a serpentine design electrode element is also disclosed to enhance the ESR.
  • the serpentine pattern disclosed in the '136 patent does not effectively reduce ESR because each electrode plate has a wide surface area when the current enters each electrode plate from the termination. Further, the capacitor has a high inductance due to, for example, the electrode configuration and the current passing through multiple faces on the capacitor.
  • the art has been seeking a multi-layer capacitor which generates low parasitic and mutual inductance in decoupling applications, is compatible with most existing circuit boards, maintains electrode symmetry and which is easily mountable and inexpensive to manufacture.
  • ESL equivalent series inductance
  • An advantage of the present invention is the simplicity of manufacture since the internal electrodes can be manufactured in a manner similar to prior art capacitors.
  • Another advantage of the present invention is the ease of use and versatile mounting capabilities relative to common interdigitated capacitors because it does not require any change in the design of the circuit board.
  • the capacitor comprises first internal electrode plates and second internal electrode plates which are arranged parallel to each other with dielectric there between.
  • the first internal electrode plates comprise opposing first and second lead-out tabs, a first land, and a first planar element.
  • the first and second lead-out tabs have a combined length greater than the length of the first planar element.
  • the second internal electrode plates comprise opposing third and fourth lead-out tabs, a second land, and a second planar element.
  • the third and fourth lead-out tabs have a combined length greater than the length of the second planar element.
  • a first external electrode terminal is electrically connected to the first internal electrode plates by the first and second lead-out tabs, and a second external electrode terminal is electrically connected to the second internal electrode plates by the opposing third and fourth lead-out tabs. Further, the first and second external electrode terminals are on a common first exterior surface and a common opposing second exterior surface of the capacitor.
  • the capacitor comprises more than one interleaved internal electrode plate wherein each internal electrode plate is arranged spaced apart in parallel with dielectric there between.
  • Each internal electrode plate comprises a first and second lead-out tab, a land, and a planar element.
  • the first and second lead-out tab have a combined length greater than the length of the planar element.
  • a first external electrode terminal is electrically connected to the first and second lead-out tab of even ones of the internal electrode plates, and a second external electrode terminal is electrically connected to the first and second lead-out tab of odd ones of the internal electrode plates.
  • Both the first external electrode terminal and said second external electrode terminal are each arranged on a common first exterior surface, a common opposing exterior surface, and a perpendicular face between the first exterior surface and the opposing exterior surface of the capacitor.
  • FIG. 1 illustrates a schematic cross-sectional view of a capacitor of the present invention.
  • FIG. 2 illustrates the electrode orientation of a capacitor of the present invention.
  • FIG. 3 is a three dimensional view of an embodiment of the present invention having terminals covering three sides of the capacitor.
  • FIG. 4 is a three dimensional view of an embodiment of the present invention having terminals covering five sides of the capacitor.
  • FIG. 5 is a partial cut-away view of an embodiment of the present invention utilizing vias to further electrically connect the electrodes of the capacitor.
  • FIG. 6 illustrates a schematic cross-sectional view of a capacitor of the present invention.
  • FIG. 7 illustrates the electrode orientation of a capacitor of the present invention.
  • FIG. 8 illustrates a schematic cross-sectional view of a capacitor of the present invention.
  • FIG. 9 illustrates the electrode orientation of a capacitor of the present invention.
  • FIG. 1 illustrates a capacitor unit, generally represented at 10 , comprising a pair of conductive internal electrode plates, 12 and 12 ′ in parallel spaced-apart relationship. For clarity, the elements of the second internal electrode plate will be indicated by primes.
  • the internal electrode plates, 12 and 12 ′ are preferably identical and interleaved with one rotated relative to the other.
  • a dielectric material, 16 is dispersed between the internal electrode plates, 12 and 12 ′.
  • Two external electrode terminals, 18 and 20 are positioned at opposing ends of the capacitor, 10 .
  • the external electrode terminals, 18 and 20 are electrically connected to the internal electrode plates, 12 and 12 ′, respectively.
  • the dielectric material, 16 may also encase the internal electrode plates, 12 and 12 ′, except for the surfaces where the external electrode terminals, 18 and 20 , are electrically connected to the internal electrode plates, 12 and 12 ′.
  • the external electrode terminals, 18 and 20 are attached to the circuit traces, 22 , of the circuit board, 23 .
  • each overlaid internal electrode would be arranged in a stacked relationship with dielectric between each internal electrode and its nearest neighbor(s).
  • Each first internal electrode would be electrically connected to a common external electrode.
  • each overlaid second internal electrode would be electrically connected to a second common external electrode.
  • the internal electrodes are in a stacked relationship with each internal electrode having opposite polarity to each adjacent internal electrode.
  • FIG. 2 illustrates the orientation of a multiplicity of first and second internal electrode plates, 12 and 12 ′, in accordance with one embodiment of the present invention.
  • the internal electrode plates, 12 and 12 ′ are spaced apart in parallel with each other and each comprises a planar electrode element 26 and 26 ′, a first lead-out tab, 28 and 28 ′, a second lead-out tab, 30 and 30 ′, and a land, 27 and 27 ′, respectively.
  • Lead-out tabs are also commonly referred to as lead-out electrodes and extensions in the art.
  • the lead-out tabs, 28 and 30 , of the first internal electrode plates, 12 are positioned in the opposing direction of the lead-out tabs, 28 ′ and 30 ′, of the second internal electrode plates, 12 , so that the lead-out tabs, 28 and 30 , of the first internal electrode plates, 12 , are not overlapping the lead-out tabs, 28 ′ and 30 ′, of the second internal electrode plates, 12 ′.
  • the first lead-out tabs, 28 and 28 ′ comprise a first contact face, 32 and 32 ′, which will be on a common face of the capacitor.
  • the second lead-out tabs, 30 and 30 ′ comprise a second contact face, 34 and 34 ′, also on a common face of the capacitor.
  • the contact faces are not encased and extend beyond the dielectric material to connect the internal electrode plates to the external electrode terminals.
  • the first and second contact faces, 32 and 34 of the first internal electrode plates, 12 approaches the exterior of the capacitor body for connecting to the first external electrode terminal 18 .
  • first and second contact faces, 32 ′ and 34 ′, of the second internal electrode plates, 12 ′ approaches the exterior of the capacitor body for connecting to the second external electrode terminal 20 .
  • the contact faces of both internal electrode plates, 12 and 12 ′ terminate on at least two common exterior surfaces.
  • First contact faces, 32 and 32 ′, of the first and second internal electrode plates, 12 and 12 ′ electrically connect to an external electrode terminals, 18 and 20 , on a first common exterior surface, 24
  • second contact faces, 34 and 34 ′, of the first and second internal electrode plates, 12 and 12 ′ electrically connect to an external electrode terminals, 18 and 20 , on an opposing common exterior surface, 25 .
  • the lead-out tabs can have either linear or non-linear side edges.
  • the side edges are linear and extend at approximately a ninety degree angle from the contact faces.
  • a primary advantage to this embodiment is the simplicity of manufacture.
  • the side edges of the lead-out tabs are linear and diverge outward from the contact faces creating a generally trapezoidal shape.
  • the side edges of the lead-out tabs are non-linear and radial. Any lead-out tab shape is suitable for demonstration of the present invention as long as the generally ‘T’ shape is maintained yet complicated functions are not necessary and merely add manufacturing complexity. Some complexity to the generally ‘T’ shape as discussed below and illustrated in FIGS. 6 through 9 , however, may be particularly advantageous.
  • FIG. 6 illustrates another embodiment of the present invention wherein the capacitor is generally represented at 110 and has a multiplicity of generally ‘T’ shaped first and second internal electrode plates, 112 and 112 ′, each having a serpentine pattern portion.
  • the internal electrode plates, 112 and 112 ′ are spaced apart in parallel with each other and each comprises a planar electrode element 126 and 126 ′, a first lead-out tab, 128 and 128 ′, a second lead-out tab, 130 and 130 ′, and lands, 127 and 127 ′, respectively.
  • the serpentine or tortuous pattern is designed to increase the path length to path width within the physical constraints of package size. As the path length to path width increases, the ESR increases.
  • a serpentine path involving at least one change in direction is preferred for manufacturing simplicity.
  • a serpentine path involving at least 2 changes in direction is also highly preferred.
  • the lead-out tabs, 128 and 130 , of the first internal electrode plates, 112 are positioned in the opposing direction of the lead-out tabs, 128 ′ and 130 ′, of the second internal electrode plates, 112 , so that the lead-out tabs, 128 and 130 , of the first internal electrode plates, 112 , are not overlapping the lead-out tabs, 128 ′ and 130 ′, of the second internal electrode plates, 112 ′.
  • the first lead-out tabs, 128 and 128 ′ comprise a first contact face, 132 and 132 ′, which will be on a common face of the capacitor.
  • the second lead-out tabs, 130 and 130 ′ comprise a second contact face, 134 and 134 ′, also on a common face of the capacitor.
  • the contact faces are not encased and extend beyond the dielectric material to connect the internal electrode plates to the external electrode terminals.
  • the first and second contact faces, 132 and 134 of the first internal electrode plates, 112 approaches the exterior of the capacitor body for connecting to the first external electrode terminal 118 .
  • first and second contact faces, 132 ′ and 134 ′, of the second internal electrode plates, 112 ′ approaches the exterior of the capacitor body for connecting to the second external electrode terminal 120 .
  • the contact faces of both internal electrode plates, 112 and 112 ′ terminate on at least two common exterior surfaces.
  • FIG. 8 illustrates yet another embodiment of the present invention wherein the capacitor is generally illustrated at 210 and has a multiplicity of generally ‘T’ shaped first and second internal electrode plates, 212 and 212 ′, each having a thin strip portion.
  • the internal electrode plates, 212 and 212 ′ are spaced apart in parallel with each other and each comprises a planar electrode element 226 and 226 ′, a first lead-out tab, 228 and 228 ′, a second lead-out tab, 230 and 230 ′, and a land, 227 and 227 ′, respectively.
  • the lead-out tabs, 228 and 230 , of the first internal electrode plates, 212 are positioned in the opposing direction of the lead-out tabs, 228 ′ and 230 ′, of the second internal electrode plates, 212 , so that the lead-out tabs, 228 and 230 , of the first internal electrode plates, 212 , are not overlapping the lead-out tabs, 228 ′ and 230 ′, of the second internal electrode plates, 212 ′.
  • the first lead-out tabs, 228 and 228 ′ comprise a first contact face, 232 and 232 ′, which will be on a common face of the capacitor.
  • the second lead-out tabs, 230 and 230 ′ comprise a second contact face, 234 and 234 ′, also on a common face of the capacitor.
  • the contact faces are not encased and extend beyond the dielectric material to connect the internal electrode plates to the external electrode terminals.
  • the first and second contact faces, 232 and 234 of the first internal electrode plates, 212 approaches the exterior of the capacitor body for connecting to the first external electrode terminal 218 .
  • first and second contact faces, 232 ′ and 234 ′, of the second internal electrode plates, 212 ′ approaches the exterior of the capacitor body for connecting to the second external electrode terminal 220 .
  • the contact faces of both internal electrode plates, 212 and 212 ′ terminate on at least two common exterior surfaces.
  • the lead-out tabs of the embodiment shown in FIGS. 6 through 9 are particularly preferable for increasing the effective ESR of the electrode plates. As discussed above, this increased effective ESR is due to the electrode plate patterns wherein the current entering each electrode plate has to run through a lead out tab having a narrow strip with an increased length thereby increasing the effective ESR. Electrode designs outside of those illustrated in FIGS. 6 through 9 are contemplated. For Example, a serpentine shape having a more complex pattern with multiple curves would be particularly preferred because of the increased length of the lead out tabs. The more complex the serpentine shape, however, the more complicated the manufacturing complexity. Further due to the manufacturing complexity, there is also potential for an increase in the cost of manufacturing the capacitor. Accordingly, a shape with fewer curves than FIGS.
  • any lead-out tab shape is suitable for demonstration of the present invention as long as the combined length of the lead out tabs for each internal electrode is greater than the length of the planar electrode element.
  • the combined length of the lead out tabs is defined as the distance of the electrode path formed by the lead-out tabs between the contact faces. It is also preferable that the generally ‘T’ shape is maintained. It would be understood that the lead-out tabs of the present invention are preferably integral with the internal electrode plate.
  • the entire capacitor, except for the contact faces of the internal electrode plate lead-out tabs, may be encased in an insulating material.
  • the insulating material is nonconductive and forms an envelope that electrical charge can neither enter nor escape except through the external electrodes under normal operating conditions.
  • the insulating material is a dielectric material such as a ceramic.
  • the present invention is a two external electrode terminal design.
  • each external electrode terminal at least partially covers at least three sides of a capacitor body.
  • the internal electrode plates are electrically connected to the external electrode terminals on at least two common sides.
  • the two external electrode terminal design is especially advantageous over common interdigitated capacitors because the surface area of the external electrode terminal is large and covers at least three sides of the capacitor body which allows the current to flow into a greater area resulting in a lower inductance.
  • the two external electrode terminals can be arranged at a minimal distance from each other to even further minimize parasitic inductance and minimize stress fractures of the capacitor.
  • a two terminal design is also an industry standard for surface mount capacitor technology, which simplifies design and manufacturing costs considerably.
  • FIG. 3 An embodiment of the present invention is provided in FIG. 3 .
  • a capacitor, 40 is illustrated comprising a capacitor body having a first exterior surface, 46 , an opposing exterior surface 48 , four perpendicular faces, 50 , 52 , 54 , and 56 , and having two external electrode terminals, 42 and 44 .
  • Each external electrode terminal, 42 and 44 at least partially encases at least three surfaces of the capacitor body.
  • the first external electrode terminal, 42 partially encases the first exterior surface, 46 , and the opposing exterior surface, 48 , and completely encases a first perpendicular face, 54 .
  • the second external electrode terminal, 44 partially encases the first exterior surface, 46 , and the opposing exterior surface, 48 , and completely encases a second perpendicular face 50 .
  • the capacitor body shown in FIG. 3 is similar to that shown in FIGS. 1 , 6 and 8 above.
  • the contact faces, 32 and 34 , of each first internal electrode lead-out tab, 28 and 30 respectively, are in electrical connection with external electrodes, 42 , at the first exterior surface, 46 , and the opposing exterior surface, 48 .
  • each second internal electrode lead-out tab, 28 ′ and 30 ′ are in electrical connection with external electrode, 44 , at the first exterior surface, 46 , and the opposing exterior surface, 48 .
  • the internal electrodes plates, 12 and 12 ′ are electrically connected on two common external surfaces, 46 and 48 .
  • the contact faces, 132 and 134 , of each first internal electrode lead-out tab, 128 and 130 are in electrical connection with external electrodes, 42 , at the first exterior surface, 46 , and the opposing exterior surface, 48 .
  • each second internal electrode lead-out tab, 128 ′ and 130 ′ are in electrical connection with external electrode, 44 , at the first exterior surface, 46 , and the opposing exterior surface, 48 .
  • the internal electrodes plates, 112 and 112 ′ are electrically connected on two common external surfaces, 46 and 48 .
  • the contact faces, 232 and 234 , of each first internal electrode lead-out tab, 228 and 230 are in electrical connection with external electrodes, 42 , at the first exterior surface, 46 , and the opposing exterior surface, 48 .
  • each second internal electrode lead-out tab, 228 ′ and 230 ′ are in electrical connection with external electrode, 44 , at the first exterior surface, 46 , and the opposing exterior surface, 48 .
  • the internal electrodes plates, 212 and 212 ′ are electrically connected on two common external surfaces, 46 and 48 .
  • the internal electrode plate lands, 27 and 27 ′ are not electrically connected to the external electrode terminals, 42 and 44 , at the perpendicular faces, 50 , 52 , 54 , and 56 . So that the internal electrode plate lands, 27 and 27 ′, are not electrically connected to the external electrode terminals, 42 and 44 , an insulating material, such as a dielectric, may be positioned between the internal electrode plate lands, 27 and 27 ′, and the external electrode terminals, 42 and 44 . This embodiment is preferred because it allows both internal and external connection of the external electrode terminals to the capacitor body.
  • Internal Electrode plate lands 127 , 127 ′, 227 , and 227 ′ are optionally also not electrically connected to the external electrode terminals as discussed above with respect to lands 27 and 27 ′.
  • FIG. 4 Another particularly preferred embodiment of the present invention is provided in FIG. 4 .
  • a capacitor, 60 is illustrated comprising a capacitor body having a first exterior surface, 66 , an opposing exterior surface 68 , and four perpendicular faces, 70 , 72 , 74 , and 76 , and having two external electrode terminals, 62 and 64 .
  • each external electrode terminal, 60 and 62 at least partially encases five surfaces of the capacitor body.
  • the first external electrode terminal, 62 partially encases the first exterior surface, 66 , the opposing exterior surface, 68 , a first of four perpendicular faces 72 , and a second of four perpendicular faces, 76 , and completely encases a third perpendicular face, 74 .
  • the second external electrode terminal, 64 partially encases the first exterior surface, 66 , the opposing exterior surface, 68 , a first of four perpendicular faces 72 , and a second of four perpendicular faces, 76 , and completely encases a fourth perpendicular face 70 .
  • the capacitor body shown in FIG. 4 is similar to that discussed in regards to FIG. 3 above. With respect to FIG.
  • each first internal electrode lead-out tab, 28 and 30 are in electrical connection with external electrode terminal, 62 , at the first exterior surface, 66 , and the opposing exterior surface, 68 .
  • the contact faces, 32 ′ and 34 ′, of each second internal electrode lead-out tab, 28 ′ and 30 ′, respectively, are in electrical connection with external electrode terminals, 64 , at the first exterior surface, 66 , and the opposing exterior surface, 68 .
  • the internal electrodes plates, 12 and 12 ′ are electrically connected on two common external surfaces, 66 and 68 .
  • each first internal electrode lead-out tab, 128 and 130 are in electrical connection with external electrode terminal, 62 , at the first exterior surface, 66 , and the opposing exterior surface, 68 .
  • the contact faces, 132 ′ and 134 ′, of each second internal electrode lead-out tab, 128 ′ and 130 ′, respectively, are in electrical connection with external electrode terminals, 64 , at the first exterior surface, 66 , and the opposing exterior surface, 68 .
  • the internal electrodes plates, 112 and 112 ′ are electrically connected on two common external surfaces, 66 and 68 .
  • each first internal electrode lead-out tab, 228 and 230 are in electrical connection with external electrode terminal, 62 , at the first exterior surface, 66 , and the opposing exterior surface, 68 .
  • the contact faces, 232 ′ and 234 ′, of each second internal electrode lead-out tab, 228 ′ and 230 ′, respectively, are in electrical connection with external electrode terminals, 64 , at the first exterior surface, 66 , and the opposing exterior surface, 68 .
  • the internal electrodes plates, 212 and 212 ′ are electrically connected on two common external surfaces, 66 and 68 .
  • the internal electrode plate lands, 27 and 27 ′ are not electrically connected to the external electrode terminals, 62 and 64 at the perpendicular faces, 70 , 72 , 74 , and 76 . So that the internal electrode plate lands, 27 and 27 ′, are not electrically connected to the external electrode terminals, 62 and 64 , an insulating material, such as a dielectric, may be positioned between the internal electrode plates, 12 and 12 ′, and external electrodes terminals, 62 and 64 . This embodiment is preferred because it allows both internal and external connection of the external electrode terminals to the capacitor body.
  • Internal Electrode plate lands 127 , 127 ′, 227 , and 227 ′ are optionally also not electrically connected to the external electrode terminals as discussed above with respect to lands 27 and 27 ′.
  • the embodiment illustrated in FIG. 4 is particularly preferred due to the simplicity of manufacture. For example, a dipping process may be used to attach the external electrode terminals to each end of the capacitor body.
  • the embodiment illustrated in FIG. 4 is also a preferred termination design because it allows for mounting the capacitor in various positions.
  • FIG. 5 represents yet another embodiment of the present invention.
  • a capacitor, 80 is illustrated.
  • the internal electrode plates, 95 and 95 ′ terminate on two common first and opposing exterior surfaces, 86 and 88 , similar to FIGS. 3 and 4 , however, the internal electrodes also terminate on two common first and second perpendicular faces, 92 and 94 , through the use of vias, 97 and 97 ′.
  • a first via 97 is electrically connected to the first internal electrode plates, 95 and a second via, 97 ′, is electrically connected to the second internal electrode plates, 95 ′.
  • Each internal electrode plate, 95 and 95 ′ includes a passage for the insertion of the via and the via extends through the capacitor body.
  • the via, 97 and 97 ′ may terminate on only a first common face, 92 , of the capacitor body or it may also terminate on a second common face of the capacitor body, 94 .
  • the internal electrode plates, 95 and 95 ′ are offset.
  • the first and second internal electrode plates, 95 and 95 ′ are offset so that the first internal electrode plate ends, 98 , do not contact the via, 97 ′, electrically connected to the second internal electrode plates, 95 ′.
  • the second internal electrode plate ends, 98 ′ do not contact the via, 97 , electrically connected to the first internal electrode plates, 95 .
  • Multiple vias may be electrically connected to the internal electrodes plates without departing from the scope of the present invention.
  • other embodiments of the internal electrode plates including those contemplated in FIGS. 6 through 9 may utilize vias using a similar technique as described above.
  • the internal electrode plates are vertically oriented with the circuit board when mounted. This is a particularly preferred embodiment because it eliminates the mutual inductance between the circuit traces and the capacitor due to the current paths entering and exiting the same face of the capacitor. Additionally, the electrode design of the present invention promotes inductive cancellation through mutual inductance of adjacent electrodes. While vertical orientation is preferred, the electrodes may also be oriented at any angle with the circuit board when mounted including horizontally oriented with the circuit board. Like vertical orientation, these orientations also have a reduced mutual and parasitic inductance over standard capacitors.
  • the present invention can be mounted on multiple sides of the external electrode terminals and does not require any change in the design of the circuit board which is an enormous advantage over common interdigitated capacitors.
  • the aspect ratio (thickness to width) of the capacitor body is approximately 0.9 or less. This aspect ratio ensures vertical orientation of the vertical electrodes during mounting so that no additional design is required by the end user while maximizing ESR without significantly increasing inductance.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Fixed Capacitors And Capacitor Manufacturing Machines (AREA)

Abstract

A low inductance multi-layer capacitor. The capacitor comprises interleaved parallel internal electrode plates with dielectric there between. Each internal electrode plate comprises two lead-out tabs and is generally T shaped. A first external electrode terminal is electrically connected to the lead-out tabs of the even internal electrode plates, and a second external electrode terminal is electrically connected to the lead-out tabs of the odd internal electrode plates. The external electrode terminals are on a common first exterior surface and a common opposing second exterior surface of the capacitor.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation-in-part of U.S. patent Ser. No. 11/334,271, filed Jan. 18, 2006 (attorney docket number 31433/142) which is now pending and incorporated by reference.
  • BACKGROUND
  • The present invention is related to a low inductance capacitor having two terminals. More particularly, the present invention is related to a low inductance multi-layer capacitor having two terminals which electrically connect to the lead-out tabs of interleaved T shaped electrodes.
  • In summary, the art has been seeking a low inductance multi-layer capacitor for use in high frequency decoupling applications which is effective and inexpensive to manufacture, as well as simple to use. Recent developments in microprocessors and memory technologies have led to an increased demand for faster switching speeds and greater densities in integrated circuits. Because of these demands, higher operating frequencies or switching speeds are required which cause larger current fluctuations and difficulties in controlling voltage fluctuations accompanying these larger current fluctuations. Today, sophisticated noise filtering techniques are necessary to stabilize these fluctuations.
  • Decoupling capacitors are often used as a means of overcoming physical and time constraints found in integrated circuits by reducing voltage fluctuations and enhancing the reliability of the device. Commonly, multi-layer ceramic capacitors are used as decoupling capacitors because of their size, availability, density, performance, reliability, and cost. Decoupling capacitors are usually mounted on a printed circuit board (“PCB”) in close proximity to the decoupled microprocessor or integrated circuit. By supplying quick charge flow at the event of a high speed transient current fluctuation, the decoupling capacitor supplies a supplemental current, thereby reducing voltage fluctuation of the power source.
  • As switching speeds and device densities of integrated circuits increase, greater demands are placed on decoupling capacitors. In the past, this demand has been met through the use of larger and larger capacitance value capacitors. The use of larger value capacitors, however, creates two problems. First, there is an ongoing demand for smaller and smaller devices due to the ongoing desire for the miniaturization of electronic apparatuses. Second, the larger the capacitor size, the larger the parasitic inductance becomes. Parasitic inductance is almost always undesirable because it degrades the effectiveness of the capacitor. Capacitors with large parasitic inductances have relatively low resonance frequency combined with relatively high impedance at high frequencies making them unusable for many high-speed applications. The relationship between resonance frequency and capacitance can be expressed in the following equation:
  • f o = 1 2 π LC
  • wherein fo represents resonance frequency, L represents parasitic inductance, which is suitably estimated as equivalent series inductance (“ESL”), and C represents capacitance. As can be seen, the smaller the inductance L, the higher the resonance frequency fo becomes.
  • Mutual inductance is also undesirable in an electric circuit because it causes unwanted coupling between conductors in a circuit. Mutual inductance is the property of an electric circuit or component which generates an electromotive force (“EMF”). Mutual inductance occurs as a result of a change in the current flowing through a neighboring circuit with which it is magnetically linked. In other words, mutual inductance is the voltage induced in one circuit when the current in another circuit changes by a unit amount in unit time. The EMF generated by the presence of mutual inductance maintains a direction which is always opposite the change in the magnetic field.
  • Low inductance capacitors are known in the art. U.S. Pat. No. 6,950,300 to Sutardja (“the '300 patent”) discloses a multilayer capacitor having a low parasitic inductance. A sideways T shaped electrode is vertically oriented and mounted to a PCB. The T extensions are electrically connected to four separate external contact bars at the bottom and top of the capacitor. The distance between the two external contact bars at the top and bottom of the capacitor is reduced to decrease the parasitic inductance. While the '300 patent discloses a capacitor with lower parasitic inductance than standard multilayer capacitors, it does not disclose a capacitor with lower mutual inductance. Furthermore, the '300 patent still maintains a high parasitic inductance due to the limiting surface area of the terminations. The capacitors disclosed in the '300 patent are expensive to manufacture and have limiting mounting capabilities due to the use of separate external contact bar terminations. Furthermore, the external electrodes are only internally connected to the capacitor body.
  • U.S. Pat. No. 6,496,355 to Galvagni et al. (“the '355 patent”) discloses an improved low inductance interdigitated capacitor and corresponding termination scheme. The '355 patent discloses the use of solder stops to create a ball limiting metallurgy and provides for the use of electrode tabs extending from electrode layers which are exposed on the sides of the capacitor body. While the '355 patent provides for a lower parasitic and mutual inductance, both the parasitic and mutual inductance remain high because of the electrode configuration and orientation. Further, the '355 patent requires the use of solder stops and maintains limiting mounting capabilities.
  • U.S. Pat. No. 7,054,136 to Ritter et al. (“the '136 patent”) discloses a multilayer ceramic capacitor assembly capable of exhibiting low high-frequency inductance and a controlled ESR. The '136 patent teaches multi-layered termination wherein the multiple layers reduce thermal shock problems in the capacitor. The use of a serpentine design electrode element is also disclosed to enhance the ESR. The serpentine pattern disclosed in the '136 patent does not effectively reduce ESR because each electrode plate has a wide surface area when the current enters each electrode plate from the termination. Further, the capacitor has a high inductance due to, for example, the electrode configuration and the current passing through multiple faces on the capacitor.
  • Further multilayer capacitors also known in the art include U.S. Pat. No. 6,292,351 to Ahiko et al., and U.S. Pat. Nos. 6,956,730; 6,965,507; and 6,765,781 and U.S. Publication Nos. 2006/0028785 and 2005/0264977 all to Togashi. These patents do not disclose capacitors with low mutual inductance and provide for capacitors with high parasitic inductance due to the limiting surface area of the interdigitated external terminations. Moreover, the items described in these patents are expensive to manufacture because of the lack of symmetry of the internal electrodes and the limiting mounting capabilities due to the use of separate external contact bar terminations.
  • In summary, the art has been seeking a multi-layer capacitor which generates low parasitic and mutual inductance in decoupling applications, is compatible with most existing circuit boards, maintains electrode symmetry and which is easily mountable and inexpensive to manufacture.
  • SUMMARY OF THE INVENTION
  • It is an object of the present invention to provide a capacitor which eliminates or lowers mutual inductance.
  • It is another object of the present invention to provide a capacitor which has low parasitic inductance.
  • It is another object of the present invention to provide a capacitor which has increased effective equivalent series resistance (ESR).
  • It is yet another object of the present invention to provide a capacitor which has inherently lower equivalent series inductance (ESL) and can therefore be used in high frequency decoupling applications.
  • An advantage of the present invention is the simplicity of manufacture since the internal electrodes can be manufactured in a manner similar to prior art capacitors.
  • Another advantage of the present invention is the ease of use and versatile mounting capabilities relative to common interdigitated capacitors because it does not require any change in the design of the circuit board.
  • Yet another advantage of the present invention is the ability to both internally and externally connect the external electrode terminals to the capacitor body
  • These and other advantages are provided in the capacitor of the present invention. In a particularly preferred embodiment, the capacitor comprises first internal electrode plates and second internal electrode plates which are arranged parallel to each other with dielectric there between. The first internal electrode plates comprise opposing first and second lead-out tabs, a first land, and a first planar element. The first and second lead-out tabs have a combined length greater than the length of the first planar element. Similarly, the second internal electrode plates comprise opposing third and fourth lead-out tabs, a second land, and a second planar element. The third and fourth lead-out tabs have a combined length greater than the length of the second planar element. A first external electrode terminal is electrically connected to the first internal electrode plates by the first and second lead-out tabs, and a second external electrode terminal is electrically connected to the second internal electrode plates by the opposing third and fourth lead-out tabs. Further, the first and second external electrode terminals are on a common first exterior surface and a common opposing second exterior surface of the capacitor.
  • In another particularly preferred embodiment, the capacitor comprises more than one interleaved internal electrode plate wherein each internal electrode plate is arranged spaced apart in parallel with dielectric there between. Each internal electrode plate comprises a first and second lead-out tab, a land, and a planar element. The first and second lead-out tab have a combined length greater than the length of the planar element. A first external electrode terminal is electrically connected to the first and second lead-out tab of even ones of the internal electrode plates, and a second external electrode terminal is electrically connected to the first and second lead-out tab of odd ones of the internal electrode plates. Both the first external electrode terminal and said second external electrode terminal are each arranged on a common first exterior surface, a common opposing exterior surface, and a perpendicular face between the first exterior surface and the opposing exterior surface of the capacitor.
  • BRIEF DESCRIPTION OF THE FIGURES
  • FIG. 1 illustrates a schematic cross-sectional view of a capacitor of the present invention.
  • FIG. 2 illustrates the electrode orientation of a capacitor of the present invention.
  • FIG. 3 is a three dimensional view of an embodiment of the present invention having terminals covering three sides of the capacitor.
  • FIG. 4 is a three dimensional view of an embodiment of the present invention having terminals covering five sides of the capacitor.
  • FIG. 5 is a partial cut-away view of an embodiment of the present invention utilizing vias to further electrically connect the electrodes of the capacitor.
  • FIG. 6 illustrates a schematic cross-sectional view of a capacitor of the present invention.
  • FIG. 7 illustrates the electrode orientation of a capacitor of the present invention.
  • FIG. 8 illustrates a schematic cross-sectional view of a capacitor of the present invention.
  • FIG. 9 illustrates the electrode orientation of a capacitor of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • The invention will be described with reference to the accompanying drawings forming an integral part of the present disclosure. In various drawings, similar elements will be numbered accordingly.
  • A low inductance multilayer capacitor having generally ‘T’ shaped interleaved internal electrodes and two external electrode terminals is disclosed. A low inductance multilayer capacitor having generally ‘T’ shaped interleaved internal electrodes is also disclosed in U.S. application Ser. No. 11/334,271 which is incorporated in its entirety herein. FIG. 1 illustrates a capacitor unit, generally represented at 10, comprising a pair of conductive internal electrode plates, 12 and 12′ in parallel spaced-apart relationship. For clarity, the elements of the second internal electrode plate will be indicated by primes. The internal electrode plates, 12 and 12′, are preferably identical and interleaved with one rotated relative to the other. A dielectric material, 16, is dispersed between the internal electrode plates, 12 and 12′. Two external electrode terminals, 18 and 20 are positioned at opposing ends of the capacitor, 10. The external electrode terminals, 18 and 20, are electrically connected to the internal electrode plates, 12 and 12′, respectively. The dielectric material, 16, may also encase the internal electrode plates, 12 and 12′, except for the surfaces where the external electrode terminals, 18 and 20, are electrically connected to the internal electrode plates, 12 and 12′. The external electrode terminals, 18 and 20, are attached to the circuit traces, 22, of the circuit board, 23.
  • In a finished capacitor, multiple overlaid internal electrodes would be arranged in a stacked relationship with dielectric between each internal electrode and its nearest neighbor(s). Each first internal electrode would be electrically connected to a common external electrode. Similarly, each overlaid second internal electrode would be electrically connected to a second common external electrode. As would be realized to one of ordinary skill in the art, the internal electrodes are in a stacked relationship with each internal electrode having opposite polarity to each adjacent internal electrode.
  • FIG. 2 illustrates the orientation of a multiplicity of first and second internal electrode plates, 12 and 12′, in accordance with one embodiment of the present invention. The internal electrode plates, 12 and 12′, are spaced apart in parallel with each other and each comprises a planar electrode element 26 and 26′, a first lead-out tab, 28 and 28′, a second lead-out tab, 30 and 30′, and a land, 27 and 27′, respectively. Lead-out tabs are also commonly referred to as lead-out electrodes and extensions in the art. The first lead-out tab, 28 and 28′, and second lead-out tab, 30 and 30′, of the internal electrode plates, 12 and 12′, respectively, form a generally ‘T’ shape. The lead-out tabs, 28 and 30, of the first internal electrode plates, 12, are positioned in the opposing direction of the lead-out tabs, 28′ and 30′, of the second internal electrode plates, 12, so that the lead-out tabs, 28 and 30, of the first internal electrode plates, 12, are not overlapping the lead-out tabs, 28′ and 30′, of the second internal electrode plates, 12′.
  • The first lead-out tabs, 28 and 28′, comprise a first contact face, 32 and 32′, which will be on a common face of the capacitor. The second lead-out tabs, 30 and 30′, comprise a second contact face, 34 and 34′, also on a common face of the capacitor. The contact faces are not encased and extend beyond the dielectric material to connect the internal electrode plates to the external electrode terminals. For example, referring back to FIG. 1, the first and second contact faces, 32 and 34 of the first internal electrode plates, 12, approaches the exterior of the capacitor body for connecting to the first external electrode terminal 18. Likewise, the first and second contact faces, 32′ and 34′, of the second internal electrode plates, 12′, approaches the exterior of the capacitor body for connecting to the second external electrode terminal 20. Further, the contact faces of both internal electrode plates, 12 and 12′, terminate on at least two common exterior surfaces. First contact faces, 32 and 32′, of the first and second internal electrode plates, 12 and 12′, electrically connect to an external electrode terminals, 18 and 20, on a first common exterior surface, 24, and second contact faces, 34 and 34′, of the first and second internal electrode plates, 12 and 12′, electrically connect to an external electrode terminals, 18 and 20, on an opposing common exterior surface, 25.
  • The lead-out tabs can have either linear or non-linear side edges. In a particularly preferred embodiment, as shown, the side edges are linear and extend at approximately a ninety degree angle from the contact faces. A primary advantage to this embodiment is the simplicity of manufacture. In another embodiment, the side edges of the lead-out tabs are linear and diverge outward from the contact faces creating a generally trapezoidal shape. In yet another embodiment, the side edges of the lead-out tabs are non-linear and radial. Any lead-out tab shape is suitable for demonstration of the present invention as long as the generally ‘T’ shape is maintained yet complicated functions are not necessary and merely add manufacturing complexity. Some complexity to the generally ‘T’ shape as discussed below and illustrated in FIGS. 6 through 9, however, may be particularly advantageous.
  • FIG. 6 illustrates another embodiment of the present invention wherein the capacitor is generally represented at 110 and has a multiplicity of generally ‘T’ shaped first and second internal electrode plates, 112 and 112′, each having a serpentine pattern portion. Referring to FIG. 7, the internal electrode plates, 112 and 112′, are spaced apart in parallel with each other and each comprises a planar electrode element 126 and 126′, a first lead-out tab, 128 and 128′, a second lead-out tab, 130 and 130′, and lands, 127 and 127′, respectively. The first lead-out tab, 128 and 128′, and second lead-out tab, 130 and 130′, of the internal electrode plates, 112 and 112′, respectively, form a serpentine or tortuous pattern which together with the planar electrode element 126 and 126′ for a generally ‘T’ shape. The serpentine or tortuous pattern is designed to increase the path length to path width within the physical constraints of package size. As the path length to path width increases, the ESR increases. A serpentine path involving at least one change in direction is preferred for manufacturing simplicity. A serpentine path involving at least 2 changes in direction is also highly preferred. The lead-out tabs, 128 and 130, of the first internal electrode plates, 112, are positioned in the opposing direction of the lead-out tabs, 128′ and 130′, of the second internal electrode plates, 112, so that the lead-out tabs, 128 and 130, of the first internal electrode plates, 112, are not overlapping the lead-out tabs, 128′ and 130′, of the second internal electrode plates, 112′.
  • The first lead-out tabs, 128 and 128′, comprise a first contact face, 132 and 132′, which will be on a common face of the capacitor. The second lead-out tabs, 130 and 130′, comprise a second contact face, 134 and 134′, also on a common face of the capacitor. The contact faces are not encased and extend beyond the dielectric material to connect the internal electrode plates to the external electrode terminals. For example, referring to FIG. 6, the first and second contact faces, 132 and 134 of the first internal electrode plates, 112, approaches the exterior of the capacitor body for connecting to the first external electrode terminal 118. Likewise, the first and second contact faces, 132′ and 134′, of the second internal electrode plates, 112′, approaches the exterior of the capacitor body for connecting to the second external electrode terminal 120. Further, the contact faces of both internal electrode plates, 112 and 112′, terminate on at least two common exterior surfaces. First contact faces, 132 and 132′, of the first and second internal electrode plates, 112 and 112′, electrically connect to an external electrode terminals, 118 and 120, on a first common exterior surface, 124, and second contact faces, 134 and 134′, of the first and second internal electrode plates, 112 and 112′, electrically connect to an external electrode terminals, 118 and 120, on an opposing common exterior surface, 125.
  • Similar to FIG. 6, FIG. 8 illustrates yet another embodiment of the present invention wherein the capacitor is generally illustrated at 210 and has a multiplicity of generally ‘T’ shaped first and second internal electrode plates, 212 and 212′, each having a thin strip portion. Referring to FIG. 9, the internal electrode plates, 212 and 212′, are spaced apart in parallel with each other and each comprises a planar electrode element 226 and 226′, a first lead-out tab, 228 and 228′, a second lead-out tab, 230 and 230′, and a land, 227 and 227′, respectively. The first lead-out tab, 228 and 228′, and second lead-out tab, 230 and 230′, of the internal electrode plates, 212 and 212′, respectively, form a thin strip which together with the planar electrode element 226 and 226′ for a generally ‘T’ shape. The lead-out tabs, 228 and 230, of the first internal electrode plates, 212, are positioned in the opposing direction of the lead-out tabs, 228′ and 230′, of the second internal electrode plates, 212, so that the lead-out tabs, 228 and 230, of the first internal electrode plates, 212, are not overlapping the lead-out tabs, 228′ and 230′, of the second internal electrode plates, 212′.
  • The first lead-out tabs, 228 and 228′, comprise a first contact face, 232 and 232′, which will be on a common face of the capacitor. The second lead-out tabs, 230 and 230′, comprise a second contact face, 234 and 234′, also on a common face of the capacitor. The contact faces are not encased and extend beyond the dielectric material to connect the internal electrode plates to the external electrode terminals. For example, referring to FIG. 8, the first and second contact faces, 232 and 234 of the first internal electrode plates, 212, approaches the exterior of the capacitor body for connecting to the first external electrode terminal 218. Likewise, the first and second contact faces, 232′ and 234′, of the second internal electrode plates, 212′, approaches the exterior of the capacitor body for connecting to the second external electrode terminal 220. Further, the contact faces of both internal electrode plates, 212 and 212′, terminate on at least two common exterior surfaces. First contact faces, 232 and 232′, of the first and second internal electrode plates, 212 and 212′, electrically connect to an external electrode terminals, 218 and 220, on a first common exterior surface, 224, and second contact faces, 234 and 234′, of the first and second internal electrode plates, 212 and 212′, electrically connect to an external electrode terminals, 218 and 220, on an opposing common exterior surface, 225.
  • The lead-out tabs of the embodiment shown in FIGS. 6 through 9 are particularly preferable for increasing the effective ESR of the electrode plates. As discussed above, this increased effective ESR is due to the electrode plate patterns wherein the current entering each electrode plate has to run through a lead out tab having a narrow strip with an increased length thereby increasing the effective ESR. Electrode designs outside of those illustrated in FIGS. 6 through 9 are contemplated. For Example, a serpentine shape having a more complex pattern with multiple curves would be particularly preferred because of the increased length of the lead out tabs. The more complex the serpentine shape, however, the more complicated the manufacturing complexity. Further due to the manufacturing complexity, there is also potential for an increase in the cost of manufacturing the capacitor. Accordingly, a shape with fewer curves than FIGS. 6 and 7 or practically no curves such as shown in FIGS. 8 and 9 are also desirable because they are less expensive to manufacture and still maintain a higher ESR than standard multilayer ceramic capacitors. Any lead-out tab shape is suitable for demonstration of the present invention as long as the combined length of the lead out tabs for each internal electrode is greater than the length of the planar electrode element. The combined length of the lead out tabs is defined as the distance of the electrode path formed by the lead-out tabs between the contact faces. It is also preferable that the generally ‘T’ shape is maintained. It would be understood that the lead-out tabs of the present invention are preferably integral with the internal electrode plate.
  • The entire capacitor, except for the contact faces of the internal electrode plate lead-out tabs, may be encased in an insulating material. The insulating material is nonconductive and forms an envelope that electrical charge can neither enter nor escape except through the external electrodes under normal operating conditions. In one particularly preferred embodiment, the insulating material is a dielectric material such as a ceramic.
  • The present invention is a two external electrode terminal design. In general, each external electrode terminal at least partially covers at least three sides of a capacitor body. The internal electrode plates are electrically connected to the external electrode terminals on at least two common sides. The two external electrode terminal design is especially advantageous over common interdigitated capacitors because the surface area of the external electrode terminal is large and covers at least three sides of the capacitor body which allows the current to flow into a greater area resulting in a lower inductance. Furthermore, the two external electrode terminals can be arranged at a minimal distance from each other to even further minimize parasitic inductance and minimize stress fractures of the capacitor. A two terminal design is also an industry standard for surface mount capacitor technology, which simplifies design and manufacturing costs considerably.
  • An embodiment of the present invention is provided in FIG. 3. In FIG. 3, a capacitor, 40, is illustrated comprising a capacitor body having a first exterior surface, 46, an opposing exterior surface 48, four perpendicular faces, 50, 52, 54, and 56, and having two external electrode terminals, 42 and 44. Each external electrode terminal, 42 and 44, at least partially encases at least three surfaces of the capacitor body. In the illustrated embodiment, the first external electrode terminal, 42, partially encases the first exterior surface, 46, and the opposing exterior surface, 48, and completely encases a first perpendicular face, 54. Likewise, the second external electrode terminal, 44, partially encases the first exterior surface, 46, and the opposing exterior surface, 48, and completely encases a second perpendicular face 50. The capacitor body shown in FIG. 3 is similar to that shown in FIGS. 1, 6 and 8 above. In FIG. 1, the contact faces, 32 and 34, of each first internal electrode lead-out tab, 28 and 30, respectively, are in electrical connection with external electrodes, 42, at the first exterior surface, 46, and the opposing exterior surface, 48. Similarly, the contact faces, 32′ and 34′, of each second internal electrode lead-out tab, 28′ and 30′, respectively, are in electrical connection with external electrode, 44, at the first exterior surface, 46, and the opposing exterior surface, 48. The internal electrodes plates, 12 and 12′, are electrically connected on two common external surfaces, 46 and 48. Similarly, in FIG. 6, the contact faces, 132 and 134, of each first internal electrode lead-out tab, 128 and 130, respectively, are in electrical connection with external electrodes, 42, at the first exterior surface, 46, and the opposing exterior surface, 48. Similarly, the contact faces, 132′ and 134′, of each second internal electrode lead-out tab, 128′ and 130′, respectively, are in electrical connection with external electrode, 44, at the first exterior surface, 46, and the opposing exterior surface, 48. The internal electrodes plates, 112 and 112′, are electrically connected on two common external surfaces, 46 and 48. In FIG. 8, the contact faces, 232 and 234, of each first internal electrode lead-out tab, 228 and 230, respectively, are in electrical connection with external electrodes, 42, at the first exterior surface, 46, and the opposing exterior surface, 48. Similarly, the contact faces, 232′ and 234′, of each second internal electrode lead-out tab, 228′ and 230′, respectively, are in electrical connection with external electrode, 44, at the first exterior surface, 46, and the opposing exterior surface, 48. The internal electrodes plates, 212 and 212′, are electrically connected on two common external surfaces, 46 and 48.
  • In a preferred embodiment, the internal electrode plate lands, 27 and 27′, are not electrically connected to the external electrode terminals, 42 and 44, at the perpendicular faces, 50, 52, 54, and 56. So that the internal electrode plate lands, 27 and 27′, are not electrically connected to the external electrode terminals, 42 and 44, an insulating material, such as a dielectric, may be positioned between the internal electrode plate lands, 27 and 27′, and the external electrode terminals, 42 and 44. This embodiment is preferred because it allows both internal and external connection of the external electrode terminals to the capacitor body. Internal Electrode plate lands 127, 127′, 227, and 227′ are optionally also not electrically connected to the external electrode terminals as discussed above with respect to lands 27 and 27′.
  • Another particularly preferred embodiment of the present invention is provided in FIG. 4. In FIG. 4, a capacitor, 60, is illustrated comprising a capacitor body having a first exterior surface, 66, an opposing exterior surface 68, and four perpendicular faces, 70, 72, 74, and 76, and having two external electrode terminals, 62 and 64. In the illustrated embodiment, each external electrode terminal, 60 and 62, at least partially encases five surfaces of the capacitor body. The first external electrode terminal, 62, partially encases the first exterior surface, 66, the opposing exterior surface, 68, a first of four perpendicular faces 72, and a second of four perpendicular faces, 76, and completely encases a third perpendicular face, 74. Likewise, the second external electrode terminal, 64, partially encases the first exterior surface, 66, the opposing exterior surface, 68, a first of four perpendicular faces 72, and a second of four perpendicular faces, 76, and completely encases a fourth perpendicular face 70. The capacitor body shown in FIG. 4 is similar to that discussed in regards to FIG. 3 above. With respect to FIG. 1, the contact faces, 32 and 34, of each first internal electrode lead-out tab, 28 and 30, respectively, are in electrical connection with external electrode terminal, 62, at the first exterior surface, 66, and the opposing exterior surface, 68. Similarly, the contact faces, 32′ and 34′, of each second internal electrode lead-out tab, 28′ and 30′, respectively, are in electrical connection with external electrode terminals, 64, at the first exterior surface, 66, and the opposing exterior surface, 68. The internal electrodes plates, 12 and 12′, are electrically connected on two common external surfaces, 66 and 68. Similarly, with respect to FIG. 6, the contact faces, 132 and 134, of each first internal electrode lead-out tab, 128 and 130, respectively, are in electrical connection with external electrode terminal, 62, at the first exterior surface, 66, and the opposing exterior surface, 68. Similarly, the contact faces, 132′ and 134′, of each second internal electrode lead-out tab, 128′ and 130′, respectively, are in electrical connection with external electrode terminals, 64, at the first exterior surface, 66, and the opposing exterior surface, 68. The internal electrodes plates, 112 and 112′, are electrically connected on two common external surfaces, 66 and 68. With respect to FIG. 8, the contact faces, 232 and 234, of each first internal electrode lead-out tab, 228 and 230, respectively, are in electrical connection with external electrode terminal, 62, at the first exterior surface, 66, and the opposing exterior surface, 68. Similarly, the contact faces, 232′ and 234′, of each second internal electrode lead-out tab, 228′ and 230′, respectively, are in electrical connection with external electrode terminals, 64, at the first exterior surface, 66, and the opposing exterior surface, 68. The internal electrodes plates, 212 and 212′, are electrically connected on two common external surfaces, 66 and 68.
  • In a preferred embodiment, the internal electrode plate lands, 27 and 27′, are not electrically connected to the external electrode terminals, 62 and 64 at the perpendicular faces, 70, 72, 74, and 76. So that the internal electrode plate lands, 27 and 27′, are not electrically connected to the external electrode terminals, 62 and 64, an insulating material, such as a dielectric, may be positioned between the internal electrode plates, 12 and 12′, and external electrodes terminals, 62 and 64. This embodiment is preferred because it allows both internal and external connection of the external electrode terminals to the capacitor body. Internal Electrode plate lands 127, 127′, 227, and 227′ are optionally also not electrically connected to the external electrode terminals as discussed above with respect to lands 27 and 27′. The embodiment illustrated in FIG. 4 is particularly preferred due to the simplicity of manufacture. For example, a dipping process may be used to attach the external electrode terminals to each end of the capacitor body. The embodiment illustrated in FIG. 4 is also a preferred termination design because it allows for mounting the capacitor in various positions.
  • FIG. 5 represents yet another embodiment of the present invention. In this embodiment, a capacitor, 80, is illustrated. The internal electrode plates, 95 and 95′, terminate on two common first and opposing exterior surfaces, 86 and 88, similar to FIGS. 3 and 4, however, the internal electrodes also terminate on two common first and second perpendicular faces, 92 and 94, through the use of vias, 97 and 97′. In this embodiment, a first via 97 is electrically connected to the first internal electrode plates, 95 and a second via, 97′, is electrically connected to the second internal electrode plates, 95′. Each internal electrode plate, 95 and 95′, includes a passage for the insertion of the via and the via extends through the capacitor body. The via, 97 and 97′, may terminate on only a first common face, 92, of the capacitor body or it may also terminate on a second common face of the capacitor body, 94. When a via is used, the internal electrode plates, 95 and 95′, are offset. For example, in the illustrated embodiment, the first and second internal electrode plates, 95 and 95′, are offset so that the first internal electrode plate ends, 98, do not contact the via, 97′, electrically connected to the second internal electrode plates, 95′. Likewise, the second internal electrode plate ends, 98′, do not contact the via, 97, electrically connected to the first internal electrode plates, 95. Multiple vias may be electrically connected to the internal electrodes plates without departing from the scope of the present invention. Further, other embodiments of the internal electrode plates including those contemplated in FIGS. 6 through 9 may utilize vias using a similar technique as described above.
  • In the embodiment illustrated in FIGS. 1, 6 and 8, the internal electrode plates are vertically oriented with the circuit board when mounted. This is a particularly preferred embodiment because it eliminates the mutual inductance between the circuit traces and the capacitor due to the current paths entering and exiting the same face of the capacitor. Additionally, the electrode design of the present invention promotes inductive cancellation through mutual inductance of adjacent electrodes. While vertical orientation is preferred, the electrodes may also be oriented at any angle with the circuit board when mounted including horizontally oriented with the circuit board. Like vertical orientation, these orientations also have a reduced mutual and parasitic inductance over standard capacitors. The present invention can be mounted on multiple sides of the external electrode terminals and does not require any change in the design of the circuit board which is an enormous advantage over common interdigitated capacitors. In a particularly preferred embodiment, the aspect ratio (thickness to width) of the capacitor body is approximately 0.9 or less. This aspect ratio ensures vertical orientation of the vertical electrodes during mounting so that no additional design is required by the end user while maximizing ESR without significantly increasing inductance.
  • The invention has been described with particular emphasis on the preferred embodiments without limit thereto. Based on the foregoing description, other embodiments and alterations would be apparent without departing from the scope of the invention which is more specifically set forth in the claims appended hereto.

Claims (27)

1. A capacitor comprising:
first internal electrode plates;
second internal electrode plates arranged parallel to said first internal electrode plates with dielectric between;
wherein said first internal electrode plates comprise a first and second lead-out tab, a first land, and a first planar element, wherein said first and second lead-out tab have a first combined length greater than a first length of said first planar element;
wherein said second internal electrode plates comprise an opposing third and fourth lead-out tab, a second land, and a second planar element, wherein said third and fourth lead-out tab have a second combined length greater than a second length of said second planar element;
a first external electrode terminal electrically connected to said first internal electrode plates by said first and second lead-out tab;
a second external electrode terminal electrically connected to said second internal electrode plates by said opposing third and fourth lead-out tab; and
wherein said first external electrode terminal and said second external electrode terminal are on a common first exterior surface and a common opposing second exterior surface of the capacitor.
2. The capacitor of claim 1 wherein said first combined length and said second combined length are the same.
3. The capacitor of claim 1 wherein said first length of said first planar element is the same as said second length of said second planar element.
4. The capacitor of claim 1 wherein said first internal electrode plate is symmetrical to said second internal electrode plate.
5. The capacitor of claim 1 wherein said first and second external electrode terminals are not electrically connected to said first and second internal electrode plate by said first and second land, respectively.
6. The capacitor of claim 1 wherein said first external electrode terminal and said second external electrode terminal are on a common third exterior surface and a common fourth exterior surface of the capacitor.
7. The capacitor of claim 1 wherein when said first and second external terminals are connected to a substrate.
8. The capacitor of claim 7 wherein said first and second internal electrode plates of said capacitor are oriented perpendicular to said substrate.
9. The capacitor of claim 7 wherein said first and second internal electrode plates of said capacitor are oriented parallel to said substrate.
10. The capacitor or claim 1 wherein said first internal electrode plates are offset to said second internal electrode plates such that said first end does not extend to said second land and said second end does not extend to said first land.
11. The capacitor of claim 10 wherein at least one first via electrically connects said first external electrode terminal to said first internal electrode plates.
12. The capacitor of claim 11 wherein at least one second via electrically connects said second external electrode terminal to said second internal electrode plates.
13. The capacitor of claim 1 wherein said first internal electrode plate forms a generally ‘T’ shape.
14. The capacitor of claim 1 wherein said first and second lead-out tab form a serpentine pattern.
15. The capacitor of claim 1 wherein a first width of said first and second lead-out tab is less than a second width of said first planar element.
16. The capacitor of claim 15 wherein a third width of said third and fourth lead-out tab is less than a fourth width of said second planar element.
17. A capacitor comprising:
m interleaved internal electrode plates;
wherein each internal electrode plate of said m internal electrode plates are arranged spaced apart in parallel with dielectric between;
wherein m is an integer greater than 1;
wherein each said internal electrode plate comprises a first and second lead-out tab, a land, and a planar element, wherein said first and second lead-out tab have a combined length greater than a length of said planar element;
a first external electrode terminal electrically connected to said first and second lead-out tab of even ones of said m internal electrode plates;
a second external electrode terminal electrically connected to said first and second lead-out tab of odd ones of said m internal electrode plates; and
wherein said first external electrode terminal and said second external electrode terminal are each arranged on a common first exterior surface, a common opposing exterior surface, and a perpendicular face between said first exterior surface and said opposing exterior surface of the capacitor.
18. The capacitor of claim 17 wherein said first external electrode terminal and said second external electrode terminal are not electrically connected to said m internal electrode plates by said lands.
19. The capacitor of claim 17 wherein said first external electrode terminal and said second external electrode terminal are on a common first perpendicular face and a common second perpendicular face between said first exterior surface and said opposing exterior surface of the capacitor.
20. The capacitor of claim 17 wherein said first external electrode terminal and said second external electrode terminal are connected to a substrate.
21. The capacitor of claim 20 wherein said m internal electrode plates of said capacitor are oriented perpendicular to the substrate.
22. The capacitor of claim 20 wherein said m internal electrode plates of said capacitor are oriented parallel to said substrate.
23. The capacitor or claim 17 wherein said m internal electrode plates are offset such that said ends of said even ones of said m electrode plates do not extend to said lands of said odd ones of said m electrode plates and said ends of said odd ones of said m electrode plates do not extend to said lands of said even ones of said m electrode plates.
24. The capacitor of claim 23 wherein at least one first via electrically connects said first external electrode terminal to said even ones of said m internal electrode plates.
25. The capacitor of claim 24 wherein at least one second via electrically connects said second external electrode terminal to said odd ones of said m internal electrode plates.
26. The capacitor of claim 17 wherein said first internal electrode plate forms a generally ‘T’ shape.
27. The capacitor of claim 17 wherein said first and second lead-out tab form a serpentine pattern.
US11/639,796 2006-01-18 2006-12-15 Low inductance high ESR capacitor Active US7280342B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/639,796 US7280342B1 (en) 2006-01-18 2006-12-15 Low inductance high ESR capacitor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/334,271 US7292429B2 (en) 2006-01-18 2006-01-18 Low inductance capacitor
US11/639,796 US7280342B1 (en) 2006-01-18 2006-12-15 Low inductance high ESR capacitor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/334,271 Continuation-In-Part US7292429B2 (en) 2006-01-18 2006-01-18 Low inductance capacitor

Publications (2)

Publication Number Publication Date
US20070165361A1 true US20070165361A1 (en) 2007-07-19
US7280342B1 US7280342B1 (en) 2007-10-09

Family

ID=38124059

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/334,271 Active 2026-04-03 US7292429B2 (en) 2006-01-18 2006-01-18 Low inductance capacitor
US11/639,796 Active US7280342B1 (en) 2006-01-18 2006-12-15 Low inductance high ESR capacitor

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/334,271 Active 2026-04-03 US7292429B2 (en) 2006-01-18 2006-01-18 Low inductance capacitor

Country Status (2)

Country Link
US (2) US7292429B2 (en)
WO (1) WO2007084658A1 (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120152604A1 (en) * 2010-12-21 2012-06-21 Samsung Electro-Mechanics Co., Ltd. Mounting structure of circuit board having thereon multi-layered ceramic capacitor, method thereof, land pattern of circuit board for the same, packing unit for multi-layered ceramic capacitor taped horizontally and aligning method thereof
US20150041197A1 (en) * 2013-08-08 2015-02-12 Samsung Electro-Mechanics Co., Ltd. Embedded multilayer ceramic electronic component and printed circuit board having the same
US20150041198A1 (en) * 2013-08-09 2015-02-12 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic part to be embedded in board and printed circuit board having multilayer ceramic electronic part embedded therein
US20150083477A1 (en) * 2013-09-24 2015-03-26 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board for mounting of the same
US20150136464A1 (en) * 2013-11-18 2015-05-21 Kabushiki Kaisha Toshiba Electronic Device
US20150302992A1 (en) * 2014-04-21 2015-10-22 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and circuit board having the same
US20150380161A1 (en) * 2014-06-26 2015-12-31 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component to be embedded in board, manufacturing method thereof and printed circuit board having the same embedded therein
US20160088725A1 (en) * 2014-09-23 2016-03-24 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board having the same
JP2016058753A (en) * 2013-07-22 2016-04-21 サムソン エレクトロ−メカニックス カンパニーリミテッド. Multilayer ceramic electronic component to be embedded in board and printed circuit board having multilayer ceramic electronic component embedded therein
US20160133386A1 (en) * 2014-11-10 2016-05-12 Samsung Electro-Mechanics Co., Ltd. Composite electronic component and board having the same
CN107768141A (en) * 2016-08-17 2018-03-06 太阳诱电株式会社 Multilayer ceramic electronic component
US20180137981A1 (en) * 2016-11-15 2018-05-17 Kemet Electronics Corporation Face Down MLCC
WO2018213293A1 (en) * 2017-05-15 2018-11-22 Avx Corporation Multilayer capacitor and circuit board containing the same
US10204737B2 (en) 2014-06-11 2019-02-12 Avx Corporation Low noise capacitors
CN110164689A (en) * 2018-10-02 2019-08-23 三星电机株式会社 Multilayer ceramic electronic component
US10672563B2 (en) 2017-06-29 2020-06-02 Avx Corporation Surface mount multilayer coupling capacitor and circuit board containing the same
US10777359B2 (en) * 2017-01-25 2020-09-15 Holy Stone Enterprise Co., Ltd. Multilayer ceramic capacitor
US20210335543A1 (en) * 2020-04-24 2021-10-28 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US11250991B2 (en) * 2019-01-23 2022-02-15 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US11373809B2 (en) 2019-02-13 2022-06-28 KYOCERA AVX Components Corporation Multilayer ceramic capacitor including conductive vias

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4385385B2 (en) * 2006-12-14 2009-12-16 Tdk株式会社 Multilayer capacitor
US7961453B2 (en) * 2007-01-09 2011-06-14 Samsung Electro-Mechanics Co., Ltd. Multilayer chip capacitor
US20080174931A1 (en) * 2007-01-18 2008-07-24 Skamser Daniel J Vertical electrode layer design to minimize flex cracks in capacitors
US8493744B2 (en) * 2007-04-03 2013-07-23 Tdk Corporation Surface mount devices with minimum lead inductance and methods of manufacturing the same
US8045319B2 (en) * 2007-06-13 2011-10-25 Avx Corporation Controlled ESR decoupling capacitor
US20090147440A1 (en) * 2007-12-11 2009-06-11 Avx Corporation Low inductance, high rating capacitor devices
JP4428446B2 (en) * 2007-12-28 2010-03-10 Tdk株式会社 Multilayer capacitor
JP2009194096A (en) 2008-02-13 2009-08-27 Murata Mfg Co Ltd Component built-in substrate and component package using the same
JP2010034272A (en) * 2008-07-29 2010-02-12 Kyocera Corp Multilayer capacitor and method for adjusting equivalent series resistance value of multilayer capacitor
JP5035318B2 (en) * 2009-10-23 2012-09-26 Tdk株式会社 Multilayer capacitor
JP5035319B2 (en) * 2009-10-23 2012-09-26 Tdk株式会社 Multilayer capacitor
JP5062237B2 (en) * 2009-11-05 2012-10-31 Tdk株式会社 Multilayer capacitor, mounting structure thereof, and manufacturing method thereof
FR2963478B1 (en) * 2010-07-27 2013-06-28 St Microelectronics Grenoble 2 SEMICONDUCTOR DEVICE COMPRISING A PASSIVE COMPONENT OF CAPACITORS AND METHOD FOR MANUFACTURING SAME
JP5605342B2 (en) * 2010-11-09 2014-10-15 株式会社村田製作所 Electronic components and board modules
KR101548774B1 (en) * 2011-08-26 2015-08-31 삼성전기주식회사 Multilayer ceramic capacitor
KR101558023B1 (en) * 2011-08-26 2015-10-07 삼성전기주식회사 Multilayer ceramic capacitor
KR101412784B1 (en) * 2011-08-31 2014-06-27 삼성전기주식회사 Multilayer ceramic capacitor
KR101525645B1 (en) * 2011-09-02 2015-06-03 삼성전기주식회사 Multilayer ceramic capacitor
KR102004761B1 (en) * 2012-09-26 2019-07-29 삼성전기주식회사 Multilayer ceramic capacitor and a method for manufactuaring the same
KR101499717B1 (en) * 2013-05-21 2015-03-06 삼성전기주식회사 Multi-layered ceramic capacitor and board for mounting the same
KR101452130B1 (en) * 2013-08-30 2014-10-16 삼성전기주식회사 Embedded multilayer ceramic electronic part and print circuit board having embedded multilayer ceramic electronic part
JP2014220528A (en) * 2014-08-13 2014-11-20 株式会社村田製作所 Multilayer capacitor
JP2014222783A (en) * 2014-08-13 2014-11-27 株式会社村田製作所 Multilayer capacitor and mounting structure of multilayer capacitor
KR101731452B1 (en) * 2015-08-26 2017-04-28 삼화콘덴서공업주식회사 Multi layer ceramic capacitor for high voltage and manufacturing method thereof
US10187994B2 (en) 2015-10-29 2019-01-22 Samsung Electro-Mechanics Co., Ltd. Capacitor and method of manufacturing the same
KR102694712B1 (en) * 2019-12-20 2024-08-13 삼성전기주식회사 Mutilayered electronic component

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010002873A1 (en) * 1999-12-03 2001-06-07 Ryuichi Tanaka Semiconductor electronic part
US20020041006A1 (en) * 2000-10-06 2002-04-11 Tdk Corporation Multilayer electronic device
US20030026059A1 (en) * 2001-08-03 2003-02-06 Tdk Corporation Multilayer ceramic electronic device

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6606A (en) * 1849-07-24 Improvement in hillside-plows
US3444436A (en) 1967-04-26 1969-05-13 Erie Technological Prod Inc Mounted capacitor with spaced terminal feet
US4499524A (en) * 1983-11-07 1985-02-12 North American Philips Corporation High value surface mounted capacitor
US4568999A (en) * 1984-06-06 1986-02-04 The United States Of America As Represented By The Secretary Of The Air Force Multilayer ceramic capacitor on printed circuit
DE3725454A1 (en) * 1987-07-31 1989-02-09 Siemens Ag ELECTRICAL MULTI-LAYER COMPONENT WITH A SINTERED, MONOLITHIC CERAMIC BODY AND METHOD FOR PRODUCING THE ELECTRICAL MULTI-LAYER COMPONENT
US4831494A (en) 1988-06-27 1989-05-16 International Business Machines Corporation Multilayer capacitor
US5517385A (en) 1992-11-19 1996-05-14 International Business Machines Corporation Decoupling capacitor structure
JP3330836B2 (en) * 1997-01-22 2002-09-30 太陽誘電株式会社 Manufacturing method of laminated electronic components
JPH10275736A (en) * 1997-03-28 1998-10-13 Tdk Corp Method for judging cutting position correctness of laminated substrate, and laminated ceramics electronic part
US5880925A (en) 1997-06-27 1999-03-09 Avx Corporation Surface mount multilayer capacitor
EP0949642B1 (en) * 1998-03-31 2010-11-03 TDK Corporation Chip-type electronic component and method for producing the same
US6292351B1 (en) 1999-11-17 2001-09-18 Tdk Corporation Multilayer ceramic capacitor for three-dimensional mounting
US6483692B2 (en) 2000-12-19 2002-11-19 Intel Corporation Capacitor with extended surface lands and method of fabrication therefor
US6757152B2 (en) 2001-09-05 2004-06-29 Avx Corporation Cascade capacitor
US6496355B1 (en) 2001-10-04 2002-12-17 Avx Corporation Interdigitated capacitor with ball grid array (BGA) terminations
US6765781B2 (en) 2001-12-03 2004-07-20 Tdk Corporation Multilayer capacitor
JP4187184B2 (en) * 2002-02-28 2008-11-26 Tdk株式会社 Electronic components
US7054136B2 (en) 2002-06-06 2006-05-30 Avx Corporation Controlled ESR low inductance multilayer ceramic capacitor
US6606237B1 (en) 2002-06-27 2003-08-12 Murata Manufacturing Co., Ltd. Multilayer capacitor, wiring board, decoupling circuit, and high frequency circuit incorporating the same
US6661639B1 (en) 2002-07-02 2003-12-09 Presidio Components, Inc. Single layer capacitor
JP2004253425A (en) 2003-02-18 2004-09-09 Tdk Corp Multilayer capacitor
US6950300B2 (en) 2003-05-06 2005-09-27 Marvell World Trade Ltd. Ultra low inductance multi layer ceramic capacitor
JP3897745B2 (en) 2003-08-29 2007-03-28 Tdk株式会社 Multilayer capacitor and multilayer capacitor mounting structure
US6798640B1 (en) 2003-09-03 2004-09-28 Sun Microsystems, Inc. Capacitor having plates with a pattern void of conductive material and method of making therfor
US6885544B2 (en) 2003-09-24 2005-04-26 Intel Corporation Vertical capacitor apparatus, systems, and methods
JP4086812B2 (en) 2004-05-31 2008-05-14 Tdk株式会社 Multilayer capacitor
US6917510B1 (en) 2004-10-27 2005-07-12 Kemet Corporation Extended terminal ceramic SMD
US7414857B2 (en) 2005-10-31 2008-08-19 Avx Corporation Multilayer ceramic capacitor with internal current cancellation and bottom terminals

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010002873A1 (en) * 1999-12-03 2001-06-07 Ryuichi Tanaka Semiconductor electronic part
US20020041006A1 (en) * 2000-10-06 2002-04-11 Tdk Corporation Multilayer electronic device
US20030026059A1 (en) * 2001-08-03 2003-02-06 Tdk Corporation Multilayer ceramic electronic device

Cited By (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120268875A1 (en) * 2010-12-21 2012-10-25 Samsung Electro-Mechanics Co., Ltd. Mounting structure of circuit board having thereon multi-layered ceramic capacitor, method thereof, land pattern of circuit board for the same, packing unit for multi-layered ceramic capacitor taped horizontally and aligning method thereof
US20120152604A1 (en) * 2010-12-21 2012-06-21 Samsung Electro-Mechanics Co., Ltd. Mounting structure of circuit board having thereon multi-layered ceramic capacitor, method thereof, land pattern of circuit board for the same, packing unit for multi-layered ceramic capacitor taped horizontally and aligning method thereof
JP2016058753A (en) * 2013-07-22 2016-04-21 サムソン エレクトロ−メカニックス カンパニーリミテッド. Multilayer ceramic electronic component to be embedded in board and printed circuit board having multilayer ceramic electronic component embedded therein
US20150041197A1 (en) * 2013-08-08 2015-02-12 Samsung Electro-Mechanics Co., Ltd. Embedded multilayer ceramic electronic component and printed circuit board having the same
US20150041198A1 (en) * 2013-08-09 2015-02-12 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic part to be embedded in board and printed circuit board having multilayer ceramic electronic part embedded therein
US9390852B2 (en) * 2013-08-09 2016-07-12 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic part to be embedded in board and printed circuit board having multilayer ceramic electronic part embedded therein
US20170047168A1 (en) * 2013-09-24 2017-02-16 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board for mounting of the same
US20150083477A1 (en) * 2013-09-24 2015-03-26 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board for mounting of the same
US10176924B2 (en) 2013-09-24 2019-01-08 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board for mounting of the same
US9837215B2 (en) * 2013-09-24 2017-12-05 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board for mounting of the same
US9627142B2 (en) * 2013-09-24 2017-04-18 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board for mounting of the same
US20150136464A1 (en) * 2013-11-18 2015-05-21 Kabushiki Kaisha Toshiba Electronic Device
US20150302992A1 (en) * 2014-04-21 2015-10-22 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and circuit board having the same
US9607768B2 (en) * 2014-04-21 2017-03-28 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and circuit board having the same
US11817262B2 (en) 2014-06-11 2023-11-14 KYOCERA AVX Components Corporation Low noise capacitors
US10204737B2 (en) 2014-06-11 2019-02-12 Avx Corporation Low noise capacitors
US10923277B2 (en) 2014-06-11 2021-02-16 Avx Corporation Low noise capacitors
US20150380161A1 (en) * 2014-06-26 2015-12-31 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic electronic component to be embedded in board, manufacturing method thereof and printed circuit board having the same embedded therein
US20160088725A1 (en) * 2014-09-23 2016-03-24 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board having the same
US9775232B2 (en) * 2014-09-23 2017-09-26 Samsung Electro-Mechanics Co., Ltd. Multilayer ceramic capacitor and board having the same
US20160133386A1 (en) * 2014-11-10 2016-05-12 Samsung Electro-Mechanics Co., Ltd. Composite electronic component and board having the same
US10229790B2 (en) * 2014-11-10 2019-03-12 Samsung Electro-Mechanics Co., Ltd. Composite electronic component and board having the same
CN107768141A (en) * 2016-08-17 2018-03-06 太阳诱电株式会社 Multilayer ceramic electronic component
US10381160B2 (en) * 2016-08-17 2019-08-13 Taiyo Yuden Co., Ltd. Multi-layer ceramic electronic component
WO2018093626A1 (en) * 2016-11-15 2018-05-24 Kemet Electronics Corporation Face down mlcc
US20180137981A1 (en) * 2016-11-15 2018-05-17 Kemet Electronics Corporation Face Down MLCC
US10777359B2 (en) * 2017-01-25 2020-09-15 Holy Stone Enterprise Co., Ltd. Multilayer ceramic capacitor
US11636978B2 (en) 2017-05-15 2023-04-25 KYOCERA AVX Components Corporation Multilayer capacitor and circuit board containing the same
CN110622267A (en) * 2017-05-15 2019-12-27 阿维科斯公司 Multilayer capacitor and circuit board including the same
CN110622266A (en) * 2017-05-15 2019-12-27 阿维科斯公司 Multilayer capacitor and circuit board including the same
WO2018213288A1 (en) * 2017-05-15 2018-11-22 Avx Corporation Multilayer capacitor and circuit board containing the same
US12112891B2 (en) 2017-05-15 2024-10-08 KYOCERA AVX Components Corporation Multilayer capacitor and circuit board containing the same
WO2018213293A1 (en) * 2017-05-15 2018-11-22 Avx Corporation Multilayer capacitor and circuit board containing the same
US10672563B2 (en) 2017-06-29 2020-06-02 Avx Corporation Surface mount multilayer coupling capacitor and circuit board containing the same
US11139115B2 (en) 2017-06-29 2021-10-05 Avx Corporation Surface mount multilayer coupling capacitor and circuit board containing the same
CN110164689A (en) * 2018-10-02 2019-08-23 三星电机株式会社 Multilayer ceramic electronic component
US11250991B2 (en) * 2019-01-23 2022-02-15 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US11373809B2 (en) 2019-02-13 2022-06-28 KYOCERA AVX Components Corporation Multilayer ceramic capacitor including conductive vias
US11901126B2 (en) * 2020-04-24 2024-02-13 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor
US20210335543A1 (en) * 2020-04-24 2021-10-28 Murata Manufacturing Co., Ltd. Multilayer ceramic capacitor

Also Published As

Publication number Publication date
US7292429B2 (en) 2007-11-06
WO2007084658A1 (en) 2007-07-26
US20070165360A1 (en) 2007-07-19
US7280342B1 (en) 2007-10-09

Similar Documents

Publication Publication Date Title
US7280342B1 (en) Low inductance high ESR capacitor
KR100331931B1 (en) Multi-layer capacitor
KR100702642B1 (en) Stacked capacitor
JP3337018B2 (en) Multilayer capacitors, wiring boards, decoupling circuits and high frequency circuits
KR100364967B1 (en) Multi-layer capacitor, wiring board, and high-frequency circuit
US8045319B2 (en) Controlled ESR decoupling capacitor
US7180723B2 (en) Multilayer capacitor
US6606237B1 (en) Multilayer capacitor, wiring board, decoupling circuit, and high frequency circuit incorporating the same
US8149565B2 (en) Circuit board device and integrated circuit device
KR100702641B1 (en) Stacked capacitor
US7164184B2 (en) Multilayer capacitor
US20070279836A1 (en) Monolithic capacitor and mounting structure thereof
US20100091427A1 (en) Multilayer chip capacitor
JP2001148325A (en) Layered capacitor, wiring board, decoupling circuit and high-frequency circuit
KR20090032797A (en) Multilayer capacitor
JP2000208361A (en) Multilayer capacitor
JP4911036B2 (en) Multilayer capacitor and its mounting structure
JP2006203168A (en) Laminated capacitor and packaging structure thereof
JPWO2008044483A1 (en) Composite electrical element
KR100707414B1 (en) Stacked capacitor
JP2006203167A (en) Laminated capacitor and packaging structure thereof
JP2006203258A (en) Laminated capacitor and packaging structure thereof
US9036330B2 (en) Multilayer chip capacitor and method of fabricating the same
JP3511569B2 (en) Multilayer capacitors
KR20070075867A (en) Laminated ceramic capacitor having low esl and wiring substrate

Legal Events

Date Code Title Description
AS Assignment

Owner name: KEMET ELECTRONIC CORPORATION, SOUTH CAROLINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:RANDALL, MICHAEL S.;HILL, ALLEN;BLAIS, PETER;AND OTHERS;REEL/FRAME:018732/0336

Effective date: 20061209

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: K FINANCING, LLC, CALIFORNIA

Free format text: SECURITY AGREEMENT;ASSIGNOR:KEMET CORPORATION;REEL/FRAME:022892/0795

Effective date: 20090630

Owner name: K FINANCING, LLC,CALIFORNIA

Free format text: SECURITY AGREEMENT;ASSIGNOR:KEMET CORPORATION;REEL/FRAME:022892/0795

Effective date: 20090630

AS Assignment

Owner name: KEMET CORPORATION,SOUTH CAROLINA

Free format text: RELEASE OF SECURITY INTEREST RECORDED AT REEL/FRAME 022892/0795;ASSIGNOR:K FINANCING, LLC;REEL/FRAME:024397/0774

Effective date: 20100505

Owner name: KEMET CORPORATION, SOUTH CAROLINA

Free format text: RELEASE OF SECURITY INTEREST RECORDED AT REEL/FRAME 022892/0795;ASSIGNOR:K FINANCING, LLC;REEL/FRAME:024397/0774

Effective date: 20100505

AS Assignment

Owner name: BANK OF AMERICA, N.A. AS AGENT, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:KEMET ELECTRONICS CORPORATION;REEL/FRAME:025150/0023

Effective date: 20100930

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH

Free format text: SECURITY AGREEMENT;ASSIGNORS:KEMET CORPORATION;KEMET ELECTRONICS CORPORATION;KEMET BLUE POWDER CORPORATION;REEL/FRAME:042523/0639

Effective date: 20170505

Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA

Free format text: SECURITY AGREEMENT;ASSIGNORS:KEMET CORPORATION;KEMET ELECTRONICS CORPORATION;KEMET BLUE POWDER CORPORATION;REEL/FRAME:042523/0639

Effective date: 20170505

AS Assignment

Owner name: KEMET ELECTRONICS CORPORATION, FLORIDA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:047450/0926

Effective date: 20181107

Owner name: KEMET CORPORATION,, FLORIDA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:047450/0926

Effective date: 20181107

Owner name: KEMET BLUE POWDER CORPORATION, NEVADA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:047450/0926

Effective date: 20181107

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12