US20070109016A1 - Circuit and method for contact pad isolation - Google Patents
Circuit and method for contact pad isolation Download PDFInfo
- Publication number
- US20070109016A1 US20070109016A1 US11/646,988 US64698806A US2007109016A1 US 20070109016 A1 US20070109016 A1 US 20070109016A1 US 64698806 A US64698806 A US 64698806A US 2007109016 A1 US2007109016 A1 US 2007109016A1
- Authority
- US
- United States
- Prior art keywords
- signal
- circuit
- logic circuit
- contact pad
- test
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/1731—Optimisation thereof
- H03K19/1732—Optimisation thereof by limitation or reduction of the pin/gate ratio
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/1731—Optimisation thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49171—Fan-out arrangements
Definitions
- This invention relates generally to electronic devices and, more specifically, to a circuit and method for isolating a contact pad from a logic circuit.
- Processed semiconductor wafers typically comprise an array of substantially isolated integrated circuitry locations, which are subsequently separated to form semiconductor dies.
- a wafer probe card is applied to each die location.
- the wafer probe card includes a series of pins that are placed in physical contact with a die location's contact pads, which in turn connect to the die location's circuitry.
- the pins apply voltages to the input contact pads and measure the resulting output electrical signals from the output contact pads.
- the wafer probe card's pins may not be able to extend to all of the contact pads. As a result, it is necessary to provide accessible redundant contact pads on the die location and couple them to particular logic circuits.
- An additional hardware limitation relevant to testing the die locations is the spacing between the pins of the wafer probe card. Specifically, the pins may be spaced further apart than the contact pads in a particular area of a die location. As a result, one contact pad in that area may not be serviceable by a pin. As a solution, prior art teaches providing a redundant contact pad in another area of the die location that can be reached by a pin. This redundant pad is connected to the same logic circuit as the unserviceable contact pad.
- the present invention provides a circuit for isolating a contact pad from a logic circuit.
- a complementary metal-oxide semiconductor (CMOS) multiplexer connects a redundant pad to a logic circuit, wherein the CMOS multiplexer is controlled by a fuse. Programming the fuse disables the multiplexer and prevents the redundant contact pad from affecting the logic circuit.
- CMOS complementary metal-oxide semiconductor
- one fuse circuit controls several multiplexers, wherein each multiplexer services a separate logic circuit.
- This embodiment offers the advantage of reducing capacitance of several logic circuits while simultaneously conserving the die space needed to do so.
- one fuse circuit controls two multiplexers, wherein both multiplexers service the same logic circuit.
- a second multiplexer is interposed between a main contact pad and the logic circuit. Further, this second multiplexer is configured to operate conversely to the first multiplexer.
- a fourth exemplary embodiment combines the features described in the second and third exemplary embodiments. Thus, not only does one fuse control the electrical communication of several logic circuits, but the fuse also controls which contact pad can be used with each logic circuit. Accordingly, this embodiment combines the advantages found in the second and third embodiments.
- a fifth embodiment achieves the same advantages discussed above using an anti-fuse in place of the fuse. In addition, all of the embodiments listed above provide capacitance-reducing advantages while avoiding accidental programming of the fuse due to an ESD event.
- a sixth exemplary embodiment replaces the fuse controlled multiplexer with the fuse itself for linking the redundant contact pad with the logic circuit. In doing so, this embodiment offers all of the capacitance-reducing advantages of the embodiments discussed above and takes up less die space.
- an isolation circuit is used during a test mode to connect a logic circuit to a no-connect pin on an integrated device, thereby providing the advantage of having an additional access point for testing the integrated device.
- a die having two groups of contact pads, wherein each group is configured to accommodate a different lead frame.
- One contact pad from each group is connected to a particular logic circuit.
- An isolation circuit similar to the fourth exemplary embodiment is provided to regulate electrical communication with the contact pads. Specifically, in an unprogrammed state, the isolation circuit electrically isolates the second group of contact pads from the logic circuits. The first group remains in electrical communication with the logic circuits and may accommodate an appropriate lead frame. If, on the other hand, a lead frame is chosen that is compatible with the second group of contact pads, then the entire first group 64 can be isolated in a single programming step that also serves to enable communication between the entire second group 66 and the logic circuits.
- This embodiment has the advantage of providing a die that is compatible with two different types of lead frames. In addition, the adaptation requires at most one programming step. As a further advantage, this embodiment restricts additional capacitance from unneeded contact pads once the appropriate lead frame has been determined.
- a ninth exemplary embodiment is configured in a manner similar to the eighth embodiment. Rather than including one all-encompassing isolation circuit, however, this embodiment includes several isolation circuits—one for each logic circuit. Each isolation circuit resembles the third exemplary embodiment in that the isolation circuit can be used to determine which contact pad communicates with the logic circuit—either the pad from the first group or the pad from the second group. By allowing a programming choice for each logic circuit, this embodiment provides a die that can adapt to other lead frames in addition to the two lead frames addressed in the eighth embodiment. Accordingly this embodiment also restricts additional capacitance from unneeded contact pads once the appropriate lead frame has been determined.
- the present invention encompasses various methods for achieving these advantages.
- FIG. 1 depicts a wafer probe card superimposed over a die.
- FIG. 2 demonstrates a circuit used in the prior art for testing a logic circuit on a die.
- FIG. 3 illustrates a first exemplary embodiment of the present invention.
- FIG. 4 illustrates a second exemplary embodiment of the present invention.
- FIG. 5 illustrates a third exemplary embodiment of the present invention.
- FIG. 6 illustrates a fourth exemplary embodiment of the present invention.
- FIG. 7 portrays a fifth exemplary embodiment of the present invention.
- FIG. 8 depicts a sixth exemplary embodiment of the present invention.
- FIG. 9 depicts a lead frame having a conductive lead configuration and accommodating a plurality of dies.
- FIG. 10 a is a partial pin-out diagram of a typical integrated device that exists in the prior art.
- FIG. 10 b demonstrates a seventh exemplary embodiment of the present invention.
- FIG. 11 displays an eighth exemplary embodiment of the present invention.
- FIG. 12 displays a ninth exemplary embodiment of the present invention.
- FIG. 1 illustrates the top view of a wafer probe card 10 having a series of pins 12 extending from two sides of the wafer probe card 10 .
- this wafer probe card 10 is placed over the die 14 .
- the die 14 includes a plurality of contact pads 16 .
- a contact pad is defined to include any conductive surface configured to permit temporary or permanent electrical communication with a circuit or node.
- the pins 12 of the wafer probe card 10 are in communication with nearby contact pads 16 . Given the configuration of the wafer probe card 10 , however, the pins 12 may not be able to reach contact pads 16 on certain areas of the die 14 .
- FIG. 2 demonstrates the solution in the prior art for this problem. If the contact pad 16 for a logic circuit 18 cannot be accessed by the wafer probe card 10 , then a redundant contact pad 20 is provided in a more accessible location and coupled to the logic circuit 18 . After testing, the original contact pad 16 is once again used to access the logic circuit 18 . The redundant contact pad 20 , however, also remains coupled to the logic circuit 18 and, as described above, may adversely affect the performance of the logic circuit in particular and the entire die in general.
- FIG. 3 illustrates one embodiment of the current invention that solves the problem remaining in the prior art solution.
- An isolation circuit 22 is electrically interposed between the redundant contact pad 20 and the logic circuit 18 in order to regulate electrical communication therebetween.
- the isolation circuit 22 in this embodiment comprises a p-channel long L device 24 having a source coupled to a potential node 26 .
- the potential node 26 is configured to accept a voltage source.
- the p-channel long L device 24 also has a drain coupled to a signal node 28 .
- the gate of the long L device 24 is bled to ground, thereby allowing signal node 28 to constantly receive a voltage signal from the potential node 26 .
- the signal node 28 carries the voltage signal through a pathway leading to ground, but that pathway is interrupted by a fuse 30 . Moreover, the signal node 28 is coupled to a first inverter 32 .
- the output of the first inverter 32 connects to the gate of an n-channel transistor Q 1 , which is a component of a multiplexer 80 electrically interposed between the redundant contact pad 20 and the logic circuit 18 .
- the output of the first inverter 32 serves as the input for a second inverter 34 .
- This second inverter 34 connects to the gate of a p-channel transistor Q 2 , which is another component of the multiplexer 80 .
- the potential node 26 , the p-channel long L device 24 , the signal node 28 , and the fuse 30 cooperate to determine the drive state of the multiplexer 80 .
- the fuse 30 is initially intact and provides grounding communication for the signal node 28 . Because the signal node 28 is grounded, a low voltage signal, or “logic 0,” is generated and carried to the first inverter 32 . Accordingly, the first inverter outputs a high voltage signal, or “logic 1.” The high signal drives the n-channel transistor Q 1 . The high signal also serves as input to the second inverter 34 , and the resulting low signal drives the p-channel transistor Q 2 . With transistors Q 1 and Q 2 on, a range of signals may be transmitted between the redundant contact pad 20 and the logic circuit 18 .
- the redundant contact pad 20 can then be isolated by programming or “blowing” the fuse 30 . With fuse 30 blown, the signal node 28 no longer has a direct path to ground. As a result, a high signal is sent in a new direction—to the first inverter 32 . The resulting low signal turns off the n-channel transistor Q 1 . Further, the low signal is changed by the second inverter 34 to a high signal that turns off the p-channel transistor Q 2 . With both transistors Q 1 and Q 2 off, electrical communication between the redundant contact pad 20 and the logic circuit 18 is prevented.
- first inverter 32 and second inverter 34 can also be coupled to transistors Q 1 ′ and Q 2 ′ of a second multiplexer 80 ′, wherein the second multiplexer 80 ′ is electrically interposed between another logic circuit 18 ′ and another redundant contact pad 20 ′.
- this embodiment provides for the electrical isolation of two redundant contact pads by blowing only one fuse.
- Contact pads 16 and 16 ′ maintain electrical communication with their respective logic circuits 18 and 18 ′. It follows that additional logic circuits could be similarly accommodated.
- a multiplexer 81 is electrically interposed between contact pad 16 and the logic circuit 18 .
- multiplexer 81 is comprises a p-channel transistor Q 3 and an n-channel transistor Q 4 .
- the first inverter 32 is coupled to the n-channel transistor Q 1 of multiplexer 80
- the first inverter 32 is instead coupled to the p-channel transistor Q 3 of multiplexer 81 .
- the second inverter 34 connects to the p-channel transistor Q 2 in multiplexer 80 but drives the n-channel transistor Q 4 in multiplexer 81 .
- FIGS. 4 and 5 could be combined so that blowing one fuse 30 switches the communication arrangement for two or more logic circuits.
- multiplexers 80 ′ and 81 ′ are driven by the program circuit to allow electrical communication between logic circuit 18 ′ and redundant contact pad 20 ′, while at the same time electrically isolating contact pad 16 ′.
- the same program circuit allows for electrical communication between logic circuit 18 and redundant contact pad 20 and electrically isolates contact pad 16 .
- Blowing fuse 30 switches the electrical communication pathways for both logic circuits 18 and 18 ′.
- FIG. 7 demonstrates another embodiment of the current invention.
- the isolation circuit 22 has a similar configuration to the one in FIG. 3 except that (1) the fuse 30 has been replaced with an anti-fuse 36 ; (2) the second inverter 34 now drives the n-channel transistor Q 1 ; and (3) the first inverter 32 directly drives the p-channel transistor Q 2 . Given this configuration, the direct path from the signal node 28 to ground is initially barred by the anti-fuse 36 . Consequently, a high signal is transmitted to the first inverter 32 . The low signal output drives the p-channel transistor Q 2 . The second inverter 34 turns this low signal into a high signal in order to drive the n-channel transistor Q 1 .
- the redundant contact pad 20 With both transistors Q 1 and Q 2 on, the redundant contact pad is fully coupled to the logic circuit. Once the anti-fuse is programmed, however, the signal node 28 becomes grounded and a low signal is transmitted to the first inverter 32 , which sends a high turn-off signal to the p-channel transistor Q 2 . Moreover, this high signal is altered by the second inverter 34 so that a low signal turns off the n-channel transistor Q 1 . With both transistors Q 1 and Q 2 off, the redundant contact pad 20 is no longer in electrical communication with logic circuit 18 .
- an anti-fuse 36 could replace the fuse many of the embodiments of this invention. Accordingly the “program circuit” could include an anti-fuse.
- FIG. 8 An embodiment illustrated in FIG. 8 demonstrates that the isolation circuit 22 can comprise the fuse 30 directly interposed between the redundant contact pad 20 and the logic circuit 18 , wherein programming the fuse isolates the redundant contact pad 20 . Programming can occur at the completion of testing or at a stage in any other application where isolation of a contact pad is beneficial. It should be noted that, while this embodiment conserves die space, embodiments such as those in FIGS. 3 through 7 are better at preventing accidental programming due to an ESD event.
- the dies are separated from the wafer and undergo a packaging process. Many such processes involve attaching a die 14 to a lead frame 42 , such as one shown in FIG. 9 , and using bond wires 44 to connect the contact pads 16 to the conductive leads 46 of the lead frame 42 .
- the die/lead frame assembly may then be encased, with the outer ends of the conductive leads 46 remaining exposed to allow communication with external devices.
- some conductive leads may not be connected to the contact pads of a die.
- Such a conductive lead is designated as a “no-connect” or “NC” pin, as demonstrated in the pin-out diagram of FIG. 10 a.
- FIG. 10 b depicts an embodiment of the current invention that makes use of the no-connect pin 38 of the packaged die 14 for such testing.
- the die 14 Prior to assembly, the die 14 is configured to include a redundant contact pad 20 coupled to a logic circuit 18 through an isolation circuit 22 . Further, the no-connect pin 38 is connected to the redundant contact pad 20 by a bond wire 44 . As a result, communication with the logic circuit 18 may be accomplished during testing of the device through the no-connect pin 38 .
- the isolation circuit 22 which may comprise one of the configurations described above, is programmed, thereby halting communication between the no-connect pin and the logic circuit.
- isolation circuits can be used to allow a die to adapt to more than one lead frame configuration.
- FIG. 11 shows eight logic circuits 48 , 50 , 52 , 54 , 56 , 58 , 60 , and 62 coupled to a first group of contact pads 64 located on opposing sides 68 , 70 of a die 14 . These eight logic circuits are also coupled to a second group of contact pads 66 extending along a center axis 76 of the die 14 between the between the opposing sides 68 , 70 .
- An isolation circuit 22 is also provided. In this embodiment, the isolation circuit 22 resembles the one depicted in FIG. 6 , where the isolation circuit 22 not only services more than one logic circuit but also enables exclusive electrical communication within a logic circuit to be switched between two contact pads.
- FIG. 11 further demonstrates that the first group of contact pads 64 is configured to accommodate a lead frame having conductive leads 72 that address the opposing sides 68 and 70 of the die 14 .
- the second group of contact pads 66 will favorably receive a lead frame having conductive leads 74 addressing internal portions of the die, such as those near the center axis 76 .
- the isolation circuit in FIG. 11 is assumed to be configured to turn on the transistors in multiplexers 80 when the fuse is intact. It should also be noted that multiplexers 80 are interposed between the first group of contact pads 64 and their respective logic circuit.
- multiplexers 81 are interposed between the second group of contact pads 66 and their respective logic circuit.
- electrical communication with the logic circuits 48 , 50 , 52 , 54 , 56 , 58 , 60 , and 62 is achieved solely through the first group of contact pads 64 .
- the fuse remains unprogrammed, the conductive leads 72 are wire bonded to that group, and the second group of contact pads 66 remain isolated.
- the second group of contact pads will be in electrical communication with the logic circuits 48 , 50 , 52 , 54 , 56 , 58 , 60 , and 62 .
- the first group of contact pads 64 having been isolated due to blowing the fuse, will not contribute additional capacitance to the circuit operations.
- the embodiment illustrated in FIG. 12 can accommodate still other lead frames, wherein only some of the contact pads of a group need to be isolated. While the logic circuit/contact pad layout in FIG. 12 is similar to the configuration in FIG. 11 , the isolation circuitry is preferably more like the arrangement in FIG. 5 . Furthermore, It would be beneficial in this embodiment to use a plurality of isolation circuits 22 in order to provide one fuse 30 for every contact pad pair associated with a logic circuit. Given this configuration, each fuse 30 can be programmed as needed to accommodate the lead frame. For example, the lead frame in FIG. 12 has some conductive leads 74 addressing internal portions of the die near the center axis 76 , and the lead frame has other conductive leads 72 that address opposing sides 68 and 70 of the die 14 . Therefore, only some of the contact pads in the first group 64 should be isolated, as should some of the contact pads in the second group 66 . The embodiment in FIG. 12 allows this selectivity.
- each contact pad in the first group 64 is respectively coupled to the multiplexer 80 of each isolation circuit 22 , it follows that the entire first group 64 is initially in electrical communication with the logic circuits 48 , 50 , 52 , 54 , 56 , 58 , 60 , and 62 . It also follows that the entire second group 66 is associated with the multiplexers 81 of the isolation circuits 22 and are therefore isolated. In order to accommodate the conductive leads 72 , 74 illustrated in FIG. 12 , it is relatively easy, given contact pad/isolation circuit association, to determine that only the fuses 30 corresponding to logic circuits 50 , 52 , 58 , and 60 need to be blown.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Semiconductor Integrated Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
A circuit is provided to isolate a contact pad from a logic circuit of a die once the contact pad is no longer needed. This circuit can take many forms including a CMOS multiplexer controlled by a fuse or anti-fuse, an NMOS or PMOS pass gate controlled by a fuse or anti-fuse, or even a fusible link which is severed to effect isolation. Additionally, a circuit is provided that switchably isolates one of two contact pads from a logic circuit.
Description
- This application is a continuation of application Ser. No. 11/394,256, filed Mar. 30, 2006, pending, which is a continuation of application Ser. No. 10/926,898, filed Aug. 25, 2004, now U.S. Pat. No. 7,053,650, issued May 30, 2006, which is a continuation of application Ser. No. 10/622,907, filed Jul. 17, 2003, now U.S. Pat. No. 6,822,475, issued Nov. 23, 2004; which is a divisional of application Ser. No. 10/112,380, filed Mar. 28, 2002, now U.S. Pat. No. 6,628,144, issued Sep. 30, 2003; which is a continuation of application Ser. No. 09/467,667, filed Dec. 17, 1999, now U.S. Pat. 6,396,300, issued May 28, 2002; which is a divisional of application Ser. No. 09/023,639, filed Feb. 13, 1998, now U.S. Pat. No. 6,114,878, issued Sep. 5, 2000. The disclosure of each of the previously referenced U.S. patent applications and patents referenced is hereby incorporated by reference in its entirety.
- This invention relates generally to electronic devices and, more specifically, to a circuit and method for isolating a contact pad from a logic circuit.
- Processed semiconductor wafers typically comprise an array of substantially isolated integrated circuitry locations, which are subsequently separated to form semiconductor dies. In order to test the operability of the integrated circuitry of a die location on a wafer, a wafer probe card is applied to each die location. The wafer probe card includes a series of pins that are placed in physical contact with a die location's contact pads, which in turn connect to the die location's circuitry. The pins apply voltages to the input contact pads and measure the resulting output electrical signals from the output contact pads. However, the wafer probe card's pins may not be able to extend to all of the contact pads. As a result, it is necessary to provide accessible redundant contact pads on the die location and couple them to particular logic circuits.
- An additional hardware limitation relevant to testing the die locations is the spacing between the pins of the wafer probe card. Specifically, the pins may be spaced further apart than the contact pads in a particular area of a die location. As a result, one contact pad in that area may not be serviceable by a pin. As a solution, prior art teaches providing a redundant contact pad in another area of the die location that can be reached by a pin. This redundant pad is connected to the same logic circuit as the unserviceable contact pad.
- There may also be other reasons for including additional contact pads on a die. Regardless of the reasons, prior art allows these redundant contact pads to remain connected to the logic circuit after they are no longer needed. By remaining connected, these redundant contact pads contribute additional capacitance to their associated logic circuits and thereby degrade performance of the die.
- Accordingly, the present invention provides a circuit for isolating a contact pad from a logic circuit. In a first exemplary embodiment, a complementary metal-oxide semiconductor (CMOS) multiplexer connects a redundant pad to a logic circuit, wherein the CMOS multiplexer is controlled by a fuse. Programming the fuse disables the multiplexer and prevents the redundant contact pad from affecting the logic circuit. Thus, this embodiment has the advantage of removing a parasitic component that might degrade performance of the logic circuit.
- In a second exemplary embodiment, one fuse circuit controls several multiplexers, wherein each multiplexer services a separate logic circuit. This embodiment offers the advantage of reducing capacitance of several logic circuits while simultaneously conserving the die space needed to do so.
- In a third exemplary embodiment, one fuse circuit controls two multiplexers, wherein both multiplexers service the same logic circuit. In addition to interposing a first multiplexer between the redundant contact pad and the logic circuit, a second multiplexer is interposed between a main contact pad and the logic circuit. Further, this second multiplexer is configured to operate conversely to the first multiplexer. Thus, before the fuse is programmed, only the redundant contact pad is in electrical communication with the logic circuit. After the fuse is programmed, only the main contact pad is in electrical communication with the logic circuit. The advantage offered by this embodiment is that, while one contact pad is being used, the other contact pad does not contribute additional capacitance.
- A fourth exemplary embodiment combines the features described in the second and third exemplary embodiments. Thus, not only does one fuse control the electrical communication of several logic circuits, but the fuse also controls which contact pad can be used with each logic circuit. Accordingly, this embodiment combines the advantages found in the second and third embodiments. A fifth embodiment achieves the same advantages discussed above using an anti-fuse in place of the fuse. In addition, all of the embodiments listed above provide capacitance-reducing advantages while avoiding accidental programming of the fuse due to an ESD event.
- Moreover, a sixth exemplary embodiment replaces the fuse controlled multiplexer with the fuse itself for linking the redundant contact pad with the logic circuit. In doing so, this embodiment offers all of the capacitance-reducing advantages of the embodiments discussed above and takes up less die space.
- In a seventh exemplary embodiment, an isolation circuit is used during a test mode to connect a logic circuit to a no-connect pin on an integrated device, thereby providing the advantage of having an additional access point for testing the integrated device. Once the test mode has ended, the fusing element is programmed and the no-connect pin electrically disconnects from the logic circuit.
- In an eighth exemplary embodiment, a die is provided having two groups of contact pads, wherein each group is configured to accommodate a different lead frame. One contact pad from each group is connected to a particular logic circuit. An isolation circuit similar to the fourth exemplary embodiment is provided to regulate electrical communication with the contact pads. Specifically, in an unprogrammed state, the isolation circuit electrically isolates the second group of contact pads from the logic circuits. The first group remains in electrical communication with the logic circuits and may accommodate an appropriate lead frame. If, on the other hand, a lead frame is chosen that is compatible with the second group of contact pads, then the entire
first group 64 can be isolated in a single programming step that also serves to enable communication between the entiresecond group 66 and the logic circuits. This embodiment has the advantage of providing a die that is compatible with two different types of lead frames. In addition, the adaptation requires at most one programming step. As a further advantage, this embodiment restricts additional capacitance from unneeded contact pads once the appropriate lead frame has been determined. - A ninth exemplary embodiment is configured in a manner similar to the eighth embodiment. Rather than including one all-encompassing isolation circuit, however, this embodiment includes several isolation circuits—one for each logic circuit. Each isolation circuit resembles the third exemplary embodiment in that the isolation circuit can be used to determine which contact pad communicates with the logic circuit—either the pad from the first group or the pad from the second group. By allowing a programming choice for each logic circuit, this embodiment provides a die that can adapt to other lead frames in addition to the two lead frames addressed in the eighth embodiment. Accordingly this embodiment also restricts additional capacitance from unneeded contact pads once the appropriate lead frame has been determined.
- In addition to these circuit embodiments, the present invention encompasses various methods for achieving these advantages.
-
FIG. 1 depicts a wafer probe card superimposed over a die. -
FIG. 2 demonstrates a circuit used in the prior art for testing a logic circuit on a die. -
FIG. 3 illustrates a first exemplary embodiment of the present invention. -
FIG. 4 illustrates a second exemplary embodiment of the present invention. -
FIG. 5 illustrates a third exemplary embodiment of the present invention. -
FIG. 6 illustrates a fourth exemplary embodiment of the present invention. -
FIG. 7 portrays a fifth exemplary embodiment of the present invention. -
FIG. 8 depicts a sixth exemplary embodiment of the present invention. -
FIG. 9 depicts a lead frame having a conductive lead configuration and accommodating a plurality of dies. -
FIG. 10 a is a partial pin-out diagram of a typical integrated device that exists in the prior art. -
FIG. 10 b demonstrates a seventh exemplary embodiment of the present invention. -
FIG. 11 displays an eighth exemplary embodiment of the present invention. -
FIG. 12 displays a ninth exemplary embodiment of the present invention. -
FIG. 1 illustrates the top view of awafer probe card 10 having a series ofpins 12 extending from two sides of thewafer probe card 10. In order to test aparticular die 14 on a wafer, thiswafer probe card 10 is placed over thedie 14. Thedie 14 includes a plurality ofcontact pads 16. For purposes of this application, a contact pad is defined to include any conductive surface configured to permit temporary or permanent electrical communication with a circuit or node. During testing, thepins 12 of thewafer probe card 10 are in communication withnearby contact pads 16. Given the configuration of thewafer probe card 10, however, thepins 12 may not be able to reachcontact pads 16 on certain areas of thedie 14. -
FIG. 2 demonstrates the solution in the prior art for this problem. If thecontact pad 16 for alogic circuit 18 cannot be accessed by thewafer probe card 10, then aredundant contact pad 20 is provided in a more accessible location and coupled to thelogic circuit 18. After testing, theoriginal contact pad 16 is once again used to access thelogic circuit 18. Theredundant contact pad 20, however, also remains coupled to thelogic circuit 18 and, as described above, may adversely affect the performance of the logic circuit in particular and the entire die in general. -
FIG. 3 illustrates one embodiment of the current invention that solves the problem remaining in the prior art solution. Anisolation circuit 22 is electrically interposed between theredundant contact pad 20 and thelogic circuit 18 in order to regulate electrical communication therebetween. Theisolation circuit 22 in this embodiment comprises a p-channellong L device 24 having a source coupled to apotential node 26. Thepotential node 26 is configured to accept a voltage source. The p-channellong L device 24 also has a drain coupled to asignal node 28. The gate of thelong L device 24 is bled to ground, thereby allowingsignal node 28 to constantly receive a voltage signal from thepotential node 26. - The
signal node 28 carries the voltage signal through a pathway leading to ground, but that pathway is interrupted by afuse 30. Moreover, thesignal node 28 is coupled to afirst inverter 32. The output of thefirst inverter 32 connects to the gate of an n-channel transistor Q1, which is a component of amultiplexer 80 electrically interposed between theredundant contact pad 20 and thelogic circuit 18. In addition, the output of thefirst inverter 32 serves as the input for asecond inverter 34. Thissecond inverter 34 connects to the gate of a p-channel transistor Q2, which is another component of themultiplexer 80. - In operation, the
potential node 26, the p-channellong L device 24, thesignal node 28, and thefuse 30 cooperate to determine the drive state of themultiplexer 80. Thefuse 30 is initially intact and provides grounding communication for thesignal node 28. Because thesignal node 28 is grounded, a low voltage signal, or “logic 0,” is generated and carried to thefirst inverter 32. Accordingly, the first inverter outputs a high voltage signal, or “logic 1.” The high signal drives the n-channel transistor Q1. The high signal also serves as input to thesecond inverter 34, and the resulting low signal drives the p-channel transistor Q2. With transistors Q1 and Q2 on, a range of signals may be transmitted between theredundant contact pad 20 and thelogic circuit 18. - The
redundant contact pad 20 can then be isolated by programming or “blowing” thefuse 30. Withfuse 30 blown, thesignal node 28 no longer has a direct path to ground. As a result, a high signal is sent in a new direction—to thefirst inverter 32. The resulting low signal turns off the n-channel transistor Q1. Further, the low signal is changed by thesecond inverter 34 to a high signal that turns off the p-channel transistor Q2. With both transistors Q1 and Q2 off, electrical communication between theredundant contact pad 20 and thelogic circuit 18 is prevented. - Moreover, the
potential node 26/signal node 28/fuse 30 configuration, hereinafter referred to as a “program circuit,” is not limited to driving only one multiplexer. As seen inFIG. 4 ,first inverter 32 andsecond inverter 34 can also be coupled to transistors Q1′ and Q2′ of asecond multiplexer 80′, wherein thesecond multiplexer 80′ is electrically interposed between anotherlogic circuit 18′ and anotherredundant contact pad 20′. As a result, this embodiment provides for the electrical isolation of two redundant contact pads by blowing only one fuse. Contactpads respective logic circuits - In yet another embodiment illustrated in
FIG. 5 , amultiplexer 81 is electrically interposed betweencontact pad 16 and thelogic circuit 18. As withmultiplexer 80,multiplexer 81 is comprises a p-channel transistor Q3 and an n-channel transistor Q4. However, whereas thefirst inverter 32 is coupled to the n-channel transistor Q1 ofmultiplexer 80, thefirst inverter 32 is instead coupled to the p-channel transistor Q3 ofmultiplexer 81. Similarly, thesecond inverter 34 connects to the p-channel transistor Q2 inmultiplexer 80 but drives the n-channel transistor Q4 inmultiplexer 81. By switching the driving signals in this fashion, the initial signals that serve to turn onmultiplexer 80 also turn offmultiplexer 81. Conversely, blowing the fuse, which turns offmultiplexer 80, serves to turn onmultiplexer 81. - Further, the embodiments depicted in
FIGS. 4 and 5 could be combined so that blowing onefuse 30 switches the communication arrangement for two or more logic circuits. Thus, as demonstrated inFIG. 6 ,multiplexers 80′ and 81′ are driven by the program circuit to allow electrical communication betweenlogic circuit 18′ andredundant contact pad 20′, while at the same time electrically isolatingcontact pad 16′. Meanwhile, the same program circuit allows for electrical communication betweenlogic circuit 18 andredundant contact pad 20 and electrically isolatescontact pad 16. Blowingfuse 30 switches the electrical communication pathways for bothlogic circuits -
FIG. 7 demonstrates another embodiment of the current invention. Theisolation circuit 22 has a similar configuration to the one inFIG. 3 except that (1) thefuse 30 has been replaced with an anti-fuse 36; (2) thesecond inverter 34 now drives the n-channel transistor Q1; and (3) thefirst inverter 32 directly drives the p-channel transistor Q2. Given this configuration, the direct path from thesignal node 28 to ground is initially barred by the anti-fuse 36. Consequently, a high signal is transmitted to thefirst inverter 32. The low signal output drives the p-channel transistor Q2. Thesecond inverter 34 turns this low signal into a high signal in order to drive the n-channel transistor Q1. With both transistors Q1 and Q2 on, the redundant contact pad is fully coupled to the logic circuit. Once the anti-fuse is programmed, however, thesignal node 28 becomes grounded and a low signal is transmitted to thefirst inverter 32, which sends a high turn-off signal to the p-channel transistor Q2. Moreover, this high signal is altered by thesecond inverter 34 so that a low signal turns off the n-channel transistor Q1. With both transistors Q1 and Q2 off, theredundant contact pad 20 is no longer in electrical communication withlogic circuit 18. - It can be appreciated that an anti-fuse 36 could replace the fuse many of the embodiments of this invention. Accordingly the “program circuit” could include an anti-fuse.
- An embodiment illustrated in
FIG. 8 demonstrates that theisolation circuit 22 can comprise thefuse 30 directly interposed between theredundant contact pad 20 and thelogic circuit 18, wherein programming the fuse isolates theredundant contact pad 20. Programming can occur at the completion of testing or at a stage in any other application where isolation of a contact pad is beneficial. It should be noted that, while this embodiment conserves die space, embodiments such as those inFIGS. 3 through 7 are better at preventing accidental programming due to an ESD event. - If wafer testing indicates a likelihood that the wafer has a yield of good quality dies, the dies are separated from the wafer and undergo a packaging process. Many such processes involve attaching a die 14 to a
lead frame 42, such as one shown inFIG. 9 , and usingbond wires 44 to connect thecontact pads 16 to the conductive leads 46 of thelead frame 42. The die/lead frame assembly may then be encased, with the outer ends of the conductive leads 46 remaining exposed to allow communication with external devices. However, some conductive leads may not be connected to the contact pads of a die. Such a conductive lead is designated as a “no-connect” or “NC” pin, as demonstrated in the pin-out diagram ofFIG. 10 a. - After assembly, a packaged device may then be subjected to further testing.
FIG. 10 b depicts an embodiment of the current invention that makes use of the no-connect pin 38 of the packaged die 14 for such testing. Prior to assembly, thedie 14 is configured to include aredundant contact pad 20 coupled to alogic circuit 18 through anisolation circuit 22. Further, the no-connect pin 38 is connected to theredundant contact pad 20 by abond wire 44. As a result, communication with thelogic circuit 18 may be accomplished during testing of the device through the no-connect pin 38. Once testing is complete, theisolation circuit 22, which may comprise one of the configurations described above, is programmed, thereby halting communication between the no-connect pin and the logic circuit. - Moreover, other embodiments of the current invention allow for isolating an additional contact pad that is not necessarily a test-mode pad. As shown in
FIG. 11 , isolation circuits can be used to allow a die to adapt to more than one lead frame configuration.FIG. 11 shows eightlogic circuits contact pads 64 located on opposingsides die 14. These eight logic circuits are also coupled to a second group ofcontact pads 66 extending along acenter axis 76 of the die 14 between the between the opposingsides isolation circuit 22 is also provided. In this embodiment, theisolation circuit 22 resembles the one depicted inFIG. 6 , where theisolation circuit 22 not only services more than one logic circuit but also enables exclusive electrical communication within a logic circuit to be switched between two contact pads. -
FIG. 11 further demonstrates that the first group ofcontact pads 64 is configured to accommodate a lead frame having conductive leads 72 that address the opposingsides die 14. The second group ofcontact pads 66 will favorably receive a lead frame having conductive leads 74 addressing internal portions of the die, such as those near thecenter axis 76. Thus, depending on the lead frame ultimately chosen, the current invention allows for particular contact pads to be isolated accordingly. As inFIG. 6 , the isolation circuit inFIG. 11 is assumed to be configured to turn on the transistors inmultiplexers 80 when the fuse is intact. It should also be noted thatmultiplexers 80 are interposed between the first group ofcontact pads 64 and their respective logic circuit. Further,multiplexers 81 are interposed between the second group ofcontact pads 66 and their respective logic circuit. Thus, if thefuse 30 is not blown, then electrical communication with thelogic circuits contact pads 64. Should it be determined to package the die 14 with a lead frame having conductive leads 72, the fuse remains unprogrammed, the conductive leads 72 are wire bonded to that group, and the second group ofcontact pads 66 remain isolated. If, however, a lead frame including conductive leads 74 is to be packaged with the die 14, then by programming asingle fuse 30, the second group of contact pads will be in electrical communication with thelogic circuits contact pads 64, having been isolated due to blowing the fuse, will not contribute additional capacitance to the circuit operations. - The embodiment illustrated in
FIG. 12 can accommodate still other lead frames, wherein only some of the contact pads of a group need to be isolated. While the logic circuit/contact pad layout inFIG. 12 is similar to the configuration inFIG. 11 , the isolation circuitry is preferably more like the arrangement inFIG. 5 . Furthermore, It would be beneficial in this embodiment to use a plurality ofisolation circuits 22 in order to provide onefuse 30 for every contact pad pair associated with a logic circuit. Given this configuration, eachfuse 30 can be programmed as needed to accommodate the lead frame. For example, the lead frame inFIG. 12 has some conductive leads 74 addressing internal portions of the die near thecenter axis 76, and the lead frame has other conductive leads 72 that address opposingsides die 14. Therefore, only some of the contact pads in thefirst group 64 should be isolated, as should some of the contact pads in thesecond group 66. The embodiment inFIG. 12 allows this selectivity. - It would be a further benefit to associate a particular group of contact pads with multiplexers having the same initial state. For example, assuming that each contact pad in the
first group 64 is respectively coupled to themultiplexer 80 of eachisolation circuit 22, it follows that the entirefirst group 64 is initially in electrical communication with thelogic circuits second group 66 is associated with themultiplexers 81 of theisolation circuits 22 and are therefore isolated. In order to accommodate the conductive leads 72, 74 illustrated inFIG. 12 , it is relatively easy, given contact pad/isolation circuit association, to determine that only thefuses 30 corresponding tologic circuits - In addition, one can appreciate that other lead frame adapter embodiments could use isolation circuits similar to those depicted in
FIGS. 3, 7 , and 8. - Finally, one of ordinary skill can appreciate that, although specific embodiments of this invention has been described for purposes of illustration, various modifications can be made without departing from the spirit and scope of the invention. For example, concerning the embodiments discussed above that use a fuse, such a fuse could comprise one of various types of fuses, including a link fuse or a laser fuse. Alternatively, the fuse could be replaced by an anti-fuse with minor configuration changes. Moreover, embodiments such as those in
FIGS. 3 through 7 using both a p-channel and an n-channel transistor as a link could be modified to use only one of the transistors. Accordingly, the invention is not limited except as stated in the claims.
Claims (11)
1. A signal regulation device coupled between a first conductive path and a second conductive path, comprising:
a signal reception device configured to carry a first signal having a first voltage and a second signal having a second voltage;
a signal control device coupled to said signal reception device and having an initial mode and an isolation mode, wherein:
said signal control device is configured to accept said first signal and divert said second signal during said initial mode, and
said signal control device is further configured to accept said second signal and divert said first signal during said isolation mode; and
a signal transmission device coupled to said first conductive path, said second conductive path, and to said signal control device, wherein:
said communication device is configured to receive a diverted signal selectively comprising said first signal and said second signal, and
said communication device is configured to allow electrical communication between said first conductive path and said second conductive path in response to receiving said first signal, and said communication device is further configured to prevent said electrical communication in response to receiving said second signal.
2. The signal regulation device in claim 1 , wherein said first voltage is higher than said second voltage.
3. The signal regulation device in claim 1 , wherein said second voltage is higher than said first voltage.
4. A test mode completion device for a circuit coupled to a redundant contact pad through a test conduit, comprising:
an isolation element, wherein:
said isolation element is incorporated within said test conduit; and
said isolation element is configured to electrically sever said test conduit before said circuit enters a non-test mode.
5. The test mode completion device in claim 4 , wherein said isolation element is configured to physically sever said test conduit before said logic circuit enters a non-test mode.
6. The test mode completion device in claim 5 , wherein said isolation element comprises a fuse.
7. A test device for an integrated device having a no-connect pin and a die, wherein said die has a logic circuit as well as a test contact pad coupled to said no-connect pin, comprising:
an isolation circuit coupled to said test contact pad and to said logic circuit, wherein said isolation circuit is configured to establish electrical communication between said test contact pad and to said logic circuit in a primary mode and prevent electrical communication between said test contact pad and to said logic circuit in a secondary mode.
8. The test device in claim 7 , wherein said isolation circuit is configured to transition from said primary mode to said secondary mode in general correspondence with a transition from a test mode of said integrated device to a non-test mode of said integrated device.
9. A circuit for a plurality of logic circuits respectively coupled to a plurality of contact pads, comprising:
a program circuit configured to have an initial operating characteristic and further configured to optionally permanently transition to a final operating characteristic in response to a reception by said program circuit of a program signal; and
a plurality of multiplexers coupled to said program circuit and respectively electrically interposed between said plurality of logic circuits and said plurality of contact pads, and further configured to deactivate in response to a transition to said final operating characteristic of said program circuit.
10. A testing circuit for a first logic circuit and a second logic circuit, wherein said first logic circuit is coupled to a first main contact pad and a first redundant contact pad, and wherein said second logic circuit is coupled to a second main contact pad and a second redundant contact pad, comprising:
a program circuit configured to transmit a test mode signal before a program event and further configured to transmit a non-test mode signal after said program event;
a first test mode multiplexer coupled to said program circuit, said first logic circuit, and to said first redundant contact pad; and further configured to support electrical communication between said first logic circuit and said first redundant contact pad during a transmission of said test mode signal;
a first non-test mode multiplexer coupled to said program circuit, said first logic circuit, and to said first main contact pad; and further configured to support electrical communication between said first logic circuit and said first main contact pad during a transmission of said non-test mode signal;
a second test mode multiplexer coupled to said program circuit, said second logic circuit, and to said second redundant contact pad; and further configured to support electrical communication between said second logic circuit and said second redundant contact during said transmission of said test mode signal; and
a second non-test mode multiplexer coupled to said program circuit, said second logic circuit, and to said second main contact pad; and further configured to support electrical communication between said second logic circuit and said second main contact pad during said transmission of said non-test mode signal.
11. A method of testing a logic circuit connected to a first access device, comprising:
connecting a second access device to said logic circuit;
examining said logic circuit through said second access device; and
electrically isolating said second access device from said logic circuit.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/646,988 US20070109016A1 (en) | 1998-02-13 | 2006-12-28 | Circuit and method for contact pad isolation |
Applications Claiming Priority (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/023,639 US6114878A (en) | 1998-02-13 | 1998-02-13 | Circuit for contact pad isolation |
US09/467,667 US6396300B1 (en) | 1998-02-13 | 1999-12-17 | Circuit and method for contact pad isolation |
US10/112,380 US6628144B2 (en) | 1998-02-13 | 2002-03-28 | Circuit and method for contact pad isolation |
US10/622,907 US6822475B2 (en) | 1998-02-13 | 2003-07-17 | Method for contact pad isolation |
US10/926,898 US7053650B2 (en) | 1998-02-13 | 2004-08-25 | Communication device for a logic circuit |
US11/394,256 US7196544B2 (en) | 1998-02-13 | 2006-03-30 | Communication device for a logic circuit |
US11/646,988 US20070109016A1 (en) | 1998-02-13 | 2006-12-28 | Circuit and method for contact pad isolation |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/394,256 Continuation US7196544B2 (en) | 1998-02-13 | 2006-03-30 | Communication device for a logic circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070109016A1 true US20070109016A1 (en) | 2007-05-17 |
Family
ID=21816348
Family Applications (7)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/023,639 Expired - Lifetime US6114878A (en) | 1998-02-13 | 1998-02-13 | Circuit for contact pad isolation |
US09/467,667 Expired - Lifetime US6396300B1 (en) | 1998-02-13 | 1999-12-17 | Circuit and method for contact pad isolation |
US10/112,380 Expired - Lifetime US6628144B2 (en) | 1998-02-13 | 2002-03-28 | Circuit and method for contact pad isolation |
US10/622,907 Expired - Lifetime US6822475B2 (en) | 1998-02-13 | 2003-07-17 | Method for contact pad isolation |
US10/926,898 Expired - Lifetime US7053650B2 (en) | 1998-02-13 | 2004-08-25 | Communication device for a logic circuit |
US11/394,256 Expired - Fee Related US7196544B2 (en) | 1998-02-13 | 2006-03-30 | Communication device for a logic circuit |
US11/646,988 Abandoned US20070109016A1 (en) | 1998-02-13 | 2006-12-28 | Circuit and method for contact pad isolation |
Family Applications Before (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/023,639 Expired - Lifetime US6114878A (en) | 1998-02-13 | 1998-02-13 | Circuit for contact pad isolation |
US09/467,667 Expired - Lifetime US6396300B1 (en) | 1998-02-13 | 1999-12-17 | Circuit and method for contact pad isolation |
US10/112,380 Expired - Lifetime US6628144B2 (en) | 1998-02-13 | 2002-03-28 | Circuit and method for contact pad isolation |
US10/622,907 Expired - Lifetime US6822475B2 (en) | 1998-02-13 | 2003-07-17 | Method for contact pad isolation |
US10/926,898 Expired - Lifetime US7053650B2 (en) | 1998-02-13 | 2004-08-25 | Communication device for a logic circuit |
US11/394,256 Expired - Fee Related US7196544B2 (en) | 1998-02-13 | 2006-03-30 | Communication device for a logic circuit |
Country Status (1)
Country | Link |
---|---|
US (7) | US6114878A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090091870A1 (en) * | 2007-10-04 | 2009-04-09 | Shao-Chang Huang | Esd avoiding circuits based on the esd detectors in a feedback loop |
US8854779B2 (en) * | 2012-08-22 | 2014-10-07 | SK Hynix Inc. | Integrated circuit |
Families Citing this family (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6509632B1 (en) * | 1998-01-30 | 2003-01-21 | Micron Technology, Inc. | Method of fabricating a redundant pinout configuration for signal enhancement in an IC package |
US6114878A (en) * | 1998-02-13 | 2000-09-05 | Micron Technology, Inc. | Circuit for contact pad isolation |
US6157204A (en) * | 1998-08-05 | 2000-12-05 | Micron Technology, Inc. | Buffer with adjustable slew rate and a method of providing an adjustable slew rate |
JP4234244B2 (en) * | 1998-12-28 | 2009-03-04 | 富士通マイクロエレクトロニクス株式会社 | Wafer level package and semiconductor device manufacturing method using wafer level package |
EP1118868B1 (en) * | 2000-01-18 | 2005-04-20 | Infineon Technologies AG | Chip card circuit with monitored test mode access |
US6417695B1 (en) * | 2001-03-15 | 2002-07-09 | Micron Technology, Inc. | Antifuse reroute of dies |
US6904552B2 (en) | 2001-03-15 | 2005-06-07 | Micron Technolgy, Inc. | Circuit and method for test and repair |
US20020133769A1 (en) * | 2001-03-15 | 2002-09-19 | Cowles Timothy B. | Circuit and method for test and repair |
DE60207572T2 (en) * | 2001-07-11 | 2006-08-10 | Formfactor, Inc., Livermore | METHOD FOR MANUFACTURING A NEEDLE CARD |
US6729019B2 (en) * | 2001-07-11 | 2004-05-04 | Formfactor, Inc. | Method of manufacturing a probe card |
US6525982B1 (en) * | 2001-09-11 | 2003-02-25 | Micron Technology, Inc. | Methods of programming and circuitry for a programmable element |
US7026646B2 (en) * | 2002-06-20 | 2006-04-11 | Micron Technology, Inc. | Isolation circuit |
US6967348B2 (en) * | 2002-06-20 | 2005-11-22 | Micron Technology, Inc. | Signal sharing circuit with microelectric die isolation features |
US6809574B1 (en) * | 2002-07-26 | 2004-10-26 | National Semiconductor Corp. | Back-drive circuit protection for I/O cells using CMOS process |
US7055069B2 (en) * | 2002-08-23 | 2006-05-30 | Infineon Technologies Ag | Spare input/output buffer |
US7509543B2 (en) * | 2003-06-17 | 2009-03-24 | Micron Technology, Inc. | Circuit and method for error test, recordation, and repair |
JP4305293B2 (en) * | 2003-10-14 | 2009-07-29 | 横河電機株式会社 | relay |
KR100884235B1 (en) * | 2003-12-31 | 2009-02-17 | 삼성전자주식회사 | Nonvolatile memory card |
US7759967B2 (en) * | 2004-01-09 | 2010-07-20 | Conexant Systems, Inc. | General purpose pin mapping for a general purpose application specific integrated circuit (ASIC) |
US6992939B2 (en) * | 2004-01-26 | 2006-01-31 | Micron Technology, Inc. | Method and apparatus for identifying short circuits in an integrated circuit device |
US8212367B2 (en) * | 2004-11-10 | 2012-07-03 | Sandisk Il Ltd. | Integrated circuit die with logically equivalent bonding pads |
US20060267221A1 (en) * | 2005-05-27 | 2006-11-30 | Allen Greg L | Integrated-circuit die having redundant signal pads and related integrated circuit, system, and method |
US7212060B1 (en) * | 2005-08-23 | 2007-05-01 | Xilinx, Inc. | Ground bounce protection circuit for a test mode pin |
US7466013B2 (en) | 2005-12-15 | 2008-12-16 | Etron Technology, Inc. | Semiconductor die structure featuring a triple pad organization |
US20070257116A1 (en) * | 2006-05-04 | 2007-11-08 | Hsiang-An Hsieh | Interface detection method of a multiple mode micro memory card |
US7482833B2 (en) * | 2007-04-21 | 2009-01-27 | Micron Technology, Inc. | Method and circuit for controlling pin capacitance in an electronic device |
US20080316660A1 (en) * | 2007-06-20 | 2008-12-25 | Ememory Technology Inc. | Electrostatic discharge avoiding circuit |
TWI355801B (en) * | 2008-04-01 | 2012-01-01 | Richtek Technology Corp | Dual power switch and voltage regulator using same |
CN102265519B (en) | 2009-01-09 | 2014-08-27 | Lg电子株式会社 | Apparatus for transmitting and receiving signal and method of transmitting and receiving signal |
TWI401687B (en) * | 2009-04-21 | 2013-07-11 | Ememory Technology Inc | Circuit for processing signal and flash memory |
US7911752B1 (en) * | 2009-10-29 | 2011-03-22 | Ememory Technology Inc. | Programming PAD ESD protection circuit |
TW201317756A (en) * | 2011-10-20 | 2013-05-01 | Hon Hai Prec Ind Co Ltd | Power supply upgrading system |
CN103391093B (en) * | 2012-05-09 | 2018-10-19 | 恩智浦美国有限公司 | Reconfigurable integrated circuit |
US10256227B2 (en) * | 2016-04-12 | 2019-04-09 | Vishay-Siliconix | Semiconductor device having multiple gate pads |
US10410938B1 (en) | 2018-04-03 | 2019-09-10 | Micron Technology, Inc. | Apparatuses and methods for coupling contact pads to a circuit in a semiconductor device |
US11217541B2 (en) | 2019-05-08 | 2022-01-04 | Vishay-Siliconix, LLC | Transistors with electrically active chip seal ring and methods of manufacture |
EP3742486A1 (en) * | 2019-05-21 | 2020-11-25 | Infineon Technologies AG | Circuit including configuration terminal and method |
US11218144B2 (en) | 2019-09-12 | 2022-01-04 | Vishay-Siliconix, LLC | Semiconductor device with multiple independent gates |
Citations (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4495603A (en) * | 1980-07-31 | 1985-01-22 | Varshney Ramesh C | Test system for segmented memory |
US4533841A (en) * | 1981-09-03 | 1985-08-06 | Tokyo Shibaura Denki Kabushiki Kaisha | MOS logic circuit responsive to an irreversible control voltage for permanently varying its signal transfer characteristic |
US5107208A (en) * | 1989-12-19 | 1992-04-21 | North American Philips Corporation | System for partitioning and testing submodule circuits of an integrated circuit |
US5272365A (en) * | 1990-03-29 | 1993-12-21 | Kabushiki Kaisha Toshiba | Silicon transistor device with silicon-germanium electron gas hetero structure channel |
US5402390A (en) * | 1993-10-04 | 1995-03-28 | Texas Instruments Inc. | Fuse selectable timing signals for internal signal generators |
US5517455A (en) * | 1994-03-31 | 1996-05-14 | Sgs-Thomson Microelectronics, Inc. | Integrated circuit with fuse circuitry simulating fuse blowing |
US5526317A (en) * | 1992-11-13 | 1996-06-11 | Sgs-Thomson Microelectronics, Inc. | Structure for using a portion of an integrated circuit die |
US5726585A (en) * | 1995-05-25 | 1998-03-10 | Samsung Electronics Co., Ltd. | Switching circuit for use in a semiconductor memory device |
US5859442A (en) * | 1996-12-03 | 1999-01-12 | Micron Technology, Inc. | Circuit and method for configuring a redundant bond pad for probing a semiconductor |
US5929691A (en) * | 1996-06-19 | 1999-07-27 | Samsung Eelectronics, Co., Ltd. | Mode setting circuit for a memory device |
US6114878A (en) * | 1998-02-13 | 2000-09-05 | Micron Technology, Inc. | Circuit for contact pad isolation |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH03196536A (en) | 1989-12-25 | 1991-08-28 | Nec Corp | Semiconductor integrated circuit device |
US5726317A (en) * | 1995-09-05 | 1998-03-10 | Fuji Xerox Co., Ltd. | Cyclobutenedione compounds |
US5726858A (en) * | 1996-05-23 | 1998-03-10 | Compaq Computer Corporation | Shielded electrical component heat sink apparatus |
-
1998
- 1998-02-13 US US09/023,639 patent/US6114878A/en not_active Expired - Lifetime
-
1999
- 1999-12-17 US US09/467,667 patent/US6396300B1/en not_active Expired - Lifetime
-
2002
- 2002-03-28 US US10/112,380 patent/US6628144B2/en not_active Expired - Lifetime
-
2003
- 2003-07-17 US US10/622,907 patent/US6822475B2/en not_active Expired - Lifetime
-
2004
- 2004-08-25 US US10/926,898 patent/US7053650B2/en not_active Expired - Lifetime
-
2006
- 2006-03-30 US US11/394,256 patent/US7196544B2/en not_active Expired - Fee Related
- 2006-12-28 US US11/646,988 patent/US20070109016A1/en not_active Abandoned
Patent Citations (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4495603A (en) * | 1980-07-31 | 1985-01-22 | Varshney Ramesh C | Test system for segmented memory |
US4533841A (en) * | 1981-09-03 | 1985-08-06 | Tokyo Shibaura Denki Kabushiki Kaisha | MOS logic circuit responsive to an irreversible control voltage for permanently varying its signal transfer characteristic |
US5107208A (en) * | 1989-12-19 | 1992-04-21 | North American Philips Corporation | System for partitioning and testing submodule circuits of an integrated circuit |
US5272365A (en) * | 1990-03-29 | 1993-12-21 | Kabushiki Kaisha Toshiba | Silicon transistor device with silicon-germanium electron gas hetero structure channel |
US5526317A (en) * | 1992-11-13 | 1996-06-11 | Sgs-Thomson Microelectronics, Inc. | Structure for using a portion of an integrated circuit die |
US5402390A (en) * | 1993-10-04 | 1995-03-28 | Texas Instruments Inc. | Fuse selectable timing signals for internal signal generators |
US5517455A (en) * | 1994-03-31 | 1996-05-14 | Sgs-Thomson Microelectronics, Inc. | Integrated circuit with fuse circuitry simulating fuse blowing |
US5726585A (en) * | 1995-05-25 | 1998-03-10 | Samsung Electronics Co., Ltd. | Switching circuit for use in a semiconductor memory device |
US5929691A (en) * | 1996-06-19 | 1999-07-27 | Samsung Eelectronics, Co., Ltd. | Mode setting circuit for a memory device |
US5859442A (en) * | 1996-12-03 | 1999-01-12 | Micron Technology, Inc. | Circuit and method for configuring a redundant bond pad for probing a semiconductor |
US6114878A (en) * | 1998-02-13 | 2000-09-05 | Micron Technology, Inc. | Circuit for contact pad isolation |
US6396300B1 (en) * | 1998-02-13 | 2002-05-28 | Micron Technology, Inc. | Circuit and method for contact pad isolation |
US6628144B2 (en) * | 1998-02-13 | 2003-09-30 | Micron Technology, Inc. | Circuit and method for contact pad isolation |
US6822475B2 (en) * | 1998-02-13 | 2004-11-23 | Micron Technology, Inc. | Method for contact pad isolation |
US7053650B2 (en) * | 1998-02-13 | 2006-05-30 | Micron Technology, Inc. | Communication device for a logic circuit |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090091870A1 (en) * | 2007-10-04 | 2009-04-09 | Shao-Chang Huang | Esd avoiding circuits based on the esd detectors in a feedback loop |
US7706114B2 (en) * | 2007-10-04 | 2010-04-27 | Ememory Technology Inc. | ESD avoiding circuits based on the ESD detectors in a feedback loop |
US8854779B2 (en) * | 2012-08-22 | 2014-10-07 | SK Hynix Inc. | Integrated circuit |
Also Published As
Publication number | Publication date |
---|---|
US6822475B2 (en) | 2004-11-23 |
US20050024093A1 (en) | 2005-02-03 |
US6114878A (en) | 2000-09-05 |
US7196544B2 (en) | 2007-03-27 |
US20020109529A1 (en) | 2002-08-15 |
US20040046591A1 (en) | 2004-03-11 |
US6628144B2 (en) | 2003-09-30 |
US20060176076A1 (en) | 2006-08-10 |
US7053650B2 (en) | 2006-05-30 |
US6396300B1 (en) | 2002-05-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7053650B2 (en) | Communication device for a logic circuit | |
US6417721B2 (en) | Device and method for limiting the extent to which circuits in integrated circuit dice electrically load bond pads and other circuit nodes in the dice | |
KR100589742B1 (en) | A semiconductor circuitry comprising fuse programmable i/o organization | |
US6327125B1 (en) | Integrated circuit with removable ESD protection | |
US5859442A (en) | Circuit and method for configuring a redundant bond pad for probing a semiconductor | |
WO2002075926B1 (en) | Antifuse reroute of dies | |
US5166557A (en) | Gate array with built-in programming circuitry | |
US6133053A (en) | Circuit and a method for configuring pad connections in an integrated device | |
EP0482658B1 (en) | Semiconductor integrated circuit provided with emitter coupled logic input/ output buffers | |
US7183671B2 (en) | Semiconductor device and method for producing the same | |
EP0535776B1 (en) | Integrated circuit | |
KR101086519B1 (en) | Integrated circuit with controllable test access to internal analog signal pads of an area array | |
US6599764B1 (en) | Isolation testing scheme for multi-die packages | |
US6819161B2 (en) | Structure for temporarily isolating a die from a common conductor to facilitate wafer level testing | |
US10935597B2 (en) | Semiconductor device including test circuit | |
GB2270795A (en) | Trimming integrated circuits | |
JPH08181181A (en) | Semiconductor integrated circuit device | |
JPH0669437A (en) | Integrated circuit device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |