US20070085129A1 - Nitride read only memory device with buried diffusion spacers and method for making the same - Google Patents
Nitride read only memory device with buried diffusion spacers and method for making the same Download PDFInfo
- Publication number
- US20070085129A1 US20070085129A1 US11/250,959 US25095905A US2007085129A1 US 20070085129 A1 US20070085129 A1 US 20070085129A1 US 25095905 A US25095905 A US 25095905A US 2007085129 A1 US2007085129 A1 US 2007085129A1
- Authority
- US
- United States
- Prior art keywords
- memory device
- layer
- making
- recited
- periphery
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 52
- 238000000034 method Methods 0.000 title claims abstract description 49
- 238000009792 diffusion process Methods 0.000 title claims abstract description 41
- 150000004767 nitrides Chemical class 0.000 title abstract description 31
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 82
- 229920005591 polysilicon Polymers 0.000 claims abstract description 82
- 239000000758 substrate Substances 0.000 claims abstract description 28
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 27
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 27
- 239000010703 silicon Substances 0.000 claims abstract description 27
- 239000010410 layer Substances 0.000 claims description 88
- 239000012212 insulator Substances 0.000 claims description 32
- 238000002513 implantation Methods 0.000 claims description 15
- 238000000151 deposition Methods 0.000 claims description 11
- 238000005530 etching Methods 0.000 claims description 8
- 229920002120 photoresistant polymer Polymers 0.000 claims description 7
- 239000011229 interlayer Substances 0.000 claims description 5
- 238000000137 annealing Methods 0.000 claims description 4
- 230000008021 deposition Effects 0.000 claims 2
- 238000000059 patterning Methods 0.000 claims 1
- 230000002093 peripheral effect Effects 0.000 claims 1
- 239000007943 implant Substances 0.000 description 10
- 230000000694 effects Effects 0.000 description 6
- 238000005468 ion implantation Methods 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000006870 function Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B43/00—EEPROM devices comprising charge-trapping gate insulators
- H10B43/30—EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
Definitions
- the present invention relates generally to a semiconductor memory device, and more particularly, to a nitride read only memory device with buried diffusion spacers and a method for making such a device.
- a nitride read only memory device has an oxide-nitride -oxide (ONO) layer disposed over its silicon substrate.
- a polysilicon gate is disposed over the ONO layer.
- Two buried diffusion (BD) regions are implanted on the silicon substrate and are positioned adjacent to sidewalls of the polysilicon gate. Functioning as a source and a drain for the nitride read only memory device, the two BD regions are implanted through an ion implantation process.
- a channel is formed at the silicon substrate underneath the ONO layer and between the two BD regions.
- the increase of thermal budget will improve the reliability of the nitride read only memory device.
- the increase of thermal budget can also make the nitride read only memory device to be prone to the short channel effect.
- the scaling of the nitride read only memory device can also induce the short channel effect.
- One way to prevent the occurrence of the short channel effect for this nitride read only memory device is to implant two pocket implant regions at each end of the channel with each pocket implant region adjacent to one of the BD regions.
- the pocket implantation process will cause implant damages at the sidewalls of the polysilicon gate and the areas of the ONO layer that are close to where the charges are stored, which will jeopardize the reliability of the nitride read only memory device.
- the present invention fills this need by providing a nitride read only memory device with buried diffusion spacers. A method for making this device is also described.
- a nitride read only memory device with buried diffusion spacers includes a silicon substrate with two buried diffusion regions. An oxide-nitride-oxide (ONO) layer is formed on top of the silicon substrate. The two buried diffusion regions are covered by the ONO layer. A polysilicon gate is defined over portion of the ONO layer between the two buried diffusion regions such that each of the two sidewalls of the polysilicon gate is above an approximate interface of each of the two buried diffusion regions, respectively.
- Two buried diffusion spacers i.e., two insulator spacers, are defined respectively beside the two sidewalls of the polysilicon gate and over the ONO layer.
- each of the insulator spacers has a thickness of between about 100 angstroms to about 500 angstroms. In another embodiment, the insulator spacers are made of oxide.
- a method for making such a nitride read only memory device is described.
- a silicon substrate having an ONO layer formed thereon is provided.
- a polysilicon gate, with less than a length of the ONO layer, is formed over the ONO layer.
- Two buried diffusion spacers (insulator spacers) are formed beside the two sidewalls of the polysilicon gate and over the ONO layer.
- two buried diffusion regions are implanted through the ONO layer on the silicon substrate next to the two insulator spacers.
- the two buried diffusion regions are then annealed such that the approximate interfaces of the buried diffusion regions are under the two sidewalls of the polysilicon gate.
- the insulator spacers are formed by depositing a conformal insulator layer over the polysilicon gate and then etching off the portion of the conformal insulator layer on top of the polysilicon gate.
- the two buried diffusion regions are annealed by a rapid thermal anneal process.
- the two buried diffusion regions are implanted by a buried diffusion implantation process and a pocket implantation process.
- the implant damage caused by a pocket implantation process, will only occur substantially under the insulator spacers on the ONO layer.
- the implant damage areas on the ONO layer are away from where the charges are stored.
- the polysilicon gate will not be affected by the pocket implantation process.
- the nitride read only memory device with buried diffusion spacers improves its reliability, suppresses the short channel effect, and has high potential for device scaling.
- FIG. 1 ( a )-( d ) illustrate an exemplary method for making two nitride read only memory devices with buried diffusion spacers in accordance with one embodiment of the present invention.
- FIG. 2 illustrates a cross-sectional view of a nitride read only memory device with two diffusion spacers in accordance with one embodiment of the present invention.
- FIG. 3 ( a )- 3 ( g ) illustrate an exemplary method for making nitride read only memory devices along with a periphery device in accordance with one embodiment of the present invention.
- FIG. 1 ( a )-( d ) illustrate an exemplary method for making two nitride read only memory devices with buried diffusion spacers in accordance with one embodiment of the present invention.
- a silicon substrate 110 has an oxide-nitride -oxide (ONO) layer 120 formed thereon.
- a polysilicon layer, formed on top of the ONO layer 120 is patterned etched until the underling ONO layer 120 is exposed. As a result, three trenches 140 are formed.
- the remaining polysilicon layer forms two polysilicon gates 130 for the nitride read only memory devices.
- BD spacers 150 i.e., four insulator spacers, are formed at sidewalls of the two polysilicon gates 130 by depositing a conformal layer of oxide over each of the two polysilicon gates 130 and etching off the portion of the conformal layer of oxide that is disposed on top of each of the two polysilicon gates 130 .
- an ion implantation process is performed to implant three BD regions 160 in the portions of the silicon substrate that are underneath the ONO layer 120 and below the three trenches 140 .
- the ion implantation process includes a BD implantation process and a pocket implantation process.
- the BD implantation is performed at angle that is perpendicular to the surface of the ONO layer 120
- the pocket implantation is performed at a tilt angle relative to the surface of the ONO layer 120 .
- the tilt angle can range between about 0 degrees and about 60 degrees.
- an annealing process is performed to drive-in the three BD regions 160 such that the approximate interfaces of the BD regions 160 are under the sidewalls of the polysilicon gates 130 .
- three expanded BD regions 160 result in the drove-in BD regions 160 ′.
- three BD oxide regions 170 are formed over the ONO layer 120 to fill up the three trenches 140 .
- a polysilicon layer 180 is deposited over the three BD oxide regions 170 , the two polysilicon gates 130 , and the four BD spacers 150 .
- the polysilicon layer 180 is then patterned etched transversally to form a word line for the nitride read only memory devices. As shown in FIG. 1 ( d ), two nitride read only memory devices are formed (device_ 1 and device_ 2 ).
- FIG. 2 is a cross-sectional view of a nitride read only memory device with two BD spacers in accordance with one embodiment of the present invention.
- the nitride read only memory device has a silicon substrate 110 with two drove-in BD regions 160 ′.
- An ONO layer 120 is disposed over the silicon substrate 110 .
- a polysilicon gate 130 is defined over the portion of the ONO layer 120 between the two drove-in BD regions 160 ′.
- Each of the two sidewalls of the polysilicon gate 130 is above an approximate interface 230 of each of the two drove-in BD regions 160 ′.
- Two BD spacers 150 i.e., two insulator spacers, are formed at each of the two sidewalls of the polysilicon gate 130 .
- each of the BD spacers ranges from between about 100 angstroms to 500 angstroms.
- the approximate interface 230 of each of the two drove-in BD regions 160 ′ is located under one of the sidewalls of the polysilicon gate 130 . Only one sidewall with the illustrated range 240 is shown, but it will be understood that the range applies to all of the interfaces 230 .
- Two BD oxide regions 170 are formed beside each of the two BD spacers 150 .
- a polysilicon layer 180 is defined over the two BD oxide regions 170 , the two BD spacers 150 , and the polysilicon gate 130 .
- the polysilicon layer 180 functions as a word line
- the two drove-in BD regions 160 ′ function as source/drain regions, i.e., bit lines.
- the nitride read only memory device is capable of storing charges 210 at the ONO layer 120 close to the approximate interfaces of the drove-in BD regions 160 ′. Because of the two BD spacers 150 , the two implant damage areas 220 , which are caused by a pocket implantation process, will occur at the ONO layer 120 substantially under the BD spacers 150 . The polysilicon gate 130 will not be damaged by the pocket implantation process. As illustrated, the two implant damage areas 220 are away from where the charges 210 are stored, which improves the reliability of the nitride read only memory device and provides high potential for the nitride read only memory device scaling. Furthermore, the short channel effect is effectively suppressed.
- FIG. 3 ( a )-( g ) illustrate an exemplary method for making nitride read only memory devices along with a periphery device in accordance with one embodiment of the present invention.
- a silicon substrate 310 is divided into a memory region and a periphery region.
- a layer of ONO is formed on top of the silicon substrate 310 to cover the top surface of the silicon substrate 310 belonging to both the memory region and the periphery region.
- a photoresist 325 is deposited on top of the layer of ONO to block the portion of the layer of ONO belonging to the memory region.
- the layer of ONO is then patterned etched to remove the portion of the layer of ONO belonging to the periphery region.
- a periphery gate oxide layer 330 is then deposited, next to the ONO layer 320 , on top of the substrate belonging to the periphery region.
- a layer of polysilicon is deposited on tops of the ONO layer 320 and the periphery gate oxide layer 330 .
- the layer of polysilicon is patterned by photoresists 345 and 345 ′, and then etched until the underling ONO layer 320 is exposed to form trenches 315 .
- the portion of the layer of polysilicon belonging to the periphery region is not etched because of the blocking of the photoresist 345 ′.
- the remaining layer of polysilicon forms the polysilicon gates 340 and the polysilicon region 340 ′.
- BD spacers 350 are formed on sidewalls of the polysilicon gates 340 and the polysilicon region 340 ′. Then, BD regions 355 are implanted on portions of the silicon substrate 310 that lie underneath the ONO layer 320 and below the trenches 315 .
- the BD spacers 350 are formed by depositing a conformal layer of oxide over each of the polysilicon gates 340 and the polysilicon region 340 ′, and then etching off the portion of the conformal layer of oxide that is disposed on top of each of the polysilicon gates 340 and the polysilicon region 340 ′. As indicated by the arrows, the BD regions 355 are formed by an ion implantation process that includes a BD implantation process and a pocket implantation process.
- a furnace annealing process is performed to drive-in the BD regions 355 such that the approximate interfaces of the BD regions 355 are under the sidewalls of the polysilicon gates 340 .
- the expanded BD regions 355 result in three drove-in BD regions 355 ′.
- BD oxide regions 360 are formed over the ONO layer 320 to fill in the trenches 315 .
- a polysilicon layer 365 is deposited over the BD oxide regions 360 , the polysilicon gates 340 , and the BD spacers 350 .
- a patterned etching process is performed to the polysilicon layer 365 to form transverse word lines 365 ′ and two trenches 375 and 376 at the periphery region.
- the trenches 375 and 376 are formed in two steps: ( 1 ) Portions of the polysilicon layer 365 and the polysilicon region 340 ′ are etched off, the remaining polysilicon layer 365 belonging to the periphery region and the remaining polysilicon region 340 ′ form a periphery polysilicon gate 370 ; and ( 2 ) After two periphery insulator spacers 355 are formed at sidewalls of the periphery polysilicon gate 370 , portions of the periphery gate oxide layer 330 which are not covered by the periphery polysilicon gate 370 and the two periphery insulator spacers 355 are etched off, resulting in the periphery gate oxide layer 330 ′.
- the two periphery insulator spacers 355 are formed by depositing an insulator layer over the periphery polysilicon gate 370 and etching off the portion of the insulator layer which lies on top of the periphery polysilicon gate 370 .
- the thickness of each of the periphery insulator spacers ranges from between about 1500 angstroms to about 2500 angstroms.
- silicide layers 380 is formed at tops of the word line 365 ′ and the periphery polysilicon gate 370 , and at bottom of the trench 375 .
- an interlayer dielectric 385 is deposited over the silicide layers 380 such that the trenches 375 and 376 are filled.
- two contacts 390 are placed into the interlayer dielectric 385 after the interlayer dielectric 385 is patterned etched.
- two metal layers 395 are placed over the two contacts 390 on top of the interlayer dielectric 385 .
- the two metal layers 395 are used as the conductive layers for the nitride read only memory devices and the periphery device.
- the two contacts can be tungsten, whereas the two metal layers can be aluminum.
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
A method for making a nitride read only memory device with buried diffusion spacers is disclosed. An oxide-nitride-oxide (ONO) layer is formed on top of a silicon substrate, and a polysilicon gate is formed over the ONO layer. The polysilicon gate is formed less than a length of the ONO layer. Two buried diffusion spacers are formed beside two sidewalls of the polysilicon gate and over the ONO layer. Two buried diffusion regions are implanted on the silicon substrate next to the two buried diffusion spacers. The two buried diffusion regions are then annealed such that the approximate interfaces of the buried diffusion regions are under the sidewalls of the polysilicon gate. The structure of a nitride read only memory device with buried diffusion spacers is also described.
Description
- 1. Field of the Invention
- The present invention relates generally to a semiconductor memory device, and more particularly, to a nitride read only memory device with buried diffusion spacers and a method for making such a device.
- 2. Description of the Related Art
- As is well known in the art, a nitride read only memory device has an oxide-nitride -oxide (ONO) layer disposed over its silicon substrate. A polysilicon gate is disposed over the ONO layer. Two buried diffusion (BD) regions are implanted on the silicon substrate and are positioned adjacent to sidewalls of the polysilicon gate. Functioning as a source and a drain for the nitride read only memory device, the two BD regions are implanted through an ion implantation process. A channel is formed at the silicon substrate underneath the ONO layer and between the two BD regions.
- During the fabrication process, the increase of thermal budget will improve the reliability of the nitride read only memory device. However, the increase of thermal budget can also make the nitride read only memory device to be prone to the short channel effect. In addition, the scaling of the nitride read only memory device can also induce the short channel effect. One way to prevent the occurrence of the short channel effect for this nitride read only memory device is to implant two pocket implant regions at each end of the channel with each pocket implant region adjacent to one of the BD regions. Nevertheless, because the two pocket implant regions are implanted at a tilt angle, the pocket implantation process will cause implant damages at the sidewalls of the polysilicon gate and the areas of the ONO layer that are close to where the charges are stored, which will jeopardize the reliability of the nitride read only memory device.
- In view of the foregoing, there is a need for a nitride read only memory device and a fabrication method that will improve the reliability of the device and suppress the short channel effect.
- Broadly speaking, the present invention fills this need by providing a nitride read only memory device with buried diffusion spacers. A method for making this device is also described.
- In accordance with one aspect of the present invention, a nitride read only memory device with buried diffusion spacers is provided. This device includes a silicon substrate with two buried diffusion regions. An oxide-nitride-oxide (ONO) layer is formed on top of the silicon substrate. The two buried diffusion regions are covered by the ONO layer. A polysilicon gate is defined over portion of the ONO layer between the two buried diffusion regions such that each of the two sidewalls of the polysilicon gate is above an approximate interface of each of the two buried diffusion regions, respectively. Two buried diffusion spacers, i.e., two insulator spacers, are defined respectively beside the two sidewalls of the polysilicon gate and over the ONO layer. In one embodiment, each of the insulator spacers has a thickness of between about 100 angstroms to about 500 angstroms. In another embodiment, the insulator spacers are made of oxide.
- In accordance with another aspect of the present invention, a method for making such a nitride read only memory device is described. In this method, a silicon substrate having an ONO layer formed thereon is provided. A polysilicon gate, with less than a length of the ONO layer, is formed over the ONO layer. Two buried diffusion spacers (insulator spacers) are formed beside the two sidewalls of the polysilicon gate and over the ONO layer. Next, two buried diffusion regions are implanted through the ONO layer on the silicon substrate next to the two insulator spacers. The two buried diffusion regions are then annealed such that the approximate interfaces of the buried diffusion regions are under the two sidewalls of the polysilicon gate. In one embodiment, the insulator spacers are formed by depositing a conformal insulator layer over the polysilicon gate and then etching off the portion of the conformal insulator layer on top of the polysilicon gate. In another embodiment, the two buried diffusion regions are annealed by a rapid thermal anneal process. In yet another embodiment, the two buried diffusion regions are implanted by a buried diffusion implantation process and a pocket implantation process.
- Because of the insulator spacers are positioned beside the two sidewalls of the polysilicon gate, the implant damage, caused by a pocket implantation process, will only occur substantially under the insulator spacers on the ONO layer. Thus, the implant damage areas on the ONO layer are away from where the charges are stored. In addition, the polysilicon gate will not be affected by the pocket implantation process. As a result, the nitride read only memory device with buried diffusion spacers improves its reliability, suppresses the short channel effect, and has high potential for device scaling.
- It is to be understood that the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
- The accompanying drawings, which are incorporated in and constitute part of this specification, illustrate exemplary embodiments of the invention and together with the description serve to explain the principles of the invention.
FIG. 1 (a)-(d) illustrate an exemplary method for making two nitride read only memory devices with buried diffusion spacers in accordance with one embodiment of the present invention.FIG. 2 illustrates a cross-sectional view of a nitride read only memory device with two diffusion spacers in accordance with one embodiment of the present invention.FIG. 3 (a)-3(g) illustrate an exemplary method for making nitride read only memory devices along with a periphery device in accordance with one embodiment of the present invention. - Reference is made in detail to embodiments of the invention. While the invention is described in conjunction with the embodiments, the invention is not intended to be limited by these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the invention, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, as is obvious to one ordinarily skilled in the art, the invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so that aspects of the invention will not be obscured.
-
FIG. 1 (a)-(d) illustrate an exemplary method for making two nitride read only memory devices with buried diffusion spacers in accordance with one embodiment of the present invention. With reference toFIG. 1 (a), asilicon substrate 110 has an oxide-nitride -oxide (ONO)layer 120 formed thereon. A polysilicon layer, formed on top of theONO layer 120, is patterned etched until theunderling ONO layer 120 is exposed. As a result, threetrenches 140 are formed. The remaining polysilicon layer forms twopolysilicon gates 130 for the nitride read only memory devices. - Next, as shown in
FIG. 1 (b), four buried diffusion (BD)spacers 150, i.e., four insulator spacers, are formed at sidewalls of the twopolysilicon gates 130 by depositing a conformal layer of oxide over each of the twopolysilicon gates 130 and etching off the portion of the conformal layer of oxide that is disposed on top of each of the twopolysilicon gates 130. - Turning to
FIG. 1 (c), an ion implantation process is performed to implant threeBD regions 160 in the portions of the silicon substrate that are underneath theONO layer 120 and below the threetrenches 140. The ion implantation process includes a BD implantation process and a pocket implantation process. As shown by the arrows inFIG. 1 (c), the BD implantation is performed at angle that is perpendicular to the surface of theONO layer 120, whereas the pocket implantation is performed at a tilt angle relative to the surface of theONO layer 120. The tilt angle can range between about 0 degrees and about 60 degrees. - Continuing to
FIG. 1 (d), an annealing process is performed to drive-in the threeBD regions 160 such that the approximate interfaces of theBD regions 160 are under the sidewalls of thepolysilicon gates 130. Thus, three expandedBD regions 160 result in the drove-inBD regions 160′. As shown, threeBD oxide regions 170 are formed over theONO layer 120 to fill up the threetrenches 140. Finally, apolysilicon layer 180 is deposited over the threeBD oxide regions 170, the twopolysilicon gates 130, and the fourBD spacers 150. Thepolysilicon layer 180 is then patterned etched transversally to form a word line for the nitride read only memory devices. As shown inFIG. 1 (d), two nitride read only memory devices are formed (device_1 and device_2). -
FIG. 2 is a cross-sectional view of a nitride read only memory device with two BD spacers in accordance with one embodiment of the present invention. The nitride read only memory device has asilicon substrate 110 with two drove-inBD regions 160′. AnONO layer 120 is disposed over thesilicon substrate 110. Apolysilicon gate 130 is defined over the portion of theONO layer 120 between the two drove-inBD regions 160′. Each of the two sidewalls of thepolysilicon gate 130 is above an approximate interface 230 of each of the two drove-inBD regions 160′. TwoBD spacers 150, i.e., two insulator spacers, are formed at each of the two sidewalls of thepolysilicon gate 130. The thickness of each of the BD spacers ranges from between about 100 angstroms to 500 angstroms. As shown by the drove-in BD region interface range 240, the approximate interface 230 of each of the two drove-inBD regions 160′ is located under one of the sidewalls of thepolysilicon gate 130. Only one sidewall with the illustrated range 240 is shown, but it will be understood that the range applies to all of the interfaces 230. TwoBD oxide regions 170 are formed beside each of the twoBD spacers 150. Apolysilicon layer 180 is defined over the twoBD oxide regions 170, the twoBD spacers 150, and thepolysilicon gate 130. For the nitride read only memory device, thepolysilicon layer 180 functions as a word line, and the two drove-inBD regions 160′ function as source/drain regions, i.e., bit lines. - As shown, the nitride read only memory device is capable of storing
charges 210 at theONO layer 120 close to the approximate interfaces of the drove-inBD regions 160′. Because of the twoBD spacers 150, the twoimplant damage areas 220, which are caused by a pocket implantation process, will occur at theONO layer 120 substantially under theBD spacers 150. Thepolysilicon gate 130 will not be damaged by the pocket implantation process. As illustrated, the twoimplant damage areas 220 are away from where thecharges 210 are stored, which improves the reliability of the nitride read only memory device and provides high potential for the nitride read only memory device scaling. Furthermore, the short channel effect is effectively suppressed. -
FIG. 3 (a)-(g) illustrate an exemplary method for making nitride read only memory devices along with a periphery device in accordance with one embodiment of the present invention. As shown inFIG. 3 (a), asilicon substrate 310 is divided into a memory region and a periphery region. A layer of ONO is formed on top of thesilicon substrate 310 to cover the top surface of thesilicon substrate 310 belonging to both the memory region and the periphery region. Aphotoresist 325 is deposited on top of the layer of ONO to block the portion of the layer of ONO belonging to the memory region. The layer of ONO is then patterned etched to remove the portion of the layer of ONO belonging to the periphery region. Thus, the remaining layer of ONO results in theONO layer 320. A peripherygate oxide layer 330 is then deposited, next to theONO layer 320, on top of the substrate belonging to the periphery region. - As shown in
FIG. 3 (b), after thephotoresist 325 is removed, a layer of polysilicon is deposited on tops of theONO layer 320 and the peripherygate oxide layer 330. The layer of polysilicon is patterned byphotoresists underling ONO layer 320 is exposed to formtrenches 315. The portion of the layer of polysilicon belonging to the periphery region is not etched because of the blocking of thephotoresist 345′. The remaining layer of polysilicon forms thepolysilicon gates 340 and thepolysilicon region 340′. - Referring to
FIG. 3 (c), after thephotoresists BD spacers 350 are formed on sidewalls of thepolysilicon gates 340 and thepolysilicon region 340′. Then,BD regions 355 are implanted on portions of thesilicon substrate 310 that lie underneath theONO layer 320 and below thetrenches 315. The BD spacers 350 are formed by depositing a conformal layer of oxide over each of thepolysilicon gates 340 and thepolysilicon region 340′, and then etching off the portion of the conformal layer of oxide that is disposed on top of each of thepolysilicon gates 340 and thepolysilicon region 340′. As indicated by the arrows, theBD regions 355 are formed by an ion implantation process that includes a BD implantation process and a pocket implantation process. - Continuing to
FIG. 3 (d), a furnace annealing process is performed to drive-in theBD regions 355 such that the approximate interfaces of theBD regions 355 are under the sidewalls of thepolysilicon gates 340. Thus, the expandedBD regions 355 result in three drove-inBD regions 355′. Next,BD oxide regions 360 are formed over theONO layer 320 to fill in thetrenches 315. Finally, apolysilicon layer 365 is deposited over theBD oxide regions 360, thepolysilicon gates 340, and theBD spacers 350. - Turning to
FIG. 3 (e), a patterned etching process is performed to thepolysilicon layer 365 to formtransverse word lines 365′ and twotrenches trenches polysilicon layer 365 and thepolysilicon region 340′ are etched off, the remainingpolysilicon layer 365 belonging to the periphery region and the remainingpolysilicon region 340′ form aperiphery polysilicon gate 370; and (2) After twoperiphery insulator spacers 355 are formed at sidewalls of theperiphery polysilicon gate 370, portions of the peripherygate oxide layer 330 which are not covered by theperiphery polysilicon gate 370 and the twoperiphery insulator spacers 355 are etched off, resulting in the peripherygate oxide layer 330′. The twoperiphery insulator spacers 355 are formed by depositing an insulator layer over theperiphery polysilicon gate 370 and etching off the portion of the insulator layer which lies on top of theperiphery polysilicon gate 370. The thickness of each of the periphery insulator spacers ranges from between about 1500 angstroms to about 2500 angstroms. - Continuing to
FIG. 3 (f), silicide layers 380 is formed at tops of theword line 365′ and theperiphery polysilicon gate 370, and at bottom of thetrench 375. - Referring to
FIG. 3 (g), aninterlayer dielectric 385 is deposited over the silicide layers 380 such that thetrenches contacts 390 are placed into theinterlayer dielectric 385 after theinterlayer dielectric 385 is patterned etched. Finally, twometal layers 395 are placed over the twocontacts 390 on top of theinterlayer dielectric 385. The twometal layers 395 are used as the conductive layers for the nitride read only memory devices and the periphery device. In one example, the two contacts can be tungsten, whereas the two metal layers can be aluminum. - The foregoing descriptions of specific embodiments of the invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed. Obviously, many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to explain the principles and the application of the invention, thereby enabling others skilled in the art to utilize the invention in its various embodiments and modification s according to the particular purpose contemplated. The scope of the invention is intended to be defined by the claims appended hereto and their equivalents.
Claims (20)
1. A memory device, comprising:
a silicon substrate having first and second buried diffusion regions;
an oxide-nitride-oxide (ONO) layer defined over the silicon substrate;
a polysilicon gate defined over potion of the ONO layer between the first and second buried diffusion regions, the polysilicon gate having a first side and a second side, the polysilicon gate extending a length between the first and second buried diffusion regions such that each of the first side and the second side of the polysilicon gate is above an approximate interface of the first and second buried diffusion regions; and
first and second insulator spacers positioned respectively beside the first side and the second side of the polysilicon gate.
2. The memory device as recited in claim 1 , further comprising:
first and second oxide regions positioned respectively beside the first and second insulator spacers.
3. The memory device as recited in claim 2 , further comprising:
a polysilicon layer defined over the polysilicon gate, the first and second insulator spacers, and the first and second oxide regions.
4. The memory device as recited in claim 3 , wherein the polysilicon layer defines as a word line.
5. The memory device as recited in claim 1 , wherein each of the first and second insulator spacers is made of oxide.
6. The memory device as recited in claim 1 , wherein each of the first and second insulator spacers has a thickness of between about 100 angstroms to about 500 angstroms.
7. The memory device as recited in claim 1 , wherein the first and second buried diffusion regions are define as bit lines.
8. A method for making a memory device, comprising:
providing a silicon substrate;
forming an oxide-nitride-oxide (ONO) layer on top of the silicon substrate;
forming a polysilicon gate over the ONO layer;
forming first and second insulator spacers beside a first side and a second side of the polysilicon gate;
implanting first and second buried diffusion regions on the silicon substrate respectively next to and between the first and second insulator spacers; and
annealing the first and second buried diffusion regions such that approximate interfaces of the first and second buried diffusion regions are defined, each of the approximate interfaces of the first and second buried diffusion regions being respectively under the first side and the second side of the polysilicon gate.
9. The method for making a memory device as recited in claim 8 , further comprising:
forming first and second oxide regions respectively beside and between the first and second insulator spacers.
10. The method for making a memory device as recited in claim 9 , further comprising:
depositing a polysilicon layer over the first and second oxide regions, the first and second insulator spacers, and the polysilicon gate.
11. The method for making a memory device as recited in claim 8 , wherein forming the first and second insulator spacers is performed by depositing a conformal insulator layer over the polysilicon gate and then etching off portion of the conformal insulator layer on top of the polysilicon gate.
12. The method for making a memory device as recited in claim 8 , wherein implanting the first and second buried diffusion regions is performed by a buried diffusion implantation process and a pocket implantation process.
13. The method for making a memory device as recited in claim 8 , wherein annealing the first and second buried diffusion regions is performed by a rapid thermal anneal process.
14. The method for making a memory device as recited in claim 8 , wherein forming the polysilicon gate is performed by depositing a polysilicon layer on the top of the silicon substrate, patterning the polysilicon layer with photoresist, and etching portions of the polysilicon layer which is not covered by the photoresist until the ONO layer is exposed.
15. The method for making a memory device as recited in claim 8 , wherein each of the first and second insulator spacers is defined by a type of oxide.
16. The method for making a memory device as recited in claim 8 , wherein making the memory device can be integrated with making a periphery device by dividing the silicon substrate into a memory region and a periphery region and making the memory device and the periphery device respectively over the memory region and the periphery region on the silicon substrate.
17. The method for making a memory device as recited in claim 16 , wherein the ONO layer of the memory device is formed by depositing a layer of ONO over the top of the silicon substrate covering both the memory region and the periphery region and patterned etching off a portion of the layer of ONO belonging to the periphery region to prepare for a periphery gate oxide deposition.
18. The method for making a memory device as recited in claim 17 , wherein the periphery gate oxide deposition is performed by depositing a periphery gate oxide layer over the silicon substrate belonging to the peripheral region.
19. The method for making a memory device as recited in claim 18 , wherein making the periphery device is performed by forming a periphery polysilicon gate over the periphery gate oxide layer and forming first and second periphery insulator spacers beside a first side and a second side of the periphery polysilicon gate.
20. The method for making a memory device as recited in claim 16 , wherein the memory device and the periphery device is separated by interlayer dielectric.
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/250,959 US20070085129A1 (en) | 2005-10-14 | 2005-10-14 | Nitride read only memory device with buried diffusion spacers and method for making the same |
TW095132794A TWI336924B (en) | 2005-10-14 | 2006-09-05 | Nitride read only memory device with buried diffusion spacers and method for making the same |
CN2006101415337A CN1949539B (en) | 2005-10-14 | 2006-09-29 | Nitride read only memory device with buried diffusion spacers and method for making the same |
US12/479,817 US8008156B2 (en) | 2005-10-14 | 2009-06-07 | Nitride read only memory device with buried diffusion spacers and method for making the same |
US13/094,271 US8610200B2 (en) | 2005-10-14 | 2011-04-26 | Nitride read only memory device with buried diffusion spacers and method for making the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/250,959 US20070085129A1 (en) | 2005-10-14 | 2005-10-14 | Nitride read only memory device with buried diffusion spacers and method for making the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/479,817 Division US8008156B2 (en) | 2005-10-14 | 2009-06-07 | Nitride read only memory device with buried diffusion spacers and method for making the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070085129A1 true US20070085129A1 (en) | 2007-04-19 |
Family
ID=37947364
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/250,959 Abandoned US20070085129A1 (en) | 2005-10-14 | 2005-10-14 | Nitride read only memory device with buried diffusion spacers and method for making the same |
US12/479,817 Active US8008156B2 (en) | 2005-10-14 | 2009-06-07 | Nitride read only memory device with buried diffusion spacers and method for making the same |
US13/094,271 Active 2025-11-27 US8610200B2 (en) | 2005-10-14 | 2011-04-26 | Nitride read only memory device with buried diffusion spacers and method for making the same |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/479,817 Active US8008156B2 (en) | 2005-10-14 | 2009-06-07 | Nitride read only memory device with buried diffusion spacers and method for making the same |
US13/094,271 Active 2025-11-27 US8610200B2 (en) | 2005-10-14 | 2011-04-26 | Nitride read only memory device with buried diffusion spacers and method for making the same |
Country Status (3)
Country | Link |
---|---|
US (3) | US20070085129A1 (en) |
CN (1) | CN1949539B (en) |
TW (1) | TWI336924B (en) |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5966603A (en) * | 1997-06-11 | 1999-10-12 | Saifun Semiconductors Ltd. | NROM fabrication method with a periphery portion |
US20020028541A1 (en) * | 2000-08-14 | 2002-03-07 | Lee Thomas H. | Dense arrays and charge storage devices, and methods for making same |
US20020086548A1 (en) * | 2000-12-14 | 2002-07-04 | Chang Kent Kuohua | Method for forming gate dielectric layer in NROM |
US6649971B1 (en) * | 2002-08-28 | 2003-11-18 | Macronix International Co., Ltd. | Nitride read-only memory cell for improving second-bit effect and method for making thereof |
US20040094793A1 (en) * | 2002-11-15 | 2004-05-20 | Mitsuhiro Noguchi | Semiconductor memory device |
US6744675B1 (en) * | 2002-11-26 | 2004-06-01 | Advanced Micro Devices, Inc. | Program algorithm including soft erase for SONOS memory device |
US6746906B2 (en) * | 2001-03-01 | 2004-06-08 | Hynix Semiconductor, Inc. | Transistor with ultra-short gate feature and method of fabricating the same |
US20040262668A1 (en) * | 2003-06-24 | 2004-12-30 | Taiwan Semicondutor Manufacturing Co. | Novel dual bit split gate flash memory |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5641696A (en) | 1994-08-31 | 1997-06-24 | Nkk Corporation | Method of forming diffusion layer and method of manufacturing nonvolatile semiconductor memory device |
WO1998044567A1 (en) * | 1997-03-28 | 1998-10-08 | Hitachi, Ltd. | Nonvolatile semiconductor storage device and method for manufacturing the same and semiconductor device and method for manufacturing the same |
US6197639B1 (en) | 1998-07-13 | 2001-03-06 | Samsung Electronics Co., Ltd. | Method for manufacturing NOR-type flash memory device |
US6376341B1 (en) | 2000-06-09 | 2002-04-23 | Advanced Micro Devices, Inc. | Optimization of thermal cycle for the formation of pocket implants |
US6555865B2 (en) * | 2001-07-10 | 2003-04-29 | Samsung Electronics Co. Ltd. | Nonvolatile semiconductor memory device with a multi-layer sidewall spacer structure and method for manufacturing the same |
CN1259714C (en) * | 2001-11-12 | 2006-06-14 | 旺宏电子股份有限公司 | Method for making non-volatile memory with shallow junction |
US6894341B2 (en) * | 2001-12-25 | 2005-05-17 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method |
TW540140B (en) * | 2002-04-01 | 2003-07-01 | Macronix Int Co Ltd | Self-aligned process for manufacturing discrete type NROM memory cell |
CN1234165C (en) * | 2002-08-15 | 2005-12-28 | 旺宏电子股份有限公司 | Manufacturing method of nitride read only storage storage location |
US6613657B1 (en) * | 2002-08-30 | 2003-09-02 | Advanced Micro Devices, Inc. | BPSG, SA-CVD liner/P-HDP gap fill |
US6888755B2 (en) * | 2002-10-28 | 2005-05-03 | Sandisk Corporation | Flash memory cell arrays having dual control gates per memory cell charge storage element |
JP2004363443A (en) * | 2003-06-06 | 2004-12-24 | Toshiba Corp | Non-volatile semiconductor storage device and its manufacturing method |
KR100549269B1 (en) * | 2003-12-31 | 2006-02-03 | 동부아남반도체 주식회사 | Method for fabricating split gate flash memory device |
US6951790B1 (en) * | 2004-03-24 | 2005-10-04 | Micron Technology, Inc. | Method of forming select lines for NAND memory devices |
US7301219B2 (en) * | 2005-06-06 | 2007-11-27 | Macronix International Co., Ltd. | Electrically erasable programmable read only memory (EEPROM) cell and method for making the same |
US7488670B2 (en) * | 2005-07-13 | 2009-02-10 | Infineon Technologies Ag | Direct channel stress |
-
2005
- 2005-10-14 US US11/250,959 patent/US20070085129A1/en not_active Abandoned
-
2006
- 2006-09-05 TW TW095132794A patent/TWI336924B/en active
- 2006-09-29 CN CN2006101415337A patent/CN1949539B/en active Active
-
2009
- 2009-06-07 US US12/479,817 patent/US8008156B2/en active Active
-
2011
- 2011-04-26 US US13/094,271 patent/US8610200B2/en active Active
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5966603A (en) * | 1997-06-11 | 1999-10-12 | Saifun Semiconductors Ltd. | NROM fabrication method with a periphery portion |
US20020028541A1 (en) * | 2000-08-14 | 2002-03-07 | Lee Thomas H. | Dense arrays and charge storage devices, and methods for making same |
US20020086548A1 (en) * | 2000-12-14 | 2002-07-04 | Chang Kent Kuohua | Method for forming gate dielectric layer in NROM |
US6746906B2 (en) * | 2001-03-01 | 2004-06-08 | Hynix Semiconductor, Inc. | Transistor with ultra-short gate feature and method of fabricating the same |
US6649971B1 (en) * | 2002-08-28 | 2003-11-18 | Macronix International Co., Ltd. | Nitride read-only memory cell for improving second-bit effect and method for making thereof |
US20040094793A1 (en) * | 2002-11-15 | 2004-05-20 | Mitsuhiro Noguchi | Semiconductor memory device |
US6744675B1 (en) * | 2002-11-26 | 2004-06-01 | Advanced Micro Devices, Inc. | Program algorithm including soft erase for SONOS memory device |
US20040262668A1 (en) * | 2003-06-24 | 2004-12-30 | Taiwan Semicondutor Manufacturing Co. | Novel dual bit split gate flash memory |
Also Published As
Publication number | Publication date |
---|---|
US20110198686A1 (en) | 2011-08-18 |
US8008156B2 (en) | 2011-08-30 |
US8610200B2 (en) | 2013-12-17 |
TW200715476A (en) | 2007-04-16 |
CN1949539B (en) | 2012-08-29 |
US20090246925A1 (en) | 2009-10-01 |
TWI336924B (en) | 2011-02-01 |
CN1949539A (en) | 2007-04-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7358142B2 (en) | Method for forming a FinFET by a damascene process | |
US7501674B2 (en) | Semiconductor device having fin transistor and planar transistor and associated methods of manufacture | |
US6383878B1 (en) | Method of integrating a salicide process and a self-aligned contact process | |
US20050272204A1 (en) | Method for manufacturing NAND flash device | |
US7888804B2 (en) | Method for forming self-aligned contacts and local interconnects simultaneously | |
US10505015B2 (en) | Memory device and method of fabricating thereof | |
US10373683B2 (en) | DRAM device with embedded flash memory for redundancy and fabrication method thereof | |
US7332396B2 (en) | Semiconductor device with recessed trench and method of fabricating the same | |
US8278171B2 (en) | Fabrication method for semiconductor device having laminated electronic conductor on bit line | |
US7323377B1 (en) | Increasing self-aligned contact areas in integrated circuits using a disposable spacer | |
US7102193B1 (en) | Non-volatile memory and fabricating method thereof | |
US8928040B2 (en) | Semiconductor device including line-type active region and method for manufacturing the same | |
US20050048754A1 (en) | Processing method for increasing packaging density of an integrated circuit | |
US8008156B2 (en) | Nitride read only memory device with buried diffusion spacers and method for making the same | |
US7572691B2 (en) | Non-volatile memory and method of fabricating the same | |
US7968404B2 (en) | Semiconductor device and fabrication method therefor | |
US20110031559A1 (en) | Semiconductor devices in which a cell gate pattern and a resistor pattern are formed of a same material and methods of forming the same | |
US20070196983A1 (en) | Method of manufacturing non-volatile memory device | |
KR20230110363A (en) | Method of forming a semiconductor device having memory cells, high voltage devices and logic devices on a substrate | |
US20060030112A1 (en) | Manufacturing methods and structures of memory device | |
US6483144B2 (en) | Semiconductor device having self-aligned contact and landing pad structure and method of forming same | |
KR20010083727A (en) | Contact hole and fabricating method thereof | |
US20070148842A1 (en) | Method of manufacturing a transistor | |
US9269583B1 (en) | Method for fabricating memory device | |
KR102293245B1 (en) | Semiconductor device and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MACRONIX INTERNATIONAL CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIU, CHIEN HUNG;REEL/FRAME:017102/0270 Effective date: 20050923 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |