US20070035980A1 - System and method for optically interconnecting memory devices - Google Patents
System and method for optically interconnecting memory devices Download PDFInfo
- Publication number
- US20070035980A1 US20070035980A1 US11/542,337 US54233706A US2007035980A1 US 20070035980 A1 US20070035980 A1 US 20070035980A1 US 54233706 A US54233706 A US 54233706A US 2007035980 A1 US2007035980 A1 US 2007035980A1
- Authority
- US
- United States
- Prior art keywords
- memory
- address
- signals
- data
- optical
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title description 3
- 230000015654 memory Effects 0.000 claims abstract description 96
- 230000003287 optical effect Effects 0.000 claims abstract description 87
- 239000000758 substrate Substances 0.000 claims abstract description 23
- 239000004065 semiconductor Substances 0.000 claims abstract description 9
- 230000008878 coupling Effects 0.000 claims description 8
- 238000010168 coupling process Methods 0.000 claims description 8
- 238000005859 coupling reaction Methods 0.000 claims description 8
- 230000004044 response Effects 0.000 description 12
- 239000004020 conductor Substances 0.000 description 11
- 208000032366 Oversensing Diseases 0.000 description 10
- 238000010586 diagram Methods 0.000 description 8
- 239000013307 optical fiber Substances 0.000 description 8
- 230000006870 function Effects 0.000 description 5
- 238000012546 transfer Methods 0.000 description 5
- 230000007423 decrease Effects 0.000 description 3
- 230000003247 decreasing effect Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 230000001965 increasing effect Effects 0.000 description 2
- 230000001939 inductive effect Effects 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 1
- 238000004364 calculation method Methods 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 239000000835 fiber Substances 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000007373 indentation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1054—Optical output buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/02—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding parasitic signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1006—Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1069—I/O lines read out arrangements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1081—Optical input buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1096—Write circuits, e.g. I/O line write drivers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01055—Cesium [Cs]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Definitions
- This invention relates generally to structures for interconnecting memory devices. More specifically, the present invention relates to methods and apparatus for communicating with memory devices while eliminating cross talk and decreasing noise.
- Cross talk is an inductive effect which can arise when a variable current flows through a conductor.
- Variable current creates a corresponding variable magnetic field surrounding the conductor capable of inducing a disruptive signal in any adjacent conductors passing through the magnetic field.
- the placement of conductors must be carefully engineered in order to maintain suitable distances of separation between the conductors to minimize the effects of cross talk.
- noise is interference that results in the corruption of electrical signal integrity.
- Noise can be caused by any of a variety of different sources, including radio waves and adjacent electrical wires or magnetic fields.
- Common techniques for ameliorating noise include shielding conductors and spacing conductors from each other, and from other electrical components.
- a common memory device such as a dynamic random access memory (DRAM) includes a semiconductor on which electronic circuitry (i.e., an integrated circuit) is fabricated.
- the chip is physically and electrically attached to a chip package, which is a protective container, such as a plastic dual-in-line package (DIP) or printed circuit board to which the chip is coupled.
- the chip is typically electrically coupled to the chip package by forming electrical connections between bonding pads on the chip and leads or pins on the chip package.
- each pin must be electrically coupled to a conductive trace in a control, address or data bus.
- the corresponding spacing between pins and conductive traces decreases, which heightens the potential for cross talk and noise on the control, address and data busses.
- a plurality of DRAMs are mounted on a circuit board to form a memory module.
- Each DRAM receives address and control signals through address and control terminals on the circuit board, and has a data bus coupled to a corresponding data terminals on the circuit board.
- the memory module has a data bus that is M bits wide, where M is an integer multiple of N, which is the width of the data bus of each DRAM.
- Each DRAM on the module provides N of the M bits in response to common address and control signals applied to all DRAMs on the module.
- a typical memory module includes 8 DRAMs each having an 8 bit wide data bus to form a 64 bit wide data bus on the memory module.
- Another typical memory module includes 9 DRAMs, each having an 8 bit wide data bus to form a 72 bit wide data bus on the memory module with 8 bits that function as error checking and correction bits.
- FIG. 1 is a simplified block diagram of a DRAM 100 including an address decoder 102 that receives address bits A 0 -AX on an address bus ADDR and decodes these address bits and applies decoded address signals 104 to a memory-cell array 106 .
- the memory-cell array 106 includes a plurality of memory cells (not shown) arranged in rows and columns, each memory cell storing a bit of data. The data stored in the memory cells is accessed in response to the decoded address signals 104 from the address decoder 102 .
- a read/write circuit 108 is coupled to the memory-cell array 106 through an internal data path 110 and is coupled to an external data bus DATA of the DRAM 100 .
- the data bus DATA includes 8 external terminals over which data bits DQ 0 - 7 are transferred to and from the DRAM 100 .
- the DRAM 100 also includes control logic 112 that receives a plurality of control signals applied on an external control bus CONT. In response to the control signals, the control logic 112 generates a plurality of control and timing signals 114 to control the timing and operation of the address decoder 102 , memory-cell array 106 , and read/write circuit 108 during operation of the DRAM 100 .
- an external circuit such as a memory controller applies address, control, and data signals to the DRAM 100 over the address bus ADDR, control bus CONT, and data bus DATA, respectively, to control the operation of the DRAM.
- the external circuit applies a read command to the DRAM 100 in the form of appropriate address signals on the address bus ADDR and control signals on the control bus CONT.
- the address decoder 102 accesses addressed memory cells in the memory-cell array 106 and applies the read data stored in the addressed memory cells over the internal data path 110 to the read/write circuit 108 which, in turn, places the read data on the data bus DATA as read data bits DQ 0 - 7 .
- the control logic 112 generates the appropriate control and timing signals 114 to control the address decoder 102 , memory-cell array 106 , and read/write circuit 108 during the read operation.
- the external circuit applies a write command to the DRAM 100 in the form of appropriate address signals and control signals on the ADDR and CONT buses, respectively, and also applies write data bits DQ 0 - 7 on the data bus DATA.
- the address decoder 102 accesses the addressed memory cells in the memory-cell array 106 .
- the read/write circuit 108 transfers the applied write data bits DQ 0 - 7 over the internal data path 110 and into the addressed memory cells in the memory-cell array 106 .
- the control logic 112 operates during write operations to generate the appropriate control and timing signals 114 to control the address decoder 102 , memory-cell array 106 , and read/write circuit 108 .
- a memory device includes a semiconductor substrate including memory circuitry.
- the memory circuitry includes an address decoder coupled to an address converter formed in the substrate.
- the address converter is operable to receive and convert optical address signals into corresponding electrical address signals to be applied to the address decoder.
- the memory circuitry includes a read/write circuit coupled to a data converter formed in the substrate.
- the data converter is operable to receive and convert optical data signals into corresponding electrical data signals to be applied to the read/write circuit and to receive and convert electrical data signals into corresponding optical data signals.
- a control circuit is coupled to a control converter formed in the substrate.
- the control converter is operable to receive and convert optical control signals into corresponding electrical control signals to be applied to the control circuit.
- a memory-cell array is coupled to the address decoder, control circuit, and read/write circuit.
- FIG. 1 is a functional block diagram of a conventional memory device.
- FIG. 2 is a functional block diagram of a memory device including control, address, and data converters according to one embodiment of the present invention.
- FIG. 3 is a block diagram of a memory module having a plurality of memory devices according to one embodiment of the invention.
- FIG. 4 is a block diagram of a memory module having a memory hub and a plurality of memory devices according to one embodiment of the invention.
- FIGS. 5 A-B are cross-sectional views of a memory module having a memory hub and a plurality of memory devices according to one embodiment of the invention.
- FIG. 6 is a block diagram of a computer system containing several memory modules such as illustrated in FIG. 4 according to one embodiment of the invention.
- FIG. 2 is a functional block diagram of a memory device 200 that receives control signals, address signals, and data signals optically, as will be explained in more detail below.
- the memory device 200 is a double data rate (“DDR”) DDR SDRAM, which performs an event, such as latching data, with each transition of a clock signal.
- DDR double data rate
- SDRAMs synchronous DRAMs
- packetized memory devices like SLDRAMs and RDRAMs
- the memory device 200 formed on a semiconductor substrate 201 includes an address converter 205 , including a plurality of optical receivers formed in the substrate, which receives optical address bits A 0 -AX from an external optical address bus ADDR.
- the term optical receiver should be understood to include any device capable of receiving an optical signal, for example optical Darlington transistors and optical field effect transistors.
- the optical address bits A 0 -AX are translated in the address converter 205 into corresponding electrical bits A 0 -AX, which are coupled to an address decoder 204 and decoded into corresponding electrical address bits.
- the address decoder 204 subsequently applies decoded address signals 206 to a memory-cell array 208 .
- the memory-cell array 208 includes a plurality of memory cells (not shown) arranged in rows and columns, each memory cell storing a bit of data. The data stored in the memory cells is accessed in response to the decoded address signals 206 from the address decoder 204 .
- a read/write circuit 54 is coupled to the memory-cell array 208 through an internal data path 55 and is optically coupled to an external optical data bus DATA of the memory device 200 through a data converter 211 , which includes a plurality of optical receivers and transmitters formed in the substrate 201 .
- the term optical transmitter should be understood to include any device capable of transmitting an optical signal, including for example, vertical cavity surface emitting lasers such as described in U.S. Pat. No.
- the address converter 205 and the data converter 211 may both be formed in the same side of the semiconductor substrate as the address decoder 204 , the memory cell array 208 , and the read/write circuit 54 .
- the optical data bus DATA has a bandwith enabling it to transfer 32 respective data bits DQ 0 - 31 along with a data strobe signal DQS to and from the data converter 211 .
- the optical receivers in the data converter 211 receive optical data bits DQ 0 - 31 and translate them into corresponding electrical signals, which are then coupled to respective data input/output ports (not shown) on the read/write circuit 54 .
- data bits DQ 0 -DQ 31 are applied to the data converter 211 by the read/write circuit 54 over respective input/output ports on the read/write circuit 54 .
- the bits DQ 0 -DQ 31 are translated into corresponding optical bits DQ 0 -DQ 31 and transmitted to the optical bus DATA.
- the read/write circuit 54 outputs the DQS signal through an optical receiver in the data controller 211 during read operations to allow an external controller (not shown), such as a memory controller, to capture read data bits DQ 0 - 31 in response to the DQS signal.
- an external controller not shown
- the read/write circuit 54 receives the DQS signal from the external controller in an optical receiver in the data converter 211 and latches write data bits DQ 0 - 31 in response to the DQS signal.
- the memory device 200 further includes a control logic 212 that optically receives a plurality-of control and clocking bits from an optical control bus CONT typically applied by an external controller (not shown).
- the control and clocking bits are received in the memory device 200 through a control converter 213 , which includes a plurality of optical receivers formed in the substrate 201 .
- the control converter 213 may be formed in the same side of the semiconductor substrate as the control logic 212 .
- the optical control and clocking bits are subsequently translated into corresponding electrical control and clocking signals in the control converter 213 and applied to the control logic and command decoder 212 .
- the control signals include a chip select signal CS#, a write enable signal WE#, a column address strobe signal CAS#, and a row address strobe signal RAS#, while the clocking signals include a clock enable signal CKE# and complementary clock signals CLK, CLK#, with the “#” designating a signal as being active low.
- the external controller drives the control signals CS#, WE#, CAS#, and RAS# to particular states and supplies the corresponding address signals A 0 -AX on an optical address bus ADDR to apply a command to the memory device 200 , such as a read, write, write partial, or load mode register command.
- the CKE signal enables clocking of the control logic and command decoder 212 by the clock signals CLK, CLK# and is utilized during self refresh operation of the memory device 200 .
- the control logic and command decoder 212 also includes mode registers 216 that store information to define specific modes of operation of the memory device 200 , such as the selection of a burst length, burst type, and CAS latency.
- control logic and command decoder 212 In response to the clock signals CLK, CLK#, the control logic and command decoder 212 latches and decodes the control signals portion of an applied command, and generates a sequence of clocking and control signals 214 that control the components 204 - 55 to execute the function of the applied command.
- the control logic and command decoder 212 latches control signals and the address decoder 204 latches address signals A 0 -AX signals at positive edges of the CLK, CLK* signals (i.e., the crossing point of CLK going high and CLK# going low).
- the read/write circuit 202 outputs read data bits DQ 0 - 31 and latches write data bits DQ 0 - 31 in response to both edges of the data strobe signal DQS, which as the same frequency as the CLK, CLK# signals.
- read data DQ 0 - 31 and write data DQ 0 - 31 are transferred from and to the memory device 200 at double the frequency of the clock signals CLK, CLK*.
- the memory device 200 is therefore referred to as a double-data-rate device because the data bits DQ 0 - 31 being transferred to and from the memory are transferred at double the rate at which commands are latched and at double the rate of a conventional SDRAM, which transfers data at a rate corresponding to the frequency of the applied clock signal.
- the external controller applies optical address, control, and data bits to the memory device 200 over the address bus ADDR, control bus CONT, and data bus DATA, respectively, to control the operation of the memory.
- the address bus ADDR, control bus CONT, and the data bus DATA comprise any medium capable of carrying optical signals, for example free space or optical fibers.
- One of the major benefits of using optical signals as opposed to electrical signals to transmit the control, address and data bits is the avoidance of electrical conductors and the potential for cross talk which accompanies them.
- optical conductors are also beneficial in reducing noise. This is especially the case with optical fibers, which are much less susceptible to noise than conductive traces.
- control bus CONT, address bus ADDR, and data bus DATA include optical fibers embedded in a circuit board connector, such as that described in U.S. Pat. No. 6,233,376 to Upgrove, incorporated herein by reference.
- a circuit board connector includes layers of optical fibers separated from each other by insulative layers.
- electrical conductors may be formed in the connector and separated from each other, and from optical fibers, by insulating layers.
- the electrical controller may be located on the connector and optically coupled to optical fibers formed therein.
- the memory device 200 can also be located on the connector, and its control converter 213 , address converter 205 and data converter 211 may be optically coupled to optical fibers in the connector corresponding to the control bus CONT, address bus ADDR and data bus DATA, respectively.
- the controller can be on the same substrate as, and be optically coupled to, a plurality of memory devices 200 .
- the memory device 200 may be part of a memory module located on the connector, as will be discussed in more detail below.
- the memory device 200 operates in the same way as previously described for the conventional DRAM 100 of FIG. 1 during read and standard write operations. Briefly, during read operations, the external controller applies a read command to the memory device 200 in the form of appropriate optical address bits on the address bus ADDR and optical control bits on the control bus CONT. The control bits are received and converted into corresponding electrical signals by the address converter 205 . The electrical address signals are then latched and decoded by the address decoder 204 and applied to the memory-cell array 208 .
- Read data from the appropriate memory cells in the memory-cell array 208 is subsequently transferred through the internal data path 55 and read/write circuit 54 to the data converter 211 where it is translated into corresponding optical read data bits and transmitted to the external data bus DATA as optical read data bits DQ 0 - 31 .
- the external circuit applies a write command to the memory device 200 in the form of appropriate optical address bits and control bits on the ADDR and CONT buses, respectively, and also applies write optical data bits DQ 0 - 31 and DQS signals on the data bus DATA.
- the address converter 205 receives and converts the optical address bits into corresponding electrical address signals.
- the address decoder 204 accesses the addressed memory cells in the memory-cell array 208 .
- the read/write circuit 54 latches the applied write data bits DQ 0 - 31 in response to the DQS signal, and transfers the latched write data words over the internal data path 55 to the addressed memory cells in the memory-cell array 208 .
- control logic and command decoder 212 generates appropriate clocking and control signals 214 to control the address decoder 204 , memory-cell array 208 , and read/write circuit 54 .
- FIG. 3 shows an alternate embodiment of the invention in which a plurality of memory devices 304 - 310 , such as the memory device 200 , are grouped together on a memory module 311 .
- a controller 312 is coupled to the module 311 over an optical data bus DQ, an optical address bus ADDR, and an optical control bus CONT.
- the data bus DATA, control bus CONT, and the address bus ADDR may comprise fiber optic links, free space, optical paths formed in a substrate, or any suitable medium for communicating optical signals.
- the module 311 includes four memory devices 304 - 310 , however a greater or lesser number of devices 304 - 310 may be coupled to the module 311 .
- Each device 304 - 310 has an address converter 315 , control converter 317 and data converter 319 operable to receive optical bits from the address bus ADDR, control bus CONT, and data bus DATA and convert the bits into corresponding electrical control, address and data signals.
- Each memory device 304 - 310 is then operable to apply the electrical control, address and data signals to an internal address decoder, control logic and command decoder, and read write circuit (not shown for the sake of clarity) as discussed above in FIG. 2 in order access corresponding memory cells in a memory cell array (also not shown for the sake of clarity) on each memory device 304 - 310 .
- the data converter 319 is operable to receive electrical read data bits and transmit corresponding optical read data signals to the data bus DATA.
- each memory device 304 - 310 receives two corresponding optical chip select bits CS 1 #-CS 2 # from the memory controller 312 over the CONT bus.
- the controller 312 applies a command to the memory devices 304 - 310 in the form of optical address bits on the address bus ADDR and optical control bits 326 along with the chip select bits CS 1 #-CS 2 # on the control bus CONT. These bits are received and decoded by control converters and address converters included in each device 304 - 310 .
- the controller 312 activates one chip select bit CS 1 #-CS 2 # at a time and only the device 304 - 310 to which the unique chip select signal corresponds is activated.
- the selected device 304 - 310 receives an ensuing sequence of optical control, address and data signals from the controller 312 instructing the device 304 - 310 to carry out a read or write sequence in the same manner as discussed above.
- the controller uses the chip select signals CS 1 #-CS 2 # to select and enable another device 304 - 310 on the module 311 for a read or a write cycle.
- FIGS. 4, 5A and 5 B show alternate embodiments of the invention in which a plurality of memory devices 448 are grouped together on a memory module 450 .
- a system controller 460 is coupled to a memory module 450 through an optical link 465 .
- the optical link 465 may comprise one or more optical fibers, free space, or optical paths formed in an insulative substrate, as discussed above.
- the controller 460 and the memory module 450 include an optical input/output port or separate input and output ports coupled to the optical link 465 .
- the memory module 450 includes a memory hub 470 for controlling access to 6 memory devices 448 , which, in the example illustrated in FIG. 4 , are structurally and functionally the same as device 200 discussed in FIG. 2 . However, a fewer or greater number of memory devices 448 may be used.
- the memory hub 470 is coupled to each of the memory devices 448 through a bus system 475 , which normally includes a control bus, an address bus and a data bus, and can comprise traces on the hub 470 operable to electrically couple the hub to the memory devices 448 or an optical link, or plurality of links, coupling the devices 448 to the hub 470 .
- the memory hub 470 can be implemented in several different embodiments.
- the memory hub 470 can include optical receivers and transmitters in the input/output port 502 operable to receive optical control, address and data bits from the optical link 465 and convert the optical bits into corresponding electrical control, address and data signals.
- the input/output port 502 can also be operable to receive electrical signals, convert them into corresponding optical bits, and transmit the optical bits to the controller 460 (not shown in FIG. 5 ) over the optical link 465 .
- the memory hub 470 is operable to communicate with the devices 448 through electrical signals coupled to the bus system 475 .
- the devices 448 used in conjunction with such a hub 470 would have control, address and data converters dissimilar from those discussed in FIG. 1 , however, since the signals being received by the devices would not have to be translated from optical bits to electrical signals.
- optical receivers and transmitters would be omitted from the converters, and the control, address and data converters would comprise signal lines coupled to the corresponding lines of the bus system 475 .
- the hub applies control, address and data signals to the bus system 475 , with the appropriate memory device 448 , or devices 448 , being enabled by chip select signals contained within the control signal.
- the control signal includes an additional write enable signal enabling the selected memory device 448 to accept data contained in the data signal and write it to an appropriate memory cell indicated by address information contained in the address signal.
- the memory hub 470 could include a multiplexing function. After receiving a signal from the controller 460 over the optic link 465 and converting it into electrical control, address and data signals as discussed above, the memory hub 470 subsequently examines the electrical control signal for information indicating which memory device 448 is to be accessed. Upon finding and decoding this information, the memory hub 470 applies the electrical control, address and data signals to an individual bus, or busses, in the bus system 475 coupling the appropriate memory device 448 to the memory hub 470 .
- the memory device 448 is enabled to accept data contained in the data signal and write it to the appropriate memory cells indicated by address information contained in the address signal. Otherwise, a read operation is initiated and appropriate memory cells in the memory device 448 are applied in a data signal over the individual bus in the bus system 475 coupling the memory device 448 to the memory hub 470 . Once received in the memory hub 470 , the data signal is subsequently converted into a signal suitable to be applied to the optical link 465 , and the bits are transmitted to the controller 460 in the manner discussed above. It should be understood that in both aspects described above, the memory hub 470 may access a single bit from each memory device 448 or multiple bits as desired.
- the memory hub 470 communicates optically with the devices 448 as shown in the cross-sectional view of the memory module 450 in FIG. 5B .
- the hub 470 and devices 448 are shown in FIG. 5B as being elevated from a top surface 501 of the memory module 450 . It will be understood by those skilled in the art, however, that the hub 470 and the devices 448 could also rest flat on the surface 501 or be placed in indentations on the surface 501 . Communications between the controller 460 (not shown in FIG. 5B ) and the hub 470 are accomplished in the same way as described above.
- the electrical control, address and data signals are developed in the hub 470 and converted into corresponding optical control, address and data bits at input/output terminals 504 , 506 coupling the memory bus 475 to the memory hub 470 .
- optical control, address and data bits are applied by the hub 470 over the bus system 475 to input/output ports 508 / 510 including optical receivers and transmitters on the memory devices 448 .
- the appropriate memory device 448 , or devices 448 are then enabled by chip select bits contained within the control bits.
- the control bits include additional write enable bits enabling the selected memory device 448 to accept data contained in the data bits and write it to an appropriate memory cell indicated by address information contained in the address bits.
- the memory hub 470 could include a multiplexing function in which the memory hub 470 could examine the control signal received from the controller over the optical link 465 for information indicating which memory device 448 is to be accessed. Using this information, the memory hub 470 could apply the optical control, address and data bits to an individual bus in the bus system 475 coupling the appropriate memory device 448 to the memory hub 470 .
- the memory device 448 is enabled to accept data contained in the data bits and write it to the appropriate memory cells indicated by address information contained in the address bits. Otherwise, a read operation is initiated and data bits from appropriate memory cells in the memory device 448 are applied as data signals over the individual bus in the bus system 475 coupling the memory device 448 to the memory hub 470 . Once received in the memory hub 470 , the data signals are subsequentlyconverted into a signal suitable to be applied to the optical link 465 , and the signal is transmitted to the controller 460 , as discussed above. It should be understood that in both aspects described above, the memory hub 470 may access a single bit from each memory device 448 or multiple bits as desired.
- FIG. 6 A computer system 600 using the controller 460 and the memory module 450 of FIG. 4 according to one example of the invention is shown in FIG. 6 .
- the computer system 600 includes a processor 604 for performing various computing functions, such as executing specific software to perform specific calculations or tasks.
- the processor 604 includes a processor bus 606 that normally includes an address bus, a control bus, and a data bus.
- the computer system 600 includes a system controller 607 that is coupled to the processor bus 606 .
- the system controller 607 also includes the controller 460 , which is, in turn, optically coupled to memory modules 450 a - n through the optical link 465 .
- the controller 460 may be external to the system controller 607 and coupled to it or some other component in the computer system 600 , such as the processor 604 .
- the computer system 600 includes one or more input devices 618 , such as a keyboard, mouse or game controller, coupled to the processor 604 through the system controller 607 to allow an operator to interface with the computer system 600 .
- the computer system 600 also includes one or more output devices 620 coupled to the processor 604 through the system controller 607 , such output devices typically being a printer or a video terminal.
- One or more data storage devices 624 are also typically coupled to the processor 604 through the system controller 607 to allow the processor 604 to store data or retrieve data from internal or external storage media (not shown). Examples of typical storage devices 624 include hard and floppy disks, tape cassettes, and compact disk read-only memories (CD-ROMs).
- the processor 604 is also typically coupled to cache memory 626 , which is usually static random access memory (“SRAM”).
- SRAM static random access memory
Landscapes
- Dram (AREA)
Abstract
Description
- This invention relates generally to structures for interconnecting memory devices. More specifically, the present invention relates to methods and apparatus for communicating with memory devices while eliminating cross talk and decreasing noise.
- A main focus of the contemporary semiconductor industry is the creation of smaller and more efficient memory devices and memory modules. These efforts are often frustrated by cross talk and signal noise. Cross talk is an inductive effect which can arise when a variable current flows through a conductor. Variable current creates a corresponding variable magnetic field surrounding the conductor capable of inducing a disruptive signal in any adjacent conductors passing through the magnetic field. As a consequence, the placement of conductors must be carefully engineered in order to maintain suitable distances of separation between the conductors to minimize the effects of cross talk.
- Similarly, noise is interference that results in the corruption of electrical signal integrity. Noise can be caused by any of a variety of different sources, including radio waves and adjacent electrical wires or magnetic fields. Common techniques for ameliorating noise include shielding conductors and spacing conductors from each other, and from other electrical components.
- Overall, the necessity of such careful considerations in shielding and spreading out conductors to minimize the effects of cross talk and noise complicates efforts to create cheaper and smaller memory devices.
- A common memory device, such as a dynamic random access memory (DRAM), includes a semiconductor on which electronic circuitry (i.e., an integrated circuit) is fabricated. The chip is physically and electrically attached to a chip package, which is a protective container, such as a plastic dual-in-line package (DIP) or printed circuit board to which the chip is coupled. The chip is typically electrically coupled to the chip package by forming electrical connections between bonding pads on the chip and leads or pins on the chip package.
- As the functionality of memory devices increases, the complexity of the electronic circuitry typically increases along with the required number of pins on the chip package required to support this increased functionality. For example, as the storage capacity of a DRAM increases, more address pins are required to access the data stored in the DRAM. To couple the DRAM to a circuit board, each pin must be electrically coupled to a conductive trace in a control, address or data bus. As the number of pins on the DRAM increases, the corresponding spacing between pins and conductive traces decreases, which heightens the potential for cross talk and noise on the control, address and data busses.
- In a typical application, a plurality of DRAMs are mounted on a circuit board to form a memory module. Each DRAM receives address and control signals through address and control terminals on the circuit board, and has a data bus coupled to a corresponding data terminals on the circuit board. Typically, the memory module has a data bus that is M bits wide, where M is an integer multiple of N, which is the width of the data bus of each DRAM. Each DRAM on the module provides N of the M bits in response to common address and control signals applied to all DRAMs on the module. For example, a typical memory module includes 8 DRAMs each having an 8 bit wide data bus to form a 64 bit wide data bus on the memory module. Another typical memory module includes 9 DRAMs, each having an 8 bit wide data bus to form a 72 bit wide data bus on the memory module with 8 bits that function as error checking and correction bits.
-
FIG. 1 is a simplified block diagram of aDRAM 100 including anaddress decoder 102 that receives address bits A0-AX on an address bus ADDR and decodes these address bits and applies decodedaddress signals 104 to a memory-cell array 106. The memory-cell array 106 includes a plurality of memory cells (not shown) arranged in rows and columns, each memory cell storing a bit of data. The data stored in the memory cells is accessed in response to the decodedaddress signals 104 from theaddress decoder 102. A read/write circuit 108 is coupled to the memory-cell array 106 through aninternal data path 110 and is coupled to an external data bus DATA of theDRAM 100. In the example ofFIG. 1 , the data bus DATA includes 8 external terminals over which data bits DQ0-7 are transferred to and from theDRAM 100. - As discussed above, however, the data bus DATA can include more terminals, such as 32 terminals, to transfer a corresponding number of data bits. As the number of terminals increases, the spacing between the terminals on the data bus DATA decreases, increasing the risk of cross talk and noise. The
DRAM 100 also includescontrol logic 112 that receives a plurality of control signals applied on an external control bus CONT. In response to the control signals, thecontrol logic 112 generates a plurality of control andtiming signals 114 to control the timing and operation of theaddress decoder 102, memory-cell array 106, and read/writecircuit 108 during operation of theDRAM 100. - In operation, an external circuit (not shown) such as a memory controller applies address, control, and data signals to the
DRAM 100 over the address bus ADDR, control bus CONT, and data bus DATA, respectively, to control the operation of the DRAM. During read operations, the external circuit applies a read command to theDRAM 100 in the form of appropriate address signals on the address bus ADDR and control signals on the control bus CONT. In response to the applied address signals, theaddress decoder 102 accesses addressed memory cells in the memory-cell array 106 and applies the read data stored in the addressed memory cells over theinternal data path 110 to the read/writecircuit 108 which, in turn, places the read data on the data bus DATA as read data bits DQ0-7. Thecontrol logic 112 generates the appropriate control andtiming signals 114 to control theaddress decoder 102, memory-cell array 106, and read/writecircuit 108 during the read operation. - During write operations, the external circuit applies a write command to the
DRAM 100 in the form of appropriate address signals and control signals on the ADDR and CONT buses, respectively, and also applies write data bits DQ0-7 on the data bus DATA. Once again, in response to the applied address signals, theaddress decoder 102 accesses the addressed memory cells in the memory-cell array 106. The read/write circuit 108 transfers the applied write data bits DQ0-7 over theinternal data path 110 and into the addressed memory cells in the memory-cell array 106. Thecontrol logic 112 operates during write operations to generate the appropriate control andtiming signals 114 to control theaddress decoder 102, memory-cell array 106, and read/writecircuit 108. - In both of the read and the write operations, considerable potential for cross talk and noise exists as electrical signals are coupled to and from the DRAM through the address bus ADDR, the control bus CONT, and the data bus DATA. This is exacerbated as the number of terminals on these busses increases, and the spacing between the terminals is necessarily decreased.
- There is thus a need to decrease the density of busses coupling electrical signals to and from the pins of a DRAM to lessen the potential for cross talk and noise, without reducing the number of pins on the DRAM.
- According to one aspect of the present invention, a memory device includes a semiconductor substrate including memory circuitry. The memory circuitry includes an address decoder coupled to an address converter formed in the substrate. The address converter is operable to receive and convert optical address signals into corresponding electrical address signals to be applied to the address decoder. Additionally, the memory circuitry includes a read/write circuit coupled to a data converter formed in the substrate. The data converter is operable to receive and convert optical data signals into corresponding electrical data signals to be applied to the read/write circuit and to receive and convert electrical data signals into corresponding optical data signals. A control circuit is coupled to a control converter formed in the substrate. The control converter is operable to receive and convert optical control signals into corresponding electrical control signals to be applied to the control circuit. In addition, a memory-cell array is coupled to the address decoder, control circuit, and read/write circuit.
-
FIG. 1 is a functional block diagram of a conventional memory device. -
FIG. 2 is a functional block diagram of a memory device including control, address, and data converters according to one embodiment of the present invention. -
FIG. 3 is a block diagram of a memory module having a plurality of memory devices according to one embodiment of the invention. -
FIG. 4 is a block diagram of a memory module having a memory hub and a plurality of memory devices according to one embodiment of the invention. - FIGS. 5A-B are cross-sectional views of a memory module having a memory hub and a plurality of memory devices according to one embodiment of the invention.
-
FIG. 6 is a block diagram of a computer system containing several memory modules such as illustrated inFIG. 4 according to one embodiment of the invention. -
FIG. 2 is a functional block diagram of amemory device 200 that receives control signals, address signals, and data signals optically, as will be explained in more detail below. In the simplified block diagram ofFIG. 2 , thememory device 200 is a double data rate (“DDR”) DDR SDRAM, which performs an event, such as latching data, with each transition of a clock signal. However, the principles described herein are applicable to any memory device, such as conventional asynchronous DRAMs and synchronous DRAMs (SDRAMs), as well as packetized memory devices like SLDRAMs and RDRAMs, and are equally applicable to any integrated circuit receiving and transmitting signals to and from itself. In the following description, certain details are set forth to provide a sufficient understanding of the present invention, but one skilled in the art will appreciate that the invention may be practiced without these particular details. In other instances below, the operation of well known components have not been shown or described in detail to avoid unnecessarily obscuring the present invention. - The
memory device 200 formed on asemiconductor substrate 201 includes anaddress converter 205, including a plurality of optical receivers formed in the substrate, which receives optical address bits A0-AX from an external optical address bus ADDR. Where mentioned, the term optical receiver should be understood to include any device capable of receiving an optical signal, for example optical Darlington transistors and optical field effect transistors. The optical address bits A0-AX are translated in theaddress converter 205 into corresponding electrical bits A0-AX, which are coupled to anaddress decoder 204 and decoded into corresponding electrical address bits. Theaddress decoder 204 subsequently applies decoded address signals 206 to a memory-cell array 208. The memory-cell array 208 includes a plurality of memory cells (not shown) arranged in rows and columns, each memory cell storing a bit of data. The data stored in the memory cells is accessed in response to the decoded address signals 206 from theaddress decoder 204. A read/write circuit 54 is coupled to the memory-cell array 208 through an internal data path 55 and is optically coupled to an external optical data bus DATA of thememory device 200 through adata converter 211, which includes a plurality of optical receivers and transmitters formed in thesubstrate 201. Where mentioned, the term optical transmitter should be understood to include any device capable of transmitting an optical signal, including for example, vertical cavity surface emitting lasers such as described in U.S. Pat. No. 6,356,573 to Jonsson et al., which is incorporated herein by reference. Theaddress converter 205 and thedata converter 211 may both be formed in the same side of the semiconductor substrate as theaddress decoder 204, thememory cell array 208, and the read/write circuit 54. - The optical data bus DATA has a bandwith enabling it to transfer 32 respective data bits DQ0-31 along with a data strobe signal DQS to and from the
data converter 211. In a write cycle, the optical receivers in thedata converter 211 receive optical data bits DQ0-31 and translate them into corresponding electrical signals, which are then coupled to respective data input/output ports (not shown) on the read/write circuit 54. In a read cycle, data bits DQ0-DQ31 are applied to thedata converter 211 by the read/write circuit 54 over respective input/output ports on the read/write circuit 54. At thedata converter 211, the bits DQ0-DQ31 are translated into corresponding optical bits DQ0-DQ31 and transmitted to the optical bus DATA. The read/write circuit 54 outputs the DQS signal through an optical receiver in thedata controller 211 during read operations to allow an external controller (not shown), such as a memory controller, to capture read data bits DQ0-31 in response to the DQS signal. During write operations, the read/write circuit 54 receives the DQS signal from the external controller in an optical receiver in thedata converter 211 and latches write data bits DQ0-31 in response to the DQS signal. - The
memory device 200 further includes acontrol logic 212 that optically receives a plurality-of control and clocking bits from an optical control bus CONT typically applied by an external controller (not shown). The control and clocking bits are received in thememory device 200 through acontrol converter 213, which includes a plurality of optical receivers formed in thesubstrate 201. Thecontrol converter 213 may be formed in the same side of the semiconductor substrate as thecontrol logic 212. The optical control and clocking bits are subsequently translated into corresponding electrical control and clocking signals in thecontrol converter 213 and applied to the control logic andcommand decoder 212. The control signals include a chip select signal CS#, a write enable signal WE#, a column address strobe signal CAS#, and a row address strobe signal RAS#, while the clocking signals include a clock enable signal CKE# and complementary clock signals CLK, CLK#, with the “#” designating a signal as being active low. The external controller drives the control signals CS#, WE#, CAS#, and RAS# to particular states and supplies the corresponding address signals A0-AX on an optical address bus ADDR to apply a command to thememory device 200, such as a read, write, write partial, or load mode register command. The CKE signal enables clocking of the control logic andcommand decoder 212 by the clock signals CLK, CLK# and is utilized during self refresh operation of thememory device 200. The control logic andcommand decoder 212 also includes mode registers 216 that store information to define specific modes of operation of thememory device 200, such as the selection of a burst length, burst type, and CAS latency. - In response to the clock signals CLK, CLK#, the control logic and
command decoder 212 latches and decodes the control signals portion of an applied command, and generates a sequence of clocking andcontrol signals 214 that control the components 204-55 to execute the function of the applied command. The control logic andcommand decoder 212 latches control signals and theaddress decoder 204 latches address signals A0-AX signals at positive edges of the CLK, CLK* signals (i.e., the crossing point of CLK going high and CLK# going low). The read/write circuit 202 outputs read data bits DQ0-31 and latches write data bits DQ0-31 in response to both edges of the data strobe signal DQS, which as the same frequency as the CLK, CLK# signals. Thus, read data DQ0-31 and write data DQ0-31 are transferred from and to thememory device 200 at double the frequency of the clock signals CLK, CLK*. Thememory device 200 is therefore referred to as a double-data-rate device because the data bits DQ0-31 being transferred to and from the memory are transferred at double the rate at which commands are latched and at double the rate of a conventional SDRAM, which transfers data at a rate corresponding to the frequency of the applied clock signal. - In operation, the external controller applies optical address, control, and data bits to the
memory device 200 over the address bus ADDR, control bus CONT, and data bus DATA, respectively, to control the operation of the memory. The address bus ADDR, control bus CONT, and the data bus DATA comprise any medium capable of carrying optical signals, for example free space or optical fibers. One of the major benefits of using optical signals as opposed to electrical signals to transmit the control, address and data bits is the avoidance of electrical conductors and the potential for cross talk which accompanies them. In addition, optical conductors are also beneficial in reducing noise. This is especially the case with optical fibers, which are much less susceptible to noise than conductive traces. - In a preferred embodiment, the control bus CONT, address bus ADDR, and data bus DATA include optical fibers embedded in a circuit board connector, such as that described in U.S. Pat. No. 6,233,376 to Upgrove, incorporated herein by reference. Such a circuit board connector includes layers of optical fibers separated from each other by insulative layers. Additionally, electrical conductors may be formed in the connector and separated from each other, and from optical fibers, by insulating layers. In use, the electrical controller may be located on the connector and optically coupled to optical fibers formed therein. The
memory device 200 can also be located on the connector, and itscontrol converter 213,address converter 205 anddata converter 211 may be optically coupled to optical fibers in the connector corresponding to the control bus CONT, address bus ADDR and data bus DATA, respectively. In this way, the controller can be on the same substrate as, and be optically coupled to, a plurality ofmemory devices 200. Alternately, thememory device 200 may be part of a memory module located on the connector, as will be discussed in more detail below. - The
memory device 200 operates in the same way as previously described for theconventional DRAM 100 ofFIG. 1 during read and standard write operations. Briefly, during read operations, the external controller applies a read command to thememory device 200 in the form of appropriate optical address bits on the address bus ADDR and optical control bits on the control bus CONT. The control bits are received and converted into corresponding electrical signals by theaddress converter 205. The electrical address signals are then latched and decoded by theaddress decoder 204 and applied to the memory-cell array 208. Read data from the appropriate memory cells in the memory-cell array 208 is subsequently transferred through the internal data path 55 and read/write circuit 54 to thedata converter 211 where it is translated into corresponding optical read data bits and transmitted to the external data bus DATA as optical read data bits DQ0-31. - During standard write operations, the external circuit applies a write command to the
memory device 200 in the form of appropriate optical address bits and control bits on the ADDR and CONT buses, respectively, and also applies write optical data bits DQ0-31 and DQS signals on the data bus DATA. Once again, in response to the applied optical address signals, theaddress converter 205 receives and converts the optical address bits into corresponding electrical address signals. Using the electrical address signals, theaddress decoder 204 accesses the addressed memory cells in the memory-cell array 208. The read/write circuit 54 latches the applied write data bits DQ0-31 in response to the DQS signal, and transfers the latched write data words over the internal data path 55 to the addressed memory cells in the memory-cell array 208. - During both read and write operations, the control logic and
command decoder 212 generates appropriate clocking andcontrol signals 214 to control theaddress decoder 204, memory-cell array 208, and read/write circuit 54. -
FIG. 3 shows an alternate embodiment of the invention in which a plurality of memory devices 304-310, such as thememory device 200, are grouped together on amemory module 311. As illustrated, acontroller 312 is coupled to themodule 311 over an optical data bus DQ, an optical address bus ADDR, and an optical control bus CONT. As with thememory device 200 discussed above, the data bus DATA, control bus CONT, and the address bus ADDR may comprise fiber optic links, free space, optical paths formed in a substrate, or any suitable medium for communicating optical signals. Themodule 311 includes four memory devices 304-310, however a greater or lesser number of devices 304-310 may be coupled to themodule 311. Each device 304-310 has an address converter 315, control converter 317 anddata converter 319 operable to receive optical bits from the address bus ADDR, control bus CONT, and data bus DATA and convert the bits into corresponding electrical control, address and data signals. Each memory device 304-310 is then operable to apply the electrical control, address and data signals to an internal address decoder, control logic and command decoder, and read write circuit (not shown for the sake of clarity) as discussed above inFIG. 2 in order access corresponding memory cells in a memory cell array (also not shown for the sake of clarity) on each memory device 304-310. Additionally, thedata converter 319 is operable to receive electrical read data bits and transmit corresponding optical read data signals to the data bus DATA. - In the example of
FIG. 3 , each memory device 304-310 receives two corresponding optical chip select bits CS1#-CS2# from thememory controller 312 over the CONT bus. During read and write operations thecontroller 312 applies a command to the memory devices 304-310 in the form of optical address bits on the address bus ADDR andoptical control bits 326 along with the chip select bits CS1#-CS2# on the control bus CONT. These bits are received and decoded by control converters and address converters included in each device 304-310. Thecontroller 312 activates one chip select bit CS1#-CS2# at a time and only the device 304-310 to which the unique chip select signal corresponds is activated. Once activated, the selected device 304-310 receives an ensuing sequence of optical control, address and data signals from thecontroller 312 instructing the device 304-310 to carry out a read or write sequence in the same manner as discussed above. Once the particular cycle is completed, the controller uses the chip select signals CS1#-CS2# to select and enable another device 304-310 on themodule 311 for a read or a write cycle. -
FIGS. 4, 5A and 5B show alternate embodiments of the invention in which a plurality ofmemory devices 448 are grouped together on amemory module 450. Turning first toFIG. 4 , asystem controller 460 is coupled to amemory module 450 through anoptical link 465. It should be understood that more than onemodule 450 can be coupled to theoptical link 465. Theoptical link 465 may comprise one or more optical fibers, free space, or optical paths formed in an insulative substrate, as discussed above. Thecontroller 460 and thememory module 450 include an optical input/output port or separate input and output ports coupled to theoptical link 465. - The
memory module 450 includes amemory hub 470 for controlling access to 6memory devices 448, which, in the example illustrated inFIG. 4 , are structurally and functionally the same asdevice 200 discussed inFIG. 2 . However, a fewer or greater number ofmemory devices 448 may be used. Thememory hub 470 is coupled to each of thememory devices 448 through abus system 475, which normally includes a control bus, an address bus and a data bus, and can comprise traces on thehub 470 operable to electrically couple the hub to thememory devices 448 or an optical link, or plurality of links, coupling thedevices 448 to thehub 470. - The
memory hub 470 can be implemented in several different embodiments. For example, as shown in the cross-sectional view of thememory module 450 inFIG. 5A , in a first embodiment thememory hub 470 can include optical receivers and transmitters in the input/output port 502 operable to receive optical control, address and data bits from theoptical link 465 and convert the optical bits into corresponding electrical control, address and data signals. The input/output port 502 can also be operable to receive electrical signals, convert them into corresponding optical bits, and transmit the optical bits to the controller 460 (not shown inFIG. 5 ) over theoptical link 465. - In this mode, the
memory hub 470 is operable to communicate with thedevices 448 through electrical signals coupled to thebus system 475. Thedevices 448 used in conjunction with such ahub 470 would have control, address and data converters dissimilar from those discussed inFIG. 1 , however, since the signals being received by the devices would not have to be translated from optical bits to electrical signals. Thus optical receivers and transmitters would be omitted from the converters, and the control, address and data converters would comprise signal lines coupled to the corresponding lines of thebus system 475. - To communicate with the
devices 448, the hub applies control, address and data signals to thebus system 475, with theappropriate memory device 448, ordevices 448, being enabled by chip select signals contained within the control signal. In a write operation however, the control signal includes an additional write enable signal enabling the selectedmemory device 448 to accept data contained in the data signal and write it to an appropriate memory cell indicated by address information contained in the address signal. - Alternately, in another embodiment of the invention, the
memory hub 470 could include a multiplexing function. After receiving a signal from thecontroller 460 over theoptic link 465 and converting it into electrical control, address and data signals as discussed above, thememory hub 470 subsequently examines the electrical control signal for information indicating whichmemory device 448 is to be accessed. Upon finding and decoding this information, thememory hub 470 applies the electrical control, address and data signals to an individual bus, or busses, in thebus system 475 coupling theappropriate memory device 448 to thememory hub 470. - As with the aspect discussed above, if the control signal contains a write enable signal, the
memory device 448 is enabled to accept data contained in the data signal and write it to the appropriate memory cells indicated by address information contained in the address signal. Otherwise, a read operation is initiated and appropriate memory cells in thememory device 448 are applied in a data signal over the individual bus in thebus system 475 coupling thememory device 448 to thememory hub 470. Once received in thememory hub 470, the data signal is subsequently converted into a signal suitable to be applied to theoptical link 465, and the bits are transmitted to thecontroller 460 in the manner discussed above. It should be understood that in both aspects described above, thememory hub 470 may access a single bit from eachmemory device 448 or multiple bits as desired. - In another embodiment of the invention, the
memory hub 470 communicates optically with thedevices 448 as shown in the cross-sectional view of thememory module 450 inFIG. 5B . For the sake of clarity, thehub 470 anddevices 448 are shown inFIG. 5B as being elevated from atop surface 501 of thememory module 450. It will be understood by those skilled in the art, however, that thehub 470 and thedevices 448 could also rest flat on thesurface 501 or be placed in indentations on thesurface 501. Communications between the controller 460 (not shown inFIG. 5B ) and thehub 470 are accomplished in the same way as described above. However, once being received from the input/output port 502, the electrical control, address and data signals are developed in thehub 470 and converted into corresponding optical control, address and data bits at input/output terminals memory bus 475 to thememory hub 470. - As with the first embodiment described above, in order for the
hub 470 to communicate optically with thedevices 448, optical control, address and data bits are applied by thehub 470 over thebus system 475 to input/output ports 508/510 including optical receivers and transmitters on thememory devices 448. Theappropriate memory device 448, ordevices 448, are then enabled by chip select bits contained within the control bits. In a write operation however, the control bits include additional write enable bits enabling the selectedmemory device 448 to accept data contained in the data bits and write it to an appropriate memory cell indicated by address information contained in the address bits. - Alternately, the
memory hub 470 could include a multiplexing function in which thememory hub 470 could examine the control signal received from the controller over theoptical link 465 for information indicating whichmemory device 448 is to be accessed. Using this information, thememory hub 470 could apply the optical control, address and data bits to an individual bus in thebus system 475 coupling theappropriate memory device 448 to thememory hub 470. - As with the aspect discussed above, if the control signal contains write enable bits, the
memory device 448 is enabled to accept data contained in the data bits and write it to the appropriate memory cells indicated by address information contained in the address bits. Otherwise, a read operation is initiated and data bits from appropriate memory cells in thememory device 448 are applied as data signals over the individual bus in thebus system 475 coupling thememory device 448 to thememory hub 470. Once received in thememory hub 470, the data signals are subsequentlyconverted into a signal suitable to be applied to theoptical link 465, and the signal is transmitted to thecontroller 460, as discussed above. It should be understood that in both aspects described above, thememory hub 470 may access a single bit from eachmemory device 448 or multiple bits as desired. - A
computer system 600 using thecontroller 460 and thememory module 450 ofFIG. 4 according to one example of the invention is shown inFIG. 6 . Thecomputer system 600 includes aprocessor 604 for performing various computing functions, such as executing specific software to perform specific calculations or tasks. Theprocessor 604 includes aprocessor bus 606 that normally includes an address bus, a control bus, and a data bus. Thecomputer system 600 includes asystem controller 607 that is coupled to theprocessor bus 606. Thesystem controller 607 also includes thecontroller 460, which is, in turn, optically coupled tomemory modules 450 a-n through theoptical link 465. However, it will be understood that thecontroller 460 may be external to thesystem controller 607 and coupled to it or some other component in thecomputer system 600, such as theprocessor 604. In addition, thecomputer system 600 includes one ormore input devices 618, such as a keyboard, mouse or game controller, coupled to theprocessor 604 through thesystem controller 607 to allow an operator to interface with thecomputer system 600. Typically, thecomputer system 600 also includes one ormore output devices 620 coupled to theprocessor 604 through thesystem controller 607, such output devices typically being a printer or a video terminal. One or moredata storage devices 624 are also typically coupled to theprocessor 604 through thesystem controller 607 to allow theprocessor 604 to store data or retrieve data from internal or external storage media (not shown). Examples oftypical storage devices 624 include hard and floppy disks, tape cassettes, and compact disk read-only memories (CD-ROMs). Theprocessor 604 is also typically coupled tocache memory 626, which is usually static random access memory (“SRAM”). - From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. Accordingly, the invention is not limited except as by the appended claims.
Claims (10)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/542,337 US7382639B2 (en) | 2002-08-02 | 2006-10-02 | System and method for optically interconnecting memory devices |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/211,036 US7200024B2 (en) | 2002-08-02 | 2002-08-02 | System and method for optically interconnecting memory devices |
US11/062,075 US7289347B2 (en) | 2002-08-02 | 2005-02-18 | System and method for optically interconnecting memory devices |
US11/542,337 US7382639B2 (en) | 2002-08-02 | 2006-10-02 | System and method for optically interconnecting memory devices |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/062,075 Division US7289347B2 (en) | 2002-08-02 | 2005-02-18 | System and method for optically interconnecting memory devices |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070035980A1 true US20070035980A1 (en) | 2007-02-15 |
US7382639B2 US7382639B2 (en) | 2008-06-03 |
Family
ID=31187493
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/211,036 Expired - Lifetime US7200024B2 (en) | 2002-08-02 | 2002-08-02 | System and method for optically interconnecting memory devices |
US11/062,075 Expired - Lifetime US7289347B2 (en) | 2002-08-02 | 2005-02-18 | System and method for optically interconnecting memory devices |
US11/542,338 Expired - Lifetime US7411807B2 (en) | 2002-08-02 | 2006-10-02 | System and method for optically interconnecting memory devices |
US11/542,337 Expired - Lifetime US7382639B2 (en) | 2002-08-02 | 2006-10-02 | System and method for optically interconnecting memory devices |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/211,036 Expired - Lifetime US7200024B2 (en) | 2002-08-02 | 2002-08-02 | System and method for optically interconnecting memory devices |
US11/062,075 Expired - Lifetime US7289347B2 (en) | 2002-08-02 | 2005-02-18 | System and method for optically interconnecting memory devices |
US11/542,338 Expired - Lifetime US7411807B2 (en) | 2002-08-02 | 2006-10-02 | System and method for optically interconnecting memory devices |
Country Status (1)
Country | Link |
---|---|
US (4) | US7200024B2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040251929A1 (en) * | 2003-06-11 | 2004-12-16 | Pax George E. | Memory module and method having improved signal routing topology |
US20060047891A1 (en) * | 2004-08-31 | 2006-03-02 | Ralph James | System and method for transmitting data packets in a computer system having a memory hub architecture |
US20060204247A1 (en) * | 2002-08-09 | 2006-09-14 | Tim Murphy | System and method for multiple bit optical data transmission in memory systems |
US20060218331A1 (en) * | 2004-05-17 | 2006-09-28 | Ralph James | System and method for communicating the synchronization status of memory modules during initialization of the memory modules |
US20070143553A1 (en) * | 2004-02-05 | 2007-06-21 | Micron Technology, Inc. | Dynamic command and/or address mirroring system and method for memory modules |
US20070168595A1 (en) * | 2004-03-25 | 2007-07-19 | Micron Technology, Inc. | System and method for memory hub-based expansion bus |
US20080162861A1 (en) * | 2004-03-08 | 2008-07-03 | Micron Technology, Inc. | Memory hub architecture having programmable lane widths |
US8589643B2 (en) | 2003-10-20 | 2013-11-19 | Round Rock Research, Llc | Arbitration system and method for memory responses in a hub-based memory system |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5526320A (en) * | 1994-12-23 | 1996-06-11 | Micron Technology Inc. | Burst EDO memory device |
US7133972B2 (en) | 2002-06-07 | 2006-11-07 | Micron Technology, Inc. | Memory hub with internal cache and/or memory access prediction |
US7121474B2 (en) * | 2002-06-18 | 2006-10-17 | Intel Corporation | Electro-optical nanocrystal memory device |
AU2002345380A1 (en) * | 2002-06-24 | 2004-01-06 | Samsung Electronics Co., Ltd. | Memory module having a path for transmitting high-speed data and a path for transmitting low-speed data and memory system having the memory module |
US7836252B2 (en) | 2002-08-29 | 2010-11-16 | Micron Technology, Inc. | System and method for optimizing interconnections of memory devices in a multichip module |
US6820181B2 (en) * | 2002-08-29 | 2004-11-16 | Micron Technology, Inc. | Method and system for controlling memory accesses to memory modules having a memory hub architecture |
US6934199B2 (en) * | 2002-12-11 | 2005-08-23 | Micron Technology, Inc. | Memory device and method having low-power, high write latency mode and high-power, low write latency mode and/or independently selectable write latency |
US7366423B2 (en) * | 2002-12-31 | 2008-04-29 | Intel Corporation | System having multiple agents on optical and electrical bus |
US6961259B2 (en) * | 2003-01-23 | 2005-11-01 | Micron Technology, Inc. | Apparatus and methods for optically-coupled memory systems |
US7120727B2 (en) * | 2003-06-19 | 2006-10-10 | Micron Technology, Inc. | Reconfigurable memory module and method |
US7260685B2 (en) | 2003-06-20 | 2007-08-21 | Micron Technology, Inc. | Memory hub and access method having internal prefetch buffers |
US7428644B2 (en) * | 2003-06-20 | 2008-09-23 | Micron Technology, Inc. | System and method for selective memory module power management |
US7389364B2 (en) * | 2003-07-22 | 2008-06-17 | Micron Technology, Inc. | Apparatus and method for direct memory access in a hub-based memory system |
US7133991B2 (en) * | 2003-08-20 | 2006-11-07 | Micron Technology, Inc. | Method and system for capturing and bypassing memory transactions in a hub-based memory system |
US20050050237A1 (en) * | 2003-08-28 | 2005-03-03 | Jeddeloh Joseph M. | Memory module and method having on-board data search capabilities and processor-based system using such memory modules |
US7177170B2 (en) * | 2003-09-17 | 2007-02-13 | Micron Technology, Inc. | Apparatus and method for selectively configuring a memory device using a bi-stable relay |
US7194593B2 (en) * | 2003-09-18 | 2007-03-20 | Micron Technology, Inc. | Memory hub with integrated non-volatile memory |
DE10345550B3 (en) * | 2003-09-30 | 2005-02-10 | Infineon Technologies Ag | Computer memory device with several random-access memory modules divided into disjunctive module groups each having memory cells organized in disjunctive cell groups with simultaneous write-in and read-out |
US7330992B2 (en) * | 2003-12-29 | 2008-02-12 | Micron Technology, Inc. | System and method for read synchronization of memory modules |
US7188219B2 (en) | 2004-01-30 | 2007-03-06 | Micron Technology, Inc. | Buffer control system and method for a memory system having outstanding read and write request buffers |
US7590797B2 (en) | 2004-04-08 | 2009-09-15 | Micron Technology, Inc. | System and method for optimizing interconnections of components in a multichip memory module |
US7162567B2 (en) * | 2004-05-14 | 2007-01-09 | Micron Technology, Inc. | Memory hub and method for memory sequencing |
US7519788B2 (en) * | 2004-06-04 | 2009-04-14 | Micron Technology, Inc. | System and method for an asynchronous data buffer having buffer write and read pointers |
US7965530B2 (en) * | 2005-05-21 | 2011-06-21 | Samsung Electronics Co., Ltd. | Memory modules and memory systems having the same |
KR101048380B1 (en) * | 2005-05-21 | 2011-07-12 | 삼성전자주식회사 | Memory module device |
JP2007219852A (en) * | 2006-02-16 | 2007-08-30 | Fujitsu Ltd | Memory system |
JP2007267155A (en) * | 2006-03-29 | 2007-10-11 | Fujitsu Ltd | Memory system |
US7839712B2 (en) * | 2007-08-03 | 2010-11-23 | Qimonda Ag | Semiconductor memory arrangement |
KR101565795B1 (en) | 2008-06-05 | 2015-11-06 | 삼성전자주식회사 | Semiconductor apparatus having optical connections between central processing unit and memory module |
US9166705B2 (en) * | 2008-06-05 | 2015-10-20 | Samsung Electronics Co., Ltd. | Semiconductor apparatuses having optical connections between memory controller and memory module |
US7894285B2 (en) * | 2008-11-13 | 2011-02-22 | Micron Technology, Inc. | Circuits, systems, and methods for reducing simultaneous switching output noise, power noise, or combinations thereof |
KR20110005054A (en) * | 2009-07-09 | 2011-01-17 | 삼성전자주식회사 | Optical system using optical signal and solid state drive module using the optical signal |
KR101990856B1 (en) * | 2012-05-21 | 2019-06-19 | 삼성전자주식회사 | Optical memory system including an optically connected memory module and computing system including the same |
KR20150081808A (en) | 2014-01-07 | 2015-07-15 | 삼성전자주식회사 | Polarization-controlled optical channel and memory system including the same |
US10074417B2 (en) * | 2014-11-20 | 2018-09-11 | Rambus Inc. | Memory systems and methods for improved power management |
US11024617B2 (en) | 2018-10-26 | 2021-06-01 | Micron Technology, Inc. | Semiconductor packages having photon integrated circuit (PIC) chips |
US10928585B2 (en) | 2018-10-26 | 2021-02-23 | Micron Technology, Inc. | Semiconductor devices having electro-optical substrates |
Citations (97)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4245306A (en) * | 1978-12-21 | 1981-01-13 | Burroughs Corporation | Selection of addressed processor in a multi-processor network |
US4253144A (en) * | 1978-12-21 | 1981-02-24 | Burroughs Corporation | Multi-processor communication network |
US4253146A (en) * | 1978-12-21 | 1981-02-24 | Burroughs Corporation | Module for coupling computer-processors |
US4443845A (en) * | 1980-06-26 | 1984-04-17 | Texas Instruments Incorporated | Memory system having a common interface |
US4724520A (en) * | 1985-07-01 | 1988-02-09 | United Technologies Corporation | Modular multiport data hub |
US4813772A (en) * | 1987-09-08 | 1989-03-21 | The Regents Of The University Of California | Electro-optical interface |
US4823403A (en) * | 1987-03-26 | 1989-04-18 | Switch Tech, Inc. | System for optically transmitting data between circuit packs, such as printed circuit boards |
US4825208A (en) * | 1986-04-23 | 1989-04-25 | Siemens Aktiengesellschaft | Method for flow control of data within a meshed data network |
US4831520A (en) * | 1987-02-24 | 1989-05-16 | Digital Equipment Corporation | Bus interface circuit for digital data processor |
US4891808A (en) * | 1987-12-24 | 1990-01-02 | Coherent Communication Systems Corp. | Self-synchronizing multiplexer |
US4930128A (en) * | 1987-06-26 | 1990-05-29 | Hitachi, Ltd. | Method for restart of online computer system and apparatus for carrying out the same |
US5307381A (en) * | 1991-12-27 | 1994-04-26 | Intel Corporation | Skew-free clock signal distribution network in a microprocessor |
US5317752A (en) * | 1989-12-22 | 1994-05-31 | Tandem Computers Incorporated | Fault-tolerant computer system with auto-restart after power-fall |
US5379382A (en) * | 1991-04-22 | 1995-01-03 | Pilkington Micro-Electronics Limited | Uni and bi-directional signal transfer modes in peripheral controller and method of operating same |
US5414819A (en) * | 1992-12-18 | 1995-05-09 | Nec Research Institute, Inc. | Optical interconnection network |
US5493437A (en) * | 1993-09-13 | 1996-02-20 | Motorola | External communication link for a credit card pager |
US5497476A (en) * | 1992-09-21 | 1996-03-05 | International Business Machines Corporation | Scatter-gather in data processing system |
US5502621A (en) * | 1994-03-31 | 1996-03-26 | Hewlett-Packard Company | Mirrored pin assignment for two sided multi-chip layout |
US5606717A (en) * | 1990-04-18 | 1997-02-25 | Rambus, Inc. | Memory circuitry having bus interface for receiving information in packets and access time registers |
US5608264A (en) * | 1995-06-05 | 1997-03-04 | Harris Corporation | Surface mountable integrated circuit with conductive vias |
US5623534A (en) * | 1995-04-07 | 1997-04-22 | Lucent Technologies Inc. | Method and apparatus for exchanging administrative information between local area networks |
US5706224A (en) * | 1996-10-10 | 1998-01-06 | Quality Semiconductor, Inc. | Content addressable memory and random access memory partition circuit |
US5710733A (en) * | 1996-01-22 | 1998-01-20 | Silicon Graphics, Inc. | Processor-inclusive memory module |
US5715456A (en) * | 1995-02-13 | 1998-02-03 | International Business Machines Corporation | Method and apparatus for booting a computer system without pre-installing an operating system |
US5729709A (en) * | 1993-11-12 | 1998-03-17 | Intel Corporation | Memory controller with burst addressing circuit |
US5748616A (en) * | 1994-09-13 | 1998-05-05 | Square D Company | Data link module for time division multiplexing control systems |
US5875352A (en) * | 1995-11-03 | 1999-02-23 | Sun Microsystems, Inc. | Method and apparatus for multiple channel direct memory access control |
US5875454A (en) * | 1996-07-24 | 1999-02-23 | International Business Machiness Corporation | Compressed data cache storage system |
US5887159A (en) * | 1996-12-11 | 1999-03-23 | Digital Equipment Corporation | Dynamically determining instruction hint fields |
US6023726A (en) * | 1998-01-20 | 2000-02-08 | Netscape Communications Corporation | User configurable prefetch control system for enabling client to prefetch documents from a network server |
US6026226A (en) * | 1996-10-28 | 2000-02-15 | Altera Corporation | Local compilation in context within a design hierarchy |
US6029250A (en) * | 1998-09-09 | 2000-02-22 | Micron Technology, Inc. | Method and apparatus for adaptively adjusting the timing offset between a clock signal and digital signals transmitted coincident with that clock signal, and memory device and system using same |
US6031241A (en) * | 1997-03-11 | 2000-02-29 | University Of Central Florida | Capillary discharge extreme ultraviolet lamp source for EUV microlithography and other related applications |
US6033951A (en) * | 1996-08-16 | 2000-03-07 | United Microelectronics Corp. | Process for fabricating a storage capacitor for semiconductor memory devices |
US6061263A (en) * | 1998-12-29 | 2000-05-09 | Intel Corporation | Small outline rambus in-line memory module |
US6061296A (en) * | 1998-08-17 | 2000-05-09 | Vanguard International Semiconductor Corporation | Multiple data clock activation with programmable delay for use in multiple CAS latency memory devices |
US6067262A (en) * | 1998-12-11 | 2000-05-23 | Lsi Logic Corporation | Redundancy analysis for embedded memories with built-in self test and built-in self repair |
US6175571B1 (en) * | 1994-07-22 | 2001-01-16 | Network Peripherals, Inc. | Distributed memory switching hub |
US6185676B1 (en) * | 1997-09-30 | 2001-02-06 | Intel Corporation | Method and apparatus for performing early branch prediction in a microprocessor |
US6185352B1 (en) * | 2000-02-24 | 2001-02-06 | Siecor Operations, Llc | Optical fiber ribbon fan-out cables |
US6186400B1 (en) * | 1998-03-20 | 2001-02-13 | Symbol Technologies, Inc. | Bar code reader with an integrated scanning component module mountable on printed circuit board |
US6191663B1 (en) * | 1998-12-22 | 2001-02-20 | Intel Corporation | Echo reduction on bit-serial, multi-drop bus |
US6201724B1 (en) * | 1998-11-12 | 2001-03-13 | Nec Corporation | Semiconductor memory having improved register array access speed |
US6208180B1 (en) * | 1995-12-29 | 2001-03-27 | Intel Corporation | Core clock correction in a 2/N mode clocking scheme |
US6219725B1 (en) * | 1998-08-28 | 2001-04-17 | Hewlett-Packard Company | Method and apparatus for performing direct memory access transfers involving non-sequentially-addressable memory locations |
US6223301B1 (en) * | 1997-09-30 | 2001-04-24 | Compaq Computer Corporation | Fault tolerant memory |
US6343171B1 (en) * | 1998-10-09 | 2002-01-29 | Fujitsu Limited | Systems based on opto-electronic substrates with electrical and optical interconnections and methods for making |
US6344664B1 (en) * | 1999-12-02 | 2002-02-05 | Tera Connect Inc. | Electro-optical transceiver system with controlled lateral leakage and method of making it |
US6347055B1 (en) * | 1999-06-24 | 2002-02-12 | Nec Corporation | Line buffer type semiconductor memory device capable of direct prefetch and restore operations |
US6349363B2 (en) * | 1998-12-08 | 2002-02-19 | Intel Corporation | Multi-section cache with different attributes for each section |
US6356573B1 (en) * | 1998-01-31 | 2002-03-12 | Mitel Semiconductor Ab | Vertical cavity surface emitting laser |
US20020038412A1 (en) * | 1998-11-03 | 2002-03-28 | Nizar Puthiya K. | Method and apparatus for configuring a memory device and a memory channel using configuration space registers |
US6367074B1 (en) * | 1998-12-28 | 2002-04-02 | Intel Corporation | Operation of a system |
US6366375B1 (en) * | 1997-11-10 | 2002-04-02 | Fuji Xerox Co., Ltd. | Optical-signal transmission apparatus and method, and signal processing apparatus |
US6370068B2 (en) * | 2000-01-05 | 2002-04-09 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and methods for sampling data therefrom based on a relative position of a memory cell array section containing the data |
US6370611B1 (en) * | 2000-04-04 | 2002-04-09 | Compaq Computer Corporation | Raid XOR operations to synchronous DRAM using a read buffer and pipelining of synchronous DRAM burst read data |
US6373777B1 (en) * | 1998-07-14 | 2002-04-16 | Nec Corporation | Semiconductor memory |
US6381190B1 (en) * | 1999-05-13 | 2002-04-30 | Nec Corporation | Semiconductor memory device in which use of cache can be selected |
US20030005223A1 (en) * | 2001-06-27 | 2003-01-02 | Coulson Richard L. | System boot time reduction method |
US6505287B2 (en) * | 1999-12-20 | 2003-01-07 | Nec Corporation | Virtual channel memory access controlling circuit |
US6507899B1 (en) * | 1999-12-13 | 2003-01-14 | Infineon Technologies North American Corp. | Interface for a memory unit |
US6523093B1 (en) * | 2000-09-29 | 2003-02-18 | Intel Corporation | Prefetch buffer allocation and filtering system |
US6523092B1 (en) * | 2000-09-29 | 2003-02-18 | Intel Corporation | Cache line replacement policy enhancement to avoid memory page thrashing |
US6526498B1 (en) * | 1997-10-31 | 2003-02-25 | Broadcom Corporation | Method and apparatus for retiming in a network of multiple context processing elements |
US6526483B1 (en) * | 2000-09-20 | 2003-02-25 | Broadcom Corporation | Page open hint in transactions |
US20030043426A1 (en) * | 2001-08-30 | 2003-03-06 | Baker R. J. | Optical interconnect in high-speed memory systems |
US6539490B1 (en) * | 1999-08-30 | 2003-03-25 | Micron Technology, Inc. | Clock distribution without clock delay or skew |
US6552304B1 (en) * | 1998-05-20 | 2003-04-22 | Fujitsu Limited | Temperature control method and system for thermal fixing unit, and image forming apparatus |
US6552564B1 (en) * | 1999-08-30 | 2003-04-22 | Micron Technology, Inc. | Technique to reduce reflections and ringing on CMOS interconnections |
US6553479B2 (en) * | 1997-10-31 | 2003-04-22 | Broadcom Corporation | Local control of multiple context processing elements with major contexts and minor contexts |
US6681292B2 (en) * | 2001-08-27 | 2004-01-20 | Intel Corporation | Distributed read and write caching implementation for optimized input/output applications |
US20040015650A1 (en) * | 2000-12-27 | 2004-01-22 | Zumkehr John F. | Method and apparatus for utilizing write buffers in memory control/interface memory control translators |
US20040022094A1 (en) * | 2002-02-25 | 2004-02-05 | Sivakumar Radhakrishnan | Cache usage for concurrent multiple streams |
US20040028412A1 (en) * | 2002-08-09 | 2004-02-12 | Tim Murphy | System and method for multiple bit optical data transmission in memory systems |
US6697926B2 (en) * | 2001-06-06 | 2004-02-24 | Micron Technology, Inc. | Method and apparatus for determining actual write latency and accurately aligning the start of data capture with the arrival of data at a memory device |
US20040044833A1 (en) * | 2002-08-29 | 2004-03-04 | Ryan Kevin J. | System and method for optimizing interconnections of memory devices in a multichip module |
US6707726B2 (en) * | 2001-07-30 | 2004-03-16 | Elpida Memory, Inc. | Register without restriction of number of mounted memory devices and memory module having the same |
US6715018B2 (en) * | 1998-06-16 | 2004-03-30 | Micron Technology, Inc. | Computer including installable and removable cards, optical interconnection between cards, and method of assembling a computer |
US20040064602A1 (en) * | 2002-09-30 | 2004-04-01 | Varghese George | Claiming cycles on a processor bus in a system having a PCI to PCI bridge north of a memory controller |
US6718440B2 (en) * | 2001-09-28 | 2004-04-06 | Intel Corporation | Memory access latency hiding with hint buffer |
US6721195B2 (en) * | 2001-07-12 | 2004-04-13 | Micron Technology, Inc. | Reversed memory module socket and motherboard incorporating same |
US6721187B2 (en) * | 2001-03-16 | 2004-04-13 | International Business Machines Corporation | Multi-layered high density connections |
US6724685B2 (en) * | 2001-10-31 | 2004-04-20 | Infineon Technologies Ag | Configuration for data transmission in a semiconductor memory system, and relevant data transmission method |
US6728800B1 (en) * | 2000-06-28 | 2004-04-27 | Intel Corporation | Efficient performance based scheduling mechanism for handling multiple TLB operations |
US6845409B1 (en) * | 2000-07-25 | 2005-01-18 | Sun Microsystems, Inc. | Data exchange methods for a switch which selectively forms a communication channel between a processing unit and multiple devices |
US20050030797A1 (en) * | 2003-06-11 | 2005-02-10 | Pax George E. | Memory module and method having improved signal routing topology |
US20050044304A1 (en) * | 2003-08-20 | 2005-02-24 | Ralph James | Method and system for capturing and bypassing memory transactions in a hub-based memory system |
US20050071542A1 (en) * | 2003-05-13 | 2005-03-31 | Advanced Micro Devices, Inc. | Prefetch mechanism for use in a system including a host connected to a plurality of memory modules via a serial memory interconnect |
US20050091464A1 (en) * | 2003-10-27 | 2005-04-28 | Ralph James | System and method for using a learning sequence to establish communications on a high-speed nonsynchronous interface in the absence of clock forwarding |
US6982892B2 (en) * | 2003-05-08 | 2006-01-03 | Micron Technology, Inc. | Apparatus and methods for a physical layout of simultaneously sub-accessible memory modules |
US7000062B2 (en) * | 2000-01-05 | 2006-02-14 | Rambus Inc. | System and method featuring a controller device and a memory module that includes an integrated circuit buffer device and a plurality of integrated circuit memory devices |
US20060047891A1 (en) * | 2004-08-31 | 2006-03-02 | Ralph James | System and method for transmitting data packets in a computer system having a memory hub architecture |
US7016606B2 (en) * | 2000-02-28 | 2006-03-21 | University Of Maryland Baltimore County | Error mitigation system using line coding for optical WDM communications |
US7024547B2 (en) * | 2001-12-10 | 2006-04-04 | Intel Corporation | Method and system for initializing a hardware device |
US7035212B1 (en) * | 2001-01-25 | 2006-04-25 | Optim Networks | Method and apparatus for end to end forwarding architecture |
US7171508B2 (en) * | 2004-08-23 | 2007-01-30 | Micron Technology, Inc. | Dual port memory with asymmetric inputs and outputs, device, system and method |
US7206887B2 (en) * | 2004-03-25 | 2007-04-17 | Micron Technology, Inc. | System and method for memory hub-based expansion bus |
Family Cites Families (120)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3742253A (en) | 1971-03-15 | 1973-06-26 | Burroughs Corp | Three state logic device with applications |
US3777154A (en) | 1972-02-07 | 1973-12-04 | R Lindsey | Optical data processing system |
US4045781A (en) | 1976-02-13 | 1977-08-30 | Digital Equipment Corporation | Memory module with selectable byte addressing for digital data processing system |
US4240143A (en) | 1978-12-22 | 1980-12-16 | Burroughs Corporation | Hierarchical multi-processor network for memory sharing |
US4608702A (en) | 1984-12-21 | 1986-08-26 | Advanced Micro Devices, Inc. | Method for digital clock recovery from Manchester-encoded signals |
US4707823A (en) | 1986-07-21 | 1987-11-17 | Chrysler Motors Corporation | Fiber optic multiplexed data acquisition system |
US5251303A (en) | 1989-01-13 | 1993-10-05 | International Business Machines Corporation | System for DMA block data transfer based on linked control blocks |
US5442770A (en) | 1989-01-24 | 1995-08-15 | Nec Electronics, Inc. | Triple port cache memory |
US4953930A (en) * | 1989-03-15 | 1990-09-04 | Ramtech, Inc. | CPU socket supporting socket-to-socket optical communications |
JPH03156795A (en) | 1989-11-15 | 1991-07-04 | Toshiba Micro Electron Kk | Semiconductor memory circuit device |
US5327553A (en) | 1989-12-22 | 1994-07-05 | Tandem Computers Incorporated | Fault-tolerant computer system with /CONFIG filesystem |
US5313590A (en) | 1990-01-05 | 1994-05-17 | Maspar Computer Corporation | System having fixedly priorized and grouped by positions I/O lines for interconnecting router elements in plurality of stages within parrallel computer |
JP2772103B2 (en) | 1990-03-28 | 1998-07-02 | 株式会社東芝 | Computer system startup method |
US5243703A (en) | 1990-04-18 | 1993-09-07 | Rambus, Inc. | Apparatus for synchronously generating clock signals in a data processing system |
US5663901A (en) | 1991-04-11 | 1997-09-02 | Sandisk Corporation | Computer memory cards using flash EEPROM integrated circuit chips and memory-controller systems |
US5831467A (en) | 1991-11-05 | 1998-11-03 | Monolithic System Technology, Inc. | Termination circuit with power-down mode for use in circuit module architecture |
US5461627A (en) | 1991-12-24 | 1995-10-24 | Rypinski; Chandos A. | Access protocol for a common channel wireless network |
JP2554816B2 (en) | 1992-02-20 | 1996-11-20 | 株式会社東芝 | Semiconductor memory device |
JP3517237B2 (en) | 1992-03-06 | 2004-04-12 | ラムバス・インコーポレーテッド | Synchronous bus system and memory device therefor |
US5355391A (en) | 1992-03-06 | 1994-10-11 | Rambus, Inc. | High speed bus system |
AU3936693A (en) * | 1992-03-25 | 1993-10-21 | Encore Computer U.S., Inc. | Fiber optic memory coupling system |
US5432907A (en) | 1992-05-12 | 1995-07-11 | Network Resources Corporation | Network hub with integrated bridge |
US5270964A (en) | 1992-05-19 | 1993-12-14 | Sun Microsystems, Inc. | Single in-line memory module |
US5787475A (en) | 1992-07-21 | 1998-07-28 | Digital Equipment Corporation | Controlled prefetching of data requested by a peripheral |
US5423009A (en) * | 1993-02-18 | 1995-06-06 | Sierra Semiconductor Corporation | Dynamic sizing bus controller that allows unrestricted byte enable patterns |
JPH0713945A (en) | 1993-06-16 | 1995-01-17 | Nippon Sheet Glass Co Ltd | Bus structure of multiprocessor system with separated arithmetic processing part and control/storage part |
US5497494A (en) | 1993-07-23 | 1996-03-05 | International Business Machines Corporation | Method for saving and restoring the state of a CPU executing code in protected mode |
US5544345A (en) | 1993-11-08 | 1996-08-06 | International Business Machines Corporation | Coherence controls for store-multiple shared data coordinated by cache directory entries in a shared electronic storage |
US5532856A (en) | 1994-06-30 | 1996-07-02 | Nec Research Institute, Inc. | Planar optical mesh-connected tree interconnect network |
US5566325A (en) | 1994-06-30 | 1996-10-15 | Digital Equipment Corporation | Method and apparatus for adaptive memory access |
US5978567A (en) | 1994-07-27 | 1999-11-02 | Instant Video Technologies Inc. | System for distribution of interactive multimedia and linear programs by enabling program webs which include control scripts to define presentation by client transceiver |
US5638534A (en) | 1995-03-31 | 1997-06-10 | Samsung Electronics Co., Ltd. | Memory controller which executes read and write commands out of order |
US5568574A (en) | 1995-06-12 | 1996-10-22 | University Of Southern California | Modulator-based photonic chip-to-chip interconnections for dense three-dimensional multichip module integration |
US5796413A (en) | 1995-12-06 | 1998-08-18 | Compaq Computer Corporation | Graphics controller utilizing video memory to provide macro command capability and enhanched command buffering |
US5966724A (en) | 1996-01-11 | 1999-10-12 | Micron Technology, Inc. | Synchronous memory device with dual page and burst mode operations |
JPH09198398A (en) | 1996-01-16 | 1997-07-31 | Fujitsu Ltd | Pattern retrieving device |
US5832250A (en) | 1996-01-26 | 1998-11-03 | Unisys Corporation | Multi set cache structure having parity RAMs holding parity bits for tag data and for status data utilizing prediction circuitry that predicts and generates the needed parity bits |
US5819304A (en) | 1996-01-29 | 1998-10-06 | Iowa State University Research Foundation, Inc. | Random access memory assembly |
US5659798A (en) | 1996-02-02 | 1997-08-19 | Blumrich; Matthias Augustin | Method and system for initiating and loading DMA controller registers by using user-level programs |
US5687325A (en) | 1996-04-19 | 1997-11-11 | Chang; Web | Application specific field programmable gate array |
US5818844A (en) | 1996-06-06 | 1998-10-06 | Advanced Micro Devices, Inc. | Address generation and data path arbitration to and from SRAM to accommodate multiple transmitted packets |
JPH1049511A (en) | 1996-08-02 | 1998-02-20 | Oki Electric Ind Co Ltd | One-chip micrcomputer |
JP4070255B2 (en) | 1996-08-13 | 2008-04-02 | 富士通株式会社 | Semiconductor integrated circuit |
US6144327A (en) * | 1996-08-15 | 2000-11-07 | Intellectual Property Development Associates Of Connecticut, Inc. | Programmably interconnected programmable devices |
JP3731949B2 (en) | 1996-09-17 | 2006-01-05 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Read device for recording medium |
US6088774A (en) | 1996-09-20 | 2000-07-11 | Advanced Memory International, Inc. | Read/write timing for maximum utilization of bidirectional read/write bus |
US5818984A (en) * | 1996-11-18 | 1998-10-06 | International Business Machines Corporation | Optoelectronic interconnection of integrated circuits |
US6167486A (en) | 1996-11-18 | 2000-12-26 | Nec Electronics, Inc. | Parallel access virtual channel memory system with cacheable channels |
JPH10283301A (en) * | 1996-12-19 | 1998-10-23 | Texas Instr Inc <Ti> | Device for distributing address and data to memory module and method therefor |
US6308248B1 (en) | 1996-12-31 | 2001-10-23 | Compaq Computer Corporation | Method and system for allocating memory space using mapping controller, page table and frame numbers |
US6271582B1 (en) | 1997-04-07 | 2001-08-07 | Micron Technology, Inc. | Interdigitated leads-over-chip lead frame, device, and method for supporting an integrated circuit die |
US5946712A (en) | 1997-06-04 | 1999-08-31 | Oak Technology, Inc. | Apparatus and method for reading data from synchronous memory |
US6092158A (en) | 1997-06-13 | 2000-07-18 | Intel Corporation | Method and apparatus for arbitrating between command streams |
US6073190A (en) | 1997-07-18 | 2000-06-06 | Micron Electronics, Inc. | System for dynamic buffer allocation comprising control logic for controlling a first address buffer and a first data buffer as a matched pair |
US6105075A (en) | 1997-08-05 | 2000-08-15 | Adaptec, Inc. | Scatter gather memory system for a hardware accelerated command interpreter engine |
US6128703A (en) | 1997-09-05 | 2000-10-03 | Integrated Device Technology, Inc. | Method and apparatus for memory prefetch operation of volatile non-coherent data |
US6249802B1 (en) * | 1997-09-19 | 2001-06-19 | Silicon Graphics, Inc. | Method, system, and computer program product for allocating physical memory in a distributed shared memory network |
US5889714A (en) | 1997-11-03 | 1999-03-30 | Digital Equipment Corporation | Adaptive precharge management for synchronous DRAM |
US5987196A (en) * | 1997-11-06 | 1999-11-16 | Micron Technology, Inc. | Semiconductor structure having an optical signal path in a substrate and method for forming the same |
US6098158A (en) | 1997-12-18 | 2000-08-01 | International Business Machines Corporation | Software-enabled fast boot |
US6111757A (en) | 1998-01-16 | 2000-08-29 | International Business Machines Corp. | SIMM/DIMM memory module |
US6038630A (en) | 1998-03-24 | 2000-03-14 | International Business Machines Corporation | Shared access control device for integrated system with multiple functional units accessing external structures over multiple data buses |
US6079008A (en) | 1998-04-03 | 2000-06-20 | Patton Electronics Co. | Multiple thread multiple data predictive coded parallel processing system and method |
US6247107B1 (en) * | 1998-04-06 | 2001-06-12 | Advanced Micro Devices, Inc. | Chipset configured to perform data-directed prefetching |
US6167465A (en) | 1998-05-20 | 2000-12-26 | Aureal Semiconductor, Inc. | System for managing multiple DMA connections between a peripheral device and a memory and performing real-time operations on data carried by a selected DMA connection |
US6405280B1 (en) * | 1998-06-05 | 2002-06-11 | Micron Technology, Inc. | Packet-oriented synchronous DRAM interface supporting a plurality of orderings for data block transfers within a burst sequence |
US6134624A (en) | 1998-06-08 | 2000-10-17 | Storage Technology Corporation | High bandwidth cache system |
US6067649A (en) | 1998-06-10 | 2000-05-23 | Compaq Computer Corporation | Method and apparatus for a low power self test of a memory subsystem |
JP2000003589A (en) | 1998-06-12 | 2000-01-07 | Mitsubishi Electric Corp | Synchronizing type semiconductor memory |
JP2000011640A (en) | 1998-06-23 | 2000-01-14 | Nec Corp | Semiconductor storage |
FR2780535B1 (en) * | 1998-06-25 | 2000-08-25 | Inst Nat Rech Inf Automat | ACQUISITION DATA PROCESSING DEVICE, ESPECIALLY IMAGE DATA |
US6912637B1 (en) * | 1998-07-08 | 2005-06-28 | Broadcom Corporation | Apparatus and method for managing memory in a network switch |
US6105088A (en) | 1998-07-10 | 2000-08-15 | Northrop Grumman Corporation | Backplane assembly for electronic circuit modules providing electronic reconfigurable connectivity of digital signals and manual reconfigurable connectivity power, optical and RF signals |
US6229727B1 (en) * | 1998-09-28 | 2001-05-08 | Cisco Technology, Inc. | Method and apparatus for support of multiple memory devices in a single memory socket architecture |
US6243831B1 (en) * | 1998-10-31 | 2001-06-05 | Compaq Computer Corporation | Computer system with power loss protection mechanism |
US6226729B1 (en) * | 1998-11-03 | 2001-05-01 | Intel Corporation | Method and apparatus for configuring and initializing a memory device and a memory channel |
US6564329B1 (en) * | 1999-03-16 | 2003-05-13 | Linkup Systems Corporation | System and method for dynamic clock generation |
US6389514B1 (en) * | 1999-03-25 | 2002-05-14 | Hewlett-Packard Company | Method and computer system for speculatively closing pages in memory |
US6229712B1 (en) * | 1999-03-31 | 2001-05-08 | International Business Machines Corporation | Printed circuit board for coupling surface mounted optoelectric semiconductor devices |
US6401149B1 (en) * | 1999-05-05 | 2002-06-04 | Qlogic Corporation | Methods for context switching within a disk controller |
US6233376B1 (en) * | 1999-05-18 | 2001-05-15 | The United States Of America As Represented By The Secretary Of The Navy | Embedded fiber optic circuit boards and integrated circuits |
US6401213B1 (en) * | 1999-07-09 | 2002-06-04 | Micron Technology, Inc. | Timing circuit for high speed memory |
US6279072B1 (en) * | 1999-07-22 | 2001-08-21 | Micron Technology, Inc. | Reconfigurable memory with selectable error correction storage |
JP4792613B2 (en) * | 1999-09-29 | 2011-10-12 | ソニー株式会社 | Information processing apparatus and method, and recording medium |
US6567963B1 (en) * | 1999-10-22 | 2003-05-20 | Tera Connect, Inc. | Wafer scale integration and remoted subsystems using opto-electronic transceivers |
US6502161B1 (en) * | 2000-01-05 | 2002-12-31 | Rambus Inc. | Memory system including a point-to-point linked memory subsystem |
JP2001193639A (en) * | 2000-01-11 | 2001-07-17 | Toyota Autom Loom Works Ltd | Motor-driven swash plate compressor |
US6589235B2 (en) * | 2000-01-21 | 2003-07-08 | The Regents Of The University Of California | Method and apparatus for cartilage reshaping by radiofrequency heating |
US6745275B2 (en) * | 2000-01-25 | 2004-06-01 | Via Technologies, Inc. | Feedback system for accomodating different memory module loading |
US6727195B2 (en) * | 2000-02-16 | 2004-04-27 | Advanced Micro Devices, Inc. | Method and system for decreasing the spaces between wordlines |
JP2001265539A (en) * | 2000-03-16 | 2001-09-28 | Fuji Xerox Co Ltd | Array type storage device and information processing system |
JP2002014875A (en) * | 2000-06-30 | 2002-01-18 | Mitsubishi Electric Corp | Semiconductor integrated circuit, memory repair method for semiconductor integrated circuit and computer readable recording medium stored with program for allowing computer to execute the method |
US6661940B2 (en) * | 2000-07-21 | 2003-12-09 | Finisar Corporation | Apparatus and method for rebroadcasting signals in an optical backplane bus system |
US6570429B1 (en) * | 2000-10-20 | 2003-05-27 | Cray Inc. | Method and apparatus for providing a clock signal to a semiconductor chip |
WO2002052325A1 (en) * | 2000-12-22 | 2002-07-04 | Nufern | Optoelectronic module with hermetically coated optical fiber |
US6751703B2 (en) * | 2000-12-27 | 2004-06-15 | Emc Corporation | Data storage systems and methods which utilize an on-board cache |
US6889304B2 (en) * | 2001-02-28 | 2005-05-03 | Rambus Inc. | Memory device supporting a dynamically configurable core organization |
US6910812B2 (en) * | 2001-05-15 | 2005-06-28 | Peregrine Semiconductor Corporation | Small-scale optoelectronic package |
US6670959B2 (en) * | 2001-05-18 | 2003-12-30 | Sun Microsystems, Inc. | Method and apparatus for reducing inefficiencies in shared memory devices |
US6980748B2 (en) * | 2001-08-30 | 2005-12-27 | International Business Machines Corporation | SiGe or germanium flip chip optical receiver |
US7062591B2 (en) * | 2001-09-28 | 2006-06-13 | Dot Hill Systems Corp. | Controller data sharing using a modular DMA architecture |
US6886048B2 (en) * | 2001-11-15 | 2005-04-26 | Hewlett-Packard Development Company, L.P. | Techniques for processing out-of-order requests in a processor-based system |
US7227870B2 (en) * | 2001-11-20 | 2007-06-05 | Broadcom Corporation | Systems including packet interfaces, switches, and packet DMA circuits for splitting and merging packet streams |
US6661943B2 (en) * | 2002-01-30 | 2003-12-09 | Intel Corporation | Fiber-free optical interconnect system for chip-to-chip signaling |
US6751113B2 (en) * | 2002-03-07 | 2004-06-15 | Netlist, Inc. | Arrangement of integrated circuits in a memory module |
US6735682B2 (en) * | 2002-03-28 | 2004-05-11 | Intel Corporation | Apparatus and method for address calculation |
US6754417B2 (en) * | 2002-04-24 | 2004-06-22 | Agilent Technologies, Inc. | Optical fiber tap capable of random placement along an optical fiber |
US6752539B2 (en) * | 2002-06-28 | 2004-06-22 | International Buisness Machines Corporation | Apparatus and system for providing optical bus interprocessor interconnection |
US7106973B2 (en) * | 2002-08-13 | 2006-09-12 | Lightpointe Communications, Inc. | Apparatus and method for use in free-space optical communication comprising optically aligned components integrated on circuit boards |
US7149874B2 (en) * | 2002-08-16 | 2006-12-12 | Micron Technology, Inc. | Memory hub bypass circuit and method |
US7102907B2 (en) * | 2002-09-09 | 2006-09-05 | Micron Technology, Inc. | Wavelength division multiplexed memory module, memory system and method |
US6821029B1 (en) * | 2002-09-10 | 2004-11-23 | Xilinx, Inc. | High speed serial I/O technology using an optical link |
US6811320B1 (en) * | 2002-11-13 | 2004-11-02 | Russell Mistretta Abbott | System for connecting a fiber optic cable to an electronic device |
US7093115B2 (en) * | 2002-12-19 | 2006-08-15 | Intel Corporation | Method and apparatus for detecting an interruption in memory initialization |
US7366423B2 (en) * | 2002-12-31 | 2008-04-29 | Intel Corporation | System having multiple agents on optical and electrical bus |
US6793408B2 (en) * | 2002-12-31 | 2004-09-21 | Intel Corporation | Module interface with optical and electrical interconnects |
US6961259B2 (en) * | 2003-01-23 | 2005-11-01 | Micron Technology, Inc. | Apparatus and methods for optically-coupled memory systems |
JP4722838B2 (en) * | 2003-04-24 | 2011-07-13 | オラクル・アメリカ・インコーポレイテッド | Method and apparatus for optical alignment of integrated circuit devices |
US7120727B2 (en) * | 2003-06-19 | 2006-10-10 | Micron Technology, Inc. | Reconfigurable memory module and method |
US7174432B2 (en) * | 2003-08-19 | 2007-02-06 | Nvidia Corporation | Asynchronous, independent and multiple process shared memory system in an adaptive computing architecture |
-
2002
- 2002-08-02 US US10/211,036 patent/US7200024B2/en not_active Expired - Lifetime
-
2005
- 2005-02-18 US US11/062,075 patent/US7289347B2/en not_active Expired - Lifetime
-
2006
- 2006-10-02 US US11/542,338 patent/US7411807B2/en not_active Expired - Lifetime
- 2006-10-02 US US11/542,337 patent/US7382639B2/en not_active Expired - Lifetime
Patent Citations (99)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4253144A (en) * | 1978-12-21 | 1981-02-24 | Burroughs Corporation | Multi-processor communication network |
US4253146A (en) * | 1978-12-21 | 1981-02-24 | Burroughs Corporation | Module for coupling computer-processors |
US4245306A (en) * | 1978-12-21 | 1981-01-13 | Burroughs Corporation | Selection of addressed processor in a multi-processor network |
US4443845A (en) * | 1980-06-26 | 1984-04-17 | Texas Instruments Incorporated | Memory system having a common interface |
US4724520A (en) * | 1985-07-01 | 1988-02-09 | United Technologies Corporation | Modular multiport data hub |
US4825208A (en) * | 1986-04-23 | 1989-04-25 | Siemens Aktiengesellschaft | Method for flow control of data within a meshed data network |
US4831520A (en) * | 1987-02-24 | 1989-05-16 | Digital Equipment Corporation | Bus interface circuit for digital data processor |
US4823403A (en) * | 1987-03-26 | 1989-04-18 | Switch Tech, Inc. | System for optically transmitting data between circuit packs, such as printed circuit boards |
US4930128A (en) * | 1987-06-26 | 1990-05-29 | Hitachi, Ltd. | Method for restart of online computer system and apparatus for carrying out the same |
US4813772A (en) * | 1987-09-08 | 1989-03-21 | The Regents Of The University Of California | Electro-optical interface |
US4891808A (en) * | 1987-12-24 | 1990-01-02 | Coherent Communication Systems Corp. | Self-synchronizing multiplexer |
US5317752A (en) * | 1989-12-22 | 1994-05-31 | Tandem Computers Incorporated | Fault-tolerant computer system with auto-restart after power-fall |
US5606717A (en) * | 1990-04-18 | 1997-02-25 | Rambus, Inc. | Memory circuitry having bus interface for receiving information in packets and access time registers |
US5379382A (en) * | 1991-04-22 | 1995-01-03 | Pilkington Micro-Electronics Limited | Uni and bi-directional signal transfer modes in peripheral controller and method of operating same |
US5307381A (en) * | 1991-12-27 | 1994-04-26 | Intel Corporation | Skew-free clock signal distribution network in a microprocessor |
US5497476A (en) * | 1992-09-21 | 1996-03-05 | International Business Machines Corporation | Scatter-gather in data processing system |
US5414819A (en) * | 1992-12-18 | 1995-05-09 | Nec Research Institute, Inc. | Optical interconnection network |
US5493437A (en) * | 1993-09-13 | 1996-02-20 | Motorola | External communication link for a credit card pager |
US5729709A (en) * | 1993-11-12 | 1998-03-17 | Intel Corporation | Memory controller with burst addressing circuit |
US5502621A (en) * | 1994-03-31 | 1996-03-26 | Hewlett-Packard Company | Mirrored pin assignment for two sided multi-chip layout |
US6175571B1 (en) * | 1994-07-22 | 2001-01-16 | Network Peripherals, Inc. | Distributed memory switching hub |
US5748616A (en) * | 1994-09-13 | 1998-05-05 | Square D Company | Data link module for time division multiplexing control systems |
US5715456A (en) * | 1995-02-13 | 1998-02-03 | International Business Machines Corporation | Method and apparatus for booting a computer system without pre-installing an operating system |
US5623534A (en) * | 1995-04-07 | 1997-04-22 | Lucent Technologies Inc. | Method and apparatus for exchanging administrative information between local area networks |
US5608264A (en) * | 1995-06-05 | 1997-03-04 | Harris Corporation | Surface mountable integrated circuit with conductive vias |
US5875352A (en) * | 1995-11-03 | 1999-02-23 | Sun Microsystems, Inc. | Method and apparatus for multiple channel direct memory access control |
US6208180B1 (en) * | 1995-12-29 | 2001-03-27 | Intel Corporation | Core clock correction in a 2/N mode clocking scheme |
US5710733A (en) * | 1996-01-22 | 1998-01-20 | Silicon Graphics, Inc. | Processor-inclusive memory module |
US5875454A (en) * | 1996-07-24 | 1999-02-23 | International Business Machiness Corporation | Compressed data cache storage system |
US6033951A (en) * | 1996-08-16 | 2000-03-07 | United Microelectronics Corp. | Process for fabricating a storage capacitor for semiconductor memory devices |
US5706224A (en) * | 1996-10-10 | 1998-01-06 | Quality Semiconductor, Inc. | Content addressable memory and random access memory partition circuit |
US6026226A (en) * | 1996-10-28 | 2000-02-15 | Altera Corporation | Local compilation in context within a design hierarchy |
US5887159A (en) * | 1996-12-11 | 1999-03-23 | Digital Equipment Corporation | Dynamically determining instruction hint fields |
US6031241A (en) * | 1997-03-11 | 2000-02-29 | University Of Central Florida | Capillary discharge extreme ultraviolet lamp source for EUV microlithography and other related applications |
US6185676B1 (en) * | 1997-09-30 | 2001-02-06 | Intel Corporation | Method and apparatus for performing early branch prediction in a microprocessor |
US6223301B1 (en) * | 1997-09-30 | 2001-04-24 | Compaq Computer Corporation | Fault tolerant memory |
US6526498B1 (en) * | 1997-10-31 | 2003-02-25 | Broadcom Corporation | Method and apparatus for retiming in a network of multiple context processing elements |
US6553479B2 (en) * | 1997-10-31 | 2003-04-22 | Broadcom Corporation | Local control of multiple context processing elements with major contexts and minor contexts |
US6366375B1 (en) * | 1997-11-10 | 2002-04-02 | Fuji Xerox Co., Ltd. | Optical-signal transmission apparatus and method, and signal processing apparatus |
US6023726A (en) * | 1998-01-20 | 2000-02-08 | Netscape Communications Corporation | User configurable prefetch control system for enabling client to prefetch documents from a network server |
US6356573B1 (en) * | 1998-01-31 | 2002-03-12 | Mitel Semiconductor Ab | Vertical cavity surface emitting laser |
US6186400B1 (en) * | 1998-03-20 | 2001-02-13 | Symbol Technologies, Inc. | Bar code reader with an integrated scanning component module mountable on printed circuit board |
US6552304B1 (en) * | 1998-05-20 | 2003-04-22 | Fujitsu Limited | Temperature control method and system for thermal fixing unit, and image forming apparatus |
US6715018B2 (en) * | 1998-06-16 | 2004-03-30 | Micron Technology, Inc. | Computer including installable and removable cards, optical interconnection between cards, and method of assembling a computer |
US6373777B1 (en) * | 1998-07-14 | 2002-04-16 | Nec Corporation | Semiconductor memory |
US6061296A (en) * | 1998-08-17 | 2000-05-09 | Vanguard International Semiconductor Corporation | Multiple data clock activation with programmable delay for use in multiple CAS latency memory devices |
US6219725B1 (en) * | 1998-08-28 | 2001-04-17 | Hewlett-Packard Company | Method and apparatus for performing direct memory access transfers involving non-sequentially-addressable memory locations |
US6029250A (en) * | 1998-09-09 | 2000-02-22 | Micron Technology, Inc. | Method and apparatus for adaptively adjusting the timing offset between a clock signal and digital signals transmitted coincident with that clock signal, and memory device and system using same |
US6343171B1 (en) * | 1998-10-09 | 2002-01-29 | Fujitsu Limited | Systems based on opto-electronic substrates with electrical and optical interconnections and methods for making |
US20020038412A1 (en) * | 1998-11-03 | 2002-03-28 | Nizar Puthiya K. | Method and apparatus for configuring a memory device and a memory channel using configuration space registers |
US6201724B1 (en) * | 1998-11-12 | 2001-03-13 | Nec Corporation | Semiconductor memory having improved register array access speed |
US6349363B2 (en) * | 1998-12-08 | 2002-02-19 | Intel Corporation | Multi-section cache with different attributes for each section |
US6067262A (en) * | 1998-12-11 | 2000-05-23 | Lsi Logic Corporation | Redundancy analysis for embedded memories with built-in self test and built-in self repair |
US6191663B1 (en) * | 1998-12-22 | 2001-02-20 | Intel Corporation | Echo reduction on bit-serial, multi-drop bus |
US6367074B1 (en) * | 1998-12-28 | 2002-04-02 | Intel Corporation | Operation of a system |
US6061263A (en) * | 1998-12-29 | 2000-05-09 | Intel Corporation | Small outline rambus in-line memory module |
US6381190B1 (en) * | 1999-05-13 | 2002-04-30 | Nec Corporation | Semiconductor memory device in which use of cache can be selected |
US6347055B1 (en) * | 1999-06-24 | 2002-02-12 | Nec Corporation | Line buffer type semiconductor memory device capable of direct prefetch and restore operations |
US6552564B1 (en) * | 1999-08-30 | 2003-04-22 | Micron Technology, Inc. | Technique to reduce reflections and ringing on CMOS interconnections |
US6539490B1 (en) * | 1999-08-30 | 2003-03-25 | Micron Technology, Inc. | Clock distribution without clock delay or skew |
US6344664B1 (en) * | 1999-12-02 | 2002-02-05 | Tera Connect Inc. | Electro-optical transceiver system with controlled lateral leakage and method of making it |
US6507899B1 (en) * | 1999-12-13 | 2003-01-14 | Infineon Technologies North American Corp. | Interface for a memory unit |
US6505287B2 (en) * | 1999-12-20 | 2003-01-07 | Nec Corporation | Virtual channel memory access controlling circuit |
US6370068B2 (en) * | 2000-01-05 | 2002-04-09 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and methods for sampling data therefrom based on a relative position of a memory cell array section containing the data |
US7000062B2 (en) * | 2000-01-05 | 2006-02-14 | Rambus Inc. | System and method featuring a controller device and a memory module that includes an integrated circuit buffer device and a plurality of integrated circuit memory devices |
US6185352B1 (en) * | 2000-02-24 | 2001-02-06 | Siecor Operations, Llc | Optical fiber ribbon fan-out cables |
US7016606B2 (en) * | 2000-02-28 | 2006-03-21 | University Of Maryland Baltimore County | Error mitigation system using line coding for optical WDM communications |
US6370611B1 (en) * | 2000-04-04 | 2002-04-09 | Compaq Computer Corporation | Raid XOR operations to synchronous DRAM using a read buffer and pipelining of synchronous DRAM burst read data |
US6728800B1 (en) * | 2000-06-28 | 2004-04-27 | Intel Corporation | Efficient performance based scheduling mechanism for handling multiple TLB operations |
US6845409B1 (en) * | 2000-07-25 | 2005-01-18 | Sun Microsystems, Inc. | Data exchange methods for a switch which selectively forms a communication channel between a processing unit and multiple devices |
US6526483B1 (en) * | 2000-09-20 | 2003-02-25 | Broadcom Corporation | Page open hint in transactions |
US6523092B1 (en) * | 2000-09-29 | 2003-02-18 | Intel Corporation | Cache line replacement policy enhancement to avoid memory page thrashing |
US6523093B1 (en) * | 2000-09-29 | 2003-02-18 | Intel Corporation | Prefetch buffer allocation and filtering system |
US20040015650A1 (en) * | 2000-12-27 | 2004-01-22 | Zumkehr John F. | Method and apparatus for utilizing write buffers in memory control/interface memory control translators |
US7035212B1 (en) * | 2001-01-25 | 2006-04-25 | Optim Networks | Method and apparatus for end to end forwarding architecture |
US6721187B2 (en) * | 2001-03-16 | 2004-04-13 | International Business Machines Corporation | Multi-layered high density connections |
US6697926B2 (en) * | 2001-06-06 | 2004-02-24 | Micron Technology, Inc. | Method and apparatus for determining actual write latency and accurately aligning the start of data capture with the arrival of data at a memory device |
US20030005223A1 (en) * | 2001-06-27 | 2003-01-02 | Coulson Richard L. | System boot time reduction method |
US6721195B2 (en) * | 2001-07-12 | 2004-04-13 | Micron Technology, Inc. | Reversed memory module socket and motherboard incorporating same |
US6707726B2 (en) * | 2001-07-30 | 2004-03-16 | Elpida Memory, Inc. | Register without restriction of number of mounted memory devices and memory module having the same |
US6681292B2 (en) * | 2001-08-27 | 2004-01-20 | Intel Corporation | Distributed read and write caching implementation for optimized input/output applications |
US20030043426A1 (en) * | 2001-08-30 | 2003-03-06 | Baker R. J. | Optical interconnect in high-speed memory systems |
US6718440B2 (en) * | 2001-09-28 | 2004-04-06 | Intel Corporation | Memory access latency hiding with hint buffer |
US6724685B2 (en) * | 2001-10-31 | 2004-04-20 | Infineon Technologies Ag | Configuration for data transmission in a semiconductor memory system, and relevant data transmission method |
US7024547B2 (en) * | 2001-12-10 | 2006-04-04 | Intel Corporation | Method and system for initializing a hardware device |
US20040022094A1 (en) * | 2002-02-25 | 2004-02-05 | Sivakumar Radhakrishnan | Cache usage for concurrent multiple streams |
US20040028412A1 (en) * | 2002-08-09 | 2004-02-12 | Tim Murphy | System and method for multiple bit optical data transmission in memory systems |
US20040044833A1 (en) * | 2002-08-29 | 2004-03-04 | Ryan Kevin J. | System and method for optimizing interconnections of memory devices in a multichip module |
US20040064602A1 (en) * | 2002-09-30 | 2004-04-01 | Varghese George | Claiming cycles on a processor bus in a system having a PCI to PCI bridge north of a memory controller |
US6982892B2 (en) * | 2003-05-08 | 2006-01-03 | Micron Technology, Inc. | Apparatus and methods for a physical layout of simultaneously sub-accessible memory modules |
US7016213B2 (en) * | 2003-05-13 | 2006-03-21 | Advanced Micro Devices, Inc. | Method for initializing a system including a host and plurality of memory modules connected via a serial memory interconnect |
US20050071542A1 (en) * | 2003-05-13 | 2005-03-31 | Advanced Micro Devices, Inc. | Prefetch mechanism for use in a system including a host connected to a plurality of memory modules via a serial memory interconnect |
US20060023528A1 (en) * | 2003-06-11 | 2006-02-02 | Pax George E | Memory module and method having improved signal routing topology |
US20050030797A1 (en) * | 2003-06-11 | 2005-02-10 | Pax George E. | Memory module and method having improved signal routing topology |
US20050044304A1 (en) * | 2003-08-20 | 2005-02-24 | Ralph James | Method and system for capturing and bypassing memory transactions in a hub-based memory system |
US20050091464A1 (en) * | 2003-10-27 | 2005-04-28 | Ralph James | System and method for using a learning sequence to establish communications on a high-speed nonsynchronous interface in the absence of clock forwarding |
US7206887B2 (en) * | 2004-03-25 | 2007-04-17 | Micron Technology, Inc. | System and method for memory hub-based expansion bus |
US7171508B2 (en) * | 2004-08-23 | 2007-01-30 | Micron Technology, Inc. | Dual port memory with asymmetric inputs and outputs, device, system and method |
US20060047891A1 (en) * | 2004-08-31 | 2006-03-02 | Ralph James | System and method for transmitting data packets in a computer system having a memory hub architecture |
Cited By (18)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060204247A1 (en) * | 2002-08-09 | 2006-09-14 | Tim Murphy | System and method for multiple bit optical data transmission in memory systems |
US20040251929A1 (en) * | 2003-06-11 | 2004-12-16 | Pax George E. | Memory module and method having improved signal routing topology |
US20060023528A1 (en) * | 2003-06-11 | 2006-02-02 | Pax George E | Memory module and method having improved signal routing topology |
US7746095B2 (en) | 2003-06-11 | 2010-06-29 | Round Rock Research, Llc | Memory module and method having improved signal routing topology |
US20090243649A1 (en) * | 2003-06-11 | 2009-10-01 | Pax George E | Memory module and method having improved signal routing topology |
US20080036492A1 (en) * | 2003-06-11 | 2008-02-14 | Micron Technology, Inc. | Memory module and method having improved signal routing topology |
US8589643B2 (en) | 2003-10-20 | 2013-11-19 | Round Rock Research, Llc | Arbitration system and method for memory responses in a hub-based memory system |
US20070143553A1 (en) * | 2004-02-05 | 2007-06-21 | Micron Technology, Inc. | Dynamic command and/or address mirroring system and method for memory modules |
US20080162861A1 (en) * | 2004-03-08 | 2008-07-03 | Micron Technology, Inc. | Memory hub architecture having programmable lane widths |
US20090319750A1 (en) * | 2004-03-08 | 2009-12-24 | Micron Technology, Inc. | Memory hub architecture having programmable lane widths |
US8015384B2 (en) | 2004-03-08 | 2011-09-06 | Micron Technology, Inc. | Memory hub architecture having programmable lane widths |
US8775764B2 (en) | 2004-03-08 | 2014-07-08 | Micron Technology, Inc. | Memory hub architecture having programmable lane widths |
US20070168595A1 (en) * | 2004-03-25 | 2007-07-19 | Micron Technology, Inc. | System and method for memory hub-based expansion bus |
US20100036989A1 (en) * | 2004-03-25 | 2010-02-11 | Micron Technology, Inc. | System and method for memory hub-based expansion bus |
US7899969B2 (en) | 2004-03-25 | 2011-03-01 | Round Rock Research, Llc | System and method for memory hub-based expansion bus |
US8117371B2 (en) | 2004-03-25 | 2012-02-14 | Round Rock Research, Llc | System and method for memory hub-based expansion bus |
US20060218331A1 (en) * | 2004-05-17 | 2006-09-28 | Ralph James | System and method for communicating the synchronization status of memory modules during initialization of the memory modules |
US20060047891A1 (en) * | 2004-08-31 | 2006-03-02 | Ralph James | System and method for transmitting data packets in a computer system having a memory hub architecture |
Also Published As
Publication number | Publication date |
---|---|
US20070025133A1 (en) | 2007-02-01 |
US7289347B2 (en) | 2007-10-30 |
US7200024B2 (en) | 2007-04-03 |
US7382639B2 (en) | 2008-06-03 |
US20050146946A1 (en) | 2005-07-07 |
US7411807B2 (en) | 2008-08-12 |
US20040024959A1 (en) | 2004-02-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7382639B2 (en) | System and method for optically interconnecting memory devices | |
US11823732B2 (en) | High capacity memory system using standard controller component | |
US10607691B2 (en) | Multi-die memory device | |
US7805586B2 (en) | System and method for optimizing interconnections of memory devices in a multichip module | |
KR100936637B1 (en) | Dynamic command and/or address mirroring system and method for memory modules | |
KR100647162B1 (en) | Memory buffer arrangement | |
US6937494B2 (en) | Memory module, memory chip, and memory system | |
US7464225B2 (en) | Memory module including a plurality of integrated circuit memory devices and a plurality of buffer devices in a matrix topology | |
US10109324B2 (en) | Extended capacity memory module with dynamic data buffers | |
KR20020059560A (en) | High density package memory device and memory module using this device | |
US8140783B2 (en) | Memory system for selectively transmitting command and address signals | |
US6594167B1 (en) | Semiconductor integrated circuit having a structure for equalizing interconnection lengths and memory module provided with the semiconductor integrated circuit | |
US6888760B2 (en) | System and method for multiplexing data and data masking information on a data bus of a memory device | |
US20040201968A1 (en) | Multi-bank memory module | |
US20230116312A1 (en) | Multi-die package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |