US20060255391A1 - Method of forming a reliable high performance capacitor using an isotropic etching process - Google Patents
Method of forming a reliable high performance capacitor using an isotropic etching process Download PDFInfo
- Publication number
- US20060255391A1 US20060255391A1 US11/459,595 US45959506A US2006255391A1 US 20060255391 A1 US20060255391 A1 US 20060255391A1 US 45959506 A US45959506 A US 45959506A US 2006255391 A1 US2006255391 A1 US 2006255391A1
- Authority
- US
- United States
- Prior art keywords
- layer
- sacrificial oxide
- semiconductor device
- forming
- etching
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000003990 capacitor Substances 0.000 title claims abstract description 54
- 238000000034 method Methods 0.000 title claims abstract description 40
- 238000005530 etching Methods 0.000 title claims abstract description 19
- 239000004065 semiconductor Substances 0.000 claims abstract description 33
- 239000000758 substrate Substances 0.000 claims abstract description 23
- 238000004140 cleaning Methods 0.000 claims description 12
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 claims description 6
- 239000011521 glass Substances 0.000 claims description 4
- 230000000149 penetrating effect Effects 0.000 claims description 3
- 238000001039 wet etching Methods 0.000 claims description 3
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 claims description 2
- 150000004767 nitrides Chemical class 0.000 claims description 2
- 238000000059 patterning Methods 0.000 claims description 2
- 239000005368 silicate glass Substances 0.000 claims description 2
- 239000000463 material Substances 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 4
- 238000000206 photolithography Methods 0.000 description 3
- 229920005591 polysilicon Polymers 0.000 description 3
- 238000003860 storage Methods 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 239000011810 insulating material Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
- H01L28/82—Electrodes with an enlarged surface, e.g. formed by texturisation
- H01L28/90—Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
- H01L28/91—Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/31—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
- H10B12/318—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor the storage electrode having multiple segments
Definitions
- This disclosure relates to a method of manufacturing a semiconductor device, and more particularly to a method of forming a reliable high performance capacitor using an isotropic etching process.
- Memory devices such as DRAM devices require a high performance cell capacitor with sufficient capacitance in order to increase both its refresh period and its tolerance to alpha particles.
- this high performance cell capacitor it is necessary to either increase the area between an upper electrode (plate electrode) and a lower electrode (storage node electrode) that overlaps, or reduce the thickness of a dielectric film interposed between the upper and lower electrodes.
- this second option requires that the dielectric film between the electrodes be made of a material having a high dielectric constant.
- FIGS. 1A through 1C are cross-sectional views illustrating a method of forming a capacitor as disclosed in U.S. Pat. No. 6,459,112.
- an insulating layer 20 is formed on a semiconductor substrate 10 .
- the insulating layer 20 is patterned, using a photolithography technique and an etching technique, to form node contact holes which expose predetermined regions of the semiconductor substrate 10 .
- the node contact holes are filled with a conductive material to form contact plugs 25 .
- an etch stopping layer 30 and a sacrificial oxide layer 40 are sequentially formed over the surface of the semiconductor substrate having the contact plugs 25 .
- the sacrificial oxide layer 40 is patterned to form capacitor holes exposing predetermined regions of the etch stopping layer 30 .
- the exposed portion of the etch stopping layer 30 is then dry-etched to form final capacitor holes which expose the top surfaces of the contact plugs 25 and neighboring portions of the insulating layer 20 around the top surface of the contact plugs 25 .
- the etch stopping layer 30 is over-etched, so that the exposed portions of the contact plugs 25 and the neighboring portions of the insulating layer 20 are etched by a predetermined depth.
- An oxide layer cleaning process is performed using a hydrofluoric acid as a cleaning solution to isotropically etch a portion of the insulating layer 20 under the etch stopping layer 30 and the sacrificial oxide layer 40 , thereby forming cleaned capacitor holes 45 .
- a polysilicon layer is formed over the entire surface of the semiconductor substrate having the cleaned capacitor holes 45 .
- a portion of the polysilicon layer above the sacrificial oxide layer 40 is selectively removed, and then the sacrificial oxide layer 40 is selectively removed, thereby forming lower electrodes 50 of the capacitor.
- a method of forming a reliable high performance capacitor includes forming an insulating layer over a semiconductor substrate, forming a contact plug to penetrate the insulating layer, and sequentially forming an etch stopping layer, a lower sacrificial oxide layer, and an upper sacrificial oxide layer over a surface of the semiconductor substrate and the contact plug.
- the method further includes patterning the lower and upper sacrificial oxide layers to form a capacitor hole exposing a portion of the etch stopping layer over the contact plug, isotropically etching the lower sacrificial oxide layer to form an expanded capacitor hole, and then etching the exposed portion of the etch stopping layer to form a final capacitor hole exposing an upper portion of the contact plug and a neighboring portion of the insulating layer adjacent thereto. Finally, the semiconductor substrate having the final capacitor hole is cleaned to remove a native oxide film formed on the exposed upper portion of the contact plug, and a lower electrode, a dielectric layer, and an upper electrode are sequentially formed over the semiconductor substrate having the cleaned capacitor hole.
- FIGS. 1A through 1C are cross-sectional diagrams illustrating a process of forming a cylinder type capacitor as disclosed in U.S. Pat. No. 6,459,112;
- FIGS. 2A through 2G are cross-sectional diagrams illustrating a process of forming a reliable high performance capacitor using an isotrophic etching technique according to an embodiment of the invention.
- FIGS. 2A through 2G are cross-sectional views illustrating a process of forming a reliable high performance capacitor using an isotrophic etching technique according to an embodiment of the invention.
- an insulating layer 200 made of a material such as an oxide is formed on a semiconductor substrate 100 .
- the insulating layer 200 is patterned using a photolithography technique and an etching technique to form node contact holes which expose predetermined regions of the semiconductor substrate 100 .
- the node contact holes are filled with a conductive material to form contact plugs 250 .
- an etch stopping layer 300 , a lower sacrificial oxide layer 400 , and an upper sacrificial oxide layer 500 are sequentially formed over a surface of the semiconductor substrate 100 and the contact plugs 250 .
- the etch stopping layer 300 is made of nitride
- the lower sacrificial oxide layer 400 may be formed from one of the group consisting of borophosphorsilicate glass (BPSG), phosphorsilicate glass (PSG), or undoped silicate glass (USG).
- the upper sacrificial oxide layer 500 may be formed of an oxide having an etching rate slower than that of the material of the lower sacrificial oxide layer 400 , preferably a plasma enhanced tetra-ethyl-ortho-silicate (PE-TEOS).
- PE-TEOS plasma enhanced tetra-ethyl-ortho-silicate
- the lower and upper sacrificial oxide layers 400 and 500 are next patterned using a photolithography technique and an etching technique to form capacitor holes 510 that expose predetermined regions of the etch stopping layer 300 .
- the present invention is not limited to these materials described right above. Rather, one skilled in the art will appreciate that other suitable insulating materials can be used as the etch stopping layer 300 , the lower sacrificial oxide layer 400 , and the upper sacrificial oxide layer.
- the lower and upper oxide layers 400 and 500 are further isotropically etched using a wet-etching process, which is preferably performed using hydrofluoric acid.
- a wet-etching process which is preferably performed using hydrofluoric acid.
- exposed portions of the etch stopping layer 300 are etched using the upper sacrificial oxide layer 500 as an etching mask to form final capacitor holes exposing the top surfaces of the contact plugs 250 and neighboring portions of the insulating layer 200 around the contact plugs 250 .
- the etching process continues past the etch stopping layer 300 , i.e., over-etched, so that the contact plugs 250 and the neighboring portions of the insulating layer 200 are also etched by a predetermined depth.
- the semiconductor substrate 100 having the final capacitor holes is cleaned using an oxide layer cleaning solution to remove native oxide films on the contact plugs 250 .
- an oxide layer cleaning solution to remove native oxide films on the contact plugs 250 .
- recessed portions of the inside walls of the lower sacrificial oxide layer 400 are recessed more, and exposed portions of the insulating layer 200 are isotropically etched, thereby forming cleaned capacitor holes 550 .
- the cleaning process in this embodiment is performed only to remove the native oxide films formed on surfaces of the contact plugs 250 , and hence its cleaning process time can be reduced, thereby preventing a through hole from being formed in a portion of the insulating layer 200 between the cleaned neighboring capacitor holes 550 .
- the expanded capacitor holes 530 ( FIG. 2C ) can be formed before the plugs 250 are exposed, a lengthy cleaning process required in the prior art to maximize the diameters of cleaned capacitor holes can be avoided. Thus, the prior art problem where lower electrodes are electrically connected to each other can be prevented.
- a conformal conductive layer is formed over the surface of the semiconductor substrate 100 having the cleaned capacitor holes 550 .
- the conductive layer is preferably made of polysilicon.
- a portion of the conductive layer over an upper surface of the upper sacrificial oxide layer 500 is selectively removed to form cylinder type lower electrodes 600 in the cleaned capacitor holes 550 .
- Each of the lower electrodes 600 has a base portion 610 formed below the etch stopping layer 300 , an intermediate pole 630 covering a side wall of a hole penetrating the lower sacrificial oxide layer 400 , and a top pole 650 covering a side wall of a hole penetrating the upper sacrificial oxide layer 500 .
- the upper portion of the intermediate pole 630 is greater in diameter than a lower portion of the top pole 650 .
- a step portion of the electrode exists between the intermediate pole 630 and the top pole 650 .
- a dielectric layer 700 , and an upper electrode 800 are sequentially formed over the semiconductor substrate 100 having the lower electrodes 600 .
- the lower and upper sacrificial oxide layers 400 and 500 can be selectively removed to expose the outside walls of the cylinder type lower electrodes 600 .
- a conductive layer which completely fills the cleaned capacitor holes 500 can be formed over the semiconductor substrate 100 having the cleaned capacitor holes 550 .
- This conductive layer is then planarized until an upper portion of the upper sacrificial oxide layer 500 is exposed, thereby forming box type lower electrodes 600 a .
- Each of the box type lower electrodes 600 a includes a base portion 610 a which fills a space below the etch stopping layer 300 , an intermediate pole 630 a filling a hole that penetrates the lower sacrificial oxide film 400 , and a top pole 650 a filling a hole that penetrates the upper sacrificial oxide layer 500 .
- the lower and upper sacrificial oxide layers 400 and 500 be selectively removed to expose the outside walls of the box type lower electrodes 600 a .
- a dielectric layer 700 and an upper electrode 800 are sequentially formed over the surface of the semiconductor substrate 100 having the box type lower electrodes 600 a.
- a hemispherical grain silicon layer (not shown) can be additionally formed on the surface of the lower electrodes 600 or 610 a.
- the method of forming the capacitor according to the invention can prevent an electrical bridge between the adjacent lower electrodes while maximizing the surface area of the lower electrodes of the capacitor.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Memories (AREA)
Abstract
Disclosed herein is a method of forming a reliable high performance capacitor using an isotropic etching process to optimize the surface area of the lower electrodes while preventing an electrical bridge from forming between the lower electrodes. This method includes multiple sacrificial oxide layers that are formed over a substrate, an insulating layer with contact plugs, and an etch stopping layer. The sacrificial oxide layers are patterned and additionally isotropically etched to form an expanded capacitor hole. An exposed portion of the etch stopping layer is then etched to form a final capacitor hole exposing an upper portion of the contact plug and a portion of the insulating layer adjacent thereto. The semiconductor substrate having the final capacitor hole is cleaned to remove a native oxide film on the exposed upper portion of the contact plug.
Description
- This is a Divisional of U.S. patent application Ser. No. 10/776,546, filed on Feb. 10, 2004, which claims priority under 35 U.S.C. § 119 of Korean Patent Application No. 2003-08631, filed on Feb. 11, 2003, the contents of which are hereby incorporated in their entirety by reference.
- 1. Field of the Invention
- This disclosure relates to a method of manufacturing a semiconductor device, and more particularly to a method of forming a reliable high performance capacitor using an isotropic etching process.
- 2. Description of Related Art
- Memory devices such as DRAM devices require a high performance cell capacitor with sufficient capacitance in order to increase both its refresh period and its tolerance to alpha particles. However, to implement this high performance cell capacitor, it is necessary to either increase the area between an upper electrode (plate electrode) and a lower electrode (storage node electrode) that overlaps, or reduce the thickness of a dielectric film interposed between the upper and lower electrodes. In addition, this second option requires that the dielectric film between the electrodes be made of a material having a high dielectric constant.
- Recently, a method of increasing the height of the storage node electrode has been widely used in order to implement this desired high performance capacitor. In this method, a surface area of the storage node electrode is increased, whereby the capacitance of the capacitor is increased.
- This method of forming the cell capacitor is taught in U.S. Pat. No. 6,459,112 to Tsuboi, et al. entitled “Semiconductor device and process for fabricating the same.”
-
FIGS. 1A through 1C are cross-sectional views illustrating a method of forming a capacitor as disclosed in U.S. Pat. No. 6,459,112. - Referring to
FIG. 1A , aninsulating layer 20 is formed on asemiconductor substrate 10. Theinsulating layer 20 is patterned, using a photolithography technique and an etching technique, to form node contact holes which expose predetermined regions of thesemiconductor substrate 10. The node contact holes are filled with a conductive material to formcontact plugs 25. - Referring to
FIG. 11B , anetch stopping layer 30 and asacrificial oxide layer 40 are sequentially formed over the surface of the semiconductor substrate having thecontact plugs 25. Thesacrificial oxide layer 40 is patterned to form capacitor holes exposing predetermined regions of theetch stopping layer 30. The exposed portion of theetch stopping layer 30 is then dry-etched to form final capacitor holes which expose the top surfaces of thecontact plugs 25 and neighboring portions of the insulatinglayer 20 around the top surface of thecontact plugs 25. Here, theetch stopping layer 30 is over-etched, so that the exposed portions of thecontact plugs 25 and the neighboring portions of the insulatinglayer 20 are etched by a predetermined depth. - An oxide layer cleaning process is performed using a hydrofluoric acid as a cleaning solution to isotropically etch a portion of the
insulating layer 20 under theetch stopping layer 30 and thesacrificial oxide layer 40, thereby forming cleanedcapacitor holes 45. - Referring to
FIG. 1C , a polysilicon layer is formed over the entire surface of the semiconductor substrate having the cleanedcapacitor holes 45. A portion of the polysilicon layer above thesacrificial oxide layer 40 is selectively removed, and then thesacrificial oxide layer 40 is selectively removed, thereby forminglower electrodes 50 of the capacitor. - According to U.S. Pat. No. 6,459,112, polymers and native oxide films in the final capacitor holes are removed by a single step of cleaning process before forming the poly-silicon layer in the cleaned
capacitor holes 45. Therefore, a lengthy cleaning process is required in order to maximize the diameters of the cleanedcapacitor holes 45. Such a long cleaning process time may lead to the formation of through holes in the portion of theinsulating layer 20 between the final capacitor holes. This, in turn, causes a problem where the lower electrodes are electrically connected to each other. - However, if the cleaning process is performed in a shorter time interval to prevent the through hole from being formed, it is difficult to maximize the diameters of the final capacitor holes. Consequently, it is difficult to optimize the cleaning process.
- It is a feature of this disclosure to provide a method of forming a capacitor that can optimize a surface area of lower electrodes thereof and can prevent an electrical bridge between the lower electrodes.
- In accordance with embodiments of the invention, a method of forming a reliable high performance capacitor is provided. The method includes forming an insulating layer over a semiconductor substrate, forming a contact plug to penetrate the insulating layer, and sequentially forming an etch stopping layer, a lower sacrificial oxide layer, and an upper sacrificial oxide layer over a surface of the semiconductor substrate and the contact plug. The method further includes patterning the lower and upper sacrificial oxide layers to form a capacitor hole exposing a portion of the etch stopping layer over the contact plug, isotropically etching the lower sacrificial oxide layer to form an expanded capacitor hole, and then etching the exposed portion of the etch stopping layer to form a final capacitor hole exposing an upper portion of the contact plug and a neighboring portion of the insulating layer adjacent thereto. Finally, the semiconductor substrate having the final capacitor hole is cleaned to remove a native oxide film formed on the exposed upper portion of the contact plug, and a lower electrode, a dielectric layer, and an upper electrode are sequentially formed over the semiconductor substrate having the cleaned capacitor hole.
- The above objects and advantages of the present invention will become more apparent by describing in detail embodiments of the present invention with reference to the attached drawings, in which:
-
FIGS. 1A through 1C are cross-sectional diagrams illustrating a process of forming a cylinder type capacitor as disclosed in U.S. Pat. No. 6,459,112; and -
FIGS. 2A through 2G are cross-sectional diagrams illustrating a process of forming a reliable high performance capacitor using an isotrophic etching technique according to an embodiment of the invention. - The present invention will now be described more fully with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of the invention to those skilled in the art. In the drawings, the shape of elements is exaggerated for clarity, and the same reference numerals in different drawings represent the same element.
-
FIGS. 2A through 2G are cross-sectional views illustrating a process of forming a reliable high performance capacitor using an isotrophic etching technique according to an embodiment of the invention. - Referring to
FIG. 2A , aninsulating layer 200 made of a material such as an oxide is formed on asemiconductor substrate 100. Theinsulating layer 200 is patterned using a photolithography technique and an etching technique to form node contact holes which expose predetermined regions of thesemiconductor substrate 100. The node contact holes are filled with a conductive material to formcontact plugs 250. - Referring to
FIG. 2B , anetch stopping layer 300, a lowersacrificial oxide layer 400, and an uppersacrificial oxide layer 500 are sequentially formed over a surface of thesemiconductor substrate 100 and thecontact plugs 250. Preferably, theetch stopping layer 300 is made of nitride, and the lowersacrificial oxide layer 400 may be formed from one of the group consisting of borophosphorsilicate glass (BPSG), phosphorsilicate glass (PSG), or undoped silicate glass (USG). The uppersacrificial oxide layer 500 may be formed of an oxide having an etching rate slower than that of the material of the lowersacrificial oxide layer 400, preferably a plasma enhanced tetra-ethyl-ortho-silicate (PE-TEOS). - The lower and upper
sacrificial oxide layers etch stopping layer 300. - However, the present invention is not limited to these materials described right above. Rather, one skilled in the art will appreciate that other suitable insulating materials can be used as the
etch stopping layer 300, the lowersacrificial oxide layer 400, and the upper sacrificial oxide layer. - Referring to
FIG. 2C , the lower and upper oxide layers 400 and 500 are further isotropically etched using a wet-etching process, which is preferably performed using hydrofluoric acid. As a result, the exposed portions of inside walls of the lowersacrificial oxide layer 400 are recessed to thereby form expanded capacitor holes 530. - Referring to
FIG. 2D , exposed portions of theetch stopping layer 300 are etched using the uppersacrificial oxide layer 500 as an etching mask to form final capacitor holes exposing the top surfaces of the contact plugs 250 and neighboring portions of the insulatinglayer 200 around the contact plugs 250. Here, the etching process continues past theetch stopping layer 300, i.e., over-etched, so that the contact plugs 250 and the neighboring portions of the insulatinglayer 200 are also etched by a predetermined depth. - The
semiconductor substrate 100 having the final capacitor holes is cleaned using an oxide layer cleaning solution to remove native oxide films on the contact plugs 250. As a result, recessed portions of the inside walls of the lowersacrificial oxide layer 400 are recessed more, and exposed portions of the insulatinglayer 200 are isotropically etched, thereby forming cleaned capacitor holes 550. - The cleaning process in this embodiment is performed only to remove the native oxide films formed on surfaces of the contact plugs 250, and hence its cleaning process time can be reduced, thereby preventing a through hole from being formed in a portion of the insulating
layer 200 between the cleaned neighboring capacitor holes 550. - Consequently, according to an embodiment of the present invention, because the expanded capacitor holes 530 (
FIG. 2C ) can be formed before theplugs 250 are exposed, a lengthy cleaning process required in the prior art to maximize the diameters of cleaned capacitor holes can be avoided. Thus, the prior art problem where lower electrodes are electrically connected to each other can be prevented. - Referring to
FIG. 2E , a conformal conductive layer is formed over the surface of thesemiconductor substrate 100 having the cleaned capacitor holes 550. The conductive layer is preferably made of polysilicon. A portion of the conductive layer over an upper surface of the uppersacrificial oxide layer 500 is selectively removed to form cylinder typelower electrodes 600 in the cleaned capacitor holes 550. Each of thelower electrodes 600 has abase portion 610 formed below theetch stopping layer 300, anintermediate pole 630 covering a side wall of a hole penetrating the lowersacrificial oxide layer 400, and atop pole 650 covering a side wall of a hole penetrating the uppersacrificial oxide layer 500. The upper portion of theintermediate pole 630 is greater in diameter than a lower portion of thetop pole 650. Hence, as shown inFIG. 2E , a step portion of the electrode exists between theintermediate pole 630 and thetop pole 650. Adielectric layer 700, and anupper electrode 800 are sequentially formed over thesemiconductor substrate 100 having thelower electrodes 600. - In another embodiment of the present invention, as shown in
FIG. 2F , before thedielectric layer 700 is formed, the lower and uppersacrificial oxide layers lower electrodes 600. - In yet another embodiment, as shown in
FIG. 2G , a conductive layer which completely fills the cleanedcapacitor holes 500 can be formed over thesemiconductor substrate 100 having the cleaned capacitor holes 550. This conductive layer is then planarized until an upper portion of the uppersacrificial oxide layer 500 is exposed, thereby forming box typelower electrodes 600 a. Each of the box typelower electrodes 600 a includes abase portion 610 a which fills a space below theetch stopping layer 300, anintermediate pole 630 a filling a hole that penetrates the lowersacrificial oxide film 400, and atop pole 650 a filling a hole that penetrates the uppersacrificial oxide layer 500. In the case of formation of the box typelower electrodes 600 a, it is preferable that the lower and uppersacrificial oxide layers lower electrodes 600 a. Thereafter, adielectric layer 700 and anupper electrode 800 are sequentially formed over the surface of thesemiconductor substrate 100 having the box typelower electrodes 600 a. - Further, a hemispherical grain silicon layer (not shown) can be additionally formed on the surface of the
lower electrodes - As previously stated, the method of forming the capacitor according to the invention can prevent an electrical bridge between the adjacent lower electrodes while maximizing the surface area of the lower electrodes of the capacitor.
- While the invention has been particularly shown and described with reference to described embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention.
Claims (9)
1. A semiconductor device formed by a process comprising:
forming an insulating layer over a semiconductor substrate;
forming a contact plug penetrating the insulating layer;
sequentially forming an etch stopping layer, a lower sacrificial oxide layer, and an upper sacrificial oxide layer over a surface of the semiconductor substrate having the contact plug;
patterning the lower and upper sacrificial oxide layers until a portion of the etch stopping layer over the contact plug is exposed to form a capacitor hole;
isotropically etching the lower sacrificial oxide layer to form an expanded capacitor hole;
etching the exposed portion of the etch stopping layer until an upper portion of the contact plug is exposed to form a final capacitor hole therein;
cleaning the semiconductor substrate having the final capacitor hole to remove a native oxide film on the exposed upper portion of the contact plug;
forming a conductive layer over the surface of the semiconductor substrate having the cleaned capacitor hole;
selectively removing a portion of the conductive layer over the upper sacrificial oxide layer to form a lower electrode in the cleaned capacitor hole; and
sequentially forming a dielectric layer and an upper electrode over a surface of the semiconductor substrate having the lower electrode.
2. The semiconductor device of claim 1 , wherein the etch stopping layer is made of nitride.
3. The semiconductor device of claim 1 , wherein the lower sacrificial oxide layer has a faster isotropic etching rate than the upper sacrificial oxide layer.
4. The semiconductor device of claim 1 , wherein the lower sacrificial oxide layer comprises a layer selected from the group consisting of a borophosphorsilicate glass (BPSG) layer, a phosphorsilicate glass (PSG) layer and an undoped silicate glass (USG) layer.
5. The semiconductor device of claim 1 , wherein the upper sacrificial oxide layer is made of plasma enhanced tetra-ethyl-ortho-silicate (PE-TEOS).
6. The semiconductor device of claim 1 , wherein the expanded capacitor hole is formed by wet-etching an exposed portion of the lower sacrificial oxide film in the capacitor hole.
7. The semiconductor device of claim 6 , wherein the wet-etching is performed using a hydrofluoric acid.
8. The semiconductor device of claim 1 , wherein isotropically etching the lower sacrificial oxide layer is performed before etching the exposed portion of the etch stopping layer.
9. The semiconductor device of claim 1 , wherein etching the exposed portion of the etch stopping layer comprises exposing a portion of the insulating layer adjacent to the contact plug.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/459,595 US20060255391A1 (en) | 2003-02-11 | 2006-07-24 | Method of forming a reliable high performance capacitor using an isotropic etching process |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR2003-8631 | 2003-02-11 | ||
KR10-2003-0008631A KR100513307B1 (en) | 2003-02-11 | 2003-02-11 | Method of forming a reliable high performance capacitor using an isotropic etch process |
US10/776,546 US7101769B2 (en) | 2003-02-11 | 2004-02-10 | Method of forming a reliable high performance capacitor using an isotropic etching process |
US11/459,595 US20060255391A1 (en) | 2003-02-11 | 2006-07-24 | Method of forming a reliable high performance capacitor using an isotropic etching process |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/776,546 Division US7101769B2 (en) | 2003-02-11 | 2004-02-10 | Method of forming a reliable high performance capacitor using an isotropic etching process |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060255391A1 true US20060255391A1 (en) | 2006-11-16 |
Family
ID=32844809
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/776,546 Expired - Fee Related US7101769B2 (en) | 2003-02-11 | 2004-02-10 | Method of forming a reliable high performance capacitor using an isotropic etching process |
US11/459,595 Abandoned US20060255391A1 (en) | 2003-02-11 | 2006-07-24 | Method of forming a reliable high performance capacitor using an isotropic etching process |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/776,546 Expired - Fee Related US7101769B2 (en) | 2003-02-11 | 2004-02-10 | Method of forming a reliable high performance capacitor using an isotropic etching process |
Country Status (2)
Country | Link |
---|---|
US (2) | US7101769B2 (en) |
KR (1) | KR100513307B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4195275A4 (en) * | 2020-09-16 | 2024-01-17 | Changxin Memory Technologies, Inc. | Dynamic random access memory and manufacturing method therefor |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102004052141B4 (en) * | 2004-10-22 | 2007-10-18 | Infineon Technologies Ag | Method for producing a semiconductor structure |
JP2008530813A (en) * | 2005-02-18 | 2008-08-07 | エヌエックスピー ビー ヴィ | Embedded DRAM with increased capacitance and method of manufacturing the same |
KR100650632B1 (en) * | 2005-11-10 | 2006-11-27 | 삼성전자주식회사 | Method for manufacturing a capacitor and method for manufacturing a semiconductor device using the same |
KR101145334B1 (en) * | 2010-05-31 | 2012-05-14 | 에스케이하이닉스 주식회사 | Method for fabricating semiconductor device |
KR101129909B1 (en) * | 2010-07-20 | 2012-03-23 | 주식회사 하이닉스반도체 | Pillar type capacitor of semiconductor device and method for forming the same |
KR101948818B1 (en) * | 2012-10-23 | 2019-04-25 | 삼성전자주식회사 | Semiconductor devices having hybrid capacitors and methods for fabricating the same |
JP2015084400A (en) * | 2013-09-18 | 2015-04-30 | マイクロン テクノロジー, インク. | Semiconductor device and method of manufacturing the same |
CN108269789B (en) * | 2016-12-30 | 2022-05-03 | 联华电子股份有限公司 | Capacitor structure and manufacturing method thereof |
CN107634047A (en) * | 2017-09-14 | 2018-01-26 | 睿力集成电路有限公司 | Array of capacitors structure and its manufacture method |
CN107706181A (en) * | 2017-10-27 | 2018-02-16 | 睿力集成电路有限公司 | High aspect ratio structure, capacitor arrangement, semiconductor storage unit and preparation method |
CN110544697B (en) | 2018-05-28 | 2020-12-01 | 联华电子股份有限公司 | Semiconductor memory device and method of forming the same |
CN112908936B (en) * | 2021-01-27 | 2023-04-07 | 长鑫存储技术有限公司 | Semiconductor structure and forming method thereof |
US11869931B2 (en) | 2021-01-27 | 2024-01-09 | Changxin Memory Technologies, Inc. | Semiconductor structure and method of forming the same |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6458853B2 (en) * | 1999-11-09 | 2002-10-01 | Alcon Universal Ltd. | Phospholipids of hydroxyeicosatetraenoic acid-like derivatives and methods of use |
US6459112B1 (en) * | 1999-01-22 | 2002-10-01 | Fujitsu Limited | Semiconductor device and process for fabricating the same |
US20030017677A1 (en) * | 2001-03-03 | 2003-01-23 | Yu Young Sub | Storage electrode of a semiconductor memory device and method for fabricating the same |
US6700153B2 (en) * | 2001-12-11 | 2004-03-02 | Samsung Electronics Co. Ltd. | One-cylinder stack capacitor and method for fabricating the same |
US6911364B2 (en) * | 2001-12-11 | 2005-06-28 | Samsung Electronics Co., Ltd. | One-cylinder stack capacitor and method for fabricating the same |
US7233042B2 (en) * | 2001-10-09 | 2007-06-19 | Micron Technology, Inc. | Method of forming inside rough and outside smooth HSG electrodes and capacitor structure |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6548853B1 (en) * | 2002-02-13 | 2003-04-15 | Samsung Electronics Co., Ltd. | Cylindrical capacitors having a stepped sidewall and methods for fabricating the same |
-
2003
- 2003-02-11 KR KR10-2003-0008631A patent/KR100513307B1/en not_active IP Right Cessation
-
2004
- 2004-02-10 US US10/776,546 patent/US7101769B2/en not_active Expired - Fee Related
-
2006
- 2006-07-24 US US11/459,595 patent/US20060255391A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6459112B1 (en) * | 1999-01-22 | 2002-10-01 | Fujitsu Limited | Semiconductor device and process for fabricating the same |
US6458853B2 (en) * | 1999-11-09 | 2002-10-01 | Alcon Universal Ltd. | Phospholipids of hydroxyeicosatetraenoic acid-like derivatives and methods of use |
US20030017677A1 (en) * | 2001-03-03 | 2003-01-23 | Yu Young Sub | Storage electrode of a semiconductor memory device and method for fabricating the same |
US6583056B2 (en) * | 2001-03-03 | 2003-06-24 | Samsung Electronics Co., Ltd. | Storage electrode of a semiconductor memory device and method for fabricating the same |
US7233042B2 (en) * | 2001-10-09 | 2007-06-19 | Micron Technology, Inc. | Method of forming inside rough and outside smooth HSG electrodes and capacitor structure |
US6700153B2 (en) * | 2001-12-11 | 2004-03-02 | Samsung Electronics Co. Ltd. | One-cylinder stack capacitor and method for fabricating the same |
US6911364B2 (en) * | 2001-12-11 | 2005-06-28 | Samsung Electronics Co., Ltd. | One-cylinder stack capacitor and method for fabricating the same |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4195275A4 (en) * | 2020-09-16 | 2024-01-17 | Changxin Memory Technologies, Inc. | Dynamic random access memory and manufacturing method therefor |
Also Published As
Publication number | Publication date |
---|---|
KR100513307B1 (en) | 2005-09-07 |
KR20040072964A (en) | 2004-08-19 |
US20040159909A1 (en) | 2004-08-19 |
US7101769B2 (en) | 2006-09-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20060255391A1 (en) | Method of forming a reliable high performance capacitor using an isotropic etching process | |
US5789304A (en) | Method of forming a capacitor | |
US5284787A (en) | Method of making a semiconductor memory device having improved electrical characteristics | |
US7436014B2 (en) | Method of fabricating storage capacitor in semiconductor memory device, and storage capacitor structure | |
KR20050080670A (en) | Capacitor having enhanced structural stability, method of manufacturing the capacitor, semiconductor device having the capacitor, and method of manufacturing the semiconductor device | |
KR0126799B1 (en) | Manufacturing method of capacitor of semiconductor device | |
KR0138317B1 (en) | Manufacture of semiconductor device | |
US6097055A (en) | Capacitor and method for fabricating the same | |
US5930621A (en) | Methods for forming vertical electrode structures and related structures | |
US6423608B1 (en) | Method of manufacturing a capacitor in a semiconductor integrated circuit and a capacitor fabricated thereby | |
CN114420641A (en) | Method for forming semiconductor structure and semiconductor structure | |
JPH1098155A (en) | Method of forming capacitor for semiconductor element | |
JP4694120B2 (en) | Semiconductor device using damascene process and manufacturing method thereof | |
US6238968B1 (en) | Methods of forming integrated circuit capacitors having protected layers of HSG silicon therein | |
US6403431B1 (en) | Method of forming in an insulating layer a trench that exceeds the photolithographic resolution limits | |
US6607954B2 (en) | Methods of fabricating cylinder-type capacitors for semiconductor devices using a hard mask and a mold layer | |
US6924524B2 (en) | Integrated circuit memory devices | |
US6066541A (en) | Method for fabricating a cylindrical capacitor | |
US5923973A (en) | Method of making greek letter psi shaped capacitor for DRAM circuits | |
JPH09116114A (en) | Manufacture of capacitor for semiconductor memory element | |
US6323100B1 (en) | Method for manufacturing a semiconductor device | |
US5604148A (en) | Process of fabricating stacked capacitor configuration for dynamic random access memory | |
JPH077088A (en) | Capacitor semiconductor device and its manufacture | |
KR960016486B1 (en) | Dram capacitor & method for manufacturing the same | |
US6171926B1 (en) | Methods for fabricating integrated circuit capacitor electrodes using first and second insulating layers and a buffer layer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |