US20060151848A1 - Photogate with improved short wavelength response for a CMOS imager - Google Patents
Photogate with improved short wavelength response for a CMOS imager Download PDFInfo
- Publication number
- US20060151848A1 US20060151848A1 US11/367,579 US36757906A US2006151848A1 US 20060151848 A1 US20060151848 A1 US 20060151848A1 US 36757906 A US36757906 A US 36757906A US 2006151848 A1 US2006151848 A1 US 2006151848A1
- Authority
- US
- United States
- Prior art keywords
- photogate
- layer
- pixel
- transistor
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 230000004044 response Effects 0.000 title description 4
- 239000000758 substrate Substances 0.000 claims abstract description 29
- 238000003384 imaging method Methods 0.000 claims description 9
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 abstract description 14
- 229910052710 silicon Inorganic materials 0.000 abstract description 14
- 239000010703 silicon Substances 0.000 abstract description 14
- XOLBLPGZBRYERU-UHFFFAOYSA-N tin dioxide Chemical compound O=[Sn]=O XOLBLPGZBRYERU-UHFFFAOYSA-N 0.000 abstract description 13
- 229910003437 indium oxide Inorganic materials 0.000 abstract description 11
- 229910001887 tin oxide Inorganic materials 0.000 abstract description 9
- 230000004298 light response Effects 0.000 abstract description 4
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 abstract 2
- 230000001747 exhibiting effect Effects 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 68
- 238000012546 transfer Methods 0.000 description 35
- 238000009792 diffusion process Methods 0.000 description 22
- 238000000034 method Methods 0.000 description 21
- 239000004020 conductor Substances 0.000 description 17
- 238000012545 processing Methods 0.000 description 17
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 16
- 239000004065 semiconductor Substances 0.000 description 14
- 239000003990 capacitor Substances 0.000 description 12
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 12
- 229920005591 polysilicon Polymers 0.000 description 12
- 230000008569 process Effects 0.000 description 11
- 238000003491 array Methods 0.000 description 9
- PJXISJQVUVHSOJ-UHFFFAOYSA-N indium(iii) oxide Chemical compound [O-2].[O-2].[O-2].[In+3].[In+3] PJXISJQVUVHSOJ-UHFFFAOYSA-N 0.000 description 9
- 239000000463 material Substances 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 238000005516 engineering process Methods 0.000 description 8
- 239000000377 silicon dioxide Substances 0.000 description 8
- 235000012239 silicon dioxide Nutrition 0.000 description 8
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 7
- 238000004519 manufacturing process Methods 0.000 description 6
- 238000004544 sputter deposition Methods 0.000 description 5
- 239000012212 insulator Substances 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- 230000035945 sensitivity Effects 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- 229910052581 Si3N4 Inorganic materials 0.000 description 3
- 238000009825 accumulation Methods 0.000 description 3
- 230000003321 amplification Effects 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 230000005670 electromagnetic radiation Effects 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 238000003199 nucleic acid amplification method Methods 0.000 description 3
- 238000003672 processing method Methods 0.000 description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 3
- 239000002210 silicon-based material Substances 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 230000003750 conditioning effect Effects 0.000 description 2
- 238000013144 data compression Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000001514 detection method Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 229910052751 metal Inorganic materials 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 238000005070 sampling Methods 0.000 description 2
- 229910052594 sapphire Inorganic materials 0.000 description 2
- 239000010980 sapphire Substances 0.000 description 2
- 125000006850 spacer group Chemical group 0.000 description 2
- 230000006641 stabilisation Effects 0.000 description 2
- 238000011105 stabilization Methods 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 235000000177 Indigofera tinctoria Nutrition 0.000 description 1
- 244000141359 Malus pumila Species 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- GXCLVBGFBYZDAG-UHFFFAOYSA-N N-[2-(1H-indol-3-yl)ethyl]-N-methylprop-2-en-1-amine Chemical compound CN(CCC1=CNC2=C1C=CC=C2)CC=C GXCLVBGFBYZDAG-UHFFFAOYSA-N 0.000 description 1
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 1
- BUGBHKTXTAQXES-UHFFFAOYSA-N Selenium Chemical compound [Se] BUGBHKTXTAQXES-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 1
- 235000021016 apples Nutrition 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 239000005380 borophosphosilicate glass Substances 0.000 description 1
- 230000002860 competitive effect Effects 0.000 description 1
- 230000002596 correlated effect Effects 0.000 description 1
- 230000000779 depleting effect Effects 0.000 description 1
- 230000001066 destructive effect Effects 0.000 description 1
- 239000002355 dual-layer Substances 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 229940097275 indigo Drugs 0.000 description 1
- COHYTHOBJLSHDF-UHFFFAOYSA-N indigo powder Natural products N1C2=CC=CC=C2C(=O)C1=C1C(=O)C2=CC=CC=C2N1 COHYTHOBJLSHDF-UHFFFAOYSA-N 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 230000005055 memory storage Effects 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 238000002161 passivation Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000004043 responsiveness Effects 0.000 description 1
- 229910052711 selenium Inorganic materials 0.000 description 1
- 239000011669 selenium Substances 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- -1 tungsten nitride Chemical class 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14603—Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1462—Coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1463—Pixel isolation structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14643—Photodiode arrays; MOS imagers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14689—MOS based technologies
Definitions
- the present invention relates generally to CMOS imagers and in particular to a CMOS imager having improved responsiveness to short wavelengths of light.
- CCDs charge coupled devices
- photodiode arrays charge injection devices
- hybrid focal plane arrays There are a number of different types of semiconductor-based imagers, including charge coupled devices (CCDs), photodiode arrays, charge injection devices and hybrid focal plane arrays.
- CCD technology is often employed for image acquisition and enjoys a number of advantages which makes it the incumbent technology, particularly for small size imaging applications.
- CCDs are capable of large formats with small pixel size and they employ low noise charge domain processing techniques.
- CCD imagers also suffer from a number of disadvantages. For example, they are susceptible to radiation damage, they exhibit destructive read-out over time, they require good light shielding to avoid image smear and they have a high power dissipation for large arrays. Additionally, while offering high performance, CCD arrays are difficult to integrate with CMOS processing in part due to a different processing technology and to their high capacitances, complicating the integration of on-chip drive sued signal processing electronics with the CCD array. While there have been some attempts to integrate on-chip signal processing with CCD arrays, these attempts have not been entirely successful.
- CCDs also must transfer an image by line charge transfers from pixel to pixel, requiring that the entire arrant be read out into a memory before individual pixels or groups of pixels can be accessed and processed. This takes time. CCDs may also suffer from incomplete charge transfer from pixel to pixel which results in image smear.
- CMOS imagers Because of the inherent limitations in CCD technology, there is an interest in CMOS imagers for possible use as low cost imaging devices.
- a fully compatible CMOS sensor technology enabling a higher level of integration of an image array with associated processing circuits would be beneficial to many digital applications such as, for example, in cameras, scanners, machine vision systems, vehicle navigation systems, video telephones, computer input devices, surveillance systems, auto focus systems, star trackers, motion detection systems, image stabilization systems and data compression systems for high-definition television.
- CMOS imagers have a low voltage operation and low power consumption; CMOS imagers are compatible with integrated on-chip electronics (control logic and timing, image processing, and signal conditioning such as A/D conversion); CMOS imagers allow random access to the image data; and CMOS imagers have lower fabrication costs as compared with the conventional CCD because standard CMOS processing techniques can be used. Additionally, low power consumption is achieved for CMOS imagers because only one row of pixels at a time needs to be active during the readout and there is no charge transfer (and associated switching) from pixel to pixel during image acquisition. On-chip integration of electronics is particularly advantageous because of the potential to perform many signal conditioning functions in the digital domain (versus analog signal processing) as well as to achieve a reduction in system size and cost.
- a CMOS imager circuit includes a focal plane array of pixel cells, each one of the cells including either a photogate, photoconductor or a photodiode overlying a substrate for accumulating photo-generated charge in the underlying portion of the substrate.
- a readout circuit is connected to each pixel cell and includes at least an output field effect transistor formed in the substrate and a charge transfer section formed on the substrate adjacent the photogate, photoconductor or photodiode having a sensing node, typically a floating diffusion node, connected to the gate of an output transistor.
- the imager may include at least one electronic device such as a transistor for transferring charge from the underlying portion of the substrate to the floating diffusion node and one device, also typically a transistor, for resetting the node to a predetermined charge level prior to charge transference.
- the active elements of a pixel cell perform the necessary functions of (1) photon to charge conversion; (2) accumulation of image charge; (3) transfer of charge to the floating diffusion node accompanied by charge amplification; (4) resetting the floating diffusion node to a known state before the transfer of charge to it; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge.
- Photo charge may be amplified when it moves from the initial charge accumulation region to the floating diffusion node.
- the charge at the floating diffusion node is tropically converted to a pixel Output voltage by a source follower output transistor.
- the photosensitive element of a CMOS imager pixel is typically either a depleted p-n junction photodiode or a field induced depletion region beneath a photogate or photoconductor.
- image lag can be eliminated by completely depleting the photodiode upon readout.
- CMOS imagers of the type discussed above are generally known as discussed, for example, in Nixon et al., “256 ⁇ 256 CMOS Active Pixel Sensor Camera-on-a-Chip,” IEEE Journal of Solid-State Circuits, Vol. 31(12), pp. 2046-2050 (1996); Mendis et al., “CMOS Active Pixel Image Sensors,” IEEE Transactions on Electron Devices, Vol. 41(3), pp. 452-453 (1994), as well as U.S. Pat. No. 5,708,263 and U.S. Pat. No. 5,471,515, which are herein incorporated bar reference.
- CMOS imaging circuit includes a photogate for accumulating photo-generated charge in an underlying portion of the substrate.
- CMOS imager may include a photodiode or other image to charge converting device, in lieu of a photogate, as the initial accumulator for photo-generated charge.
- FIG. 1 shows a simplified circuit for a pixel of an exemplary CMOS imager using a photogate and having a pixel photodetector circuit 14 and a readout circuit 60 .
- FIG. 1 shows the circuitry for operation of a single pixel, that in practical use there will be an M ⁇ N array of pixels arranged in rows and columns with the pixels of the array accessed using row and column select circuit, as described in more detail below.
- the photodetector circuit 14 is shown in part as a cross-sectional view of a semiconductor substrate 16 typically a p-type silicon, having a surface well of p-type material 20 .
- An optional layer 18 of p-type material may, be used if desired, but is not required.
- Substrate 16 may be formed of, for example, Si, SiGe, Ge, or GaAs.
- the entire substrate 16 is p-type doped silicon substrate and may contain a surface p-well 20 (with layer 18 omitted), but many other options are possible, such as, for example p on p ⁇ substrates, p on p+ substrates, p-wells in n-type substrates or the like.
- wafer or substrate used in the description includes any semiconductor-based structure having an exposed surface in which to form the circuit structure used in the invention.
- Wafer and substrate are to be understood as including silicon-on-insulator (SOI) technology, silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures.
- SOI silicon-on-insulator
- SOS silicon-on-sapphire
- doped and undoped semiconductors silicon-on-insulator
- epitaxial layers of silicon supported by a base semiconductor foundation and other semiconductor structures.
- previous process steps may have been utilized to form regions/junctions in the base semiconductor structure or foundation.
- An insulating layer 22 such as, for example, silicon dioxide is formed on the upper surface of p-well 20 .
- the p-type layer may be a p-well formed in substrate 16 .
- a photogate 24 thin enough to pass radiant energy) or of a material which passes radiant energy is formed on the insulating layer 22 .
- the photogate 24 receives an applied control signal PG which causes the initial accumulation of pixel charges in n+ region 26 .
- the n+ type region 26 adjacent one side of photogate 24 , is formed in the upper surface of p-well 20 .
- a transfer gate 28 is formed on insulating layer 22 between n+ type region 26 and a second n+ type region 30 formed in p-well 20 .
- the n+ regions 26 and 30 and transfer gate 28 form a charge transfer transistor 29 which is controlled by a transfer signal TX.
- the n+ region 30 is typically called a floating diffusion region. It is also a node for passing charge accumulated thereat to the gate of a source follower transistor 36 described below.
- a reset gate 32 is also formed on insulating layer 22 adjacent and between n+ type region 30 and another n+ region 34 which is also formed in p-well 20 .
- the reset gate 32 and n+ regions 30 and 34 form a reset transistor 31 which is controlled by a reset signal RST.
- the n+ type region 34 is coupled to voltage source V DD , e.g., 5 volts.
- the transfer and reset transistors 29 , 31 are n-channel transistors as described in this implementation of a CMOS imager circuit in a p-well. It should be understood that it is possible to implement a CMOS imager in an n-well in which case each of the transistors would be p-channel transistors. It should also be noted that while FIG. 1 shows the use of a transfer gate 28 and associated transistor 29 , this structure provides advantages, but is not required.
- Photodetector circuit 14 also includes two additional n-channel transistors, source follower transistor 36 and row select transistor 38 .
- Transistors 36 , 38 are coupled in series, source to drain, with the source of transistor 36 also coupled over lead 40 to voltage source V DD and the drain of transistor 38 coupled to a lead 42 .
- the drain of row select transistor 38 is connected via conductor 42 to the drains of similar row select transistors for other pixels in a given pixel row.
- a load transistor 39 is also coupled between the drain of transistor 38 and a voltage source V SS , e.g. 0 volts.
- Transistor 39 is kept on by a signal V LN applied to its gate.
- the imager includes a readout circuit 60 which includes a signal sample and hold (S/H) circuit including a S/H n-channel field effect transistor 62 and a signal storage capacitor 64 connected to the source follower transistor 36 through row transistor 38 .
- the other side of the capacitor 64 is connected to a source voltage V SS .
- the upper side of the capacitor 64 is also connected to the gate of a p-channel output transistor 66 .
- the drain of the output transistor 66 is connected through a column select transistor 68 to a signal sample output node V OUTS and through a load transistor 70 to the voltage supplied V DD .
- a signal called “signal sample and hold” (SHS) briefly turns on the S/H transistor 62 after the charge accumulated beneath the photogate electrode 24 has been transferred to the floating diffusion node 30 and from there to the source follower transistor 36 and through row select transistor 38 to line 42 , so that the capacitor 64 stores a voltage representing the amount of charge previously accumulated beneath the photogate electrode 24 .
- SHS signal sample and hold
- the readout circuit 60 also includes a reset sample and hold (S/H) circuit including a S/H transistor 72 and a signal storage capacitor 74 connected through the S/H transistor 72 and through the row select transistor 38 to the source of the source follower transistor 36 .
- the other side of the capacitor 74 is connected to the source voltage V SS .
- the upper side of the capacitor 74 is also connected to the gate of a p-channel output transistor 76 .
- the drain of the output transistor 76 is connected through a p-channel column select transistor 78 to a reset sample output node V OUTR and through a load transistor 80 to the supply voltage V DD .
- a signal called “reset sample and hold” (SHR) briefly turns on the S/H transistor 72 immediately after the reset signal RST has caused reset transistor 31 to turn on and reset the potential of the floating diffusion node 30 , so that the capacitor 74 stores the voltage to which the floating diffusion node 30 has been reset.
- the readout circuit 60 provides correlated sampling of the potential of the floating diffusion node 30 , first of the reset charge applied to node 30 by reset transistor 31 and then of the stored charge from the photogate 24 .
- the two samplings of the diffusion node 30 charges produce respective output voltages V OUTR and V OUTS of the readout circuit 60 .
- These voltages are then subtracted (V OUTS ⁇ V OUTR ) by subtractor 82 to provide an output signal terminal 81 which is an image signal independent of pixel to pixel variations caused by fabrication variations in the reset voltage transistor 31 which might cause pixel to pixel variations in the output signal.
- FIG. 2 illustrates a block diagram for a CMOS imager having a pixel arrays 200 with each pixel cell being constructed in the manner shown bed element 14 of FIG. 1 .
- FIG. 4 shows a 2 ⁇ 2 portion of pixel arrays 200 .
- Pixel array 200 comprises a plurality of pixels arranged in a predetermined number of columns and rows. The pixels of each row in arrays 200 are all turned on at the same time by a row select line, e.g., line 86 , and the pixels of each column are selectively output by a column select line, e.g., line 42 .
- a plurality of rows and column lines are provided for the entire array 200 .
- the row lines are selectively activated by the row driver 210 in response to row address decoder 220 and the column select lines are selectively activated bar the column driver 260 in response to column address decoder 270 .
- a row and column address is provided for each pixel.
- the CMOS imager is operated bed the control circuit 250 which controls address decoders 220 , 270 for selecting the appropriate row and column lines for pixel readout, and row and column driver circuitry 210 , 260 which apples driving voltage to the drive transistors of the selected row and column lines.
- FIG. 3 shows a simplified timing diagram for the signals used to transfer charge out of photodetector circuit 14 of the FIG. 1 CMOS imager.
- the photogate signal PG is nominally set to 5V and pulsed from 5V to 0V during integration.
- the reset signal RST is nominally set at 2.5V.
- the RST voltage which is applied to the gate 32 of reset transistor 31 , causes transistor 31 to turn on and the floating diffusion node 30 to charge to the V DD voltage present at n+ region 34 (less the voltage drop V TH of transistor 31 ). This resets the floating diffusion node 30 to a predetermined voltage (V DD ⁇ V TH ).
- the charge on floating diffusion node 30 is applied to the gate of the source follower transistor 36 to control the current passing through transistor 38 , which has been turned on by a row select (ROW) signal, and load transistor 39 .
- This current is translated into a voltage on line 42 which is next sampled by providing a SHR signal to the S/H transistor 72 which charges capacitor 74 with the source follower transistor output voltage on line 42 representing the reset charge present at floating diffusion node 30 .
- the PG signal is next pulsed to 0 volts, causing charge to be collected in n+ region 26 .
- a transfer gate voltage TX is then applied to transfer gate 28 of transistor 29 to cause the charge in n+ region 26 to transfer to floating diffusion node 30 .
- the transfer gate voltage TX may be pulsed or held to a fixed DC potential.
- the transfer gate voltage TX must be pulsed.
- the new output voltage on line 42 generated by source follower transistor 36 current is then sampled onto capacitor 64 by enabling the sample and hold switch 62 by signal SHS.
- the column select signal is next applied to transistors 68 and 70 and the respective charges stored in capacitors 64 and 74 are subtracted in subtractor 82 to provide a pixel output signal at terminal 81 .
- CMOS imagers may dispense with the transfer gate 28 and associated transistor 29 , or retain these structures while biasing the transfer transistor 29 to an always “on” state.
- CMOS imager The operation of the charge collection of the CMOS imager is known in the art and is described in several publications such as Mendis et al., “Progress in CMOS Active Pixel Image Sensors,” SPIE Vol. 2172, pp. 19-29 (1994); Mendis et al., “CMOS Active Pixel Image Sensors for Highly Integrated Imaging Systems,” IEEE Journal of Solid State Circuits, Vol. 32(2) (1997); and Eric R. Fossum, “CMOS Image Sensors: Electronic Camera on a Chip,” IEDM Vol. 95, pp. 17-25 (1995) as well as other publications. These references are incorporated herein by reference.
- Photogate photosensors are preferred over photodiodes for some APS imager applications because of their high charge capacitor and their ability to achieve charge-to-voltage amplification when combined with a transfer gate.
- a disadvantage of conventional photogates is poor quantum efficiency for short wavelength light, i.e., wavelengths less than 500 nm, such as green, blue, or violet light.
- Polysilicon which is typically used for the photogate, is transparent to long wavelength visible light, but attenuates short wavelength light, and is almost opaque to violet light. For example, red light ( ⁇ 700 nm ⁇ ) will penetrate approximately 3,000 nm into room temperature polysilicon, while violet light ( ⁇ 400 nm ⁇ ) will only penetrate 50 nm.
- a pixel photosensor for use in an imager that exhibits improved short wavelength light response and quantum efficiency.
- a simple method of fabricating a pixel photosensor with improved short wavelength light response is also needed.
- the present invention provides a photogate with improved short wavelength light response.
- a gate oxide is formed over a doped semiconductor substrate and a gate conductor is formed on top of the gate oxide.
- the gate conductor has a thickness within the range of approximately 50 to 1500 Angstroms, and is preferably approximately 50 to 800 Angstroms thick.
- a stacked photogate having two layers: an upper transparent conductive layer formed of indium tin oxide, indium oxide, tin oxide, or other material, and a lower silicon layer with a thickness of approximately 50 to 800 Angstroms.
- a photogate comprising a thin transparent conductive layer, approximately 100 to 3000 Angstroms thick, formed of indium tin oxide, indium oxide, tin oxide, or other material. The very thin photogate permits a greater amount of short wavelength light to pass through the photogate to reach the photosite in the substrate, and thereby increases the quantum efficiency of the photosensor.
- FIG. 1 is a representative circuit of a CMOS imager.
- FIG. 2 is a block diagram of a CMOS pixel sensor chip.
- FIG. 3 is a representative timing diagram for the CMOS imager.
- FIG. 4 is a representative pixel layout showing a 2 ⁇ 2 pixel layout.
- FIG. 5 is a cross-sectional diagram showing a pixel sensor according to one embodiment of the present invention.
- FIG. 6 is a cross-sectional diagram showing an alternate structure for the pixel sensor of FIG. 5 .
- FIG. 7 is a cross-sectional diagram showing the pixel sensor of a second embodiment of the invention.
- FIG. 8 is a cross-sectional diagram showing the pixel sensor of a third embodiment of the invention.
- FIG. 9 is a cross-sectional view of a semiconductor wafer undergoing the process of a preferred embodiment of the invention.
- FIG. 10 shows the wafer of FIG. 9 at a processing step subsequent to that shown in FIG. 9 .
- FIG. 11 shows the wafer of FIG. 9 at a processing step subsequent to that shown in FIG. 10 .
- FIG. 12 shows the wafer of FIG. 9 at a processing step subsequent to that shown in FIG. 11 .
- FIG. 13 shows the wafer of FIG. 11 undergoing a processing step according to a second embodiment of the present invention.
- FIG. 14 shows the wafer of FIG. 11 undergoing a processing step according to a third embodiment of the present invention.
- wafer and substrate are to be understood as including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures.
- SOI silicon-on-insulator
- SOS silicon-on-sapphire
- doped and undoped semiconductors epitaxial layers of silicon supported by a base semiconductor foundation
- previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation.
- the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.
- pixel refers to a picture element unit cell containing a photosensor and transistors for converting electromagnetic radiation to an electrical signal.
- a representative pixel is illustrated in the figures and description herein, and typically fabrication of all pixels in an imager will proceed simultaneously in a similar fashion.
- the term “short wavelength light” is used as a generic term to refer to electromagnetic radiation having a wavelength within the range of approximately 385 to 550 nm, which includes green-blue, blue, indigo, and violet light. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
- the structure of the pixel cell 14 of the first embodiment is shown in more detail in FIGS. 5 and 6 .
- the pixel 14 may be formed in a substrate 16 having a doped layer or well 20 of a first conductivity type, which for exemplary purposes is treated as p-type.
- the doped layer 20 is provided with four doped regions 52 , 26 , 30 , 34 formed therein, which are doped to a second conductivity type, which for exemplary purposes is treated as n-type.
- the first doped region 52 underlies the photogate 24 , which comprises a thin layer 102 of doped silicon material transparent to radiant energy 12 , such as doped polysilicon.
- the thin layer 102 is approximately 50 to 1500 Angstroms thick, and preferably has a thickness within the range of 50 to 800 Angstroms, and most preferably is 300 Angstroms thick.
- a gate oxide layer 100 of silicon dioxide is formed between the thin layer 102 and the doped layer 20 .
- Insulating sidewalls 112 of silicon dioxide (oxide), silicon nitride (nitride), silicon oxynitride, ON (oxide-nitride), NO (nitride-oxide), or ONO (oxide-nitride-oxide) are formed on the sides of the transistors 28 , 32 .
- the second doped region 26 is the connecting diffusion 26 between the photogate 24 and the transfer gate 28 .
- the third doped region 30 is the floating diffusion region, sometimes also referred to as a floating diffusion node, and it serves as the source for the reset transistor 31 .
- the fourth doped region 34 is the drain of the reset transistor 31 , and is also connected to voltage source Vdd.
- the transfer gate 28 and the reset gate 32 in this first embodiment are shown to be multi-layered stacked gate structures consisting of: (1) a gate oxide layer 106 , (2) a gate conductor 108 which may be doped polysilicon, or advantageously, a doped polysilicon and silicide dual layer, or a doped polysilicon and a barrier layer, such as titanium nitride, tungsten nitride, or tantalum nitride with a more conductive layer such as tungsten, molybdenum, or tantalum, and (3) may have overlying, insulating layer 110 which consists of oxide, nitride, oxynitride, ON, NO, or ONO.
- CMOS imagers there are additional transistors, including the source follower transistor and the row select transistors, that are, for simplicity, not shown in FIGS. 5 and 6 .
- the transfer and reset gate conductors be composed of polysilicon and a more conductive layer to improve circuit speed by reducing the resistance of the gate conductors.
- the processing complexity can be reduced. This is accomplished by forming a gate oxide 106 , depositing a thin polysilicon layer (50 to 1500 Angstroms) and patterning and etching all gate conductors and specifically the photogate 24 , transfer gate 28 , and reset gate 32 at the same time.
- insulating sidewall spacers 112 adjacent to the photogate conductor 102 as discussed in more detail below with reference to FIG. 14 .
- the process is simplified by not requiring a second gate oxide 100 nor a second gate conductor 102 deposition as described earlier.
- FIG. 6 depicts an alternate structure for the pixel cell 14 of the first embodiment.
- This structure has a photogate 24 overlapping the transfer gate 28 .
- no doped region 26 is required for optimal functioning of the pixel.
- a second embodiment of the pixel cell 14 is shown in FIG. 7 .
- the pixel cell 14 of the second embodiment is similar in structure to that of the first embodiment, differing only in the structure of the photogate 24 .
- the photogate 24 of the second embodiment is a stacked photogate having two layers: a bottom silicon layer 102 of suitable doped silicon material, such as doped polysilicon, and a top conductive layer 104 of a conductive material transparent to radiant energy, such as indium tin oxide (In x Sn y O z ), indium oxide (In 2 O 3 ), or tin oxide (SnO 2 ).
- the silicon layer 102 has a thickness within the range of 50 to 1500 Angstroms, and is preferably approximately 50 to 800 Angstroms thick.
- the top conductive layer 104 which is approximately 100 to 3000 Angstroms thick, helps decrease the sheet resistance of the photogate 24 and improves the functioning of the photosensor in applications where sheet resistance is of concern.
- the transparent oxides can be deposited by CVD or sputtering. If by sputtering the oxide may be formed by the sputtering of a metal or an oxide target in an oxygen ambient. To improve the transparency of the transparent conductors (indium oxide, tin oxide, or indium tin oxide), it is advantageous to anneal the film in an oxygen-containing ambient between 200 and 800 degrees Celsius.
- the ambient can be, for example, gaseous or plasma O 2 , or gaseous or plasma O 3 (ozone).
- the transfer gate 28 and reset gate 32 may be formed to include the transparent conductive layer 104 on top of the gate conductor 108 , as shown in FIG. 7 ( b ), or may be formed without the transparent conductive layer, as is shown in FIG. 7 ( a ).
- a third embodiment of the pixel cell 14 is shown in FIG. 8 .
- the pixel cell 14 of the third embodiment is similar in structure to that of the first and second embodiments, differing only in the structure of the photogate 24 .
- the photogate 24 of the third embodiment comprises a thin conductive layer 104 of a material transparent to radiant energy, such as indium tin oxide (In x Sn y O z ), indium oxide (In 2 O 3 ), or tin oxide (SnO 2 ).
- the conductive layer 104 has a thickness within the range of 100 to 3000 Angstroms.
- the photosensor 24 is manufactured through a process described as follows, and illustrated by FIGS. 9 through 13 .
- a substrate 16 which may be any of the types of substrate described above, is doped to form a doped substrate layer or well 20 of a first conductivity type, which for exemplary purposes will be described as p-type.
- a field oxide layer 114 is formed around the cell 14 at this time, and is shown in FIG. 9 as residing on a side of the photosite 26 opposite the transfer gate 28 , and opposite the reset gate 32 .
- the field oxide layer 114 may be formed by any known technique such as by thermal oxidation of the underlying silicon in a LOCOS process or by etching trenches and filling them with oxide in an STI process.
- the reset transistor gate stack 32 and an optional transfer gate stack 28 are formed. These include a gate oxide latter 106 of silicon dioxide or the like on the doped layer 20 , and a conductive layer 108 of doped polysilicon, poly/tungsten or poly/barrier metal/tungsten or other suitable material over the gate oxide layer 106 .
- An insulating cap layer 110 of, for example, silicon dioxide, silicon oxynitride, silicon nitride, ON, NO, or ONO (oxide-nitride-oxide) may be formed, if desired. Insulating sidewalls 112 are also formed on the sides of the gate stacks 28 , 32 .
- the doping level of the doped regions 52 , 30 , 34 may vary but should be greater strength than the doping level of the doped layer 20 . If desired, multiple masks and resists may be used to dope these regions to different concentrations.
- Doped region 52 may be variably doped, such as either n+ or n ⁇ for an n-channel device.
- Doped region 34 should be strongly doped, i.e., for an n-channel device, the doped region 34 will be doped as n+.
- Doped region 30 is typically strongly doped (n+), and would not be lightly doped (n ⁇ ) unless a buried contact is also used.
- N-type doped region 26 may be formed at this time or after the photogate 24 is formed.
- the photogate 24 is a thin single layer 102 of conductive silicon material that is semi-transparent to electromagnetic radiation of the wavelengths desired to be sensed, such as doped polysilicon.
- the layer 102 is very thin, i.e., the thickness is within the range of 100 to 1500 Angstroms, and is preferably within the range of 100 to 800 Angstroms, and most preferably is approximately 300 Angstroms.
- the conductive layer 102 is formed by CD, or other suitable means, and is formed to cover substantial portions of the gate oxide layer 100 , and may extend at least partially over the field oxide layer 114 and may extend over a portion of the transfer gate 28 if there is an insulator 110 over the transistor gate conductor 108 and spacers 112 .
- the photosensor 24 at this stage is shown in FIG. 12 . In FIG. 12 we do not show the photogate extending over the transfer gate 28 .
- an additional masked implant 26 n-type
- the photosensor 24 is essentially complete at this stage, and conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 14 .
- the entire surface malt then be covered with a passivation layer of, e.g., silicon dioxide, BSG, PSG, or BPSG, which is CMP planarized and etched to provide contact holes, which are then metallized to provide contacts to the photogate, reset gate and transfer gate.
- a passivation layer e.g., silicon dioxide, BSG, PSG, or BPSG
- Conventional multiple layers of conductors and insulators may also be used to interconnect the structures in the manner shown in FIG. 1 .
- the pixel cell 14 of the second embodiment requires further processing steps to form the photogate 24 , as shown in FIG. 13 .
- the top conductive latter 104 is formed by CVD or sputtering, or other suitable means, depending on the material of the layer 104 .
- the layer 104 may be any transparent conductive material, such as indium tin oxide, indium oxide, tin oxide, or the like.
- the top conductive layer 104 is very thin, i.e., the thickness is within the range of 100 to 3000 Angstroms.
- the layers 102 and 104 are patterned to form a stacked photogate 24 . Conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 14 , as described above.
- the pixel cell 14 of the third embodiment is formed in a fashion similar to that of the first embodiment.
- the next step is to form the photogate, as shown in FIG. 14 .
- the conductive layer 104 is formed by CVD or sputtering, or other suitable means, depending on the material of the layer 104 .
- the layer 104 may be any transparent conductive material, such as indium tin oxide, indium oxide, tin oxide, or the like, and is very thin, i.e., approximately 100 to 3000 Angstroms thick. Conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 14 , as described above.
- Pixel arrays having the photogates of the present invention may be further processed as known in the art to arrive at CMOS imagers having the functions and features of those discussed with reference to FIGS. 1-4 .
- a typical processor based system which includes a CMOS imager device according to the present invention is illustrated generally at 400 in FIG. 15 .
- a processor based system is exemplary of a system having digital circuits which could include CMOS imager devices. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision system, vehicle navigation system, video telephone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system and data compression system for high-definition television, all of which can utilize the present invention.
- a processor system such as a computer system, for example generally comprises a central processing unit (CPU) 444 , e.g., a microprocessor, that communicates with an input/output (I/O) device 446 over a bus 452 .
- the CMOS imager 442 also communicates with the system over bus 452 .
- the processor system 400 also includes random access memory (RAM) 448 , and, in the case of a computer system may include peripheral devices such as a floppy disk drive 454 and a compact disk (CD) ROM drive 456 which also communicate with CPU 444 over the bus 452 .
- RAM random access memory
- CMOS imager 442 is preferably constructed as an integrated circuit which includes pixels containing photogate photosensors with very thin conductive layers, as previously described with respect to FIGS. 5 through 14 .
- the CMOS imager 442 may be combined with a processor, such as a CPU, digital signal processor or microprocessor, with or without memory storage, in a single integrated circuit.
- the present invention encompasses a photogate photosensor having a very, thin conductive layer which exhibits improved short wavelength response.
- the thinness of the conductive layer permits short wavelength light to pass through more easily, thereby increasing the sensitivity of the photosensor.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
A photogate-based photosensor for use in a CMOS imager exhibiting improved short wavelength light response. The photogate is formed of a thin conductive layer about 50 to 3000 Angstroms thick. The conductive layer may be a silicon layer, a layer of indium and/or tin oxide, or may be a stack having an indium and/or tin oxide layer over a silicon layer. The thin conductive layer of the photogate permits a greater amount of short wavelength light to pass through the photogate to reach the photosite in the substrate, and thereby increases the quantum efficiency of the photosensor for short wavelengths of light.
Description
- The present invention relates generally to CMOS imagers and in particular to a CMOS imager having improved responsiveness to short wavelengths of light.
- There are a number of different types of semiconductor-based imagers, including charge coupled devices (CCDs), photodiode arrays, charge injection devices and hybrid focal plane arrays. CCD technology is often employed for image acquisition and enjoys a number of advantages which makes it the incumbent technology, particularly for small size imaging applications. CCDs are capable of large formats with small pixel size and they employ low noise charge domain processing techniques.
- However, CCD imagers also suffer from a number of disadvantages. For example, they are susceptible to radiation damage, they exhibit destructive read-out over time, they require good light shielding to avoid image smear and they have a high power dissipation for large arrays. Additionally, while offering high performance, CCD arrays are difficult to integrate with CMOS processing in part due to a different processing technology and to their high capacitances, complicating the integration of on-chip drive sued signal processing electronics with the CCD array. While there have been some attempts to integrate on-chip signal processing with CCD arrays, these attempts have not been entirely successful. CCDs also must transfer an image by line charge transfers from pixel to pixel, requiring that the entire arrant be read out into a memory before individual pixels or groups of pixels can be accessed and processed. This takes time. CCDs may also suffer from incomplete charge transfer from pixel to pixel which results in image smear.
- Because of the inherent limitations in CCD technology, there is an interest in CMOS imagers for possible use as low cost imaging devices. A fully compatible CMOS sensor technology enabling a higher level of integration of an image array with associated processing circuits would be beneficial to many digital applications such as, for example, in cameras, scanners, machine vision systems, vehicle navigation systems, video telephones, computer input devices, surveillance systems, auto focus systems, star trackers, motion detection systems, image stabilization systems and data compression systems for high-definition television.
- The advantages of CMOS imagers over CCD imagers are that CMOS imagers have a low voltage operation and low power consumption; CMOS imagers are compatible with integrated on-chip electronics (control logic and timing, image processing, and signal conditioning such as A/D conversion); CMOS imagers allow random access to the image data; and CMOS imagers have lower fabrication costs as compared with the conventional CCD because standard CMOS processing techniques can be used. Additionally, low power consumption is achieved for CMOS imagers because only one row of pixels at a time needs to be active during the readout and there is no charge transfer (and associated switching) from pixel to pixel during image acquisition. On-chip integration of electronics is particularly advantageous because of the potential to perform many signal conditioning functions in the digital domain (versus analog signal processing) as well as to achieve a reduction in system size and cost.
- A CMOS imager circuit includes a focal plane array of pixel cells, each one of the cells including either a photogate, photoconductor or a photodiode overlying a substrate for accumulating photo-generated charge in the underlying portion of the substrate. A readout circuit is connected to each pixel cell and includes at least an output field effect transistor formed in the substrate and a charge transfer section formed on the substrate adjacent the photogate, photoconductor or photodiode having a sensing node, typically a floating diffusion node, connected to the gate of an output transistor. The imager may include at least one electronic device such as a transistor for transferring charge from the underlying portion of the substrate to the floating diffusion node and one device, also typically a transistor, for resetting the node to a predetermined charge level prior to charge transference.
- In a CMOS imager, the active elements of a pixel cell perform the necessary functions of (1) photon to charge conversion; (2) accumulation of image charge; (3) transfer of charge to the floating diffusion node accompanied by charge amplification; (4) resetting the floating diffusion node to a known state before the transfer of charge to it; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing pixel charge. Photo charge may be amplified when it moves from the initial charge accumulation region to the floating diffusion node. The charge at the floating diffusion node is tropically converted to a pixel Output voltage by a source follower output transistor. The photosensitive element of a CMOS imager pixel is typically either a depleted p-n junction photodiode or a field induced depletion region beneath a photogate or photoconductor. For photodiodes, image lag can be eliminated by completely depleting the photodiode upon readout.
- CMOS imagers of the type discussed above are generally known as discussed, for example, in Nixon et al., “256×256 CMOS Active Pixel Sensor Camera-on-a-Chip,” IEEE Journal of Solid-State Circuits, Vol. 31(12), pp. 2046-2050 (1996); Mendis et al., “CMOS Active Pixel Image Sensors,” IEEE Transactions on Electron Devices, Vol. 41(3), pp. 452-453 (1994), as well as U.S. Pat. No. 5,708,263 and U.S. Pat. No. 5,471,515, which are herein incorporated bar reference.
- To provide context for the invention, an exemplary CMOS imaging circuit is described below with reference to
FIG. 1 . The circuit described below, for example, includes a photogate for accumulating photo-generated charge in an underlying portion of the substrate. It should be understood that the CMOS imager may include a photodiode or other image to charge converting device, in lieu of a photogate, as the initial accumulator for photo-generated charge. - Reference is now made to
FIG. 1 which shows a simplified circuit for a pixel of an exemplary CMOS imager using a photogate and having apixel photodetector circuit 14 and areadout circuit 60. It should be understood that whileFIG. 1 shows the circuitry for operation of a single pixel, that in practical use there will be an M×N array of pixels arranged in rows and columns with the pixels of the array accessed using row and column select circuit, as described in more detail below. - The
photodetector circuit 14 is shown in part as a cross-sectional view of asemiconductor substrate 16 typically a p-type silicon, having a surface well of p-type material 20. Anoptional layer 18 of p-type material may, be used if desired, but is not required.Substrate 16 may be formed of, for example, Si, SiGe, Ge, or GaAs. Typically theentire substrate 16 is p-type doped silicon substrate and may contain a surface p-well 20 (withlayer 18 omitted), but many other options are possible, such as, for example p on p− substrates, p on p+ substrates, p-wells in n-type substrates or the like. The terms wafer or substrate used in the description includes any semiconductor-based structure having an exposed surface in which to form the circuit structure used in the invention. Wafer and substrate are to be understood as including silicon-on-insulator (SOI) technology, silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a wafer or substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure or foundation. - An
insulating layer 22 such as, for example, silicon dioxide is formed on the upper surface of p-well 20. The p-type layer may be a p-well formed insubstrate 16. A photogate 24 thin enough to pass radiant energy) or of a material which passes radiant energy is formed on the insulatinglayer 22. Thephotogate 24 receives an applied control signal PG which causes the initial accumulation of pixel charges inn+ region 26. Then+ type region 26, adjacent one side ofphotogate 24, is formed in the upper surface of p-well 20. Atransfer gate 28 is formed on insulatinglayer 22 betweenn+ type region 26 and a secondn+ type region 30 formed in p-well 20. Then+ regions transfer gate 28 form acharge transfer transistor 29 which is controlled by a transfer signal TX. Then+ region 30 is typically called a floating diffusion region. It is also a node for passing charge accumulated thereat to the gate of asource follower transistor 36 described below. - A
reset gate 32 is also formed on insulatinglayer 22 adjacent and betweenn+ type region 30 and anothern+ region 34 which is also formed in p-well 20. Thereset gate 32 andn+ regions reset transistor 31 which is controlled by a reset signal RST. Then+ type region 34 is coupled to voltage source VDD, e.g., 5 volts. The transfer andreset transistors FIG. 1 shows the use of atransfer gate 28 and associatedtransistor 29, this structure provides advantages, but is not required. -
Photodetector circuit 14 also includes two additional n-channel transistors,source follower transistor 36 and rowselect transistor 38.Transistors transistor 36 also coupled overlead 40 to voltage source VDD and the drain oftransistor 38 coupled to alead 42. The drain of rowselect transistor 38 is connected viaconductor 42 to the drains of similar row select transistors for other pixels in a given pixel row. Aload transistor 39 is also coupled between the drain oftransistor 38 and a voltage source VSS, e.g. 0 volts.Transistor 39 is kept on by a signal VLN applied to its gate. - The imager includes a
readout circuit 60 which includes a signal sample and hold (S/H) circuit including a S/H n-channelfield effect transistor 62 and a signal storage capacitor 64 connected to thesource follower transistor 36 throughrow transistor 38. The other side of the capacitor 64 is connected to a source voltage VSS. The upper side of the capacitor 64 is also connected to the gate of a p-channel output transistor 66. The drain of theoutput transistor 66 is connected through a columnselect transistor 68 to a signal sample output node VOUTS and through aload transistor 70 to the voltage supplied VDD. A signal called “signal sample and hold” (SHS) briefly turns on the S/H transistor 62 after the charge accumulated beneath thephotogate electrode 24 has been transferred to thefloating diffusion node 30 and from there to thesource follower transistor 36 and through rowselect transistor 38 toline 42, so that the capacitor 64 stores a voltage representing the amount of charge previously accumulated beneath thephotogate electrode 24. - The
readout circuit 60 also includes a reset sample and hold (S/H) circuit including a S/H transistor 72 and asignal storage capacitor 74 connected through the S/H transistor 72 and through the rowselect transistor 38 to the source of thesource follower transistor 36. The other side of thecapacitor 74 is connected to the source voltage VSS. The upper side of thecapacitor 74 is also connected to the gate of a p-channel output transistor 76. The drain of theoutput transistor 76 is connected through a p-channel columnselect transistor 78 to a reset sample output node VOUTR and through aload transistor 80 to the supply voltage VDD. A signal called “reset sample and hold” (SHR) briefly turns on the S/H transistor 72 immediately after the reset signal RST has causedreset transistor 31 to turn on and reset the potential of the floatingdiffusion node 30, so that thecapacitor 74 stores the voltage to which the floatingdiffusion node 30 has been reset. - The
readout circuit 60 provides correlated sampling of the potential of the floatingdiffusion node 30, first of the reset charge applied tonode 30 byreset transistor 31 and then of the stored charge from thephotogate 24. The two samplings of thediffusion node 30 charges produce respective output voltages VOUTR and VOUTS of thereadout circuit 60. These voltages are then subtracted (VOUTS−VOUTR) bysubtractor 82 to provide anoutput signal terminal 81 which is an image signal independent of pixel to pixel variations caused by fabrication variations in thereset voltage transistor 31 which might cause pixel to pixel variations in the output signal. -
FIG. 2 illustrates a block diagram for a CMOS imager having a pixel arrays 200 with each pixel cell being constructed in the manner shownbed element 14 ofFIG. 1 .FIG. 4 shows a 2×2 portion of pixel arrays 200. Pixel array 200 comprises a plurality of pixels arranged in a predetermined number of columns and rows. The pixels of each row in arrays 200 are all turned on at the same time by a row select line, e.g.,line 86, and the pixels of each column are selectively output by a column select line, e.g.,line 42. A plurality of rows and column lines are provided for the entire array 200. The row lines are selectively activated by therow driver 210 in response torow address decoder 220 and the column select lines are selectively activated bar thecolumn driver 260 in response tocolumn address decoder 270. Thus, a row and column address is provided for each pixel. The CMOS imager is operated bed thecontrol circuit 250 which controls addressdecoders column driver circuitry -
FIG. 3 shows a simplified timing diagram for the signals used to transfer charge out ofphotodetector circuit 14 of theFIG. 1 CMOS imager. The photogate signal PG is nominally set to 5V and pulsed from 5V to 0V during integration. The reset signal RST is nominally set at 2.5V. As can be seen from the figure, the process is begun at time to by briefly pulsing reset voltage RST to 5V. The RST voltage, which is applied to thegate 32 ofreset transistor 31, causestransistor 31 to turn on and the floatingdiffusion node 30 to charge to the VDD voltage present at n+ region 34 (less the voltage drop VTH of transistor 31). This resets the floatingdiffusion node 30 to a predetermined voltage (VDD−VTH). The charge on floatingdiffusion node 30 is applied to the gate of thesource follower transistor 36 to control the current passing throughtransistor 38, which has been turned on by a row select (ROW) signal, andload transistor 39. This current is translated into a voltage online 42 which is next sampled by providing a SHR signal to the S/H transistor 72 which charges capacitor 74 with the source follower transistor output voltage online 42 representing the reset charge present at floatingdiffusion node 30. The PG signal is next pulsed to 0 volts, causing charge to be collected inn+ region 26. - A transfer gate voltage TX, similar to the reset pulse RST, is then applied to transfer
gate 28 oftransistor 29 to cause the charge inn+ region 26 to transfer to floatingdiffusion node 30. It should be understood that for the case of a photogate, the transfer gate voltage TX may be pulsed or held to a fixed DC potential. For the implementation of a photodiode with a transfer gate, the transfer gate voltage TX must be pulsed. The new output voltage online 42 generated bysource follower transistor 36 current is then sampled onto capacitor 64 by enabling the sample and holdswitch 62 by signal SHS. The column select signal is next applied totransistors capacitors 64 and 74 are subtracted insubtractor 82 to provide a pixel output signal atterminal 81. It should also be noted that CMOS imagers may dispense with thetransfer gate 28 and associatedtransistor 29, or retain these structures while biasing thetransfer transistor 29 to an always “on” state. - The operation of the charge collection of the CMOS imager is known in the art and is described in several publications such as Mendis et al., “Progress in CMOS Active Pixel Image Sensors,” SPIE Vol. 2172, pp. 19-29 (1994); Mendis et al., “CMOS Active Pixel Image Sensors for Highly Integrated Imaging Systems,” IEEE Journal of Solid State Circuits, Vol. 32(2) (1997); and Eric R. Fossum, “CMOS Image Sensors: Electronic Camera on a Chip,” IEDM Vol. 95, pp. 17-25 (1995) as well as other publications. These references are incorporated herein by reference.
- Photogate photosensors are preferred over photodiodes for some APS imager applications because of their high charge capacitor and their ability to achieve charge-to-voltage amplification when combined with a transfer gate. A disadvantage of conventional photogates, however, is poor quantum efficiency for short wavelength light, i.e., wavelengths less than 500 nm, such as green, blue, or violet light. Polysilicon, which is typically used for the photogate, is transparent to long wavelength visible light, but attenuates short wavelength light, and is almost opaque to violet light. For example, red light (˜700 nm λ) will penetrate approximately 3,000 nm into room temperature polysilicon, while violet light (˜400 nm λ) will only penetrate 50 nm.
- Most prior art methods to solve the poor short wavelength efficiency of imagers have utilized photodiodes, and relatively few methods have been proposed for photogate-based imagers. U.S. Pat. No. 4,051,374 teaches the use of a thin luminescent layer over an imaging device to convert short wavelength light to longer wavelengths in the yellow-orange range. The luminescent layer makes up for the imaging device's poor sensitivity in the blue range by converting light into wavelengths for which the imager has a greater sensitivity. U.S. Pat. No. 4,066,455 teaches a method of using a selenium conductive layer with a highly doped charge-generation layer. These methods add complexity to the manufacturing process of the imager, however, and have not succeeded in making photogates competitive with photodiodes when increased short wavelength sensitivity is desired.
- There is needed, therefore, a pixel photosensor for use in an imager that exhibits improved short wavelength light response and quantum efficiency. A simple method of fabricating a pixel photosensor with improved short wavelength light response is also needed.
- The present invention provides a photogate with improved short wavelength light response. A gate oxide is formed over a doped semiconductor substrate and a gate conductor is formed on top of the gate oxide. The gate conductor has a thickness within the range of approximately 50 to 1500 Angstroms, and is preferably approximately 50 to 800 Angstroms thick. Also provided is a stacked photogate having two layers: an upper transparent conductive layer formed of indium tin oxide, indium oxide, tin oxide, or other material, and a lower silicon layer with a thickness of approximately 50 to 800 Angstroms. Also provided is a photogate comprising a thin transparent conductive layer, approximately 100 to 3000 Angstroms thick, formed of indium tin oxide, indium oxide, tin oxide, or other material. The very thin photogate permits a greater amount of short wavelength light to pass through the photogate to reach the photosite in the substrate, and thereby increases the quantum efficiency of the photosensor.
- Additional advantages and features of the present invention will be apparent from the following detailed description and drawings which illustrate preferred embodiments of the invention.
-
FIG. 1 is a representative circuit of a CMOS imager. -
FIG. 2 is a block diagram of a CMOS pixel sensor chip. -
FIG. 3 is a representative timing diagram for the CMOS imager. -
FIG. 4 is a representative pixel layout showing a 2×2 pixel layout. -
FIG. 5 is a cross-sectional diagram showing a pixel sensor according to one embodiment of the present invention. -
FIG. 6 is a cross-sectional diagram showing an alternate structure for the pixel sensor ofFIG. 5 . -
FIG. 7 is a cross-sectional diagram showing the pixel sensor of a second embodiment of the invention. -
FIG. 8 is a cross-sectional diagram showing the pixel sensor of a third embodiment of the invention. -
FIG. 9 is a cross-sectional view of a semiconductor wafer undergoing the process of a preferred embodiment of the invention. -
FIG. 10 shows the wafer ofFIG. 9 at a processing step subsequent to that shown inFIG. 9 . -
FIG. 11 shows the wafer ofFIG. 9 at a processing step subsequent to that shown inFIG. 10 . -
FIG. 12 shows the wafer ofFIG. 9 at a processing step subsequent to that shown inFIG. 11 . -
FIG. 13 shows the wafer ofFIG. 11 undergoing a processing step according to a second embodiment of the present invention. -
FIG. 14 shows the wafer ofFIG. 11 undergoing a processing step according to a third embodiment of the present invention. -
FIG. 15 is an illustration of a computer system having a CMOS imager according to the present invention. - In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical and electrical changes may be made without departing from the spirit and scope of the present invention.
- The terms “wafer” and “substrate” are to be understood as including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer” or “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.
- The term “pixel” refers to a picture element unit cell containing a photosensor and transistors for converting electromagnetic radiation to an electrical signal. For purposes of illustration, a representative pixel is illustrated in the figures and description herein, and typically fabrication of all pixels in an imager will proceed simultaneously in a similar fashion. The term “short wavelength light” is used as a generic term to refer to electromagnetic radiation having a wavelength within the range of approximately 385 to 550 nm, which includes green-blue, blue, indigo, and violet light. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
- The structure of the
pixel cell 14 of the first embodiment is shown in more detail inFIGS. 5 and 6 . Thepixel 14 may be formed in asubstrate 16 having a doped layer or well 20 of a first conductivity type, which for exemplary purposes is treated as p-type. The dopedlayer 20 is provided with fourdoped regions doped region 52 underlies thephotogate 24, which comprises athin layer 102 of doped silicon material transparent toradiant energy 12, such as doped polysilicon. Thethin layer 102 is approximately 50 to 1500 Angstroms thick, and preferably has a thickness within the range of 50 to 800 Angstroms, and most preferably is 300 Angstroms thick. - A
gate oxide layer 100 of silicon dioxide is formed between thethin layer 102 and the dopedlayer 20. Insulatingsidewalls 112 of silicon dioxide (oxide), silicon nitride (nitride), silicon oxynitride, ON (oxide-nitride), NO (nitride-oxide), or ONO (oxide-nitride-oxide) are formed on the sides of thetransistors doped region 26 is the connectingdiffusion 26 between the photogate 24 and thetransfer gate 28. The thirddoped region 30 is the floating diffusion region, sometimes also referred to as a floating diffusion node, and it serves as the source for thereset transistor 31. The fourthdoped region 34 is the drain of thereset transistor 31, and is also connected to voltage source Vdd. - The
transfer gate 28 and thereset gate 32 in this first embodiment are shown to be multi-layered stacked gate structures consisting of: (1) agate oxide layer 106, (2) agate conductor 108 which may be doped polysilicon, or advantageously, a doped polysilicon and silicide dual layer, or a doped polysilicon and a barrier layer, such as titanium nitride, tungsten nitride, or tantalum nitride with a more conductive layer such as tungsten, molybdenum, or tantalum, and (3) may have overlying, insulatinglayer 110 which consists of oxide, nitride, oxynitride, ON, NO, or ONO. In all CMOS imagers there are additional transistors, including the source follower transistor and the row select transistors, that are, for simplicity, not shown inFIGS. 5 and 6 . - It is advantageous that the transfer and reset gate conductors be composed of polysilicon and a more conductive layer to improve circuit speed by reducing the resistance of the gate conductors. However, if this is not an issue with certain designs and the gate conductor only needs to be a doped polysilicon, then the processing complexity can be reduced. This is accomplished by forming a
gate oxide 106, depositing a thin polysilicon layer (50 to 1500 Angstroms) and patterning and etching all gate conductors and specifically thephotogate 24,transfer gate 28, and resetgate 32 at the same time. In this simplified process flow there would be insulatingsidewall spacers 112 adjacent to thephotogate conductor 102 as discussed in more detail below with reference toFIG. 14 . In this case the process is simplified by not requiring asecond gate oxide 100 nor asecond gate conductor 102 deposition as described earlier. -
FIG. 6 depicts an alternate structure for thepixel cell 14 of the first embodiment. This structure has aphotogate 24 overlapping thetransfer gate 28. When thephotogate 24 andtransfer gate 28 overlap, no dopedregion 26 is required for optimal functioning of the pixel. - A second embodiment of the
pixel cell 14 is shown inFIG. 7 . Thepixel cell 14 of the second embodiment is similar in structure to that of the first embodiment, differing only in the structure of thephotogate 24. Thephotogate 24 of the second embodiment is a stacked photogate having two layers: abottom silicon layer 102 of suitable doped silicon material, such as doped polysilicon, and a topconductive layer 104 of a conductive material transparent to radiant energy, such as indium tin oxide (InxSnyOz), indium oxide (In2O3), or tin oxide (SnO2). Thesilicon layer 102 has a thickness within the range of 50 to 1500 Angstroms, and is preferably approximately 50 to 800 Angstroms thick. The topconductive layer 104, which is approximately 100 to 3000 Angstroms thick, helps decrease the sheet resistance of thephotogate 24 and improves the functioning of the photosensor in applications where sheet resistance is of concern. - The transparent oxides can be deposited by CVD or sputtering. If by sputtering the oxide may be formed by the sputtering of a metal or an oxide target in an oxygen ambient. To improve the transparency of the transparent conductors (indium oxide, tin oxide, or indium tin oxide), it is advantageous to anneal the film in an oxygen-containing ambient between 200 and 800 degrees Celsius. The ambient can be, for example, gaseous or plasma O2, or gaseous or plasma O3 (ozone). The
transfer gate 28 and resetgate 32 may be formed to include the transparentconductive layer 104 on top of thegate conductor 108, as shown inFIG. 7 (b), or may be formed without the transparent conductive layer, as is shown inFIG. 7 (a). - A third embodiment of the
pixel cell 14 is shown inFIG. 8 . Thepixel cell 14 of the third embodiment is similar in structure to that of the first and second embodiments, differing only in the structure of thephotogate 24. Thephotogate 24 of the third embodiment comprises a thinconductive layer 104 of a material transparent to radiant energy, such as indium tin oxide (Inx Sny Oz), indium oxide (In2O3), or tin oxide (SnO2). Theconductive layer 104 has a thickness within the range of 100 to 3000 Angstroms. - The
photosensor 24 is manufactured through a process described as follows, and illustrated byFIGS. 9 through 13 . Referring now toFIG. 9 , asubstrate 16, which may be any of the types of substrate described above, is doped to form a doped substrate layer or well 20 of a first conductivity type, which for exemplary purposes will be described as p-type. Afield oxide layer 114 is formed around thecell 14 at this time, and is shown inFIG. 9 as residing on a side of thephotosite 26 opposite thetransfer gate 28, and opposite thereset gate 32. Thefield oxide layer 114 may be formed by any known technique such as by thermal oxidation of the underlying silicon in a LOCOS process or by etching trenches and filling them with oxide in an STI process. - Second, the reset
transistor gate stack 32 and an optionaltransfer gate stack 28 are formed. These include agate oxide latter 106 of silicon dioxide or the like on the dopedlayer 20, and aconductive layer 108 of doped polysilicon, poly/tungsten or poly/barrier metal/tungsten or other suitable material over thegate oxide layer 106. Aninsulating cap layer 110 of, for example, silicon dioxide, silicon oxynitride, silicon nitride, ON, NO, or ONO (oxide-nitride-oxide) may be formed, if desired. Insulatingsidewalls 112 are also formed on the sides of the gate stacks 28, 32. Thesesidewalls 112 may be formed of, for example, silicon dioxide, silicon nitride, or silicon oxynitride. While these gates may be formed after the process of the present invention described below, for exemplary purposes and for convenience the formation of the photogate will be described as occurring subsequent to gate stack formation. - As shown in
FIG. 10 , the next step is to form doped regions in the dopedsubstrate layer 20. It should be understood, however, that thesubstrate layer 20 may be implanted at many different stages of fabrication to achieve the same results. Al suitable doping process, such as ion implantation, may be used. A resist and mask (not shown) are used to shield areas of thelayer 20 that are not to be doped. Three doped regions are formed in this step: thephotosite 52, the floatingdiffusion region 30, and adrain region 34. The dopedregions regions layer 20. If desired, multiple masks and resists may be used to dope these regions to different concentrations.Doped region 52 may be variably doped, such as either n+ or n− for an n-channel device.Doped region 34 should be strongly doped, i.e., for an n-channel device, the dopedregion 34 will be doped as n+.Doped region 30 is typically strongly doped (n+), and would not be lightly doped (n−) unless a buried contact is also used. N-type dopedregion 26 may be formed at this time or after thephotogate 24 is formed. - Referring now to
FIG. 11 , agate oxide layer 100 is now formed on top of thephotosite 52 by thermal growth of silicon dioxide to a thickness of approximately 3 to 100 nm. As shown inFIG. 12 , the next step in the process is to form thephotogate 24. For the photosensor of the first embodiment, thephotogate 24 is a thinsingle layer 102 of conductive silicon material that is semi-transparent to electromagnetic radiation of the wavelengths desired to be sensed, such as doped polysilicon. Thelayer 102 is very thin, i.e., the thickness is within the range of 100 to 1500 Angstroms, and is preferably within the range of 100 to 800 Angstroms, and most preferably is approximately 300 Angstroms. Theconductive layer 102 is formed by CD, or other suitable means, and is formed to cover substantial portions of thegate oxide layer 100, and may extend at least partially over thefield oxide layer 114 and may extend over a portion of thetransfer gate 28 if there is aninsulator 110 over thetransistor gate conductor 108 andspacers 112. The photosensor 24 at this stage is shown inFIG. 12 . InFIG. 12 we do not show the photogate extending over thetransfer gate 28. After theconductive layer 102 is defined an additional masked implant 26 (n-type) may be performed if this implant was not done earlier and if a non-overlapping photogate design is used. - For the
pixel cell 14 of the first embodiment, thephotosensor 24 is essentially complete at this stage, and conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in thepixel cell 14. For example, the entire surface malt then be covered with a passivation layer of, e.g., silicon dioxide, BSG, PSG, or BPSG, which is CMP planarized and etched to provide contact holes, which are then metallized to provide contacts to the photogate, reset gate and transfer gate. Conventional multiple layers of conductors and insulators may also be used to interconnect the structures in the manner shown inFIG. 1 . - The
pixel cell 14 of the second embodiment requires further processing steps to form thephotogate 24, as shown inFIG. 13 . The top conductive latter 104 is formed by CVD or sputtering, or other suitable means, depending on the material of thelayer 104. Thelayer 104 may be any transparent conductive material, such as indium tin oxide, indium oxide, tin oxide, or the like. The topconductive layer 104 is very thin, i.e., the thickness is within the range of 100 to 3000 Angstroms. After deposition of thelayer 104, thelayers stacked photogate 24. Conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in thepixel cell 14, as described above. - The
pixel cell 14 of the third embodiment is formed in a fashion similar to that of the first embodiment. After thepixel cell 14 has been processed up through the gate oxide formation depicted inFIG. 11 , the next step is to form the photogate, as shown inFIG. 14 . Theconductive layer 104 is formed by CVD or sputtering, or other suitable means, depending on the material of thelayer 104. Thelayer 104 may be any transparent conductive material, such as indium tin oxide, indium oxide, tin oxide, or the like, and is very thin, i.e., approximately 100 to 3000 Angstroms thick. Conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in thepixel cell 14, as described above. - Pixel arrays having the photogates of the present invention, and described with reference to
FIGS. 5-12 , may be further processed as known in the art to arrive at CMOS imagers having the functions and features of those discussed with reference toFIGS. 1-4 . - A typical processor based system which includes a CMOS imager device according to the present invention is illustrated generally at 400 in
FIG. 15 . A processor based system is exemplary of a system having digital circuits which could include CMOS imager devices. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision system, vehicle navigation system, video telephone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system and data compression system for high-definition television, all of which can utilize the present invention. - A processor system, such as a computer system, for example generally comprises a central processing unit (CPU) 444, e.g., a microprocessor, that communicates with an input/output (I/O)
device 446 over a bus 452. TheCMOS imager 442 also communicates with the system over bus 452. Theprocessor system 400 also includes random access memory (RAM) 448, and, in the case of a computer system may include peripheral devices such as afloppy disk drive 454 and a compact disk (CD)ROM drive 456 which also communicate withCPU 444 over the bus 452.CMOS imager 442 is preferably constructed as an integrated circuit which includes pixels containing photogate photosensors with very thin conductive layers, as previously described with respect toFIGS. 5 through 14 . TheCMOS imager 442 may be combined with a processor, such as a CPU, digital signal processor or microprocessor, with or without memory storage, in a single integrated circuit. - As can be seen by the embodiments described herein, the present invention encompasses a photogate photosensor having a very, thin conductive layer which exhibits improved short wavelength response. The thinness of the conductive layer permits short wavelength light to pass through more easily, thereby increasing the sensitivity of the photosensor.
- It should again be noted that although the invention has been described with specific reference to CMOS imaging circuits having a photogate and a floating diffusion region, the invention has broader applicability and may be used in any CMOS imaging apparatus. Similarly, the process described above is but one method of many that could be used. The above description and drawings illustrate preferred embodiments which achieve the objects, features and advantages of the present invention. It is not intended that the present invention be limited to the illustrated embodiments. Any modification of the present invention which comes within the spirit and scope of the following claims should be considered part of the present invention.
Claims (2)
1. A photogate for use in an imaging device, said photogate comprising:
a doped layer formed in a substrate;
a doped region formed in said doped layer; and
a transparent gate formed on at least a portion of said doped region, said transparent gate permitting image light to pass there through and having a thickness within the range of 50 to 3000 Angstroms.
2-109. (canceled)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/367,579 US20060151848A1 (en) | 1999-06-18 | 2006-03-06 | Photogate with improved short wavelength response for a CMOS imager |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/335,875 US6414342B1 (en) | 1999-06-18 | 1999-06-18 | Photogate with improved short wavelength response for a CMOS imager |
US10/117,281 US7166879B2 (en) | 1999-06-18 | 2002-04-08 | Photogate for use in an imaging device |
US11/367,579 US20060151848A1 (en) | 1999-06-18 | 2006-03-06 | Photogate with improved short wavelength response for a CMOS imager |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/117,281 Continuation US7166879B2 (en) | 1999-06-18 | 2002-04-08 | Photogate for use in an imaging device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060151848A1 true US20060151848A1 (en) | 2006-07-13 |
Family
ID=23313592
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/335,875 Expired - Lifetime US6414342B1 (en) | 1999-06-18 | 1999-06-18 | Photogate with improved short wavelength response for a CMOS imager |
US10/117,281 Expired - Lifetime US7166879B2 (en) | 1999-06-18 | 2002-04-08 | Photogate for use in an imaging device |
US10/117,275 Abandoned US20020109164A1 (en) | 1999-06-18 | 2002-04-08 | Photogate with improved short wavelength response for a CMOS imager |
US11/367,579 Abandoned US20060151848A1 (en) | 1999-06-18 | 2006-03-06 | Photogate with improved short wavelength response for a CMOS imager |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/335,875 Expired - Lifetime US6414342B1 (en) | 1999-06-18 | 1999-06-18 | Photogate with improved short wavelength response for a CMOS imager |
US10/117,281 Expired - Lifetime US7166879B2 (en) | 1999-06-18 | 2002-04-08 | Photogate for use in an imaging device |
US10/117,275 Abandoned US20020109164A1 (en) | 1999-06-18 | 2002-04-08 | Photogate with improved short wavelength response for a CMOS imager |
Country Status (1)
Country | Link |
---|---|
US (4) | US6414342B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110266645A1 (en) * | 2010-04-28 | 2011-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Back Side Illuminated Image Sensor With Back Side Pixel Substrate Bias |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6414342B1 (en) * | 1999-06-18 | 2002-07-02 | Micron Technology Inc. | Photogate with improved short wavelength response for a CMOS imager |
US6514785B1 (en) * | 2000-06-09 | 2003-02-04 | Taiwan Semiconductor Manufacturing Company | CMOS image sensor n-type pin-diode structure |
JP2002151729A (en) * | 2000-11-13 | 2002-05-24 | Sony Corp | Semiconductor device and its manufacturing method |
JP2004014911A (en) * | 2002-06-10 | 2004-01-15 | Renesas Technology Corp | Semiconductor device and its manufacturing method |
US6927434B2 (en) * | 2002-08-12 | 2005-08-09 | Micron Technology, Inc. | Providing current to compensate for spurious current while receiving signals through a line |
EP1465258A1 (en) * | 2003-02-21 | 2004-10-06 | STMicroelectronics Limited | CMOS image sensors |
JP2005142470A (en) * | 2003-11-10 | 2005-06-02 | Seiko Instruments Inc | Photoelectric converter and image sensor ic |
US6900507B1 (en) * | 2004-01-07 | 2005-05-31 | Micron Technology, Inc. | Apparatus with silicide on conductive structures |
US7898010B2 (en) * | 2004-07-01 | 2011-03-01 | Micron Technology, Inc. | Transparent conductor based pinned photodiode |
US7153719B2 (en) * | 2004-08-24 | 2006-12-26 | Micron Technology, Inc. | Method of fabricating a storage gate pixel design |
US7253458B2 (en) * | 2004-09-14 | 2007-08-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | CMOS image sensor |
US20060071290A1 (en) * | 2004-09-27 | 2006-04-06 | Rhodes Howard E | Photogate stack with nitride insulating cap over conductive layer |
US7663167B2 (en) * | 2004-12-23 | 2010-02-16 | Aptina Imaging Corp. | Split transfer gate for dark current suppression in an imager pixel |
TWI302754B (en) * | 2005-02-28 | 2008-11-01 | Magnachip Semiconductor Ltd | Complementary metal-oxide-semiconductor image sensor and method for fabricating the same |
KR100810423B1 (en) * | 2006-12-27 | 2008-03-04 | 동부일렉트로닉스 주식회사 | Image sensor and method of manufacturing image sensor |
US7781718B2 (en) * | 2008-05-30 | 2010-08-24 | Omnivision Technologies, Inc. | Globally reset image sensor pixels |
US8129764B2 (en) | 2008-06-11 | 2012-03-06 | Aptina Imaging Corporation | Imager devices having differing gate stack sidewall spacers, method for forming such imager devices, and systems including such imager devices |
US20090311822A1 (en) * | 2008-06-16 | 2009-12-17 | International Business Machines Corporation | Pixel sensor cell, methods and design structure including optically transparent gate |
US7923750B2 (en) * | 2008-06-16 | 2011-04-12 | International Business Machines Corporation | Pixel sensor cell, methods and design structure including optically transparent gate |
US8089036B2 (en) * | 2009-04-30 | 2012-01-03 | Omnivision Technologies, Inc. | Image sensor with global shutter and in pixel storage transistor |
US8513709B2 (en) * | 2009-07-27 | 2013-08-20 | Samsung Electronics Co., Ltd. | Photo detecting apparatus and unit pixel thereof |
KR20140047494A (en) * | 2012-10-12 | 2014-04-22 | 삼성전자주식회사 | Subpixel, image sensor having the same and image sensing system |
CN105308747B (en) * | 2013-06-11 | 2018-07-17 | 拉姆伯斯公司 | Separated grid is had ready conditions the imaging sensor of resetting |
JP2016046336A (en) * | 2014-08-21 | 2016-04-04 | ソニー株式会社 | Solid state imaging element and manufacturing method thereof, and radiation imaging device |
US10805567B2 (en) * | 2018-09-13 | 2020-10-13 | Semiconductor Components Industries, Llc | Imaging pixels with non-destructive readout capabilities |
Citations (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4051374A (en) * | 1976-06-04 | 1977-09-27 | Eastman Kodak Company | Imaging device having improved blue response |
US4066455A (en) * | 1975-11-05 | 1978-01-03 | Eastman Kodak Company | Selenium containing multi-active photoconductive element |
US4143389A (en) * | 1976-08-16 | 1979-03-06 | Hitachi, Ltd. | Photoelectric element in a solid-state image pick-up device |
US4242694A (en) * | 1976-09-13 | 1980-12-30 | Hitachi, Ltd. | Solid-state color imaging device |
US4262297A (en) * | 1978-12-19 | 1981-04-14 | The General Electric Company Limited | Semiconductor charge transfer device with multi-level polysilicon electrode and bus-line structure |
US4309624A (en) * | 1979-07-03 | 1982-01-05 | Texas Instruments Incorporated | Floating gate amplifier method of operation for noise minimization in charge coupled devices |
US4319261A (en) * | 1980-05-08 | 1982-03-09 | Westinghouse Electric Corp. | Self-aligned, field aiding double polysilicon CCD electrode structure |
US4374700A (en) * | 1981-05-29 | 1983-02-22 | Texas Instruments Incorporated | Method of manufacturing silicide contacts for CMOS devices |
US4450465A (en) * | 1981-09-23 | 1984-05-22 | General Electric Company | Radiation transmissive electrode structure |
US4605849A (en) * | 1984-10-31 | 1986-08-12 | Polaroid Corporation | Photosensitive devices having enhanced blue light response |
US4695860A (en) * | 1982-09-21 | 1987-09-22 | Thomson-Csf | Gate structure for an integrated circuit comprising elements of the gate-insulator-semiconductor type and a method of fabrication of an integrated circuit using said structure |
US4700459A (en) * | 1985-09-11 | 1987-10-20 | U.S. Philips Corporation | Method of manufacturing a semiconductor device with overlapping strip electrodes |
US4910570A (en) * | 1987-06-22 | 1990-03-20 | Landis & Gyr Betriebs Ag | Photo-detector for ultraviolet and process for its production |
US4968634A (en) * | 1988-05-20 | 1990-11-06 | Siemens Aktiengesellschaft | Fabrication process for photodiodes responsive to blue light |
US5151385A (en) * | 1982-12-16 | 1992-09-29 | Hitachi, Ltd. | Method of manufacturing a metallic silicide transparent electrode |
US5319604A (en) * | 1990-05-08 | 1994-06-07 | Texas Instruments Incorporated | Circuitry and method for selectively switching negative voltages in CMOS integrated circuits |
US5336922A (en) * | 1990-07-31 | 1994-08-09 | Nec Corporation | Device comprising lower and upper silicon layers as capacitor electrodes and method of manufacturing such devices |
US5358755A (en) * | 1993-08-13 | 1994-10-25 | Amoco Corporation | Amorphous hydrogenated silicon-carbon alloys and solar cells and other semiconductor devices produced therefrom |
US5371033A (en) * | 1992-06-12 | 1994-12-06 | Gold Star Electron Co. | Method of making charge coupled device image sensor |
US5393997A (en) * | 1992-02-21 | 1995-02-28 | Sony Corporation | CCD having transfer electrodes of 3 layers |
US5461425A (en) * | 1994-02-15 | 1995-10-24 | Stanford University | CMOS image sensor with pixel level A/D conversion |
US5471515A (en) * | 1994-01-28 | 1995-11-28 | California Institute Of Technology | Active pixel sensor with intra-pixel charge transfer |
US5506429A (en) * | 1993-03-12 | 1996-04-09 | Kabushiki Kaisha Toshiba | CCD image sensor with stacked charge transfer gate structure |
US5541402A (en) * | 1994-10-17 | 1996-07-30 | At&T Corp. | Imaging active pixel device having a non-destructive read-out gate |
US5576763A (en) * | 1994-11-22 | 1996-11-19 | Lucent Technologies Inc. | Single-polysilicon CMOS active pixel |
US5608243A (en) * | 1995-10-19 | 1997-03-04 | National Semiconductor Corporation | Single split-gate MOS transistor active pixel sensor cell with automatic anti-blooming and wide dynamic range |
US5612799A (en) * | 1990-11-26 | 1997-03-18 | Semiconductor Energy Laboratory Co., Inc. | Active matrix type electro-optical device |
US5614744A (en) * | 1995-08-04 | 1997-03-25 | National Semiconductor Corporation | CMOS-based, low leakage active pixel array with anti-blooming isolation |
US5625210A (en) * | 1995-04-13 | 1997-04-29 | Eastman Kodak Company | Active pixel sensor integrated with a pinned photodiode |
US5677240A (en) * | 1992-07-21 | 1997-10-14 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming a semiconductor device |
US5698874A (en) * | 1993-11-02 | 1997-12-16 | Sony Corporation | Photoelectric cell having first and second insulated gates on first and second channel forming regions |
US5705846A (en) * | 1995-07-31 | 1998-01-06 | National Semiconductor Corporation | CMOS-compatible active pixel image array using vertical pnp cell |
US5708263A (en) * | 1995-12-27 | 1998-01-13 | International Business Machines Corporation | Photodetector array |
US5739065A (en) * | 1995-10-13 | 1998-04-14 | United Microelectronics Corp. | Method of fabricating a highly sensitive photo sensor |
US5747840A (en) * | 1996-10-21 | 1998-05-05 | Foveonics, Inc. | Photodiode with improved photoresponse behavior |
US5757045A (en) * | 1996-07-17 | 1998-05-26 | Taiwan Semiconductor Manufacturing Company Ltd. | CMOS device structure with reduced risk of salicide bridging and reduced resistance via use of a ultra shallow, junction extension, ion implantation |
US5760458A (en) * | 1996-10-22 | 1998-06-02 | Foveonics, Inc. | Bipolar-based active pixel sensor cell with poly contact and increased capacitive coupling to the base region |
US5815223A (en) * | 1994-06-20 | 1998-09-29 | Canon Kabushiki Kaisha | Display device having a silicon substrate, a locos film formed on the substrate, a tensile stress film formed on the locos film, and TFTs formed on the tensile stress film |
US6021172A (en) * | 1994-01-28 | 2000-02-01 | California Institute Of Technology | Active pixel sensor having intra-pixel charge transfer with analog-to-digital converter |
US6376868B1 (en) * | 1999-06-15 | 2002-04-23 | Micron Technology, Inc. | Multi-layered gate for a CMOS imager |
US6414342B1 (en) * | 1999-06-18 | 2002-07-02 | Micron Technology Inc. | Photogate with improved short wavelength response for a CMOS imager |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS59108344A (en) | 1982-12-14 | 1984-06-22 | Olympus Optical Co Ltd | Solid-state image pickup element |
-
1999
- 1999-06-18 US US09/335,875 patent/US6414342B1/en not_active Expired - Lifetime
-
2002
- 2002-04-08 US US10/117,281 patent/US7166879B2/en not_active Expired - Lifetime
- 2002-04-08 US US10/117,275 patent/US20020109164A1/en not_active Abandoned
-
2006
- 2006-03-06 US US11/367,579 patent/US20060151848A1/en not_active Abandoned
Patent Citations (42)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4066455A (en) * | 1975-11-05 | 1978-01-03 | Eastman Kodak Company | Selenium containing multi-active photoconductive element |
US4051374A (en) * | 1976-06-04 | 1977-09-27 | Eastman Kodak Company | Imaging device having improved blue response |
US4143389A (en) * | 1976-08-16 | 1979-03-06 | Hitachi, Ltd. | Photoelectric element in a solid-state image pick-up device |
US4242694A (en) * | 1976-09-13 | 1980-12-30 | Hitachi, Ltd. | Solid-state color imaging device |
US4262297A (en) * | 1978-12-19 | 1981-04-14 | The General Electric Company Limited | Semiconductor charge transfer device with multi-level polysilicon electrode and bus-line structure |
US4309624A (en) * | 1979-07-03 | 1982-01-05 | Texas Instruments Incorporated | Floating gate amplifier method of operation for noise minimization in charge coupled devices |
US4319261A (en) * | 1980-05-08 | 1982-03-09 | Westinghouse Electric Corp. | Self-aligned, field aiding double polysilicon CCD electrode structure |
US4374700A (en) * | 1981-05-29 | 1983-02-22 | Texas Instruments Incorporated | Method of manufacturing silicide contacts for CMOS devices |
US4450465A (en) * | 1981-09-23 | 1984-05-22 | General Electric Company | Radiation transmissive electrode structure |
US4695860A (en) * | 1982-09-21 | 1987-09-22 | Thomson-Csf | Gate structure for an integrated circuit comprising elements of the gate-insulator-semiconductor type and a method of fabrication of an integrated circuit using said structure |
US5151385A (en) * | 1982-12-16 | 1992-09-29 | Hitachi, Ltd. | Method of manufacturing a metallic silicide transparent electrode |
US4605849A (en) * | 1984-10-31 | 1986-08-12 | Polaroid Corporation | Photosensitive devices having enhanced blue light response |
US4700459A (en) * | 1985-09-11 | 1987-10-20 | U.S. Philips Corporation | Method of manufacturing a semiconductor device with overlapping strip electrodes |
US4910570A (en) * | 1987-06-22 | 1990-03-20 | Landis & Gyr Betriebs Ag | Photo-detector for ultraviolet and process for its production |
US4968634A (en) * | 1988-05-20 | 1990-11-06 | Siemens Aktiengesellschaft | Fabrication process for photodiodes responsive to blue light |
US5319604A (en) * | 1990-05-08 | 1994-06-07 | Texas Instruments Incorporated | Circuitry and method for selectively switching negative voltages in CMOS integrated circuits |
US5336922A (en) * | 1990-07-31 | 1994-08-09 | Nec Corporation | Device comprising lower and upper silicon layers as capacitor electrodes and method of manufacturing such devices |
US5612799A (en) * | 1990-11-26 | 1997-03-18 | Semiconductor Energy Laboratory Co., Inc. | Active matrix type electro-optical device |
US5393997A (en) * | 1992-02-21 | 1995-02-28 | Sony Corporation | CCD having transfer electrodes of 3 layers |
US5371033A (en) * | 1992-06-12 | 1994-12-06 | Gold Star Electron Co. | Method of making charge coupled device image sensor |
US5677240A (en) * | 1992-07-21 | 1997-10-14 | Semiconductor Energy Laboratory Co., Ltd. | Method for forming a semiconductor device |
US5506429A (en) * | 1993-03-12 | 1996-04-09 | Kabushiki Kaisha Toshiba | CCD image sensor with stacked charge transfer gate structure |
US5358755A (en) * | 1993-08-13 | 1994-10-25 | Amoco Corporation | Amorphous hydrogenated silicon-carbon alloys and solar cells and other semiconductor devices produced therefrom |
US5698874A (en) * | 1993-11-02 | 1997-12-16 | Sony Corporation | Photoelectric cell having first and second insulated gates on first and second channel forming regions |
US5471515A (en) * | 1994-01-28 | 1995-11-28 | California Institute Of Technology | Active pixel sensor with intra-pixel charge transfer |
US6021172A (en) * | 1994-01-28 | 2000-02-01 | California Institute Of Technology | Active pixel sensor having intra-pixel charge transfer with analog-to-digital converter |
US5461425A (en) * | 1994-02-15 | 1995-10-24 | Stanford University | CMOS image sensor with pixel level A/D conversion |
US5815223A (en) * | 1994-06-20 | 1998-09-29 | Canon Kabushiki Kaisha | Display device having a silicon substrate, a locos film formed on the substrate, a tensile stress film formed on the locos film, and TFTs formed on the tensile stress film |
US5541402A (en) * | 1994-10-17 | 1996-07-30 | At&T Corp. | Imaging active pixel device having a non-destructive read-out gate |
US5576763A (en) * | 1994-11-22 | 1996-11-19 | Lucent Technologies Inc. | Single-polysilicon CMOS active pixel |
US5625210A (en) * | 1995-04-13 | 1997-04-29 | Eastman Kodak Company | Active pixel sensor integrated with a pinned photodiode |
US5841159A (en) * | 1995-04-13 | 1998-11-24 | Eastman Kodak Company | Active pixel sensor integrated with a photocapacitor |
US5705846A (en) * | 1995-07-31 | 1998-01-06 | National Semiconductor Corporation | CMOS-compatible active pixel image array using vertical pnp cell |
US5614744A (en) * | 1995-08-04 | 1997-03-25 | National Semiconductor Corporation | CMOS-based, low leakage active pixel array with anti-blooming isolation |
US5739065A (en) * | 1995-10-13 | 1998-04-14 | United Microelectronics Corp. | Method of fabricating a highly sensitive photo sensor |
US5608243A (en) * | 1995-10-19 | 1997-03-04 | National Semiconductor Corporation | Single split-gate MOS transistor active pixel sensor cell with automatic anti-blooming and wide dynamic range |
US5708263A (en) * | 1995-12-27 | 1998-01-13 | International Business Machines Corporation | Photodetector array |
US5757045A (en) * | 1996-07-17 | 1998-05-26 | Taiwan Semiconductor Manufacturing Company Ltd. | CMOS device structure with reduced risk of salicide bridging and reduced resistance via use of a ultra shallow, junction extension, ion implantation |
US5747840A (en) * | 1996-10-21 | 1998-05-05 | Foveonics, Inc. | Photodiode with improved photoresponse behavior |
US5760458A (en) * | 1996-10-22 | 1998-06-02 | Foveonics, Inc. | Bipolar-based active pixel sensor cell with poly contact and increased capacitive coupling to the base region |
US6376868B1 (en) * | 1999-06-15 | 2002-04-23 | Micron Technology, Inc. | Multi-layered gate for a CMOS imager |
US6414342B1 (en) * | 1999-06-18 | 2002-07-02 | Micron Technology Inc. | Photogate with improved short wavelength response for a CMOS imager |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110266645A1 (en) * | 2010-04-28 | 2011-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Back Side Illuminated Image Sensor With Back Side Pixel Substrate Bias |
CN102237380A (en) * | 2010-04-28 | 2011-11-09 | 台湾积体电路制造股份有限公司 | Back side illuminated image sensor with back side pixel substrate bias |
US8587081B2 (en) * | 2010-04-28 | 2013-11-19 | Calvin Yi-Ping Chao | Back side illuminated image sensor with back side pixel substrate bias |
Also Published As
Publication number | Publication date |
---|---|
US20020109157A1 (en) | 2002-08-15 |
US20020109164A1 (en) | 2002-08-15 |
US6414342B1 (en) | 2002-07-02 |
US7166879B2 (en) | 2007-01-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20060151848A1 (en) | Photogate with improved short wavelength response for a CMOS imager | |
US6630701B1 (en) | Buried channel CMOS imager and method of forming same | |
US6787819B2 (en) | Retrograde well structure for a CMOS imager | |
US6376868B1 (en) | Multi-layered gate for a CMOS imager | |
US6723594B2 (en) | Pixel cell with high storage capacitance for a CMOS imager | |
US6500692B1 (en) | Method of making trench photosensor for a CMOS imager | |
US7405101B2 (en) | CMOS imager with selectively silicided gate | |
US7224009B2 (en) | Method for forming a low leakage contact in a CMOS imager | |
US7655494B2 (en) | Trench photosensor for a CMOS imager | |
US6445014B1 (en) | Retrograde well structure for a CMOS imager | |
US8105858B2 (en) | CMOS imager having a nitride dielectric |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |