US20060073659A1 - Method for fabricating a storage capacitor - Google Patents

Method for fabricating a storage capacitor Download PDF

Info

Publication number
US20060073659A1
US20060073659A1 US11/285,639 US28563905A US2006073659A1 US 20060073659 A1 US20060073659 A1 US 20060073659A1 US 28563905 A US28563905 A US 28563905A US 2006073659 A1 US2006073659 A1 US 2006073659A1
Authority
US
United States
Prior art keywords
layer
trench
silicon
metal
capacitor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/285,639
Inventor
Bernhard Sell
Annette Sanger
Dirk Schumann
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Infineon Technologies AG
Original Assignee
Infineon Technologies AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infineon Technologies AG filed Critical Infineon Technologies AG
Priority to US11/285,639 priority Critical patent/US20060073659A1/en
Publication of US20060073659A1 publication Critical patent/US20060073659A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/038Making the capacitor or connections thereto the capacitor being in a trench in the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System
    • H01L21/28518Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System the conductive layers comprising silicides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/316Inorganic layers composed of oxides or glassy oxides or oxide based glass
    • H01L21/31604Deposition from a gas or vapour
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/31DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
    • H10B12/315DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor with the capacitor higher than a bit line

Definitions

  • the present invention relates to fabricating a storage capacitor for use in a DRAM (dynamic random access memory) memory cell, in which the lower capacitor is designed as a metallic electrode.
  • DRAM dynamic random access memory
  • a single-transistor memory cell includes a read transistor and a storage capacitor.
  • the information is stored in the storage capacitor in the form of an electric charge, which represents a logic 0 or a logic 1. Actuating the read transistor via a word line allows this information to be read via a bit line.
  • the storage capacitor must have a minimum capacitance for reliably storing the charge and, at the same time, for enabling differentiation between the information item that has been read.
  • the lower limit for the capacitance of the storage capacitor is currently considered to be 25 fF.
  • the surface area required by the single-transistor memory cell must be reduced from generation to generation. At the same time, the minimum capacitance of the storage capacitor has to be retained.
  • both the read transistor and the storage capacitor have been produced as planar components. Beyond the 4 Mbit memory generation, the area taken up by the memory cell was reduced further by using a three-dimensional configuration of the read transistor and the storage capacitor.
  • One possibility is to produce the storage capacitor in a trench (See for example K. Yamada et al., Proc. Intern. Electronic Devices and Materials IEDM 85, pp. 702 ff.). In this case, a diffusion region that adjoins the wall of the trench and a doped polysilicon filling configured in the trench act as electrodes for the storage capacitor. Therefore, the electrodes of the storage capacitor are configured along the surface of the trench.
  • the effective surface area of the storage capacitor, on which the capacitance is dependent is increased with respect to the space taken up by the storage capacitor on the surface of the substrate.
  • This effective surface area corresponds to the cross section of the trench. Reducing the cross section of the trench enables the packing density to be increased further. However, limits are imposed on the extent to which the depth of the trench can be increased, for technological reasons.
  • the storage capacitor is formed as a stack on the selection transistor.
  • U.S. Pat. No. 5,760,434 discloses a method for fabricating a DRAM memory cell with a stacked capacitor, in which, after the selection transistor has been formed and a polysilicon connecting structure for the active regions of the transistor has been produced, the resulting surface is planarized, for example using BPSG, and then contact holes are etched down to the connecting structures. Then, polysilicon is deposited on the entire surface, i.e. including outside the contact holes, followed, for example, by the deposition of tungsten. The formation of silicide is caused by a subsequent heat treatment step. Then, the unreacted metal is removed by a selective etching process. The tungsten silicide that is formed outside the contact holes is subsequently removed by chemical mechanical polishing.
  • U.S. Pat. No. 5,262,343 describes a method for fabricating a stacked capacitor, in which a polysilicon layer is patterned photolithographically and, after removing the photoresist material, a metal such as, for example, platinum, chromium, cobalt or others is deposited on the polysilicon and is subsequently subjected to a heat treatment in order to form the metal silicide.
  • a metal such as, for example, platinum, chromium, cobalt or others is deposited on the polysilicon and is subsequently subjected to a heat treatment in order to form the metal silicide.
  • U.S. Pat. No. 5,905,279 discloses a memory cell having a storage capacitor configured in a trench and a selection transistor, in which the storage capacitor has a lower capacitor electrode that adjoins a wall of the trench, a capacitor dielectric, and an upper capacitor electrode that includes a conductive layer, in particular, made from WSi, TiSi, W, Ti or TiN.
  • a method for the self-aligned formation of titanium silicide to produce planar structures, such as for example, a gate electrode, is also known from IEEE Journal Solid-State Circuits, Vol. SC-20, No. 1, 1985, pages 61 to 69.
  • the lower capacitor electrode which is in a memory cell with a selection transistor and trench capacitor, as a metallic electrode.
  • the metallic electrode is formed by using a CVD (chemical vapor deposition) process to deposit tungsten silicide over the entire surface in the trench which, in the upper region, is lined with a silicon nitride spacer layer. Then, through the deposition of photoresist in the trench, the lower part of the trench is provided with a resist filling, which is used as an etching mask in a subsequent step for etching the tungsten silicide. Then, the photoresist filling is removed and the capacitor and then the memory cell are completed in a known way.
  • CVD chemical vapor deposition
  • the object is achieved by a method for fabricating a storage capacitor having a vertical structure with respect to a main surface of a substrate, in particular for use in a DRAM memory cell.
  • a lower, metallic capacitor electrode, a storage dielectric and an upper capacitor electrode are formed in or on the main surface of the substrate.
  • the lower, metallic capacitor electrode is formed in a self-aligned manner on a silicon base material in such a manner that, first of all, uncovered silicon regions are produced at the locations at which the lower capacitor electrode is to be formed, and then metal silicide is formed selectively on the uncovered silicon regions.
  • the step of selectively forming metal silicide on the uncovered silicon regions includes the step of selectively depositing the metal silicide on the uncovered silicon regions from the vapor phase.
  • the object is achieved by a method for fabricating a memory cell having a storage capacitor designed as a trench capacitor and a selection transistor.
  • the method includes the following steps: etching a trench into a main surface of a semiconductor substrate; carrying out the method described immediately above, with the storage capacitor configured at least partially in the trench and the lower, metallic capacitor electrode adjoining a wall of the trench; and forming the selection transistor with a source electrode, a drain electrode, a conductive channel and a gate electrode.
  • the upper capacitor electrode is connected in an electrically conductive manner to the source or drain electrode of the selection transistor.
  • the object is achieved by a method for fabricating a memory cell having a storage capacitor designed as a stacked capacitor and a selection transistor.
  • the method includes forming a selection transistor with a source electrode, a drain electrode, a conductive channel and a gate electrode on a main surface of a semiconductor substrate, and performing the steps involved in the method described above, so that the lower capacitor electrode is formed on an electrically conductive connecting structure made from polysilicon, which connects the lower capacitor electrode to the source or drain electrode of the selection transistor, on the resulting surface.
  • a storage capacitor having a vertical structure with respect to a main surface of a substrate is essentially a non-planar capacitor, for example, a trench capacitor or a stacked capacitor. More precisely, a capacitor of this type has electrodes that do not extend exclusively parallel to the substrate surface, but rather also has components which are perpendicular to the substrate surface. In particular, the lower capacitor electrode has a vertical component. The ratio of the vertical component to the parallel component is greater than 1.
  • Trench capacitors typically have an aspect ratio of depth (vertical component) to width (parallel component) of between 20:1 and approximately 60:1.
  • Stacked capacitors typically have an aspect ratio of 5:1 to 20:1.
  • the object of the invention is also achieved by a method for fabricating a trench capacitor, in particular for use in a DRAM memory cell.
  • the method includes the steps of etching a trench into a main surface of a silicon substrate, producing uncovered silicon regions by applying a covering material to the trench regions on which the lower capacitor electrode should not be formed, and forming the lower metallic capacitor electrode in a self-aligned manner by selectively forming metal silicide on the uncovered silicon regions.
  • the storage capacitor is configured at least partially in the trench and the lower, metallic capacitor electrode adjoins a wall of the trench.
  • the method also includes providing a storage dielectric and an upper capacitor electrode.
  • the method for fabricating a storage capacitor is substantially based on the fact that the lower capacitor electrode of the storage capacitor is formed in a self-aligned fashion. More precisely, in the method, the lower capacitor electrode is formed from a metal silicide selectively on uncovered silicon regions.
  • the term “uncovered silicon regions” covers all types of silicon, in particular, monocrystalline silicon and polycrystalline silicon (polysilicon), but also, by way of example, amorphous silicon. According to the present invention, uncovered silicon regions can be produced in particular as a result of covering the regions, which are on a silicon base material on which the lower capacitor electrode should not be formed, with a covering material, for example, Si 3 N 4 or SiO 2 or a combination of these materials.
  • a structured Polysilicon layer can be applied to a non-silicon base material, for example, by first applying the polysilicon all over the surface area and subsequently by removing the layer, for example, by etching or by chemical-mechanical polishing those parts on which a lower capacitor electrode should not be formed.
  • the non-silicon base material encompasses all materials except for silicon, for example, monocrystalline silicon, polysilicon, and amorphous silicon.
  • the non-silicon base material itself can quite possibly contain silicon, such as, silicon dioxide or silicon nitride.
  • the capacitor is designed as a trench capacitor
  • first of all, selected regions of the trench, at which the lower capacitor electrode is not to be formed, are covered with a covering material, for example, silicon nitride, silicon dioxide or a combination of these materials.
  • a covering material prefferably be applied with a composition and in a thickness such that it will subsequently act as an insulating collar of the finished storage capacitor or as a diffusion barrier.
  • the fabrication method becomes particularly simple, since there is no need for any additional steps for patterning the silicon base material.
  • the capacitor is designed as a stacked capacitor
  • polysilicon is applied selectively only at those locations on the surface at which the lower capacitor electrode is also subsequently to be fabricated.
  • the fabrication method is simplified by the fact that no additional steps for patterning the silicon base material are required.
  • metal silicide is formed selectively on the uncovered silicon regions.
  • a metal layer for example tungsten, titanium, tantalum, molybdenum, cobalt, nickel, niobium-platinum, palladium or a rare earth, is deposited.
  • a heat treatment step is carried out, for example, depending on the metal used, in a nitrogen atmosphere at a temperature of 600 to 1000° C. During this heat treatment step, the deposited metal reacts with the silicon below it to form metal silicide, while the metal that has been deposited on the covering material does not react. In a subsequent selective etching step, the unreacted metal is etched away and the metal silicide remains on the silicon regions.
  • the heat treatment step can be carried out in such a way that not all the metal layer is converted into a silicide all the way through.
  • the heat treatment step is carried out at a suitably, low temperature, so that the formation of silicide proceeds relatively slowly, and the duration of the heat treatment is set in such a way that the metal layer does not completely form a silicide all the way through.
  • This embodiment has the additional advantage that it is possible to compensate for an inhomogeneity during the deposition of metal, since at the locations at which the metal has been deposited with a relatively great layer thickness, the unconverted metal is removed during the subsequent step.
  • This measure advantageously makes it possible to produce very thin metal electrodes with minimal capacitance losses.
  • metal silicide may also take place through the selective deposition of metal silicide.
  • a metal-containing gas for example, WF 6
  • the uncovered silicon is etched away slightly at the surface and, during the deposition method, undergoes a reaction with the metal-containing gas, resulting in the formation, inter alia, of a metal silicide layer.
  • the metal silicide layer may be formed selectively on the uncovered silicon regions by a CVD method using a silicon-containing gas, for example, SiH 4 or SiH 2 Cl 2 , and a metal-containing gas, for example, WF 6 , TaCl 5 or TiCl 4 , under suitable conditions.
  • a silicon-containing gas for example, SiH 4 or SiH 2 Cl 2
  • a metal-containing gas for example, WF 6 , TaCl 5 or TiCl 4
  • the methods for the selective deposition of a metal silicide are advantageous to the extent that there is no need for a subsequent heat treatment step.
  • the deposition conditions in particular the pressure and temperature, have to be set very accurately, and consequently the process window is reduced in size and it is questionable to what extent these methods can be used in industrial chip production.
  • the substrate in which the memory cell is formed may be an ordinary silicon substrate or an SOI substrate (silicon on insulator or silicon on insulator substrate).
  • SOI substrate silicon on insulator or silicon on insulator substrate.
  • the use of an SOI substrate is advantageous in that the procedure can be further simplified, since the buried silicon dioxide layer acts as an etching stop layer.
  • the effective capacitor area and therefore the capacitance of the storage capacitor can be increased by the fact that, after the step for producing uncovered silicon regions, measures which increase the surface area are carried out at these regions.
  • measures which increase the surface area are carried out at these regions.
  • FIGS. 1-7 are cross-sectional views of a silicon substrate for illustrating the steps of a first embodiment of the method for fabricating the lower electrode of a memory cell;
  • FIGS. 8-14 are cross-sectional views of a silicon substrate for illustrating the steps of a second embodiment of the method for fabricating the lower electrode of a memory cell;
  • FIGS. 15-18 are cross-sectional views of a silicon substrate for illustrating the steps of a third embodiment of the method for fabricating the lower electrode of a memory cell.
  • FIG. 19 shows the layout in an 8F 2 cell architecture.
  • FIG. 1 there is shown a silicon substrate 1 with a main surface 2 .
  • a 5 nm thick SiO 2 layer 3 and a 200 nm thick Si 3 N 4 layer 4 are applied to the main surface 2 .
  • a 1000 nm thick BSG, layer (not shown) is applied as hard mask material.
  • the BSG layer, the Si 3 N 4 layer 4 and the SiO 2 layer 3 are patterned in a plasma etching process using CF 4 /CHF 3 , so that a hard mask is formed.
  • trenches 5 are etched into the main surface 1 in a further plasma etching process using HBr/NF 3 and the hard mask as an etching mask.
  • the BSG layer is removed by a wet etch using H 2 SO 4 /HF.
  • the depth of the trenches 5 is, for example, 5 ⁇ m, their width is 100 ⁇ 250 nm and they are spaced apart from one another by 100 nm.
  • a 10 nm thick SiO 2 layer 6 which may also be doped, for example by in-situ doping, is deposited.
  • the deposited SiO 2 layer 6 covers at least the walls of the trenches 5 .
  • Depositing a 200 nm thick polysilicon layer, chemically mechanically polishing down to the surface of the Si 3 N 4 layer 4 , and etching back the polysilicon layer using SF 6 results in the production of a polysilicon filling 7 in each of the trenches 5 .
  • the surface of this polysilicon filling is configured 1000 nm below the main surface 2 (See FIG. 1 ). If appropriate, the chemical mechanical polishing can be dispensed with.
  • the polysilicon filling 7 is used as a sacrificial layer for the subsequent Si 3 N 4 spacer deposition.
  • the SiO 2 layer 6 on the walls of the trenches 5 is etched isotropically.
  • a CVD process is used to deposit a 20 nm thick spacer layer 9 that includes silicon nitride and/or silicon dioxide. This spacer layer is then etched in an anisotropic plasma etching process using CHF 3 .
  • the spacer layer 9 that has just been deposited is used as a covering material in the step for selectively forming metal silicide on uncovered silicon regions. In the finished memory cell, it is used to switch off the parasitic transistor that would otherwise form at this location, and therefore acts as the insulating collar.
  • SF 6 is used to etch polysilicon selectively with respect to Si 3 N 4 and SiO 2 .
  • the polysilicon filling 7 is removed completely from each of the trenches 5 .
  • the part of the SiO 2 layer 6 that has now been uncovered is removed by etching using NH 4 F/HF (See FIG. 2 ).
  • silicon is then etched selectively with respect to the spacer layer. This is effected, for example, by an isotropic etching step using ammonia, in which silicon is etched selectively with respect to Si 3 N 4 .
  • the etching time is such that 20 nm of silicon is etched. In this way, the, cross section is widened by 40 nm in the lower region of the trenches 5 . As a result, the capacitor area and therefore the capacitance of the capacitor can be increased further.
  • the silicon substrate is doped.
  • This can be achieved, for example, by depositing an arsenic doped silicate glass layer in a layer thickness of 50 nm and a TEOS-SiO 2 layer in a thickness of 20 nm, followed by a heat treatment step at 1000° C., 120 seconds, resulting in the diffusion out of the arsenic-doped silicate glass layer, and the formation of an n + -doped region 11 in the silicon substrate 1 .
  • n + -doped region reduces the size of the depletion zone, with the result that the capacitance of the capacitor is increased further.
  • this doped layer is used to fabricate an ohmic contact between the substrate and the metal.
  • tungsten layer 12 is deposited over the entire surface, for example using a CVD method (See FIG. 3 ).
  • the self-aligned tungsten silicide is formed. More specifically, tungsten silicide 13 is formed only at the locations at which the tungsten has been deposited directly on the silicon, while the metal which has been deposited directly on the nitride does not react with the substrate. This is illustrated in FIG. 4 . In this step, a slight widening of the capacitor trenches results from the fact that, for the formation of tungsten silicide, silicon is consumed at the walls of the trenches.
  • this heat treatment step can be set in such a way that not all of the tungsten forms a silicide all the way through. Consequently, as described above, it is possible to produce particularly thin metal electrodes. In addition, it is possible to compensate for inhomogeneities in the layer thickness of the metal.
  • the tungsten is etched selectively with respect to the tungsten silicide. This can be achieved, for example, by wet etching in H 2 O/NH 4 OH/H 2 O 2 (See FIG. 5 ).
  • This step does not attack the part of the tungsten layer which was deposited on the uncovered silicon and which reacted therewith during the heat treatment step to form tungsten silicide, while the part of the tungsten layer which was deposited on the silicon nitride or silicon dioxide and also, if appropriate, the unreacted part of the tungsten layer deposited on the silicon is removed. Accordingly, after this selective etching step, what remains is a self-aligned tungsten silicide layer which covers the previously uncovered silicon regions. This ensures that, after the subsequent deposition of the dielectric, there are no uncovered silicon regions in direct contact with the dielectric, with the result that the leakage currents are minimized.
  • a second heat treatment step at 960° C. in a nitrogen atmosphre can then be carried out thereafter (N 2 -RTP (rapid thermal annealing)).
  • N 2 -RTP rapid thermal annealing
  • dielectric layer 14 which contains SiO 2 and Si 3 N 4 and also, if appropriate, silicon oxynitride, is deposited as a capacitor dielectric.
  • This layer sequence can be produced by steps for depositing nitride and for thermal oxidation, during which defects in the layer below are annealed.
  • the dielectric layer 14 contains Al 2 O 3 (aluminum oxide), TiO 2 (titanium dioxide), Ta 2 O 5 (tantalum oxide).
  • a 200 nm thick in-situ doped polysilicon layer 15 is deposited, as shown in FIG. 6 . Chemical mechanical polishing removes the polysilicon layer 15 down to the surface of the Si 3 N 4 layer 4 .
  • the standard DRAM process is carried out, by means of which the upper capacitor electrode is suitably patterned and is connected to the source/drain region of a selection transistor.
  • the polysilicon filling 15 acts as an upper capacitor electrode.
  • the polysilicon filling 10 acts as a connection structure between the n + -doped region 16 and the polysilicon filling 15 , which acts as an upper capacitor electrode.
  • insulating structures 8 are produced, which surround the active regions and thereby define these regions.
  • a mask is formed, which defines the active regions (not shown).
  • the insulating structures 8 are completed by non-selectively plasma etching silicon, silicon nitride, SiO 2 and polysilicon using CHF 3 /N 2 /NF 3 .
  • the etching time is set in such a way that 200 nm of polysilicon is etched by removing the resist mask by an O 2 /N 2 by wet-chemical etching of 3 mm of the dielectric layer, by oxidation and the deposition of a 5 nm thick Si 3 N 4 layer and by the deposition of a 250 nm thick SiO 2 layer in a TEOS process and by a subsequent chemical mechanical polishing. Then, the Si 3 N 4 layer 4 is removed by etching in hot H 3 PO 4 and the SiO 2 layer 3 is removed by etching in dilute hydrofluoric acid.
  • a screen oxide is formed by sacrificial oxidation.
  • This step uses implantation stages and masks produced by photolithography in order to form n-doped wells, p-doped wells and to carry out threshold voltage implantations in the regions of the periphery and of the selection transistors of the cell array. Furthermore a high-energy ion implantation is carried, out in order to dope the substrate region that is remote from the main surface 2 . In this way, an n + -doped region, which connects adjacent lower capacitor electrodes 13 to one another, is formed (known as a buried-well implant).
  • the transistor is completed using generally known method steps, by in each case defining the gate oxide and the gate electrodes 18 , corresponding interconnects and the source and drain electrode 17 .
  • the memory cell is completed in a known way by the formation of further wiring planes.
  • the memory cell configuration has, for each memory cell, a storage capacitor configured in one of the trenches 5 and a planar selection transistor.
  • Each memory cell takes up 8F 2 , where F is the minimum feature size in the corresponding technology.
  • the bit lines BL run in strip form and run parallel to one another.
  • the width of the bit line BL in each case amounts to F and the distance between the bit lines likewise amounts to F.
  • the word lines WL which likewise have a width of F and are spaced apart by F, run perpendicular to this direction. Beneath the bit lines BL there are active regions A. Two word lines WL cross above each active region. The active regions A are in each case configured offset with respect to one another beneath adjacent bit lines BL. In the center of the active regions A there is a bit line contact ELK that allows an electrical connection between the respective bit line EL and the active region A.
  • the trenches 5 are configured beneath the word line WL.
  • the gate electrode 26 of the associated selection transistor is in each case configured within the active regions at the intersection point between one of the bit lines BL and one of the word lines WL.
  • the active regions A in each case extend between two trenches 5 . They include two selection transistors that are connected to the associated bit line BL via a common bit line contact BLK. Depending on which of the word lines WL is actuated, the information item is read from the storage capacitor that is configured in one or other of the trenches 5 .
  • an SOI substrate 41 i.e. a silicon substrate with a buried SiO 2 layer 46 .
  • An SiO 2 layer 43 in a thickness of 5 nm and, an Si 3 N 4 layer 44 in a thickness of 200 nm are applied to a main surface 42 of the SOI substrate 41 .
  • a BSG layer (not shown) is deposited in a thickness of 1000 nm, then an Si 3 N 4 layer (not shown) in a thickness of 200 nm and a polysilicon layer (not shown) in a thickness of 350 nm, in each case is deposited as a hard mask material.
  • the polysilicon layer, the silicon nitride layer, the BSG layer and the nitride layer are etched by plasma etching using CHF 3 /O 2 and a mask (not shown) that is patterned by photolithography and defines the configuration of the storage capacitors.
  • the active Si layer 47 is etched by plasma etching using HBr/NF 3 and the buried oxide layer 46 is etched by plasma etching using CHF 3 /O 2 .
  • the parameters of this etching step are such that the trenches are only etched as far as the lower end of the buried oxide layer 46 .
  • a 5 nm thick Si 3 N 4 layer 49 is deposited as spacer material. Since in this embodiment the parasitic transistor is avoided by the buried SiO 2 layer, the Si 3 N 4 layer in this case is not used to disconnect this parasitic transistor. Rather, its role is to prevent the diffusion of dopants during a subsequent step for doping the substrate by doping from the vapor phase or from the doped SiO 2 layer in the upper capacitor region (active region 47 ). To achieve this, a thickness of 5 nm is sufficient. Then, the capacitor trenches 45 are etched down to a depth of 5 ⁇ m by plasma etching using HEr/NF 3 , as illustrated in FIG. 9 .
  • the etching of the capacitor trenches may in this case take place in such a manner that the lower regions of the trenches 45 are widened, i.e. in the region that is remote from the main surface 42 .
  • the cross section of the lower region of the trenches 45 can be widened by about 40 nm. In this way, the capacitor area and therefore the capacitance of the capacitor can be increased further.
  • the silicon substrate is doped.
  • This can be achieved, for example, by depositing an arsenic-doped silicate glass layer in a layer thickness of 50 nm and a TEOS-SiO 2 layer in a thickness of 20 nm, followed by a heat treatment step at 1000° C, 120 seconds, with the result that an n + -doped region 58 is formed in the silicon substrate 41 by diffusion out of the arsenic-doped silicate glass layer.
  • n + -doped region 58 reduces the size of the depletion zone, with the result that the capacitance of the capacitor is increased further.
  • this doped layer is used to produce an ohmic contact between substrate and metal.
  • tungsten silicide 48 forms only at the locations at which the tungsten has been deposited directly on the silicon, while the metal which has been deposited directly on the nitride does not react with the substrate. This is illustrated in FIG. 11 . A slight widening of the capacitor trenches results in this step from the fact that silicon is consumed at the walls of the trenches for the formation of tungsten silicide.
  • this heat treatment step can be set in such a way that not all the tungsten forms a silicide all the way through. Consequently, as described above, it is possible to produce particularly thin metal electrodes. In addition, it is possible to compensate for inhomogeneities in the layer thickness of the metal.
  • the tungsten is etched selectively with respect to the tungsten silicide 48 , This can be achieved, for example, by wet etching in H 2 O/NH 4 OH/H 2 O 2 (See FIG. 12 ).
  • This step does not attack the part of the tungsten layer which had been deposited on the uncovered silicon and reacted therewith to form tungsten silicide during the heat treatment step, while the part of the tungsten layer which has been deposited on the silicon nitride or silicon dioxide and, if appropriate, the unreacted part of the tungsten layer deposited on the silicon is removed. Accordingly, what remains after this selective etching step is a self-aligned tungsten silicide layer that covers the previously uncovered silicon regions.
  • a second heat treatment step can then be carried out at 960° C. in a nitrogen atmosphere (N 2 -RTP, rapid thermal annealing). This step restructures the WSi x formed and causes free tungsten and silicon bonds to be saturated by nitrogen.
  • N 2 -RTP rapid thermal annealing
  • a 5 nm thick dielectric layer 51 which contains SiO 2 and Si 3 N 4 and also, if appropriate, silicon oxynitride, is deposited as a capacitor dielectric.
  • the dielectric layer 51 contains Al 2 O 3 (aluminum oxide), TiO 2 (titanium dioxide), Ta 2 O 5 (tantalum oxide).
  • a 200 nm thick in-situ doped polysilicon layer 52 is deposited, as shown in FIG. 13 . The polysilicon layer 52 is removed down to the surface of the Si 3 N 4 layer 44 by chemical mechanical polishing.
  • the standard DRAM process is carried out to suitably pattern the upper capacitor electrode and connect it to the source or drain electrode 56 of a selection transistor.
  • etching the polysilicon filling 52 to approximately 100 nm below the main surface 42 .
  • an Si 3 N 4 etch using HF/ethylene glycol during which 10 nm of Si3N4 is etched, and an etch using NH 4 F/HF, which is used to etch SiO 2 and dielectric material.
  • a sacrificial oxidation step to form a screen oxide (not shown)
  • an implantation is carried out, in which an n + -doped region 53 is formed in the side wall of each trench 45 near the main surface 42 . As shown in FIG.
  • space in the respective trench 45 which remains clear above the polysilicon filling 52 , is filled with a polysilicon filling 54 by the deposition of in-situ doped polysilicon and etching back the polysilicon using SF 6 .
  • the polysilicon filling 52 acts as an upper capacitor electrode.
  • the polysilicon filling 54 acts as a connection structure between the n + -doped region 53 and the polysilicon filling 52 that acts as the upper capacitor electrode.
  • insulation structures 55 are produced, which surround the active regions and thereby define these regions.
  • a mask which defines the active regions (not shown) is formed.
  • the insulation structures 55 are completed by non-selective plasma etching of silicon, silicon nitride, SiO 2 and polysilicon using CHF 3 /N 2 /NF 3 .
  • the etching time is set in such a way that 200 nm of polysilicon is etched by removing the resist mask used in this etching using O 2 /N 2 , by wet-chemical etching of 3 nm of the dielectric layer, by oxidation and the deposition of a 5 nm thick Si 3 N 4 layer, and by the deposition of a 250 nm thick SiO 2 layer using a TEOS process and a subsequent chemical mechanical polishing. Then, the Si 3 N 4 layer 44 is removed by etching in hot H 3 PO 4 and the SiO 2 layer 43 is removed by etching in dilute hydrofluoric acid.
  • a screen oxide is formed by sacrificial oxidation.
  • Implantations and masks that are produced by photolithography are used to form n-doped wells, p-doped wells and to carry out threshold voltage implantations in the region of the periphery and the selection transistors of the cell array.
  • a high-energy ion implantation is carried out in order to dope the substrate region that is remote from the main surface 42 . In this way, an n + -doped region that connects adjacent lower capacitor electrodes 48 to one another is formed.
  • the transistor is completed using generally known method steps involving defining in each case the gate oxide and the gate electrodes 57 , corresponding interconnects, and the source and drain electrode 56 .
  • the memory cell is completed in a known way by forming further wiring planes.
  • the method for fabricating the lower capacitor electrode can also be applied to a stacked capacitor of a DRAM memory cell.
  • the lower capacitor electrode is not formed ,in a trench formed in a silicon material, but rather on the surface of a polysilicon contact structure which connects the source/drain region of the selection transistor to the lower capacitor electrode.
  • structures are produced on a silicon substrate in accordance with the standard DRAM process for stacked capacitors. More specifically, first of all, as illustrated in FIG. 15 , generally known methods are used to define the active regions in a main surface 62 of a silicon substrate 61 , as a result of insulating structures 63 being formed by etching isolation trenches and filling the isolation trenches with a thin Si 3 N 4 layer and SiO 2 .
  • a thin SiO 2 layer is produced as gate oxide by thermal oxidation, then, to fabricate the gate electrodes 65 , a polysilicon layer, a tungsten silicide layer and 200 to 300 nm of Si 3 N 4 are deposited over the entire surface and are suitably patterned.
  • thermal oxidation is used to apply an SiO 2 layer and, moreover, a nitride deposition method is used to apply an Si 3 N 4 layer as a spacer layer, and these layers are then patterned, so that the lateral flanks of the gate electrodes 65 are covered with these layers.
  • the middle word line illustrated in FIG. 15 serves as what is known as a passing word line, i.e. as a word line for the gate electrode of the memory cell located in front of or behind the plane of the drawing.
  • the source and drain electrodes 64 are formed in a self-aligned manner by ion implantation using the gate electrodes 65 as implantation masks.
  • the spaces between the word lines are filled by the deposition of BSG or BPSG and a subsequent heat treatment, during which the BSG 72 or BPSG flows.
  • a TEOS method is used to apply SiO 2 (not shown) to the resulting surface.
  • Contact holes are etched through the SiO 2 and the BSG 72 , selectively with respect to Si 3 N 4 , down to the source/drain region at the locations at which the contact structures 66 between lower capacitor electrode 67 and source or drain electrode 64 of the selection transistor are to be formed.
  • an in-situ doped polysilicon layer 66 is applied in a thickness which is such that the lower part of the contact holes, which extend between adjacent word lines, is completely filled with polysilicon, while the upper part of the contact holes, which extend through the SiO 2 layer, is lined with a thin film of polysilicon, i.e. hollow cylinders or cups are formed at this location.
  • the polysilicon that has been deposited on the SiO 2 surface is removed by chemical mechanical polishing, and then the SiO 2 is etched away at the surface. The result is the structure shown in FIG. 15 .
  • a CVD method is used to deposit a thin layer of tungsten over the entire surface.
  • the self-aligned tungsten silicide 67 is formed in a subsequent heat treatment step at 600 to 800° C. in a nitrogen atmosphere (N 2 -RTP, rapid thermal annealing). More specifically, tungsten silicide is formed only at the locations at which the tungsten has been deposited directly on the silicon, while the metal which has been deposited directly on the nitride or the spaces filled with SSG does not react with the substrate.
  • N 2 -RTP nitrogen atmosphere
  • this heat treatment step can be set in such a way that not all the tungsten forms a silicide all the way through. This makes it possible, as described above, to produce particularly thin metal electrodes.
  • the tungsten is etched selectively with respect to tungsten silicide. This can be achieved, for example, by wet etching in H 2 O/NH 4 OH/H 2 O 2 (See FIG. 16 ).
  • This step does not attack the part of the tungsten layer which had been deposited on the uncovered silicon and reacted therewith to form tungsten silicide during the heat treatment step, while the part of the tungsten layer which has been deposited on the silicon nitride or BSG, and, if appropriate, the unreacted part of the tungsten layer deposited on the silicon is removed. Accordingly what remains after this etching step is a self-aligned tungsten silicide layer 67 which covers the silicon regions previously applied selectively.
  • a second heat treatment step can then be carried out at approximately 800° C. in a nitrogen atmosphere (N 2 -RTP, rapid thermal annealing). This step restructures the WSi x formed and causes free tungsten and silicon bonds to be saturated by nitrogen.
  • N 2 -RTP rapid thermal annealing
  • a 5 nm thick dielectric layer 68 which contains SiO 2 and Si 3 N 4 and also, if appropriate, silicon oxynitride, is deposited as capacitor dielectric.
  • the dielectric layer 68 contains Al 2 O 3 (aluminium oxide), TiO 2 (titanium dioxide), Ta 2 O 5 (tantalum oxide).
  • a tungsten silicide layer is deposited as upper capacitor electrode 69 , as shown in FIG. 17 .
  • the thickness of the tungsten silicide layer may be such that the cup which has been lined with the lower capacitor electrode and dielectric is completely filled, i.e. the thickness of the deposited layer is approximately 50 to 100 nm.
  • bit line contacts 70 are fabricated and then the bit lines 71 are defined.
  • the method described in accordance with the third embodiment is advantageous over the conventional method for forming stacked capacitors in that the connecting structure made from polysilicon is suitably patterned prior to the deposition of the metal, so that uncovered silicon regions are present only at the locations at which the lower capacitor electrode is to be formed. Accordingly, metal silicide is only formed or deposited at these locations, so that it is no longer necessary for any metal silicide to be removed during the subsequent steps. As a result, the method for fabricating the lower capacitor electrode can be simplified considerably.

Abstract

The present invention relates to a novel method for fabricating a storage capacitor designed as a trench or a stacked capacitor and is used in particular in a DRAM memory cell. The method includes steps of forming a lower, metallic capacitor electrode, a storage dielectric and an upper capacitor electrode. The lower, metallic capacitor electrode is formed in a self-aligned manner on a silicon base material in such a way that uncovered silicon regions are first produced at locations at which the lower capacitor electrode will be formed, and then metal silicide is selectively formed on the uncovered silicon regions.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This is a divisional application of application Ser. No. 10/650,055, filed Aug. 26, 2003; which was a continuing application, under 35 U.S.C. §120, of International application PCT/DE02/00436, filed Feb. 6, 2002; the application also claims the priority, under 35 U.S.C. §119, of German patent application DE 101 09 218.0, filed Feb. 26, 2001; the prior applications are herewith incorporated by reference in their entirety.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to fabricating a storage capacitor for use in a DRAM (dynamic random access memory) memory cell, in which the lower capacitor is designed as a metallic electrode.
  • In dynamic random access memory cell configurations, what are known as single-transistor memory cells are almost exclusively used. A single-transistor memory cell includes a read transistor and a storage capacitor. The information is stored in the storage capacitor in the form of an electric charge, which represents a logic 0 or a logic 1. Actuating the read transistor via a word line allows this information to be read via a bit line. The storage capacitor must have a minimum capacitance for reliably storing the charge and, at the same time, for enabling differentiation between the information item that has been read. The lower limit for the capacitance of the storage capacitor is currently considered to be 25 fF.
  • Since the storage density increases from memory generation to memory generation, the surface area required by the single-transistor memory cell must be reduced from generation to generation. At the same time, the minimum capacitance of the storage capacitor has to be retained.
  • Up to the 1 Mbit generation, both the read transistor and the storage capacitor have been produced as planar components. Beyond the 4 Mbit memory generation, the area taken up by the memory cell was reduced further by using a three-dimensional configuration of the read transistor and the storage capacitor. One possibility is to produce the storage capacitor in a trench (See for example K. Yamada et al., Proc. Intern. Electronic Devices and Materials IEDM 85, pp. 702 ff.). In this case, a diffusion region that adjoins the wall of the trench and a doped polysilicon filling configured in the trench act as electrodes for the storage capacitor. Therefore, the electrodes of the storage capacitor are configured along the surface of the trench. In this way, the effective surface area of the storage capacitor, on which the capacitance is dependent, is increased with respect to the space taken up by the storage capacitor on the surface of the substrate. This effective surface area corresponds to the cross section of the trench. Reducing the cross section of the trench enables the packing density to be increased further. However, limits are imposed on the extent to which the depth of the trench can be increased, for technological reasons.
  • In an alternative capacitor design, the storage capacitor is formed as a stack on the selection transistor.
  • U.S. Pat. No. 5,760,434 discloses a method for fabricating a DRAM memory cell with a stacked capacitor, in which, after the selection transistor has been formed and a polysilicon connecting structure for the active regions of the transistor has been produced, the resulting surface is planarized, for example using BPSG, and then contact holes are etched down to the connecting structures. Then, polysilicon is deposited on the entire surface, i.e. including outside the contact holes, followed, for example, by the deposition of tungsten. The formation of silicide is caused by a subsequent heat treatment step. Then, the unreacted metal is removed by a selective etching process. The tungsten silicide that is formed outside the contact holes is subsequently removed by chemical mechanical polishing.
  • U.S. Pat. No. 5,262,343 describes a method for fabricating a stacked capacitor, in which a polysilicon layer is patterned photolithographically and, after removing the photoresist material, a metal such as, for example, platinum, chromium, cobalt or others is deposited on the polysilicon and is subsequently subjected to a heat treatment in order to form the metal silicide.
  • U.S. Pat. No. 5,905,279 discloses a memory cell having a storage capacitor configured in a trench and a selection transistor, in which the storage capacitor has a lower capacitor electrode that adjoins a wall of the trench, a capacitor dielectric, and an upper capacitor electrode that includes a conductive layer, in particular, made from WSi, TiSi, W, Ti or TiN.
  • Published European Patent Application EP 495 991 A1 describes a method for fabricating a ferroelectric memory, in which the ferroelectric capacitor is designed as a planar capacitor. According to a preferred embodiment, the lower capacitor electrode is PtSi or TiSi and is formed only above the contact hole above the source region.
  • A method for the self-aligned formation of titanium silicide to produce planar structures, such as for example, a gate electrode, is also known from IEEE Journal Solid-State Circuits, Vol. SC-20, No. 1, 1985, pages 61 to 69.
  • Moreover, it is proposed in the published PCT application WO 01/17014 A1, which is a later publication, to design the lower capacitor electrode, which is in a memory cell with a selection transistor and trench capacitor, as a metallic electrode. The metallic electrode is formed by using a CVD (chemical vapor deposition) process to deposit tungsten silicide over the entire surface in the trench which, in the upper region, is lined with a silicon nitride spacer layer. Then, through the deposition of photoresist in the trench, the lower part of the trench is provided with a resist filling, which is used as an etching mask in a subsequent step for etching the tungsten silicide. Then, the photoresist filling is removed and the capacitor and then the memory cell are completed in a known way.
  • International publication WO 01/20681, which is likewise a later publication, describes a method for fabricating a trench capacitor, in which the lower capacitor electrode is designed in such a way that it is not only configured in the lower trench region but also extends along the insulation collar.
  • SUMMARY OF THE INVENTION
  • It is accordingly an object of the invention to provide a method for fabricating a storage capacitor which overcomes the above-mentioned disadvantages of the prior art methods of this general type.
  • According to the present invention, the object is achieved by a method for fabricating a storage capacitor having a vertical structure with respect to a main surface of a substrate, in particular for use in a DRAM memory cell. A lower, metallic capacitor electrode, a storage dielectric and an upper capacitor electrode are formed in or on the main surface of the substrate. The lower, metallic capacitor electrode is formed in a self-aligned manner on a silicon base material in such a manner that, first of all, uncovered silicon regions are produced at the locations at which the lower capacitor electrode is to be formed, and then metal silicide is formed selectively on the uncovered silicon regions. The step of selectively forming metal silicide on the uncovered silicon regions includes the step of selectively depositing the metal silicide on the uncovered silicon regions from the vapor phase.
  • In particular, the object is achieved by a method for fabricating a memory cell having a storage capacitor designed as a trench capacitor and a selection transistor. The method includes the following steps: etching a trench into a main surface of a semiconductor substrate; carrying out the method described immediately above, with the storage capacitor configured at least partially in the trench and the lower, metallic capacitor electrode adjoining a wall of the trench; and forming the selection transistor with a source electrode, a drain electrode, a conductive channel and a gate electrode. The upper capacitor electrode is connected in an electrically conductive manner to the source or drain electrode of the selection transistor.
  • Furthermore, the object is achieved by a method for fabricating a memory cell having a storage capacitor designed as a stacked capacitor and a selection transistor. The method includes forming a selection transistor with a source electrode, a drain electrode, a conductive channel and a gate electrode on a main surface of a semiconductor substrate, and performing the steps involved in the method described above, so that the lower capacitor electrode is formed on an electrically conductive connecting structure made from polysilicon, which connects the lower capacitor electrode to the source or drain electrode of the selection transistor, on the resulting surface.
  • In this context, a storage capacitor having a vertical structure with respect to a main surface of a substrate is essentially a non-planar capacitor, for example, a trench capacitor or a stacked capacitor. More precisely, a capacitor of this type has electrodes that do not extend exclusively parallel to the substrate surface, but rather also has components which are perpendicular to the substrate surface. In particular, the lower capacitor electrode has a vertical component. The ratio of the vertical component to the parallel component is greater than 1.
  • Trench capacitors typically have an aspect ratio of depth (vertical component) to width (parallel component) of between 20:1 and approximately 60:1. Stacked capacitors typically have an aspect ratio of 5:1 to 20:1.
  • The object of the invention is also achieved by a method for fabricating a trench capacitor, in particular for use in a DRAM memory cell. The method includes the steps of etching a trench into a main surface of a silicon substrate, producing uncovered silicon regions by applying a covering material to the trench regions on which the lower capacitor electrode should not be formed, and forming the lower metallic capacitor electrode in a self-aligned manner by selectively forming metal silicide on the uncovered silicon regions. The storage capacitor is configured at least partially in the trench and the lower, metallic capacitor electrode adjoins a wall of the trench. The method also includes providing a storage dielectric and an upper capacitor electrode.
  • The method for fabricating a storage capacitor is substantially based on the fact that the lower capacitor electrode of the storage capacitor is formed in a self-aligned fashion. More precisely, in the method, the lower capacitor electrode is formed from a metal silicide selectively on uncovered silicon regions. In this context, the term “uncovered silicon regions” covers all types of silicon, in particular, monocrystalline silicon and polycrystalline silicon (polysilicon), but also, by way of example, amorphous silicon. According to the present invention, uncovered silicon regions can be produced in particular as a result of covering the regions, which are on a silicon base material on which the lower capacitor electrode should not be formed, with a covering material, for example, Si3N4 or SiO2 or a combination of these materials.
  • Alternatively, a structured Polysilicon layer can be applied to a non-silicon base material, for example, by first applying the polysilicon all over the surface area and subsequently by removing the layer, for example, by etching or by chemical-mechanical polishing those parts on which a lower capacitor electrode should not be formed. The non-silicon base material encompasses all materials except for silicon, for example, monocrystalline silicon, polysilicon, and amorphous silicon. The non-silicon base material itself can quite possibly contain silicon, such as, silicon dioxide or silicon nitride.
  • The following advantages can be derived from the inventive method:
      • The self-aligned formation of the metal silicide layer on uncovered silicon regions is less complicated than the method described above, in which the metal silicide layer is applied to the entire surface and is then selectively etched. Particularly if the covering material used to cover the silicon regions at which a metal silicide layer is not subsequently to be produced later acts as an insulation collar of the storage capacitor or as a diffusion barrier, the self-aligned formation of the metal silicide layer does not require any additional process steps for patterning.
      • In the conventional method, it is difficult to ensure that the metal silicide layer is removed selectively in the region of the silicon nitride spacer while being entirely retained in the lower region of the trench, so that there is no uncovered silicon in contact with the capacitor dielectric. In contrast, if metal silicide is formed in a self-aligned form, it is ensured that all of the uncovered silicon regions are covered by a layer of the metal silicide. This is very important to minimize leakage currents, since such currents would flow via uncovered silicon regions that are in contact with the capacitor dielectric. If leakage currents are minimized, conversely, the layer thickness of the capacitor dielectric can be reduced once again, with the result that the capacitance of the capacitor is increased.
      • Since in the conventional method, photoresist fills up the lower region of the trenches and is then removed, there are problems with further reducing the feature size. By contrast, the method can be scaled to smaller sizes without problems.
      • The method can be combined with measures for increasing the surface area, such as for example, the HSG method (roughening of the silicon surface, hemispherical graining) or mesopore etching.
      • The electrode configuration which can be fabricated using the inventive method is thermally stable and is able to withstand all of the subsequent steps involved in the DRAM process which is currently used.
      • A particular advantage of the inventive method results if, for the self-aligned formation of the metal silicide, a metal layer is deposited or a vapor-phase process using a metal-containing vapor is carried out. This is because in this case forming the metal silicide only requires one metal-containing precursor and does not require a silicon-containing precursor. This results in the advantage that the deposition behavior of only one precursor has to be taken into account, so that, first, the edge coverage, which is of critical importance in particular during the deposition on a structure that is built up vertically, and, second, the stoichiometric ratio of the resulting layer can be set in the desired way. Particularly in the case of capacitor trenches with a high aspect ratio, conventional deposition methods result in the drawback that the stoichiometric ratio of the metal silicide layer is dependent on the depth of the trench. This drawback can be avoided by a deposition method that uses only one precursor.
  • According to one embodiment of the present invention, in which the capacitor is designed as a trench capacitor, to form the lower, metallic capacitor electrode, first of all, selected regions of the trench, at which the lower capacitor electrode is not to be formed, are covered with a covering material, for example, silicon nitride, silicon dioxide or a combination of these materials.
  • It is expedient for a covering material to be applied with a composition and in a thickness such that it will subsequently act as an insulating collar of the finished storage capacitor or as a diffusion barrier. In this case, the fabrication method becomes particularly simple, since there is no need for any additional steps for patterning the silicon base material.
  • According to another embodiment of the present invention, in which the capacitor is designed as a stacked capacitor, polysilicon is applied selectively only at those locations on the surface at which the lower capacitor electrode is also subsequently to be fabricated. In this case too, the fabrication method is simplified by the fact that no additional steps for patterning the silicon base material are required.
  • Then, metal silicide is formed selectively on the uncovered silicon regions.
  • This can be effected, for example, using a method which is also known as a salicide method (self-aligned silicide). For this purpose, a metal layer, for example tungsten, titanium, tantalum, molybdenum, cobalt, nickel, niobium-platinum, palladium or a rare earth, is deposited. Then, a heat treatment step is carried out, for example, depending on the metal used, in a nitrogen atmosphere at a temperature of 600 to 1000° C. During this heat treatment step, the deposited metal reacts with the silicon below it to form metal silicide, while the metal that has been deposited on the covering material does not react. In a subsequent selective etching step, the unreacted metal is etched away and the metal silicide remains on the silicon regions.
  • According to a preferred embodiment of the present invention, the heat treatment step can be carried out in such a way that not all the metal layer is converted into a silicide all the way through. In this case, the heat treatment step is carried out at a suitably, low temperature, so that the formation of silicide proceeds relatively slowly, and the duration of the heat treatment is set in such a way that the metal layer does not completely form a silicide all the way through.
  • This embodiment has the additional advantage that it is possible to compensate for an inhomogeneity during the deposition of metal, since at the locations at which the metal has been deposited with a relatively great layer thickness, the unconverted metal is removed during the subsequent step. This measure advantageously makes it possible to produce very thin metal electrodes with minimal capacitance losses.
  • However, the selective formation of metal silicide may also take place through the selective deposition of metal silicide.
  • By way of example, given accurate setting of parameters, it is possible to bring about a selective reaction between a metal-containing gas, for example, WF6, and the uncovered silicon using a vapor-phase method with the metal-containing gas. In this case, the uncovered silicon is etched away slightly at the surface and, during the deposition method, undergoes a reaction with the metal-containing gas, resulting in the formation, inter alia, of a metal silicide layer.
  • Alternatively, however, it is also possible for the metal silicide layer to be formed selectively on the uncovered silicon regions by a CVD method using a silicon-containing gas, for example, SiH4 or SiH2Cl2, and a metal-containing gas, for example, WF6, TaCl5 or TiCl4, under suitable conditions.
  • The methods for the selective deposition of a metal silicide are advantageous to the extent that there is no need for a subsequent heat treatment step. However, the deposition conditions, in particular the pressure and temperature, have to be set very accurately, and consequently the process window is reduced in size and it is questionable to what extent these methods can be used in industrial chip production.
  • According to the present invention, the substrate in which the memory cell is formed may be an ordinary silicon substrate or an SOI substrate (silicon on insulator or silicon on insulator substrate). The use of an SOI substrate is advantageous in that the procedure can be further simplified, since the buried silicon dioxide layer acts as an etching stop layer. In particular, when using an SOI substrate, there is no need for a sufficiently thick (approx. 20 nm) insulating collar to be deposited in the upper trench region, with the result that, when using a silicon substrate, the trench opening is greatly narrowed, making the procedure correspondingly more difficult.
  • According to the present invention, the effective capacitor area and therefore the capacitance of the storage capacitor can be increased by the fact that, after the step for producing uncovered silicon regions, measures which increase the surface area are carried out at these regions. By way of example, it is possible to etch mesopores, or to perform a method for crystallizing a previously applied amorphous silicon layer by applying crystallization nuclei, followed by a heat treatment. Naturally, it is also possible to carry out any other method that increases the surface area prior to applying the metal layer or metal silicide layer.
  • Other features which are considered as characteristic for the invention are set forth in the appended claims.
  • Although the invention is illustrated and described herein as embodied in a method for fabricating a storage capacitor, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.
  • The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1-7 are cross-sectional views of a silicon substrate for illustrating the steps of a first embodiment of the method for fabricating the lower electrode of a memory cell;
  • FIGS. 8-14 are cross-sectional views of a silicon substrate for illustrating the steps of a second embodiment of the method for fabricating the lower electrode of a memory cell;
  • FIGS. 15-18 are cross-sectional views of a silicon substrate for illustrating the steps of a third embodiment of the method for fabricating the lower electrode of a memory cell; and
  • FIG. 19 shows the layout in an 8F2 cell architecture.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Referring now to the figures of the drawing in detail and first, particularly, to FIG. 1 thereof, there is shown a silicon substrate 1 with a main surface 2. A 5 nm thick SiO2 layer 3 and a 200 nm thick Si3N4 layer 4 are applied to the main surface 2. Then, a 1000 nm thick BSG, layer (not shown) is applied as hard mask material.
  • Using a mask produced by photolithography (not shown), the BSG layer, the Si3N4 layer 4 and the SiO2 layer 3 are patterned in a plasma etching process using CF4/CHF3, so that a hard mask is formed. After removing the mask produced by photolithography, trenches 5 are etched into the main surface 1 in a further plasma etching process using HBr/NF3 and the hard mask as an etching mask. Then, the BSG layer is removed by a wet etch using H2SO4/HF.
  • The depth of the trenches 5 is, for example, 5 μm, their width is 100×250 nm and they are spaced apart from one another by 100 nm.
  • Next, a 10 nm thick SiO2 layer 6, which may also be doped, for example by in-situ doping, is deposited. The deposited SiO2 layer 6 covers at least the walls of the trenches 5. Depositing a 200 nm thick polysilicon layer, chemically mechanically polishing down to the surface of the Si3N4 layer 4, and etching back the polysilicon layer using SF6 results in the production of a polysilicon filling 7 in each of the trenches 5. The surface of this polysilicon filling is configured 1000 nm below the main surface 2 (See FIG. 1). If appropriate, the chemical mechanical polishing can be dispensed with. The polysilicon filling 7 is used as a sacrificial layer for the subsequent Si3N4 spacer deposition. Next, the SiO2 layer 6 on the walls of the trenches 5 is etched isotropically.
  • Then, a CVD process is used to deposit a 20 nm thick spacer layer 9 that includes silicon nitride and/or silicon dioxide. This spacer layer is then etched in an anisotropic plasma etching process using CHF3. The spacer layer 9 that has just been deposited is used as a covering material in the step for selectively forming metal silicide on uncovered silicon regions. In the finished memory cell, it is used to switch off the parasitic transistor that would otherwise form at this location, and therefore acts as the insulating collar.
  • Then, SF6 is used to etch polysilicon selectively with respect to Si3N4 and SiO2. In the process, the polysilicon filling 7 is removed completely from each of the trenches 5. The part of the SiO2 layer 6 that has now been uncovered is removed by etching using NH4F/HF (See FIG. 2).
  • If appropriate to widen the lower regions of the trenches 5, i.e. in the region remote from the main surface 2, silicon is then etched selectively with respect to the spacer layer. This is effected, for example, by an isotropic etching step using ammonia, in which silicon is etched selectively with respect to Si3N4. The etching time is such that 20 nm of silicon is etched. In this way, the, cross section is widened by 40 nm in the lower region of the trenches 5. As a result, the capacitor area and therefore the capacitance of the capacitor can be increased further.
  • The drawings illustrate the process sequence with unwidened trenches.
  • Then, if this has not already been effected by the doped oxide, the silicon substrate is doped. This can be achieved, for example, by depositing an arsenic doped silicate glass layer in a layer thickness of 50 nm and a TEOS-SiO2 layer in a thickness of 20 nm, followed by a heat treatment step at 1000° C., 120 seconds, resulting in the diffusion out of the arsenic-doped silicate glass layer, and the formation of an n+-doped region 11 in the silicon substrate 1. Alternatively, it is also possible to carry out vapor-phase doping, for example, using the following parameters: 900° C., 399 Pa tributylarsine (TBA) (33 per cent), 12 min.
  • The n+-doped region reduces the size of the depletion zone, with the result that the capacitance of the capacitor is increased further. When a metallic bottom electrode is used, this doped layer is used to fabricate an ohmic contact between the substrate and the metal.
  • Then, a 10 nm thick tungsten layer 12 is deposited over the entire surface, for example using a CVD method (See FIG. 3).
  • In a subsequent heat treatment step at 600 to 800° C. in a nitrogen atmosphere (N2-RTP, rapid thermal annealing), the self-aligned tungsten silicide is formed. More specifically, tungsten silicide 13 is formed only at the locations at which the tungsten has been deposited directly on the silicon, while the metal which has been deposited directly on the nitride does not react with the substrate. This is illustrated in FIG. 4. In this step, a slight widening of the capacitor trenches results from the fact that, for the formation of tungsten silicide, silicon is consumed at the walls of the trenches.
  • According to a preferred embodiment, this heat treatment step can be set in such a way that not all of the tungsten forms a silicide all the way through. Consequently, as described above, it is possible to produce particularly thin metal electrodes. In addition, it is possible to compensate for inhomogeneities in the layer thickness of the metal.
  • Finally, the tungsten is etched selectively with respect to the tungsten silicide. This can be achieved, for example, by wet etching in H2O/NH4OH/H2O2 (See FIG. 5).
  • This step does not attack the part of the tungsten layer which was deposited on the uncovered silicon and which reacted therewith during the heat treatment step to form tungsten silicide, while the part of the tungsten layer which was deposited on the silicon nitride or silicon dioxide and also, if appropriate, the unreacted part of the tungsten layer deposited on the silicon is removed. Accordingly, after this selective etching step, what remains is a self-aligned tungsten silicide layer which covers the previously uncovered silicon regions. This ensures that, after the subsequent deposition of the dielectric, there are no uncovered silicon regions in direct contact with the dielectric, with the result that the leakage currents are minimized.
  • Naturally, the methods which have been described in more detail above can also be used as alternative methods for the self-aligned formation of metal silicide.
  • If appropriate, a second heat treatment step at 960° C. in a nitrogen atmosphre can then be carried out thereafter (N2-RTP (rapid thermal annealing)). This step leads to restructuring of the WSix which is formed, and free tungsten and silicon bonds are saturated by nitrogen.
  • Then a 5 nm thick dielectric layer 14, which contains SiO2 and Si3N4 and also, if appropriate, silicon oxynitride, is deposited as a capacitor dielectric. This layer sequence can be produced by steps for depositing nitride and for thermal oxidation, during which defects in the layer below are annealed. Alternatively, the dielectric layer 14 contains Al2O3 (aluminum oxide), TiO2 (titanium dioxide), Ta2O5 (tantalum oxide). Then, a 200 nm thick in-situ doped polysilicon layer 15 is deposited, as shown in FIG. 6. Chemical mechanical polishing removes the polysilicon layer 15 down to the surface of the Si3N4 layer 4.
  • Then, the standard DRAM process is carried out, by means of which the upper capacitor electrode is suitably patterned and is connected to the source/drain region of a selection transistor.
  • This can be achieved, for example, by etching the polysilicon filling 15 to approximately 100 nm below the main surface 2. Then an Si3N4 etch is performed using HF/ethylene glycol, in which 10 nm of Si3N4 is etched, and an etch using NH4F/HF is performed, by which SiO2 and dielectric material are etched. After sacrificial oxidation to form a screen oxide (not shown), an implantation step is carried out, in which an n+-doped region 16 is formed in the side wall of each trench 5 in the region of the main surface 2. As shown in FIG. 7, space which has remained clear above the polysilicon filling 15 in the respective trench 5 is filled with a polysilicon filling 10 by deposition of in-situ doped polysilicon and back-etching of the polysilicon using SF6. In the finished storage capacitor, the polysilicon filling 15 acts as an upper capacitor electrode. The polysilicon filling 10 acts as a connection structure between the n+-doped region 16 and the polysilicon filling 15, which acts as an upper capacitor electrode.
  • Next, insulating structures 8 are produced, which surround the active regions and thereby define these regions. For this purpose, a mask is formed, which defines the active regions (not shown). The insulating structures 8 are completed by non-selectively plasma etching silicon, silicon nitride, SiO2 and polysilicon using CHF3/N2/NF3. The etching time is set in such a way that 200 nm of polysilicon is etched by removing the resist mask by an O2/N2 by wet-chemical etching of 3 mm of the dielectric layer, by oxidation and the deposition of a 5 nm thick Si3N4 layer and by the deposition of a 250 nm thick SiO2 layer in a TEOS process and by a subsequent chemical mechanical polishing. Then, the Si3N4 layer 4 is removed by etching in hot H3PO4 and the SiO2 layer 3 is removed by etching in dilute hydrofluoric acid.
  • Next, a screen oxide is formed by sacrificial oxidation. This step uses implantation stages and masks produced by photolithography in order to form n-doped wells, p-doped wells and to carry out threshold voltage implantations in the regions of the periphery and of the selection transistors of the cell array. Furthermore a high-energy ion implantation is carried, out in order to dope the substrate region that is remote from the main surface 2. In this way, an n+-doped region, which connects adjacent lower capacitor electrodes 13 to one another, is formed (known as a buried-well implant).
  • Next the transistor is completed using generally known method steps, by in each case defining the gate oxide and the gate electrodes 18, corresponding interconnects and the source and drain electrode 17.
  • Then, the memory cell is completed in a known way by the formation of further wiring planes.
  • The memory cell configuration, the layout of which is illustrated by way of example for an 8-F2 cell architecture in FIG. 19, has, for each memory cell, a storage capacitor configured in one of the trenches 5 and a planar selection transistor. Each memory cell takes up 8F2, where F is the minimum feature size in the corresponding technology. The bit lines BL run in strip form and run parallel to one another.
  • The width of the bit line BL in each case amounts to F and the distance between the bit lines likewise amounts to F. The word lines WL, which likewise have a width of F and are spaced apart by F, run perpendicular to this direction. Beneath the bit lines BL there are active regions A. Two word lines WL cross above each active region. The active regions A are in each case configured offset with respect to one another beneath adjacent bit lines BL. In the center of the active regions A there is a bit line contact ELK that allows an electrical connection between the respective bit line EL and the active region A. The trenches 5 are configured beneath the word line WL. The gate electrode 26 of the associated selection transistor is in each case configured within the active regions at the intersection point between one of the bit lines BL and one of the word lines WL.
  • The active regions A in each case extend between two trenches 5. They include two selection transistors that are connected to the associated bit line BL via a common bit line contact BLK. Depending on which of the word lines WL is actuated, the information item is read from the storage capacitor that is configured in one or other of the trenches 5.
  • According to a further exemplary embodiment, as illustrated in FIG. 8, an SOI substrate 41, i.e. a silicon substrate with a buried SiO2 layer 46, is used. An SiO2 layer 43 in a thickness of 5 nm and, an Si3N4 layer 44 in a thickness of 200 nm are applied to a main surface 42 of the SOI substrate 41. Above this, a BSG layer (not shown) is deposited in a thickness of 1000 nm, then an Si3N4 layer (not shown) in a thickness of 200 nm and a polysilicon layer (not shown) in a thickness of 350 nm, in each case is deposited as a hard mask material. The polysilicon layer, the silicon nitride layer, the BSG layer and the nitride layer are etched by plasma etching using CHF3/O2 and a mask (not shown) that is patterned by photolithography and defines the configuration of the storage capacitors. Then, the active Si layer 47 is etched by plasma etching using HBr/NF3 and the buried oxide layer 46 is etched by plasma etching using CHF3/O2. The parameters of this etching step are such that the trenches are only etched as far as the lower end of the buried oxide layer 46.
  • After removing the BSG hard mask, a 5 nm thick Si3N4 layer 49 is deposited as spacer material. Since in this embodiment the parasitic transistor is avoided by the buried SiO2 layer, the Si3N4 layer in this case is not used to disconnect this parasitic transistor. Rather, its role is to prevent the diffusion of dopants during a subsequent step for doping the substrate by doping from the vapor phase or from the doped SiO2 layer in the upper capacitor region (active region 47). To achieve this, a thickness of 5 nm is sufficient. Then, the capacitor trenches 45 are etched down to a depth of 5 μm by plasma etching using HEr/NF3, as illustrated in FIG. 9.
  • The etching of the capacitor trenches may in this case take place in such a manner that the lower regions of the trenches 45 are widened, i.e. in the region that is remote from the main surface 42. By way of example, the cross section of the lower region of the trenches 45 can be widened by about 40 nm. In this way, the capacitor area and therefore the capacitance of the capacitor can be increased further.
  • The drawings illustrate the process sequence with unwidened trenches.
  • Afterwards, the silicon substrate is doped. This can be achieved, for example, by depositing an arsenic-doped silicate glass layer in a layer thickness of 50 nm and a TEOS-SiO2 layer in a thickness of 20 nm, followed by a heat treatment step at 1000° C, 120 seconds, with the result that an n+-doped region 58 is formed in the silicon substrate 41 by diffusion out of the arsenic-doped silicate glass layer. Alternatively, it is also possible to carry out vapor phase doping, for example with the following parameters: 900° C., 399 Pa tributylarsine (TBA) (33 percent), 12 min.
  • The n+-doped region 58 reduces the size of the depletion zone, with the result that the capacitance of the capacitor is increased further. When using a metallic bottom electrode, this doped layer is used to produce an ohmic contact between substrate and metal.
  • Next, a 10 nm thick tungsten layer 50 is deposited over the entire surface, for example using a CVD method (See FIG. 10). The self-aligned tungsten silicide is formed in a subsequent heat treatment step at 600 to 800° C. in a nitrogen atmosphere (N2-RTP, rapid thermal annealing). More specifically, tungsten silicide 48 forms only at the locations at which the tungsten has been deposited directly on the silicon, while the metal which has been deposited directly on the nitride does not react with the substrate. This is illustrated in FIG. 11. A slight widening of the capacitor trenches results in this step from the fact that silicon is consumed at the walls of the trenches for the formation of tungsten silicide.
  • According to a preferred embodiment, this heat treatment step can be set in such a way that not all the tungsten forms a silicide all the way through. Consequently, as described above, it is possible to produce particularly thin metal electrodes. In addition, it is possible to compensate for inhomogeneities in the layer thickness of the metal.
  • Finally, the tungsten is etched selectively with respect to the tungsten silicide 48, This can be achieved, for example, by wet etching in H2O/NH4OH/H2O2 (See FIG. 12).
  • This step does not attack the part of the tungsten layer which had been deposited on the uncovered silicon and reacted therewith to form tungsten silicide during the heat treatment step, while the part of the tungsten layer which has been deposited on the silicon nitride or silicon dioxide and, if appropriate, the unreacted part of the tungsten layer deposited on the silicon is removed. Accordingly, what remains after this selective etching step is a self-aligned tungsten silicide layer that covers the previously uncovered silicon regions.
  • If appropriate, a second heat treatment step can then be carried out at 960° C. in a nitrogen atmosphere (N2-RTP, rapid thermal annealing). This step restructures the WSix formed and causes free tungsten and silicon bonds to be saturated by nitrogen.
  • Next, a 5 nm thick dielectric layer 51, which contains SiO2 and Si3N4 and also, if appropriate, silicon oxynitride, is deposited as a capacitor dielectric. Alternatively, the dielectric layer 51 contains Al2O3 (aluminum oxide), TiO2 (titanium dioxide), Ta2O5 (tantalum oxide). Then, a 200 nm thick in-situ doped polysilicon layer 52 is deposited, as shown in FIG. 13. The polysilicon layer 52 is removed down to the surface of the Si3N4 layer 44 by chemical mechanical polishing.
  • Then, the standard DRAM process is carried out to suitably pattern the upper capacitor electrode and connect it to the source or drain electrode 56 of a selection transistor.
  • This can be achieved, for example, by etching the polysilicon filling 52 to approximately 100 nm below the main surface 42. There follows, an Si3N4 etch using HF/ethylene glycol, during which 10 nm of Si3N4 is etched, and an etch using NH4F/HF, which is used to etch SiO2 and dielectric material. After a sacrificial oxidation step to form a screen oxide (not shown), an implantation is carried out, in which an n+-doped region 53 is formed in the side wall of each trench 45 near the main surface 42. As shown in FIG. 14, space in the respective trench 45, which remains clear above the polysilicon filling 52, is filled with a polysilicon filling 54 by the deposition of in-situ doped polysilicon and etching back the polysilicon using SF6.
  • In the finished storage capacitor, the polysilicon filling 52 acts as an upper capacitor electrode. The polysilicon filling 54 acts as a connection structure between the n+-doped region 53 and the polysilicon filling 52 that acts as the upper capacitor electrode.
  • Then, insulation structures 55 are produced, which surround the active regions and thereby define these regions. For this purpose, a mask which defines the active regions (not shown) is formed. The insulation structures 55 are completed by non-selective plasma etching of silicon, silicon nitride, SiO2 and polysilicon using CHF3/N2/NF3. The etching time is set in such a way that 200 nm of polysilicon is etched by removing the resist mask used in this etching using O2/N2, by wet-chemical etching of 3 nm of the dielectric layer, by oxidation and the deposition of a 5 nm thick Si3N4 layer, and by the deposition of a 250 nm thick SiO2 layer using a TEOS process and a subsequent chemical mechanical polishing. Then, the Si3N4 layer 44 is removed by etching in hot H3PO4 and the SiO2 layer 43 is removed by etching in dilute hydrofluoric acid.
  • Next, a screen oxide is formed by sacrificial oxidation. Implantations and masks that are produced by photolithography are used to form n-doped wells, p-doped wells and to carry out threshold voltage implantations in the region of the periphery and the selection transistors of the cell array. Furthermore, a high-energy ion implantation is carried out in order to dope the substrate region that is remote from the main surface 42. In this way, an n+-doped region that connects adjacent lower capacitor electrodes 48 to one another is formed.
  • Next, the transistor is completed using generally known method steps involving defining in each case the gate oxide and the gate electrodes 57, corresponding interconnects, and the source and drain electrode 56.
  • Then, the memory cell is completed in a known way by forming further wiring planes.
  • According to the present invention, the method for fabricating the lower capacitor electrode can also be applied to a stacked capacitor of a DRAM memory cell. Unlike the fabrication methods described above, in this case the lower capacitor electrode is not formed ,in a trench formed in a silicon material, but rather on the surface of a polysilicon contact structure which connects the source/drain region of the selection transistor to the lower capacitor electrode.
  • According to the third embodiment of the present invention, structures are produced on a silicon substrate in accordance with the standard DRAM process for stacked capacitors. More specifically, first of all, as illustrated in FIG. 15, generally known methods are used to define the active regions in a main surface 62 of a silicon substrate 61, as a result of insulating structures 63 being formed by etching isolation trenches and filling the isolation trenches with a thin Si3N4 layer and SiO2. Then, to fabricate the word lines, first of all a thin SiO2 layer is produced as gate oxide by thermal oxidation, then, to fabricate the gate electrodes 65, a polysilicon layer, a tungsten silicide layer and 200 to 300 nm of Si3N4 are deposited over the entire surface and are suitably patterned. Next, thermal oxidation is used to apply an SiO2 layer and, moreover, a nitride deposition method is used to apply an Si3N4 layer as a spacer layer, and these layers are then patterned, so that the lateral flanks of the gate electrodes 65 are covered with these layers.
  • In accordance with what is known as the folded-bit line architecture, the middle word line illustrated in FIG. 15 serves as what is known as a passing word line, i.e. as a word line for the gate electrode of the memory cell located in front of or behind the plane of the drawing.
  • Next, the source and drain electrodes 64 are formed in a self-aligned manner by ion implantation using the gate electrodes 65 as implantation masks.
  • Then, the spaces between the word lines are filled by the deposition of BSG or BPSG and a subsequent heat treatment, during which the BSG 72 or BPSG flows. A TEOS method is used to apply SiO2 (not shown) to the resulting surface. Contact holes are etched through the SiO2 and the BSG 72, selectively with respect to Si3N4, down to the source/drain region at the locations at which the contact structures 66 between lower capacitor electrode 67 and source or drain electrode 64 of the selection transistor are to be formed.
  • Then, an in-situ doped polysilicon layer 66 is applied in a thickness which is such that the lower part of the contact holes, which extend between adjacent word lines, is completely filled with polysilicon, while the upper part of the contact holes, which extend through the SiO2 layer, is lined with a thin film of polysilicon, i.e. hollow cylinders or cups are formed at this location. The polysilicon that has been deposited on the SiO2 surface is removed by chemical mechanical polishing, and then the SiO2 is etched away at the surface. The result is the structure shown in FIG. 15.
  • Then, by way of example, a CVD method is used to deposit a thin layer of tungsten over the entire surface.
  • The self-aligned tungsten silicide 67 is formed in a subsequent heat treatment step at 600 to 800° C. in a nitrogen atmosphere (N2-RTP, rapid thermal annealing). More specifically, tungsten silicide is formed only at the locations at which the tungsten has been deposited directly on the silicon, while the metal which has been deposited directly on the nitride or the spaces filled with SSG does not react with the substrate.
  • According to a preferred embodiment, this heat treatment step can be set in such a way that not all the tungsten forms a silicide all the way through. This makes it possible, as described above, to produce particularly thin metal electrodes.
  • Finally, the tungsten is etched selectively with respect to tungsten silicide. This can be achieved, for example, by wet etching in H2O/NH4OH/H2O2 (See FIG. 16).
  • This step does not attack the part of the tungsten layer which had been deposited on the uncovered silicon and reacted therewith to form tungsten silicide during the heat treatment step, while the part of the tungsten layer which has been deposited on the silicon nitride or BSG, and, if appropriate, the unreacted part of the tungsten layer deposited on the silicon is removed. Accordingly what remains after this etching step is a self-aligned tungsten silicide layer 67 which covers the silicon regions previously applied selectively.
  • If appropriate, a second heat treatment step can then be carried out at approximately 800° C. in a nitrogen atmosphere (N2-RTP, rapid thermal annealing). This step restructures the WSix formed and causes free tungsten and silicon bonds to be saturated by nitrogen.
  • Next, a 5 nm thick dielectric layer 68, which contains SiO2 and Si3N4 and also, if appropriate, silicon oxynitride, is deposited as capacitor dielectric. Alternatively, the dielectric layer 68 contains Al2O3 (aluminium oxide), TiO2 (titanium dioxide), Ta2O5 (tantalum oxide). Then, a tungsten silicide layer is deposited as upper capacitor electrode 69, as shown in FIG. 17. The thickness of the tungsten silicide layer may be such that the cup which has been lined with the lower capacitor electrode and dielectric is completely filled, i.e. the thickness of the deposited layer is approximately 50 to 100 nm.
  • After patterning the dielectric layer and the upper capacitor electrode using known methods, further insulating layers are produced, bit line contacts 70 are fabricated and then the bit lines 71 are defined.
  • The method described in accordance with the third embodiment is advantageous over the conventional method for forming stacked capacitors in that the connecting structure made from polysilicon is suitably patterned prior to the deposition of the metal, so that uncovered silicon regions are present only at the locations at which the lower capacitor electrode is to be formed. Accordingly, metal silicide is only formed or deposited at these locations, so that it is no longer necessary for any metal silicide to be removed during the subsequent steps. As a result, the method for fabricating the lower capacitor electrode can be simplified considerably.

Claims (14)

1. A method for producing a storage capacitor for an integrated memory cell, wherein the method comprises the following sequence of steps:
a) providing a semiconductor substrate having uncovered silicon regions,
b) depositing a metal over a surface of the semiconductor substrate including the uncovered silicon regions,
c) performing a heat treatment step, thereby forming a metal silicide in a self-aligned manner at an interface surface between the metal and the silicon regions,
d) etching metal deposited in step b) which in step c) did not react to form metal silicide, selectively to the metal silicide formed in step c),
e) depositing a dielectric layer on the metal silicide and
f) depositing a conductive layer on the dielectric layer.
2. The method according to claim 1, wherein, between the steps d) and e), a further heat treatment step is performed, thereby restructuring the metal silicide.
3. The method according to claim 1, wherein in step a) a semiconductor substrate is provided which comprises a main surface in which a trench is etched, wherein the uncovered silicon regions are trench walls in a lower region of the trench.
4. The method according to claim 1, wherein in step c) the heat treatment step is performed such that only part of the thickness of the metal deposited on the silicon regions reacts to form the metal silicide and wherein another part of metal is removed in step d).
5. The method according to claim 3, wherein in step a) a semiconductor substrate is provided which further comprises a covering material, the covering material at least covering trench walls in an upper region of the trench.
6. The method according to claim 1, wherein, between the steps a) and b), a step of doping the uncovered silicon regions is performed.
7. The method according to claim 6, wherein the uncovered silicon regions are doped by depositing a doped silicate glass layer thereon and by effecting out diffusion of dopants from the doped silicate glass layer by means of an additional heat treatment step.
8. The method according to claim 5, wherein in step b) the metal is deposited on the uncovered silicon regions and on the covering material and wherein metal deposited on the covering material is maintained during step c) and is removed in step d).
9. The method according to claim 5, wherein the covering material includes a spacer layer formed of a nitride, preferably of silicon nitride.
10. The method according to claim 1, wherein in step b) tungsten is deposited and wherein in step c) tungsten silicide is formed at an interface surface between tungsten and the silicon regions.
11. The method according to claim 3, wherein in step f) the trench is filled with a polysilicon filling.
12. The method according to claim 1, wherein a trench capacitor is formed, the silicon regions being substrate material forming a first capacitor electrode and the polysilicon filling forming a second capacitor electrode.
13. The method according to claim 5, wherein the covering material covering the trench walls in the upper region of the trench is maintained during steps b) to f) so as to form an isolation collar of the trench capacitor.
14. The method according to claim 1, wherein the semiconductor substrate is a silicon-on-insulator-substrate.
US11/285,639 2001-02-26 2005-11-22 Method for fabricating a storage capacitor Abandoned US20060073659A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/285,639 US20060073659A1 (en) 2001-02-26 2005-11-22 Method for fabricating a storage capacitor

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
DE10109218A DE10109218A1 (en) 2001-02-26 2001-02-26 Production of a storage capacitor used in DRAM cells comprises forming a lower capacitor electrode on a silicon base material in a self-adjusting manner so that exposed silicon
DE10109218.0 2001-02-26
PCT/DE2002/000436 WO2002069345A2 (en) 2001-02-26 2002-02-06 Method for production of a memory capacitor
US10/650,055 US6998307B2 (en) 2001-02-26 2003-08-26 Method for fabricating a storage capacitor
US11/285,639 US20060073659A1 (en) 2001-02-26 2005-11-22 Method for fabricating a storage capacitor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/650,055 Division US6998307B2 (en) 2001-02-26 2003-08-26 Method for fabricating a storage capacitor

Publications (1)

Publication Number Publication Date
US20060073659A1 true US20060073659A1 (en) 2006-04-06

Family

ID=7675534

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/650,055 Expired - Fee Related US6998307B2 (en) 2001-02-26 2003-08-26 Method for fabricating a storage capacitor
US11/285,639 Abandoned US20060073659A1 (en) 2001-02-26 2005-11-22 Method for fabricating a storage capacitor

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/650,055 Expired - Fee Related US6998307B2 (en) 2001-02-26 2003-08-26 Method for fabricating a storage capacitor

Country Status (6)

Country Link
US (2) US6998307B2 (en)
EP (1) EP1364373B1 (en)
KR (1) KR100614290B1 (en)
DE (2) DE10109218A1 (en)
TW (1) TW546781B (en)
WO (1) WO2002069345A2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7776756B1 (en) * 2004-04-20 2010-08-17 Kabushiki Kaisha Toshiba Etching apparatus, a method of controlling an etching solution, and a method of manufacturing a semiconductor device
US20140001145A1 (en) * 2011-03-04 2014-01-02 Fujifilm Corporation Method of forming a capacitor structure, and a silicon etching liquid used in this method
US20140308819A1 (en) * 2011-12-27 2014-10-16 Fujifilm Corporation Method of producing semiconductor substrate product, and etching method to be used therein
US8866261B2 (en) 2012-10-31 2014-10-21 International Business Machines Corporation Self-aligned silicide bottom plate for eDRAM applications by self-diffusing metal in CVD/ALD metal process

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE10320239B4 (en) * 2003-05-07 2006-06-01 Infineon Technologies Ag DRAM memory cell and method of manufacturing such a DRAM memory cell
US6995094B2 (en) * 2003-10-13 2006-02-07 International Business Machines Corporation Method for deep trench etching through a buried insulator layer
US7468323B2 (en) * 2004-02-27 2008-12-23 Micron Technology, Inc. Method of forming high aspect ratio structures
US20050221557A1 (en) * 2004-03-30 2005-10-06 Infineon Technologies Ag Method for producing a deep trench capacitor in a semiconductor substrate
DE102004019090B4 (en) * 2004-04-20 2006-05-04 Infineon Technologies Ag Trench capacitor used in a semiconductor memory cell comprises a trench formed in a semiconductor substrate, an insulating collar in the upper region of the trench, upper and lower capacitor electrodes and a dielectric layer
FR2871935A1 (en) * 2004-06-18 2005-12-23 St Microelectronics Crolles 2 INTEGRATED CIRCUIT COMPRISING A METAL ELECRODES CAPACITOR AND METHOD OF MANUFACTURING SUCH CAPACITOR
DE102004039663B3 (en) * 2004-08-16 2005-10-06 Infineon Technologies Ag Manufacturing method for a trench capacitor with an insulation collar
DE102004040047B3 (en) * 2004-08-18 2006-02-16 Infineon Technologies Ag Process to manufacture an electrolytic capacitor by heat and oxidation treatment of two layers and formation of a third layer between
DE102004048332B4 (en) * 2004-10-05 2008-08-14 Atmel Germany Gmbh Method for producing a semiconductor device, semiconductor device and high frequency circuit
TWI278069B (en) * 2005-08-23 2007-04-01 Nanya Technology Corp Method of fabricating a trench capacitor having increased capacitance
US7757841B2 (en) * 2006-11-13 2010-07-20 Habasit Ag Hingeless belt
US20080272394A1 (en) * 2007-05-01 2008-11-06 Ashok Kumar Kapoor Junction field effect transistors in germanium and silicon-germanium alloys and method for making and using
US7750388B2 (en) * 2007-12-20 2010-07-06 International Business Machines Corporation Trench metal-insulator metal (MIM) capacitors
US7696056B2 (en) * 2008-05-02 2010-04-13 Micron Technology, Inc. Methods of forming capacitors
US7618874B1 (en) * 2008-05-02 2009-11-17 Micron Technology, Inc. Methods of forming capacitors
JP5731295B2 (en) * 2011-06-27 2015-06-10 富士フイルム株式会社 Capacitor structure forming method and silicon etching solution used therefor
JP6056177B2 (en) * 2012-04-11 2017-01-11 セイコーエプソン株式会社 Gyro sensor, electronic equipment
US9178011B2 (en) 2013-03-13 2015-11-03 Intermolecular, Inc. Deposition of anisotropic dielectric layers orientationally matched to the physically separated substrate
JP6601257B2 (en) 2016-02-19 2019-11-06 東京エレクトロン株式会社 Substrate processing method

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4521952A (en) * 1982-12-02 1985-06-11 International Business Machines Corporation Method of making integrated circuits using metal silicide contacts
US4589193A (en) * 1984-06-29 1986-05-20 International Business Machines Corporation Metal silicide channel stoppers for integrated circuits and method for making the same
US5262343A (en) * 1991-04-12 1993-11-16 Micron Technology, Inc. DRAM stacked capacitor fabrication process
US5336912A (en) * 1992-07-13 1994-08-09 Kabushiki Kaisha Toshiba Buried plate type DRAM
US5395786A (en) * 1994-06-30 1995-03-07 International Business Machines Corporation Method of making a DRAM cell with trench capacitor
US5658816A (en) * 1995-02-27 1997-08-19 International Business Machines Corporation Method of making DRAM cell with trench under device for 256 Mb DRAM and beyond
US5692281A (en) * 1995-10-19 1997-12-02 International Business Machines Corporation Method for making a dual trench capacitor structure
US5760434A (en) * 1996-05-07 1998-06-02 Micron Technology, Inc. Increased interior volume for integrated memory cell
US5905279A (en) * 1996-04-09 1999-05-18 Kabushiki Kaisha Toshiba Low resistant trench fill for a semiconductor device
US6163045A (en) * 1997-09-30 2000-12-19 Siemens Aktiengesellschaft Reduced parasitic leakage in semiconductor devices
US6194755B1 (en) * 1998-06-22 2001-02-27 International Business Machines Corporation Low-resistance salicide fill for trench capacitors
US6228706B1 (en) * 1999-08-26 2001-05-08 International Business Machines Corporation Vertical DRAM cell with TFT over trench capacitor
US6258689B1 (en) * 1998-08-18 2001-07-10 International Business Machines Corporation Low resistance fill for deep trench capacitor
US20010054387A1 (en) * 1996-11-14 2001-12-27 Jonathan Frankel Heater/lift assembly for high temperature processing chamber
US20020125521A1 (en) * 1999-09-14 2002-09-12 Martin Schrems Trench capacitor with capacitor electrodes and corresponding fabrication method
US6727540B2 (en) * 2002-08-23 2004-04-27 International Business Machines Corporation Structure and method of fabricating embedded DRAM having a vertical device array and a bordered bitline contact
US6797636B2 (en) * 2002-05-31 2004-09-28 Infineon Technologies Ag Process of fabricating DRAM cells with collar isolation layers

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6362371A (en) * 1986-09-03 1988-03-18 Mitsubishi Electric Corp Semiconductor storage device and manufacture thereof
US5002151A (en) * 1986-12-05 1991-03-26 Minnesota Mining And Manufacturing Company Ear piece having disposable, compressible polymeric foam sleeve
EP0495991A4 (en) 1990-08-07 1992-10-28 Seiko Epson Corporation Semiconductor device
WO2001017014A1 (en) 1999-08-30 2001-03-08 Infineon Technologies Ag Storage cell array and a method for the manufacture thereof

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4521952A (en) * 1982-12-02 1985-06-11 International Business Machines Corporation Method of making integrated circuits using metal silicide contacts
US4589193A (en) * 1984-06-29 1986-05-20 International Business Machines Corporation Metal silicide channel stoppers for integrated circuits and method for making the same
US5262343A (en) * 1991-04-12 1993-11-16 Micron Technology, Inc. DRAM stacked capacitor fabrication process
US5336912A (en) * 1992-07-13 1994-08-09 Kabushiki Kaisha Toshiba Buried plate type DRAM
US5395786A (en) * 1994-06-30 1995-03-07 International Business Machines Corporation Method of making a DRAM cell with trench capacitor
US5658816A (en) * 1995-02-27 1997-08-19 International Business Machines Corporation Method of making DRAM cell with trench under device for 256 Mb DRAM and beyond
US5692281A (en) * 1995-10-19 1997-12-02 International Business Machines Corporation Method for making a dual trench capacitor structure
US5905279A (en) * 1996-04-09 1999-05-18 Kabushiki Kaisha Toshiba Low resistant trench fill for a semiconductor device
US5760434A (en) * 1996-05-07 1998-06-02 Micron Technology, Inc. Increased interior volume for integrated memory cell
US6090655A (en) * 1996-05-07 2000-07-18 Micron Technology, Inc. Increased interior volume for integrated memory cell
US20010054387A1 (en) * 1996-11-14 2001-12-27 Jonathan Frankel Heater/lift assembly for high temperature processing chamber
US6163045A (en) * 1997-09-30 2000-12-19 Siemens Aktiengesellschaft Reduced parasitic leakage in semiconductor devices
US6194755B1 (en) * 1998-06-22 2001-02-27 International Business Machines Corporation Low-resistance salicide fill for trench capacitors
US6258689B1 (en) * 1998-08-18 2001-07-10 International Business Machines Corporation Low resistance fill for deep trench capacitor
US6228706B1 (en) * 1999-08-26 2001-05-08 International Business Machines Corporation Vertical DRAM cell with TFT over trench capacitor
US6373091B2 (en) * 1999-08-26 2002-04-16 International Business Machines Corporation Vertical DRAM cell with TFT over trench capacitor
US20020125521A1 (en) * 1999-09-14 2002-09-12 Martin Schrems Trench capacitor with capacitor electrodes and corresponding fabrication method
US6797636B2 (en) * 2002-05-31 2004-09-28 Infineon Technologies Ag Process of fabricating DRAM cells with collar isolation layers
US6727540B2 (en) * 2002-08-23 2004-04-27 International Business Machines Corporation Structure and method of fabricating embedded DRAM having a vertical device array and a bordered bitline contact

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7776756B1 (en) * 2004-04-20 2010-08-17 Kabushiki Kaisha Toshiba Etching apparatus, a method of controlling an etching solution, and a method of manufacturing a semiconductor device
US20100210110A1 (en) * 2004-04-20 2010-08-19 Kabushiki Kaisha Toshiba Etching apparatus, a method of controlling an etching solution, and a method of manufacturing a semiconductor device
US20140001145A1 (en) * 2011-03-04 2014-01-02 Fujifilm Corporation Method of forming a capacitor structure, and a silicon etching liquid used in this method
US20140308819A1 (en) * 2011-12-27 2014-10-16 Fujifilm Corporation Method of producing semiconductor substrate product, and etching method to be used therein
US9159572B2 (en) * 2011-12-27 2015-10-13 Fujifilm Corporation Method of producing semiconductor substrate product, and etching method to be used therein
US8866261B2 (en) 2012-10-31 2014-10-21 International Business Machines Corporation Self-aligned silicide bottom plate for eDRAM applications by self-diffusing metal in CVD/ALD metal process

Also Published As

Publication number Publication date
KR100614290B1 (en) 2006-08-21
DE50205437D1 (en) 2006-02-02
DE10109218A1 (en) 2002-06-27
KR20030088435A (en) 2003-11-19
US20040147074A1 (en) 2004-07-29
WO2002069345A2 (en) 2002-09-06
EP1364373B1 (en) 2005-12-28
US6998307B2 (en) 2006-02-14
TW546781B (en) 2003-08-11
EP1364373A2 (en) 2003-11-26
WO2002069345A3 (en) 2003-03-06

Similar Documents

Publication Publication Date Title
US20060073659A1 (en) Method for fabricating a storage capacitor
US8916435B2 (en) Self-aligned bottom plate for metal high-K dielectric metal insulator metal (MIM) embedded dynamic random access memory
US8536008B2 (en) Manufacturing method of vertical channel transistor array
US5943581A (en) Method of fabricating a buried reservoir capacitor structure for high-density dynamic random access memory (DRAM) circuits
US20060057814A1 (en) Fabricating a memory cell arrangement
US9059320B2 (en) Structure and method of forming enhanced array device isolation for implanted plate EDRAM
US20020190298A1 (en) Trench capacitor of a dram memory cell with a metallic collar region and a non-metallic buried strap to a selection transistor
KR20180129387A (en) Semiconductor device and method for fabricating the same
US7199414B2 (en) Stress-reduced layer system for use in storage capacitors
US6987295B2 (en) Trench capacitor and method for fabricating the trench capacitor
US7410864B2 (en) Trench and a trench capacitor and method for forming the same
US6762110B1 (en) Method of manufacturing semiconductor device having capacitor
US7595521B2 (en) Terraced film stack
US20050260812A1 (en) Memory cell having a trench capacitor and method for fabricating a memory cell and trench capacitor
KR20020031283A (en) Integrated Circuit Device And Method For Manufacture The Same
US6548348B1 (en) Method of forming a storage node contact hole in a porous insulator layer
US6916704B2 (en) Multiple deposition of metal layers for the fabrication of an upper capacitor electrode of a trench capacitor
US6271099B1 (en) Method for forming a capacitor of a DRAM cell
US6518613B2 (en) Memory cell configuration with capacitor on opposite surface of substrate and method for fabricating the same
US6878613B2 (en) Field-effect transistor having a contact to one of its doping regions, and method for fabricating the transistor
US20100127325A1 (en) Recessed channel transistors, and semiconductor devices including a recessed channel transistor
US20030062562A1 (en) Method for fabricating gate oxides in surrounding gate DRAM concepts
US20080057660A1 (en) Step-gate for a semiconductor device
US20020072172A1 (en) Method of fabricating a storage node
CN116487256A (en) Method for manufacturing memory element

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION