US20050077562A1 - Self-aligned array contact for memory cells - Google Patents
Self-aligned array contact for memory cells Download PDFInfo
- Publication number
- US20050077562A1 US20050077562A1 US10/605,590 US60559003A US2005077562A1 US 20050077562 A1 US20050077562 A1 US 20050077562A1 US 60559003 A US60559003 A US 60559003A US 2005077562 A1 US2005077562 A1 US 2005077562A1
- Authority
- US
- United States
- Prior art keywords
- bitlines
- conductive
- external
- metals
- troughs
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/482—Bit lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/485—Bit line contacts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/50—Peripheral circuit region structures
Definitions
- the present invention relates to the structure and fabrication of integrated circuits, especially integrated circuits including memory.
- groundrule As the minimum size for defining features of an integrated circuit (also referred to as the “groundrule”) shrinks from one generation to the next, the tolerances for performing the various processes in fabricating an integrated circuit become tighter. While some features of an integrated circuit can be readily shrunk in proportion to the reduced groundrule, other features cannot. With each reduction in the groundrule, the properties of particular processes and materials limit the ability to construct certain features at reduced sizes.
- DRAMs dynamic random access memories
- integrated circuits having both logic circuits and embedded DRAMs.
- DRAMs are generally designed to the smallest groundrule, in order to provide maximum data storage capacity within very small integrated circuit area.
- the structure of a conventional DRAM 10 is illustrated in top-down (plan) view in FIG. 1 .
- the DRAM includes a memory cell array 12 having memory cells each including a transistor formed in a semiconductor substrate and a storage capacitor (not shown in FIG. 1 ).
- the term “horizontal” means in a direction parallel to the major surface of the semiconductor substrate.
- the DRAM 10 includes wordlines (e.g. wordlines W 1 , W 2 , . . .
- the wordlines typically include conductor portions including polysilicon and/or a metal and/or a metal silicide.
- the wordline typically is encapsulated with an insulator, i.e. having an insulating cap above the conductor and insulating spacers formed on sidewalls of the conductor.
- Bitlines e.g. bitlines B 1 , . . . Bn, run over the memory array 12 in a second horizontal direction transverse to the wordlines.
- Transistors of the memory cell array are operated by the wordlines.
- the transistors of a row of memory cells are turned on by a certain wordline. Pairs of bitlines then carry signals representative of data bits between the memory cells of which the transistors are turned on and sense amplifiers 140 through 142 .
- the pairs of bitlines are connected to sense amplifiers which alternate between a first external region 14 which is disposed near a first edge of the memory array 12 and a second external region 16 which is disposed near a second edge of the memory array 12 .
- a pair of bitlines B 1 , B 2 carry signals between a pair of memory cells and a sense amplifier 140 located in region 14 .
- a pair of bitlines B 3 , B 4 carry signals between a pair of memory cells and a sense amplifier 141 located in region 16 .
- a pair of bitlines Bn- 1 , Bn carry signals between a pair of memory cells and a sense amplifier 142 located in region 14 .
- Bitlines are connected to each memory cell through a contact 18 to the substrate.
- the bitline contact 18 is a vertically oriented conductive structure that contacts a transistor drain region formed in the substrate.
- the bitline is formed through an opening between two adjacent word-lines, e.g W 1 , and W 2 .
- the bitline contacts 18 are formed in a borderless manner to the wordlines by etching selective to the material of the insulating cap and spacers and depositing polysilicon and/or a metal silicide to fill the resultant opening.
- bitlines and bitline contacts in advanced DRAMs are formed by two patterning processes.
- a critical dimension mask is used to define patterns for forming the bitline contacts in the array region 12 .
- the patterns produced by the first patterning process can include only via patterns or they can be line-space patterns.
- Heavily doped polysilicon or other suitable conductor is deposited in the via patterns and/or line patterns to form the bitline contacts between encapsulated wordlines. If line patterns are formed in the first process, a linearly extending lower layer of polysilicon may also be formed on the bitline contacts as a lower layer of the bitlines. Thereafter, an inter-level dielectric layer is deposited.
- a second critical dimension mask is used to define the locations for forming first level horizontally oriented conductive lines in both the memory array region 12 and in the external regions 14 and 16 outside of the memory array region 12 .
- these conductive lines are formed either as bitlines or as upper metal layers of bit-lines. Patterning the conductive lines of the external regions and the memory cell array area with the same mask ensures that the conductive lines interconnect the memory array region to the external regions.
- FIG. 1B is a top-down view illustrating the overlay of the metal patterns 20 in the array area 12 relative to the bitline contacts 18 and/or lower bitline layer 22 .
- the groundrule is very small, e.g. in the neighborhood of 100 nm and smaller, it becomes impossible to overlay the metal patterns 20 in alignment with the bitline contacts 18 .
- the metal patterns 20 are somewhat misaligned with the bitline contacts 18 and lower bitline layer 22 .
- bitline contact (CB) 18 This results in small spacing 24 between bitline contact (CB) 18 and the metal pattern 20 .
- bitline B 2 bitline contact
- Such misalignment results in complete failure of the memory array region, requiring the integrated circuit to be discarded. Misalignment to smaller degrees can degrade the devices by introducing higher contact resistivities.
- FIG. 2 illustrates worst case overlay results between bit-line contacts (CB) and the first level metal patterns (M 0 ) which form the upper layer of bitlines, as formed according to the conventional process described above.
- FIG. 2 illustrates the worst cases which result when the processes used to form the bitline contacts and the first level metal patterns are performed under worst conditions within processing tolerances.
- the positive numbers on the vertical axis represent the spacing which separates a particular CB pattern from an M 0 pattern that are out of alignment. Ideally, each CB pattern should line up perfectly with the same M 0 pattern. Misalignment results in these patterns failing to line up. Negative numbers indicate overlap between a CB pattern and the adjacent M 0 pattern.
- the horizontal axis is in the direction of decreasing minimum feature size, i.e. the groundrule.
- the data points indicated by circular markers are for processing without etch bias.
- the data points indicated by triangular markers are for processing when etch bias is used.
- the CB pattern and the adjacent M 0 pattern begin to overlap when the groundrule is decreased below about 150 nm. For example, when the groundrule is 100 nm, the overlap between CB and adjacent M 0 is potentially up to about 30 nm when no etch bias is applied and potentially as high as 50 nm when etch bias is applied.
- bitline contact patterns and/or lower layer bitline patterns and metal layer bitline patterns that are formed thereon.
- a method of forming bitlines for a memory cell array of an integrated circuit and conductive lines interconnecting transistors of an external region outside of the memory cell array includes patterning troughs in a dielectric region covering the memory cell array according to a first critical dimension mask. Bitline contacts to a substrate and bitlines are formed in the troughs. Thereafter, conductive lines are formed which consist essentially of at least one material selected from the group consisting of metals and conductive compounds of metals in horizontally oriented patterns patterned by a second critical dimension mask, wherein the conductive lines interconnect the bitlines to transistors of external circuitry outside of the memory cell array.
- FIG. 1A is a top-down view illustrating the layout of a prior art dynamic random access memory array (DRAM).
- DRAM dynamic random access memory array
- FIG. 1B is a top-down view illustrating overlay error between bitline contacts and metal bitline patterns of a prior art dynamic random access memory array (DRAM).
- DRAM dynamic random access memory array
- FIG. 2 is a diagram graphically illustrating relationship between worst case processing conditions and overlay error, as a function of reduction in the minimum feature size.
- FIGS. 3 through 10 B are cross-sectional views illustrating structures and stages in processing according to an embodiment of the invention.
- FIG. 11 is a cross-sectional view illustrating a structure resulting from processing according to an alternative embodiment of the invention.
- FIG. 3 illustrates an initial stage in processing according to an embodiment of the invention.
- a substrate 300 is provided, over which a dielectric layer 305 and other structures are formed.
- the term “substrate” means any region of single-crystal semiconductor material in which transistors are commonly formed.
- the substrate employed in the present invention can include any semiconducting material, including, but not limited to: Si, Ge, SiGe, GaP, InAs, InP and all other III/V compound semiconductors.
- the substrate may also be composed of a layered semiconductor such as Si/SiGe, Si/SiO 2 /Si or silicon-on-insulator (SOI) or other semiconductor-on-insulator having a single-crystal semiconductor region as an uppermost layer.
- the substrate may be of n-type or p-type conductivity depending on the type of device or devices to be fabricated.
- the substrate may contain various isolation regions such as shallow trench isolation (STI) regions, LOCOS (local oxidation of silicon) regions or other like isolation regions either formed in the substrate or on a surface thereof.
- the substrate 300 and the structures formed over the substrate 300 are divided into a memory array region 310 and an external circuitry region 350 .
- An isolation structure 360 is provided in the substrate 300 where the memory array region 310 meets the external region 350 .
- the isolation structure can be a trench isolation region, for example, or less preferably, a field oxide formed by LO-Cos.
- a plurality of encapsulated conductors 330 are provided in the memory array region 310 which run in a first horizontal direction (i.e. in a direction into and out of the page) over a major surface 303 of a single-crystal semiconductor region of the substrate 300 .
- Each encapsulated conductor 330 includes a conductor 315 and insulative material 320 formed over the conductor 315 and on sidewalls of the conductor 315 .
- the insulative material 320 can be a dielectric such as, but not limited to silicon nitride and/or silicon dioxide and/or silicon oxynitride.
- the insulative material 320 is preferably silicon nitride to provide etch selectivity in later processing steps relative to a interlevel dielectric layer 370 deposited over the encapsulated conductors 330 when such dielectric layer 370 includes silicon dioxide.
- the encapsulated conductors 330 can be both wordlines and gate conductors of a memory array, when the channel regions of transistors of the memory array are oriented in a direction parallel to the major surface of the substrate.
- the dielectric layer 305 is a gate dielectric.
- the conductors 330 can be only wordlines of a memory array, as connected to gate conductors of transistors having vertically oriented channels formed below the major surface of the substrate.
- dielectric layer 305 is an array top oxide rather than a gate dielectric.
- only some of the conductive lines 330 can contact memory cells as wordlines in a particular cross-section of the memory array region 310 .
- Other conductive lines may only be “passing conductors” having no interconnection within the cross-section shown in FIG. 3 to memory cells.
- the external region 350 includes one or more gate conductors 355 as well, shown here as an encapsulated gate conductor having a conductor 325 and insulative material 328 formed on the top and sides thereof. Such encapsulation is provided in the external region 350 according to a preferred embodiment. In an alternative embodiment, the encapsulation is not present or may only be present on sidewalls but not on top of the conductor 325 . As shown in FIG. 3 , an interlevel dielectric layer (ILD) 370 is formed over and between conductors 330 and 355 .
- ILD interlevel dielectric layer
- Processing includes defining line-space patterns in a photoresist layer 334 above the memory array region 310 with a first critical dimension mask.
- the line-space patterns are used to etch troughs in the ILD 370 which extend at least to the dielectric layer 305 .
- Etching is conducted preferably by a reactive ion etch (RIE) which etches preferentially in the vertical direction. Such etch is conducted selective to the insulative material 320 that encapsulates the conductors 315 .
- RIE reactive ion etch
- the insulative material 320 can consist essentially of a nitride such as silicon nitride, and the etch be performed selective to the (silicon) nitride. During such etch, the external region 350 is protected from erosion by a layer of material such as the photoresist 334 used to form the line-space patterns in the memory array region 310 .
- trough 332 is illustrated in the cross-section of FIG. 4 by the absence of ILD 370 on the left hand side of the figure. Note that in different cross-sections, the ILD 370 is present in the memory array region 310 , both in front of and behind the cross-section shown in FIG. 4 .
- Such trough 332 may extend only to the level of the dielectric layer 305 where such dielectric layer 305 is to remain as an array top oxide, for example, where trough 332 lands on array top oxide 305 adjacent to a passing conductor of a vertical device DRAM array.
- the troughs extend to contact the substrate 300 in areas where bitline contacts are to be formed. Such result may be accomplished by the nature of the dielectric layer 305 itself which may be locally thin in places where bitline contacts are to be formed and thicker in other places, e.g. locations of array top oxide.
- a first material is deposited over the structure to fill the trough 332 and form layer 500 as shown having overfill 502 above the dielectric region 370 in the external region and the memory array region.
- This layer 500 contacts the substrate 300 in the gaps 302 between the encapsulated conductors 330 , thus forming bitline contacts.
- Layer 500 can be heavily doped polysilicon, or alternatively, can include one or more other conductive metals such as metals or conductive compounds of metals, e.g. metal silicides.
- the layer 500 is etched back to remove the overfill 502 from the top of the ILD 370 in the external region 350 and in places where the overfill covers the ILD 370 in the memory array region 310 .
- Etch back is typically performed by an isotropic etch process selective to the deposited conductive material in the trough 332 .
- layer 500 need only be etched back to such extent that the overfill 502 is cleared from the top surface of the ILD 370 in the external region 350 and memory array region 310 . In practice, reasons often exist for etching back layer 500 to a greater extent. Referring to FIG. 6 , in an embodiment of the invention, layer 500 is etched back such that it is recessed to a level 600 which is at or below the top surface of the encapsulated conductors 330 , and bit-line contacts 602 remain between conductors 330 .
- Recessing layer 500 to such extent is favored when the bit-line contact material is polysilicon because polysilicon, even when heavily doped, is much less conductive than metals and conductive compounds of metals, e.g. metal silicides, from which layer 500 can be formed.
- FIG. 7 illustrates another alternative in which layer 500 is recessed to a level 700 which is lower than a top surface of ILD 370 .
- layer 500 need only be recessed to an extent at which the top surface of ILD 370 is cleared of the conductive material so as to prevent shorting between the conductive lines 500 formed in the troughs.
- the conductive material is a metal or compound of metal. Typically, this results in the layer 500 being recessed to a level 700 at least somewhat below the top surface of the ILD.
- the conductive material is recessed to the same level as the ILD 370 .
- Such vias include vias 800 for forming interconnections between gate conductors 355 of transistors in the external region 350 .
- vias 802 which extend to the substrate 300 which are used to form interconnections to source or drain regions of the transistors which are disposed in the substrate 300 .
- a layer of photoresist 810 is deposited over the structure as shown and patterned by a critical dimension mask. The ILD 370 is then etched according to the photoresist patterns to form the vias 800 , 802 as shown.
- Damascene processing means etching a trough in a dielectric material and thereafter filling the trough with a conductive material to form a conductive line or conductive interconnect pattern.
- Damascene processing is especially well-suited to dense DRAM circuit technology in which large numbers of devices are packed tightly into an area of an integrated circuit. As feature sizes become smaller, the cross-section of conductive lines shrinks but often without reducing the length of the lines, such that higher resistance results. Consequently, resistance must be managed carefully. Damascene processing provides more exact dimensional control over small geometries, thereby helping to keep resistance within limits.
- a second critical dimension mask separate from that used to pattern troughs for the bitline, is used to define the troughs 900 , 902 , and 904 in the upper part of the ILD 370 .
- conductive material will be deposited in the troughs to form conductive lines.
- the troughs 900 , 902 and 904 extend in a horizontal direction which is transverse to the cross-section that is illustrated in FIG. 9 . Stated another way, the troughs extend in a direction into and out of the page in FIG. 9 .
- a first trough 900 is formed in an overlay region 900 disposed above the isolation region 360 .
- Trough 900 is etched at least to the level of the metallic layer 600 of bitlines of the memory array region 310 .
- trough 900 provides conductive interconnection to horizontally extending conductive patterns of the external region, which, in turn, are conductively interconnected to transistor gate contacts and substrate contacts in the external region 350 .
- Forming the trough 900 in the overlay region above the isolation region 360 helps to assure that a conductive pattern formed in the trough 900 thereafter will not unintentionally provide a conductive path to other elements of the integrated circuit such as transistors which are disposed in the substrate 300 .
- Trough 900 is wider than each trough 332 that was formed in the ILD 370 in the memory array region 310 so as to assure good contact between the metal conductive patterns of the external region 350 and the bitlines 600 that are formed in the memory array region 310 .
- Trough 900 is also overetched relative to the top of the bitlines 600 such that the bottom 905 of each trough 900 is lower than the top 907 of each bitline to assure that the metal interconnection that is formed later in the trough 900 provides good interconnection to the bitline 600 .
- troughs 902 and 904 are simultaneously formed in the ILD 370 in the external region 350 when the trough 900 is formed.
- trough 902 interconnects the gate 355 of a transistor of the external region 350 to another element of the integrated circuit.
- trough 904 interconnects a source, drain or channel region 908 (e.g. as a body contact) of a transistor formed in the substrate with another element of the integrated circuit.
- a CMOS latch or flip-flop requires cross-coupled CMOS transistor pairs. Such cross-coupled CMOS transistor pairs include interconnections between the gates of some transistors and the source or drain regions of other transistors. Such interconnections can be made through conductive patterns including troughs 900 , 902 that are filled with a conductive layer of metal and/or a conductive compound of metal.
- the vias 800 , 802 can be formed after the troughs 900 , 902 and 904 are formed.
- lithography considerations would need to be altered.
- a planarizing layer may need to be formed to cover the troughs before the vias are patterned.
- a bi-layer includes such planarizing layer as a first layer used to planarize uneven topography, such first layer often being planarized by a specific planarization technique.
- the bilayer also includes a second layer including a photoresist, formed over the first layer. The photoresist then presents a substantially planar surface that is suitable for lithographic patterning.
- a metallic conductive material is deposited in troughs 900 , 902 , and 904 to form the contacts 1010 and 1012 to transistors in the external region 350 , a horizontally extending conductive pattern 1000 in the overlay region and horizontally extending conductive patterns 1002 and 1004 in the external region.
- the conductive pattern 1000 interconnects a bitline 600 with circuitry in the external region 350 such as a sense amplifier.
- Conductive patterns 1002 and 1003 are coupled to transistor gate contact 1010 and transistor source/drain contact 1012 , respectively.
- the metallic conductive material can include one or more metals and/or one or more conductive compounds of metals (for example, a metal silicide).
- the metal preferably includes metals such as tungsten and titanium which for which chemical vapor deposition techniques are available. However, other metals can be utilized as well, such as aluminum (AL), copper (cu), iridium (Ir), niobium (Nb), platinum (Pt), rhenium (Re), rhodium (Rh), ruthenium (Ru), tantalum (Ta), vanadium (V).
- Suitable metal compounds include, but are not limited to, one or more of the following: suicides of tungsten, titanium, cobalt and nickel, and nitrides of titanium and tantalum, as well as tantalum silicon nitride (TaSiN).
- one or more adhesion promoting layers and/or one or more diffusion barrier layers may be provided which may include one or more of the nitrides indicated above.
- FIG. 10B is a top-down view illustrating resulting conductive lines, as patterned in the memory array region 310 and external regions 350 and 352 .
- the upper layer 600 of the bitlines B 1 . . . Bn extends horizontally across the memory array region 310 as a layer that is self-aligned to the bitline contacts (and lower bitline layer when present) in troughs that are defined by a single critical dimension mask. Alternating pairs of the bitlines B 1 through Bn are connected to horizontally extending conductive lines 1006 in an external region 350 on the right side of the memory array region 310 by conductive patterns 1000 .
- Alternating pairs of the bitlines B 1 through Bn are connected to other horizontally extending conductive lines 1008 in the other external region 352 on the left side of the memory array region 310 by conductive patterns 1000 on that side.
- the horizontally extending conductive lines 1006 interconnect certain pairs of the bitlines to sense amplifiers (not shown) in external region 350 .
- the horizontally extending conductive lines 1008 interconnect other pairs of the bitlines to sense amplifiers (not shown) in external region 352 .
- Each interconnection between a horizontally extending conductive line and a sense amplifier includes contacts 1010 and 1012 to the gate conductor and substrate regions of transistors.
- FIG. 11 illustrates an alternative embodiment of the invention in which an isolating structure 365 is formed above the major surface 303 of the substrate, rather than below the major surface, as shown and described in the foregoing with respect to FIGS. 3 through 10 A.
- isolating structure 365 is preferably formed by the same process by which word-lines 330 of the memory array region and gate conductor 355 of the external region are formed.
- the isolating structure includes a conductive line 375 formed in contact with the dielectric layer 305 formed on the major surface 303 of the substrate, an insulative material covering both the top and sidewalls of the conductive line 375 .
- isolating structure 365 may be formed rather than the isolating structure 360 ( FIG. 10A ) for a number of reasons.
- the processing of the isolating structure 365 may be more easily integrated into other processing for forming the wordlines and gate conductors of the integrated circuit.
- Such isolation structure may also be selected for quality and consistency of results.
- an uninterrupted deposition process is used.
- uninterrupted it is meant that a deposition process is used which is not interrupted by intervening etch and patterning steps.
- the troughs 332 ( FIG. 4 ), vias 800 , 802 ( FIG. 8 ) and troughs 900 , 902 and 904 are all defined first.
- One or more planarized bilayers are utilized to pattern troughs 332 , vias 800 , 802 and/or troughs 900 - 904 when defining others of the troughs 332 , vias 800 , 802 and troughs 900 - 904 .
- a conductive material consisting essentially of at least one material selected from metals and conductive compounds of metals is deposited to fill the troughs and vias.
- bitlines of a memory cell array and conductive lines interconnecting transistors of an external region outside of the memory cell array are provided.
- the bitlines and the bitline contacts are formed in troughs patterned in a dielectric region covering the memory cell array according to a first critical dimension mask.
- a first critical dimension mask By forming the bitlines and bitline contacts in troughs defined by the same critical dimension mask, no overlay error results in that process. Forming the bitlines in this way prevents short-circuiting between adjacent lines relative to bitline structures which have an M 0 (upper metallic) layer which is defined by a separate mask from a CB (lower) layer including bitline contact, as described above relative to FIGS. 1A through 2 .
- a second critical dimension mask is then used to separately pattern horizontally oriented lines which interconnect external transistors in the external region outside of the memory array and interconnect the bitlines to external transistors.
- the separation of the lithography steps for forming the bitlines in the memory array region from those which form the conductive lines of the external region also allow the lithography conditions to be optimized separately for each region.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The present invention relates to the structure and fabrication of integrated circuits, especially integrated circuits including memory.
- As the minimum size for defining features of an integrated circuit (also referred to as the “groundrule”) shrinks from one generation to the next, the tolerances for performing the various processes in fabricating an integrated circuit become tighter. While some features of an integrated circuit can be readily shrunk in proportion to the reduced groundrule, other features cannot. With each reduction in the groundrule, the properties of particular processes and materials limit the ability to construct certain features at reduced sizes.
- This challenge particularly impacts the design of dynamic random access memories (DRAMs) and integrated circuits having both logic circuits and embedded DRAMs. DRAMs are generally designed to the smallest groundrule, in order to provide maximum data storage capacity within very small integrated circuit area. The structure of a
conventional DRAM 10 is illustrated in top-down (plan) view inFIG. 1 . The DRAM includes amemory cell array 12 having memory cells each including a transistor formed in a semiconductor substrate and a storage capacitor (not shown inFIG. 1 ). As used herein, the term “horizontal” means in a direction parallel to the major surface of the semiconductor substrate. As shown inFIG. 1 , theDRAM 10 includes wordlines (e.g. wordlines W1, W2, . . . Wn) which run in a first horizontal direction over amemory array 12. The wordlines typically include conductor portions including polysilicon and/or a metal and/or a metal silicide. The wordline typically is encapsulated with an insulator, i.e. having an insulating cap above the conductor and insulating spacers formed on sidewalls of the conductor. Bitlines, e.g. bitlines B1, . . . Bn, run over thememory array 12 in a second horizontal direction transverse to the wordlines. - Transistors of the memory cell array are operated by the wordlines. The transistors of a row of memory cells are turned on by a certain wordline. Pairs of bitlines then carry signals representative of data bits between the memory cells of which the transistors are turned on and
sense amplifiers 140 through 142. As shown inFIG. 1 , the pairs of bitlines are connected to sense amplifiers which alternate between a firstexternal region 14 which is disposed near a first edge of thememory array 12 and a secondexternal region 16 which is disposed near a second edge of thememory array 12. For example, a pair of bitlines B1, B2 carry signals between a pair of memory cells and asense amplifier 140 located inregion 14. A pair of bitlines B3, B4 carry signals between a pair of memory cells and asense amplifier 141 located inregion 16. A pair of bitlines Bn-1, Bn carry signals between a pair of memory cells and asense amplifier 142 located inregion 14. - Bitlines are connected to each memory cell through a
contact 18 to the substrate. Thebitline contact 18 is a vertically oriented conductive structure that contacts a transistor drain region formed in the substrate. The bitline is formed through an opening between two adjacent word-lines, e.g W1, and W2. Typically, thebitline contacts 18 are formed in a borderless manner to the wordlines by etching selective to the material of the insulating cap and spacers and depositing polysilicon and/or a metal silicide to fill the resultant opening. - Conventionally, bitlines and bitline contacts in advanced DRAMs are formed by two patterning processes. A critical dimension mask is used to define patterns for forming the bitline contacts in the
array region 12. The patterns produced by the first patterning process can include only via patterns or they can be line-space patterns. Heavily doped polysilicon or other suitable conductor is deposited in the via patterns and/or line patterns to form the bitline contacts between encapsulated wordlines. If line patterns are formed in the first process, a linearly extending lower layer of polysilicon may also be formed on the bitline contacts as a lower layer of the bitlines. Thereafter, an inter-level dielectric layer is deposited. - Conventionally, to form the second pattern level, a second critical dimension mask is used to define the locations for forming first level horizontally oriented conductive lines in both the
memory array region 12 and in theexternal regions memory array region 12. In the memory array region, these conductive lines are formed either as bitlines or as upper metal layers of bit-lines. Patterning the conductive lines of the external regions and the memory cell array area with the same mask ensures that the conductive lines interconnect the memory array region to the external regions. - However, it is not possible with normal techniques to fabricate the second patterns by the second critical dimension mask in perfect alignment with the lower level bitline contact patterns and/or lower bitline layer patterns that are formed by the first critical dimension mask. As the groundrule is reduced from one technology generation to the next, this problem worsens.
FIG. 1B is a top-down view illustrating the overlay of themetal patterns 20 in thearray area 12 relative to thebitline contacts 18 and/orlower bitline layer 22. When the groundrule is very small, e.g. in the neighborhood of 100 nm and smaller, it becomes impossible to overlay themetal patterns 20 in alignment with thebitline contacts 18. As shown inFIG. 1B , themetal patterns 20 are somewhat misaligned with thebitline contacts 18 andlower bitline layer 22. This results insmall spacing 24 between bitline contact (CB) 18 and themetal pattern 20. As the groundrule is decreased, potential misalignment increases, such that thespacing 24 decreases to the point where themetal pattern 20 for a bitline, e.g. bitline B2, touches thebitline contacts 18 and/orlower bitline layer 22 of a neighboring bitline such as bitline B1. Such misalignment results in complete failure of the memory array region, requiring the integrated circuit to be discarded. Misalignment to smaller degrees can degrade the devices by introducing higher contact resistivities. -
FIG. 2 illustrates worst case overlay results between bit-line contacts (CB) and the first level metal patterns (M0) which form the upper layer of bitlines, as formed according to the conventional process described above.FIG. 2 illustrates the worst cases which result when the processes used to form the bitline contacts and the first level metal patterns are performed under worst conditions within processing tolerances. InFIG. 2 , the positive numbers on the vertical axis represent the spacing which separates a particular CB pattern from an M0 pattern that are out of alignment. Ideally, each CB pattern should line up perfectly with the same M0 pattern. Misalignment results in these patterns failing to line up. Negative numbers indicate overlap between a CB pattern and the adjacent M0 pattern. The horizontal axis is in the direction of decreasing minimum feature size, i.e. the groundrule. The data points indicated by circular markers are for processing without etch bias. The data points indicated by triangular markers are for processing when etch bias is used. As indicated inFIG. 2 , under worst case processing conditions, the CB pattern and the adjacent M0 pattern begin to overlap when the groundrule is decreased below about 150 nm. For example, when the groundrule is 100 nm, the overlap between CB and adjacent M0 is potentially up to about 30 nm when no etch bias is applied and potentially as high as 50 nm when etch bias is applied. - Therefore, it is apparent that the prior art methods result in overlay error between bitline contacts and/or a lower bitline layer formed by a first critical dimension mask and the metal patterns formed by a separate critical dimension mask. As the groundrule is decreased, such overlay error has a greater and more destructive impact on processing.
- Accordingly, it would be desirable to eliminate the overlay error between bitline contact patterns and/or lower layer bitline patterns and metal layer bitline patterns that are formed thereon.
- It would further be desirable to provide a process for defining metal layer bitline patterns by the same critical dimension mask that is used to form the bitline contacts and/or lower layer bitline patterns.
- It would further be desirable to provide a process for defining first level horizontal metal lines of the external regions by a second critical dimension mask that is different from that used to define the metal layer bitline patterns of the memory array region.
- In addition, it would be desirable to provide a process by which improved interconnections are formed between the bitlines of a memory array region and regions external to the memory array.
- A method of forming bitlines for a memory cell array of an integrated circuit and conductive lines interconnecting transistors of an external region outside of the memory cell array is provided. The method includes patterning troughs in a dielectric region covering the memory cell array according to a first critical dimension mask. Bitline contacts to a substrate and bitlines are formed in the troughs. Thereafter, conductive lines are formed which consist essentially of at least one material selected from the group consisting of metals and conductive compounds of metals in horizontally oriented patterns patterned by a second critical dimension mask, wherein the conductive lines interconnect the bitlines to transistors of external circuitry outside of the memory cell array.
-
FIG. 1A is a top-down view illustrating the layout of a prior art dynamic random access memory array (DRAM). -
FIG. 1B is a top-down view illustrating overlay error between bitline contacts and metal bitline patterns of a prior art dynamic random access memory array (DRAM). -
FIG. 2 is a diagram graphically illustrating relationship between worst case processing conditions and overlay error, as a function of reduction in the minimum feature size. -
FIGS. 3 through 10 B are cross-sectional views illustrating structures and stages in processing according to an embodiment of the invention. -
FIG. 11 is a cross-sectional view illustrating a structure resulting from processing according to an alternative embodiment of the invention. -
FIG. 3 illustrates an initial stage in processing according to an embodiment of the invention. As shown inFIG. 3 , asubstrate 300 is provided, over which adielectric layer 305 and other structures are formed. As used herein, the term “substrate” means any region of single-crystal semiconductor material in which transistors are commonly formed. The substrate employed in the present invention can include any semiconducting material, including, but not limited to: Si, Ge, SiGe, GaP, InAs, InP and all other III/V compound semiconductors. The substrate may also be composed of a layered semiconductor such as Si/SiGe, Si/SiO2/Si or silicon-on-insulator (SOI) or other semiconductor-on-insulator having a single-crystal semiconductor region as an uppermost layer. The substrate may be of n-type or p-type conductivity depending on the type of device or devices to be fabricated. - The substrate may contain various isolation regions such as shallow trench isolation (STI) regions, LOCOS (local oxidation of silicon) regions or other like isolation regions either formed in the substrate or on a surface thereof. The
substrate 300 and the structures formed over thesubstrate 300 are divided into amemory array region 310 and anexternal circuitry region 350. Anisolation structure 360 is provided in thesubstrate 300 where thememory array region 310 meets theexternal region 350. The isolation structure can be a trench isolation region, for example, or less preferably, a field oxide formed by LO-Cos. - As further shown in
FIG. 3 , a plurality of encapsulatedconductors 330 are provided in thememory array region 310 which run in a first horizontal direction (i.e. in a direction into and out of the page) over amajor surface 303 of a single-crystal semiconductor region of thesubstrate 300. Each encapsulatedconductor 330 includes aconductor 315 andinsulative material 320 formed over theconductor 315 and on sidewalls of theconductor 315. Theinsulative material 320 can be a dielectric such as, but not limited to silicon nitride and/or silicon dioxide and/or silicon oxynitride. Theinsulative material 320 is preferably silicon nitride to provide etch selectivity in later processing steps relative to a interleveldielectric layer 370 deposited over the encapsulatedconductors 330 when suchdielectric layer 370 includes silicon dioxide. - The encapsulated
conductors 330 can be both wordlines and gate conductors of a memory array, when the channel regions of transistors of the memory array are oriented in a direction parallel to the major surface of the substrate. In such case, thedielectric layer 305 is a gate dielectric. Alternatively, theconductors 330 can be only wordlines of a memory array, as connected to gate conductors of transistors having vertically oriented channels formed below the major surface of the substrate. In such case,dielectric layer 305 is an array top oxide rather than a gate dielectric. Also in such case, only some of theconductive lines 330 can contact memory cells as wordlines in a particular cross-section of thememory array region 310. Other conductive lines may only be “passing conductors” having no interconnection within the cross-section shown inFIG. 3 to memory cells. - The
external region 350 includes one ormore gate conductors 355 as well, shown here as an encapsulated gate conductor having aconductor 325 andinsulative material 328 formed on the top and sides thereof. Such encapsulation is provided in theexternal region 350 according to a preferred embodiment. In an alternative embodiment, the encapsulation is not present or may only be present on sidewalls but not on top of theconductor 325. As shown inFIG. 3 , an interlevel dielectric layer (ILD) 370 is formed over and betweenconductors - Referring to
FIG. 4 , processing is now performed to begin forming the bitline contacts and bitlines in thememory array region 310. Processing includes defining line-space patterns in aphotoresist layer 334 above thememory array region 310 with a first critical dimension mask. The line-space patterns are used to etch troughs in theILD 370 which extend at least to thedielectric layer 305. Etching is conducted preferably by a reactive ion etch (RIE) which etches preferentially in the vertical direction. Such etch is conducted selective to theinsulative material 320 that encapsulates theconductors 315. For example, when theILD 370 consists essentially of an oxide, theinsulative material 320 can consist essentially of a nitride such as silicon nitride, and the etch be performed selective to the (silicon) nitride. During such etch, theexternal region 350 is protected from erosion by a layer of material such as thephotoresist 334 used to form the line-space patterns in thememory array region 310. - One
such trough 332 is illustrated in the cross-section ofFIG. 4 by the absence ofILD 370 on the left hand side of the figure. Note that in different cross-sections, theILD 370 is present in thememory array region 310, both in front of and behind the cross-section shown inFIG. 4 .Such trough 332 may extend only to the level of thedielectric layer 305 where suchdielectric layer 305 is to remain as an array top oxide, for example, wheretrough 332 lands on arraytop oxide 305 adjacent to a passing conductor of a vertical device DRAM array. The troughs extend to contact thesubstrate 300 in areas where bitline contacts are to be formed. Such result may be accomplished by the nature of thedielectric layer 305 itself which may be locally thin in places where bitline contacts are to be formed and thicker in other places, e.g. locations of array top oxide. - Next, as illustrated in
FIG. 5 , a first material is deposited over the structure to fill thetrough 332 andform layer 500 as shown havingoverfill 502 above thedielectric region 370 in the external region and the memory array region. Thislayer 500 contacts thesubstrate 300 in thegaps 302 between the encapsulatedconductors 330, thus forming bitline contacts.Layer 500 can be heavily doped polysilicon, or alternatively, can include one or more other conductive metals such as metals or conductive compounds of metals, e.g. metal silicides. - Thereafter, the
layer 500 is etched back to remove theoverfill 502 from the top of theILD 370 in theexternal region 350 and in places where the overfill covers theILD 370 in thememory array region 310. Etch back is typically performed by an isotropic etch process selective to the deposited conductive material in thetrough 332. - In order to permit subsequent processing to proceed,
layer 500 need only be etched back to such extent that theoverfill 502 is cleared from the top surface of theILD 370 in theexternal region 350 andmemory array region 310. In practice, reasons often exist for etching backlayer 500 to a greater extent. Referring toFIG. 6 , in an embodiment of the invention,layer 500 is etched back such that it is recessed to alevel 600 which is at or below the top surface of the encapsulatedconductors 330, and bit-line contacts 602 remain betweenconductors 330.Recessing layer 500 to such extent is favored when the bit-line contact material is polysilicon because polysilicon, even when heavily doped, is much less conductive than metals and conductive compounds of metals, e.g. metal silicides, from whichlayer 500 can be formed. -
FIG. 7 illustrates another alternative in whichlayer 500 is recessed to alevel 700 which is lower than a top surface ofILD 370. As described above,layer 500 need only be recessed to an extent at which the top surface ofILD 370 is cleared of the conductive material so as to prevent shorting between theconductive lines 500 formed in the troughs. This alternative is favored when the conductive material is a metal or compound of metal. Typically, this results in thelayer 500 being recessed to alevel 700 at least somewhat below the top surface of the ILD. In a particular embodiment, the conductive material is recessed to the same level as theILD 370. - Thereafter, as shown in
FIG. 8 , further processing is performed to pattern vertically extending contact holes or “vias” in theexternal region 350. Such vias includevias 800 for forming interconnections betweengate conductors 355 of transistors in theexternal region 350. Also included are vias 802 which extend to thesubstrate 300 which are used to form interconnections to source or drain regions of the transistors which are disposed in thesubstrate 300. To perform such processing, a layer ofphotoresist 810 is deposited over the structure as shown and patterned by a critical dimension mask. TheILD 370 is then etched according to the photoresist patterns to form thevias - Thereafter, as shown in
FIG. 9 , further processing is performed to define horizontally extending conductive patterns in theILD 370 in contact with thevias metallic bitline layer 600. With reference toFIGS. 9 and 10 A, a damascene process is utilized to form the horizontally extending conductive patterns. Damascene processing means etching a trough in a dielectric material and thereafter filling the trough with a conductive material to form a conductive line or conductive interconnect pattern. Damascene processing is especially well-suited to dense DRAM circuit technology in which large numbers of devices are packed tightly into an area of an integrated circuit. As feature sizes become smaller, the cross-section of conductive lines shrinks but often without reducing the length of the lines, such that higher resistance results. Consequently, resistance must be managed carefully. Damascene processing provides more exact dimensional control over small geometries, thereby helping to keep resistance within limits. - In this process, a second critical dimension mask, separate from that used to pattern troughs for the bitline, is used to define the
troughs ILD 370. In a later step, as shown inFIG. 10A , conductive material will be deposited in the troughs to form conductive lines. Thetroughs FIG. 9 . Stated another way, the troughs extend in a direction into and out of the page inFIG. 9 . Afirst trough 900 is formed in anoverlay region 900 disposed above theisolation region 360.Trough 900 is etched at least to the level of themetallic layer 600 of bitlines of thememory array region 310. When filled,trough 900 provides conductive interconnection to horizontally extending conductive patterns of the external region, which, in turn, are conductively interconnected to transistor gate contacts and substrate contacts in theexternal region 350. Forming thetrough 900 in the overlay region above theisolation region 360 helps to assure that a conductive pattern formed in thetrough 900 thereafter will not unintentionally provide a conductive path to other elements of the integrated circuit such as transistors which are disposed in thesubstrate 300.Trough 900 is wider than eachtrough 332 that was formed in theILD 370 in thememory array region 310 so as to assure good contact between the metal conductive patterns of theexternal region 350 and thebitlines 600 that are formed in thememory array region 310.Trough 900 is also overetched relative to the top of thebitlines 600 such that the bottom 905 of eachtrough 900 is lower than the top 907 of each bitline to assure that the metal interconnection that is formed later in thetrough 900 provides good interconnection to thebitline 600. - In addition to
trough 900,troughs ILD 370 in theexternal region 350 when thetrough 900 is formed. When later filled with a conductor,trough 902 interconnects thegate 355 of a transistor of theexternal region 350 to another element of the integrated circuit. On the other hand,trough 904 interconnects a source, drain or channel region 908 (e.g. as a body contact) of a transistor formed in the substrate with another element of the integrated circuit. For example, a CMOS latch or flip-flop requires cross-coupled CMOS transistor pairs. Such cross-coupled CMOS transistor pairs include interconnections between the gates of some transistors and the source or drain regions of other transistors. Such interconnections can be made through conductivepatterns including troughs - In another embodiment, the
vias troughs - Thereafter, as shown in
FIG. 10A , a metallic conductive material is deposited introughs contacts external region 350, a horizontally extendingconductive pattern 1000 in the overlay region and horizontally extendingconductive patterns conductive pattern 1000 interconnects abitline 600 with circuitry in theexternal region 350 such as a sense amplifier.Conductive patterns 1002 and 1003 are coupled totransistor gate contact 1010 and transistor source/drain contact 1012, respectively. - The metallic conductive material can include one or more metals and/or one or more conductive compounds of metals (for example, a metal silicide). The metal preferably includes metals such as tungsten and titanium which for which chemical vapor deposition techniques are available. However, other metals can be utilized as well, such as aluminum (AL), copper (cu), iridium (Ir), niobium (Nb), platinum (Pt), rhenium (Re), rhodium (Rh), ruthenium (Ru), tantalum (Ta), vanadium (V). Suitable metal compounds include, but are not limited to, one or more of the following: suicides of tungsten, titanium, cobalt and nickel, and nitrides of titanium and tantalum, as well as tantalum silicon nitride (TaSiN). Optionally, one or more adhesion promoting layers and/or one or more diffusion barrier layers may be provided which may include one or more of the nitrides indicated above.
-
FIG. 10B is a top-down view illustrating resulting conductive lines, as patterned in thememory array region 310 andexternal regions FIG. 10B , theupper layer 600 of the bitlines B1 . . . Bn extends horizontally across thememory array region 310 as a layer that is self-aligned to the bitline contacts (and lower bitline layer when present) in troughs that are defined by a single critical dimension mask. Alternating pairs of the bitlines B1 through Bn are connected to horizontally extendingconductive lines 1006 in anexternal region 350 on the right side of thememory array region 310 byconductive patterns 1000. Alternating pairs of the bitlines B1 through Bn are connected to other horizontally extending conductive lines 1008 in the otherexternal region 352 on the left side of thememory array region 310 byconductive patterns 1000 on that side. The horizontally extendingconductive lines 1006 interconnect certain pairs of the bitlines to sense amplifiers (not shown) inexternal region 350. The horizontally extending conductive lines 1008 interconnect other pairs of the bitlines to sense amplifiers (not shown) inexternal region 352. Each interconnection between a horizontally extending conductive line and a sense amplifier includescontacts -
FIG. 11 illustrates an alternative embodiment of the invention in which an isolatingstructure 365 is formed above themajor surface 303 of the substrate, rather than below the major surface, as shown and described in the foregoing with respect toFIGS. 3 through 10 A. In order to conserve processing steps, isolatingstructure 365 is preferably formed by the same process by which word-lines 330 of the memory array region andgate conductor 355 of the external region are formed. At minimum, the isolating structure includes aconductive line 375 formed in contact with thedielectric layer 305 formed on themajor surface 303 of the substrate, an insulative material covering both the top and sidewalls of theconductive line 375. - It may be desirable to form such isolating
structure 365 rather than the isolating structure 360 (FIG. 10A ) for a number of reasons. The processing of the isolatingstructure 365 may be more easily integrated into other processing for forming the wordlines and gate conductors of the integrated circuit. Such isolation structure may also be selected for quality and consistency of results. - In yet another embodiment of the invention, an uninterrupted deposition process is used. By “uninterrupted” it is meant that a deposition process is used which is not interrupted by intervening etch and patterning steps. In such embodiment, the troughs 332 (
FIG. 4 ),vias 800, 802 (FIG. 8 ) andtroughs pattern troughs 332, vias 800, 802 and/or troughs 900-904 when defining others of thetroughs 332, vias 800, 802 and troughs 900-904. Then, a conductive material consisting essentially of at least one material selected from metals and conductive compounds of metals is deposited to fill the troughs and vias. - According to embodiments of the present invention, structure and method of forming bitlines of a memory cell array and conductive lines interconnecting transistors of an external region outside of the memory cell array are provided. The bitlines and the bitline contacts are formed in troughs patterned in a dielectric region covering the memory cell array according to a first critical dimension mask. By forming the bitlines and bitline contacts in troughs defined by the same critical dimension mask, no overlay error results in that process. Forming the bitlines in this way prevents short-circuiting between adjacent lines relative to bitline structures which have an M0 (upper metallic) layer which is defined by a separate mask from a CB (lower) layer including bitline contact, as described above relative to
FIGS. 1A through 2 . - A second critical dimension mask is then used to separately pattern horizontally oriented lines which interconnect external transistors in the external region outside of the memory array and interconnect the bitlines to external transistors. The separation of the lithography steps for forming the bitlines in the memory array region from those which form the conductive lines of the external region also allow the lithography conditions to be optimized separately for each region.
- While the invention has been described relative to certain preferred embodiments thereof, those skilled in the art will recognize the many modifications and enhancements which can be made without departing from the true scope and spirit of the invention, which is limited only by the appended claims.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/605,590 US6870211B1 (en) | 2003-10-10 | 2003-10-10 | Self-aligned array contact for memory cells |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/605,590 US6870211B1 (en) | 2003-10-10 | 2003-10-10 | Self-aligned array contact for memory cells |
Publications (2)
Publication Number | Publication Date |
---|---|
US6870211B1 US6870211B1 (en) | 2005-03-22 |
US20050077562A1 true US20050077562A1 (en) | 2005-04-14 |
Family
ID=34273195
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/605,590 Expired - Fee Related US6870211B1 (en) | 2003-10-10 | 2003-10-10 | Self-aligned array contact for memory cells |
Country Status (1)
Country | Link |
---|---|
US (1) | US6870211B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060077702A1 (en) * | 2004-10-07 | 2006-04-13 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US20130193499A1 (en) * | 2012-01-31 | 2013-08-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Decoupling capacitor and layout for the capacitor |
US20180182764A1 (en) * | 2016-12-27 | 2018-06-28 | Micron Technology, Inc. | Memory Arrays Comprising Ferroelectric Capacitors |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6262450B1 (en) * | 1998-04-22 | 2001-07-17 | International Business Machines Corporation | DRAM stack capacitor with vias and conductive connection extending from above conductive lines to the substrate |
US20020196651A1 (en) * | 2001-06-22 | 2002-12-26 | Rolf Weis | Memory cell layout with double gate vertical array transistor |
US6570208B2 (en) * | 2001-01-18 | 2003-05-27 | International Business Machines Corporation | 6F2 Trench EDRAM cell with double-gated vertical MOSFET and self-aligned STI |
US6600183B1 (en) * | 1997-07-01 | 2003-07-29 | Texas Instruments Incorporated | Integrated circuit capacitor and memory |
US6737316B2 (en) * | 2001-10-30 | 2004-05-18 | Promos Technologies Inc. | Method of forming a deep trench DRAM cell |
-
2003
- 2003-10-10 US US10/605,590 patent/US6870211B1/en not_active Expired - Fee Related
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6600183B1 (en) * | 1997-07-01 | 2003-07-29 | Texas Instruments Incorporated | Integrated circuit capacitor and memory |
US6262450B1 (en) * | 1998-04-22 | 2001-07-17 | International Business Machines Corporation | DRAM stack capacitor with vias and conductive connection extending from above conductive lines to the substrate |
US6570208B2 (en) * | 2001-01-18 | 2003-05-27 | International Business Machines Corporation | 6F2 Trench EDRAM cell with double-gated vertical MOSFET and self-aligned STI |
US20020196651A1 (en) * | 2001-06-22 | 2002-12-26 | Rolf Weis | Memory cell layout with double gate vertical array transistor |
US6737316B2 (en) * | 2001-10-30 | 2004-05-18 | Promos Technologies Inc. | Method of forming a deep trench DRAM cell |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060077702A1 (en) * | 2004-10-07 | 2006-04-13 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US7528452B2 (en) * | 2004-10-07 | 2009-05-05 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US7847363B2 (en) | 2004-10-07 | 2010-12-07 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US20100309708A1 (en) * | 2004-10-07 | 2010-12-09 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US8093662B2 (en) | 2004-10-07 | 2012-01-10 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US8742529B2 (en) | 2004-10-07 | 2014-06-03 | Kabushiki Kaisha Toshiba | Semiconductor memory |
US20130193499A1 (en) * | 2012-01-31 | 2013-08-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Decoupling capacitor and layout for the capacitor |
US8847320B2 (en) * | 2012-01-31 | 2014-09-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Decoupling capacitor and layout for the capacitor |
US20180182764A1 (en) * | 2016-12-27 | 2018-06-28 | Micron Technology, Inc. | Memory Arrays Comprising Ferroelectric Capacitors |
US10790288B2 (en) * | 2016-12-27 | 2020-09-29 | Micron Technology, Inc. | Memory arrays comprising ferroelectric capacitors |
Also Published As
Publication number | Publication date |
---|---|
US6870211B1 (en) | 2005-03-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9564433B2 (en) | Semiconductor device with improved contact structure and method of forming same | |
US6727539B2 (en) | Embedded vertical DRAM arrays with silicided bitline and polysilicon interconnect | |
US7586149B2 (en) | Circuit device including vertical transistors connected to buried bitlines and method of manufacturing the same | |
JP4911838B2 (en) | Semiconductor device and manufacturing method thereof | |
JP3532325B2 (en) | Semiconductor storage device | |
US6806180B2 (en) | Unitary interconnection structures integral with a dielectric layer | |
US6541333B2 (en) | Semiconductor integrated circuit device and method of manufacturing the same | |
US9209192B2 (en) | Semiconductor device and method of fabricating the same | |
US20070122970A1 (en) | Methods of fabricating memory devices with memory cell transistors having gate sidewall spacers with different dielectric properties | |
JP3860582B2 (en) | Manufacturing method of semiconductor device | |
JP3994073B2 (en) | DRAM cell, method for manufacturing DRAM cell, and method for manufacturing integrated circuit having an array of DRAM cells and support transistors | |
KR20190130928A (en) | Integrated circuit device | |
US20230093872A1 (en) | Semiconductor device and method of manufacturing the same | |
US20220415793A1 (en) | Semiconductor memory device | |
US7005744B2 (en) | Conductor line stack having a top portion of a second layer that is smaller than the bottom portion | |
US20040104409A1 (en) | Self-aligned borderless contacts | |
US20220406785A1 (en) | Integrated Assemblies Having Voids Along Regions of Gates, and Methods of Forming Conductive Structures | |
US20100148228A1 (en) | Semiconductor and manufacturing method of the same | |
US6870211B1 (en) | Self-aligned array contact for memory cells | |
US6982199B2 (en) | Bitline of semiconductor device having stud type capping layer and method for fabricating the same | |
US11980025B2 (en) | Semiconductor device including carbon-containing contact fence | |
US20230284430A1 (en) | Semiconductor apparatus and method of manufacturing the same | |
US20240155833A1 (en) | Semiconductor device | |
US20230209813A1 (en) | Method of fabricating a semiconductor device including contact plug and semiconductor device | |
US20230164980A1 (en) | Semiconductor device and method of fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES NORTH AMERICA CORP, CALIFORN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MALDEI, MICHAEL;REEL/FRAME:014040/0300 Effective date: 20031009 Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DIVAKARUNI, RAMA;FALTERMEIER, JOHNATHAN E.;STRANE, JAY;REEL/FRAME:014040/0297;SIGNING DATES FROM 20031001 TO 20031002 |
|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES NORTH AMERICA CORP.;REEL/FRAME:014515/0249 Effective date: 20040414 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
CC | Certificate of correction | ||
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20090322 |
|
AS | Assignment |
Owner name: QIMONDA AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:023788/0535 Effective date: 20060425 |