US20040243373A1 - Electromagnetic/circuit co-simulation and co-optimization with parametric layout components - Google Patents
Electromagnetic/circuit co-simulation and co-optimization with parametric layout components Download PDFInfo
- Publication number
- US20040243373A1 US20040243373A1 US10/452,820 US45282003A US2004243373A1 US 20040243373 A1 US20040243373 A1 US 20040243373A1 US 45282003 A US45282003 A US 45282003A US 2004243373 A1 US2004243373 A1 US 2004243373A1
- Authority
- US
- United States
- Prior art keywords
- simulation
- model
- layout
- circuit
- database
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004088 simulation Methods 0.000 title claims abstract description 102
- 238000005457 optimization Methods 0.000 title description 19
- 238000000034 method Methods 0.000 claims description 24
- 238000013461 design Methods 0.000 description 76
- 230000008569 process Effects 0.000 description 18
- 238000004458 analytical method Methods 0.000 description 10
- 230000000694 effects Effects 0.000 description 7
- 230000003071 parasitic effect Effects 0.000 description 7
- 238000012938 design process Methods 0.000 description 6
- 230000000704 physical effect Effects 0.000 description 6
- 238000013459 approach Methods 0.000 description 5
- 238000012986 modification Methods 0.000 description 5
- 230000004048 modification Effects 0.000 description 5
- 238000000605 extraction Methods 0.000 description 4
- 238000012795 verification Methods 0.000 description 4
- 230000008901 benefit Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 238000005516 engineering process Methods 0.000 description 3
- 238000012512 characterization method Methods 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 230000001052 transient effect Effects 0.000 description 2
- 239000013598 vector Substances 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 1
- 235000000332 black box Nutrition 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000012942 design verification Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000010606 normalization Methods 0.000 description 1
- 230000008520 organization Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000001172 regenerating effect Effects 0.000 description 1
- 238000004904 shortening Methods 0.000 description 1
- 238000004513 sizing Methods 0.000 description 1
- 238000000638 solvent extraction Methods 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/36—Circuit design at the analogue level
- G06F30/367—Design verification, e.g. using simulation, simulation program with integrated circuit emphasis [SPICE], direct methods or relaxation methods
Definitions
- This invention relates to electromagnetic/circuit co-simulation and co-optimization with parametric layout components.
- a major bottleneck in high-frequency design is the time spent transferring design data between independent design tools for EM analysis and verification.
- the typical process is to first assess the challenging areas of a design that would require further detailed analysis using an EM simulator. In most cases, each such area is captured manually into the EM tool, either by setting it up as a sub-network and exporting it to the EM tool, or manually regenerating the geometry in the EM tool itself. In another step, the EM generated results are manually back-annotated to the original circuit design via black-box representations, a process that is time consuming and cumbersome. This complicates design analysis, especially when several variations of the physical design effects are under study.
- circuit-oriented simulators use the description of a circuit in terms of lumped elements and (coupled) transmission lines to account for distributed effects and/or directly rely on an S-parameter (or equivalently Y- or Z-parameter) description of the different parts of the circuit.
- the circuit simulator approach relies on subdividing the circuit into separate parts for each of which models exist or can be calculated (either (semi)-analytically or using a dedicated CAD-tool). Kirchoff's current and/or voltage laws are then applied to obtain the overall circuit equations and solutions. This approach is fast and therefore easily integrated with advanced optimization techniques.
- the invention facilitates more extensive use of EM simulation, for example in the characterisation and optimisation of layout interconnects to take proper account of parasitic effects, and at the same time helps to control the amount of CPU processing time that is required.
- apparatus for simulating electromagnetic characteristics of an electrical circuit comprising:
- a store for receiving netlist data defining component instances and their topological interconnection in an electrical circuit, said data including layout component instances;
- circuit simulator for performing a circuit simulation using said netlist data, said circuit simulator having:
- FIG. 1 shows an initial circuit schematic for a low-noise amplifier (LNA) the design of which is facilitated by use of the present invention
- FIG. 2 shows an updated circuit schematic for the LNA of FIG. 1, including a parametric layout component for the passive metallization of the LNA;
- FIG. 3 is a block diagram showing principal functional blocks in a design process incorporating the present invention.
- FIG. 4 shows a user-interface dialogue for defining EM simulation control parameters for a parametric layout component
- FIG. 5 shows a user-interface dialogue for setting or resetting EM simulation control values for a parametric layout component instance in a schematic design environment
- FIGS. 6A and 6B illustrate linear interpolation over a line segment and over a triangle respectively.
- FIG. 7 is a flow diagram of an EM model generation and extraction process.
- the invention provides a new concept of “parametric layout components” with an associated EM model database.
- Parametric layout components allow high-frequency circuit designers to incorporate physical design parasitics at the schematic design level. Once generated, the parametric layout components are available from a components library and are usable together with schematic components for concurrent EM/circuit co-simulation and co-optimization. With parametric layout components, high-frequency designers can start physical design analysis alongside analysis of the circuit's electrical performance, in the same schematic window. In other words, by including layout effects at the same time as electrical performance, designers can include real-world effects as they develop their circuits. This new concept goes beyond incremental design flow improvements, and introduces a new paradigm for tackling real-world physical design challenges.
- Each parametric layout component has an associated EM model database that stores physical EM models generated for that parametric layout component.
- the physical EM model generator may be for example a built-in electromagnetic simulation engine in the circuit design system.
- the circuit simulation engine Upon encountering a parametric layout component the circuit simulation engine checks its EM model database for the availability of the required model. If the model is unavailable, the EM engine is invoked to generate the model which is afterwards stored as part of the database.
- This approach provides an automated and user-friendly way to integrate EM simulations in a circuit design environment, preserving full flexibility to combine time domain (Transient) or frequency domain circuit analysis (DC, AC, Harmonic Balance, Envelope, . . . ) with EM-generated models.
- time domain Transient
- DC frequency domain circuit analysis
- AC Harmonic Balance
- the process of generating parametric layout components involves, for example, importing layout artwork into the design environment using a standard translator (e.g. GDSII, DXF, or IGES) or entry by the user using primitive artwork shapes and/or existing layout components.
- a standard translator e.g. GDSII, DXF, or IGES
- Two types of parameters are added to complete the component definition: EM simulation control and physical layout parameters.
- the EM simulation control parameters determine the setup of the electromagnetic simulation during the EM model generation. They specify mesh settings and the frequency range for the S-parameter models.
- the physical layout parameters are captured by either defining a layout perturbation for the primitive artwork shapes associated with the parameter variation or by using one or more of existing layout component parameters as sub-network parameters.
- the layout parameter values can vary in a continuous way.
- the parametric layout component is created using the known capability of circuit design environments to create custom components, according to settings specified by means of the user-interface dialogue shown in FIG. 4. This involves the definition of the layout look-alike schematic symbol size, the definition of the default EM simulation control values for the layout component and the initialization of its model database.
- the finished parametric layout component is stored in the component library of the design environment and can be readily incorporated in a schematic with other schematic elements, such as discrete elements, active devices or lumped elements.
- the parametric layout components can be modified to improve design performance just like any other schematic component and can be utilized in design optimization and real-time tuning exercises alone or with other layout and/or schematic components.
- the schematic symbol for a parametric layout component is an automatically generated scaled copy of the layout artwork. It is layout look-alike in the sense that the actual layout artwork is used in combination with an appropriate scaling factor to draw the symbol.
- the layout look-alike symbol automatically maps the schematic pins of the symbol with the physical locations of layout ports, facilitating interconnection with lumped passive and active components in the schematic design.
- the ability to generate and use parametric layout components that actually look like their physical representation in a schematic makes their use more intuitive. This feature is advantageous when a number of parametric layout components are used together, with or without schematic components, in a single schematic window. For example, a schematic window might contain several parametric layout components in different sub-circuit parts.
- the layout look-alike associated with each symbol makes it easy to identify which sub-circuit it is referencing, without the need to read the part number or open up a sub-network representation.
- FIG. 1 shows the initial circuit schematic for a low noise amplifier (LNA) design.
- FIG. 2 shows the updated circuit schematic including a parametric layout component created for the passive metallization of this LNA on a printed circuit board (PCB).
- the layout look-alike feature makes it very easy to determine which capacitor, inductor, diode, etc. connects to which part of the parametric layout component.
- Parametric layout component(s) encompassing schematic components—For this case, where a parametric layout component will have schematic components added to it (e.g. a PCB layout or a standard component package), users can define the minimum pin-to-pin spacing to equal the length of a standard schematic element. This allows the user to easily insert schematic components within the given parametric layout component.
- standard schematic components' default size e.g. 1-inch
- Layout look-alike schematic symbols also facilitate the otherwise cumbersome process of back-annotating physical layout effects in the schematic circuit design.
- Another feature of the parametric layout components is the associated EM model database that can store multiple models per given component, for different values of the layout parameters. This permits storage and reuse of EM simulation results.
- the EM model database for the parametric layout component is checked for availability of the model for the selected set of parameter values. If the model (for the specified parameters) is not available, the EM simulation is run.
- a multi-dimensional interpolation facility is build into the EM model database to enable fast generation of new interpolated models from previously-calculated models, without the need for a new EM simulation. This feature is helpful in the context of optimization or tuning.
- FIG. 3 is a block diagram showing the principal functional blocks in the EM/circuit co-simulation design process.
- the parametric layout component functionality 10 and the EM model database 12 are highlighted within the dashed rectangle 14 .
- the starting point is an initial schematic design (FIG. 1) for which an initial layout design (the shaded areas of FIG. 2) is created.
- a parametric layout component is created from the initial layout design and added to the schematic component library. This step involves:
- the parametric layout component is created from a layout design built with primitive layout artwork shapes and/or layout components available in the layout design environment.
- the definition and use of artwork shapes and layout components to specify a more complex item is a known function of layout design environments and need not be described in further detail here.
- Two types of parameters are added to parameterize the component definition: EM simulation control and layout modification parameters.
- the EM simulation control parameters determine the setup of the EM simulation used to generate the EM S-parameter models for the parametric layout component. They specify the mesh settings and the frequency range for the EM models.
- An example of a user-interface dialogue for defining the EM simulation control parameters is shown in FIG. 4.
- the layout modification parameters are captured by either defining a layout perturbation for the primitive artwork shapes associated with the parameter variation or by using one or more existing layout component parameters as sub-network parameters.
- the layout parameter values can vary in a continuous way and enable to user to control layout modifications from the schematic design environment.
- the parametric layout component can be used in the schematic environment to update the initial schematic design, including the physical effects of the layout parasitics.
- the performance of the updated schematic design including the parametric layout component can be analyzed by invoking the appropriate circuit simulation tools.
- the designer can run simulations, parameter sweeps, parameter tuning or optimize parameter values in combination with any type of available circuit analysis option (DC, AC, SP, Transient, Harmonic Balance, Envelope, . . . ) in order to meet the design specifications of the electrical design under real-world conditions and to obtain the best possible circuit performance.
- the parameter values for the parametric layout components used in the schematic are treated in the same way as any other ordinary schematic component parameter.
- a parameter dialogue box can be opened. This dialogue allows the user to set or reset the layout parameter values and the EM simulation control values (see example in FIG. 5) to be used for the selected instance.
- the circuit simulator is invoked these parameter values are included in the circuit netlist file that is parsed by the circuit simulator, and passed to the EM model database linked with each parametric layout component.
- the EM model database is dynamically linked into the circuit simulator and controls the EM simulation process. It keeps track of the generated EM S-parameter model samples for the parametric layout component.
- the EM simulator is automatically invoked by the EM model database to generate the EM model for the parametric layout component.
- the resulting EM model is then stored in the EM model database for later reuse.
- Multi-dimensional EM model database interpolation As EM simulations in general tend to be very computer-time expensive when compared to circuit simulations, a multi-dimensional interpolation scheme with respect to layout parameters is implemented in the EM model database that enables fast generation of new models from previously calculated model samples, without the need for a new EM simulation.
- This EM model interpolation scheme is checked for possible use each time a new model sample is requested by the circuit simulator. The EM simulation is invoked only if the model (for the specified parameters) is not present and cannot be obtained by interpolation from existing nearby samples.
- the interpolation scheme is dynamic, in the sense that when insufficient nearby sample are available in the EM model database to enable an accurate interpolation, a minimum necessary number of additional samples are automatically selected to obtain an interpolated result.
- This auto-selection criterion minimizes the number of additional time-consuming EM simulations and avoids the generation of EM model samples for very small layout variations, thereby maximizing the reuse of data from the EM model database.
- the EM model database is filled dynamically during the EM/circuit co-simulation process. Once enough model samples are calculated and stored in the database, all additional new samples can be retrieved using the interpolation scheme. This increases the efficiency of the co-simulation process without sacrificing the accuracy of the models.
- An additional advantage is that this multi-dimensional interpolation scheme enables quick extraction of gradient information, avoiding the numerical mesh noise from EM models generated for very closely spaced samples.
- P (M) -P (0) ⁇ is linearly independent, they span an M-dimensional subspace in the N-dimensional parameter space. Hence, each point in the subspace can be uniquely represented as a linear combination by its subspace coordinates (r 1 , . . . , r M ):
- the S-parameter model in the new sample point P is obtained by the M-dimensional linear interpolation ( 3 ) below from the known S-parameter models in the sample points P (j) .
- Equation (3) provides a good approximation for the S-parameter model in the new sample point provided that:
- the new sample P is located inside the basic cell built by the set of M difference vectors ⁇ P (1) -P (0) , . . . , P (M) -P (0) ⁇
- the new sample P lies “close enough” to the M+1 sample points ⁇ P (0) , P (1) , . . . , p (M) ⁇
- the second condition requires the introduction of a distance measure.
- One suitable measure is the normalized L 1 -distance defined in (5) below, which can easily be calculated from the parameter values.
- the normalization for each parameter p k is with respect to the interpolation delta ⁇ p k . Default values for these interpolation delta's are automatically derived from the selected simulation control parameter values, although the user can overwrite these default values.
- the new sample P is considered to be “close enough” or “neighbour” to the sample point P (j) if the normalized L 1 -distance (5) is smaller than the number of parameters N.
- Model generation and extraction from the EM model database Each time the circuit simulator requests a model for a parametric layout component, the model generation and extraction process shown in FIG. 7 is invoked. In this process, the circuit designer has two control options: the “Reuse Model” and the “Interpolate Model” options, both of which can be set to YES or NO.
- the “Reuse Model” option set by the user is first checked at step 22 . If this option is set to NO, the EM model database query is skipped and the EM simulator is directly invoked to generate the requested model at step 24 . If the “Reuse Model” option is set to YES, the EM model database is queried at step 26 to look for the availability of the model sample. If the requested sample is already stored in the EM model database it is retrieved and reused, at step 28 .
- the “Interpolate Model” option is checked at step 30 , and if this option was disabled by the user, the EM simulator is invoked at step 32 to generate the requested model sample. However, if the “Interpolate Model” option is set to YES, the EM model database checks at step 34 whether the EM model for the new parameter values can be retrieved by multi-dimensional interpolation from existing (neighbouring) samples. In this process, care is taken to ensure that:
- the second requirement is included as the EM model generation process in general is a slow process as compared to the interpolation process.
- the final requirement guarantees that numerical discretisation noise present in the EM-derived models does not affect the accuracy of numerically derived gradients required for the optimization algorithms.
- the interpolation scheme starts with the identification of all samples P (j) in the database with a normalized L 1 -distance smaller than the number of parameters.
- the model for the new sample is generated by invoking the EM simulator at step 36 and added to the EM model database. If one or more neighbour samples are found at step 38 satisfying (6) and at least one sample has a distance smaller than one, than the model for the new sample is retrieved by interpolation at step 40 .
- a minimal set of additional sample points is auto-selected and added to the EM model database, at step 42 , prior to the interpolation.
- the order M is set equal to the minimal number of parameters for which the new sample P and an existing neighbour sample P (k) in the EM model database have different values.
- the sample P (k) is the first sample needed for the interpolation.
- the M other samples are constructed as follows:
- E (ij) is the unit sample that has all parameter values equal to zero except for parameter p ij whose value is one.
- the sign in (7) is chosen to be + or ⁇ such that the value of the parameter p ij for the new sample P lies between that of sample P (k) and P (j) .
- All models for the new interpolation samples P (j) are first generated and added to the model database. After this, the model for the new sample P is retrieved using the M-dimensional linear interpolation scheme.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
- This invention relates to electromagnetic/circuit co-simulation and co-optimization with parametric layout components.
- Technological advances in wireless and wireline data communications have resulted in communications systems and integrated circuits that operate at very high RF, microwave and millimetre-wave frequencies. At these high frequencies the physical effects of metal interconnections between functional components play a major role in the electronic circuit performance. Accurate prediction of the circuit performance before fabrication, by means of electronic design automation (EDA) tools, has become essential for shortening design cycles and lowering engineering cost. Incorporating real-world physical effects in the early stages of the electronic design process is essential for achieving design success with very few design iterations. Yet design approaches in common use do not perform parasitic analysis and physical verification until after attaining the basic prescribed electrical design specifications. As a result, designers focus on getting their electrical designs to work in isolation from physical world effects. This division between electrical and physical design requires designers to exert much extra effort, going back and forth between schematic and layout design in search of the ultimate goal of meeting design specifications under real-world conditions.
- In a typical high-frequency design procedure, several RF and microwave engineers work separately on different parts of an overall design, using the particular expertise of each contributing engineer. Although there are many benefits to this approach, it also introduces some challenges, especially between design implementation in the circuit domain (schematic) and physical domain (layout). Physical design parasitic effects must be incorporated in all high frequency design simulations. However, most engineers tend to stay close to the area of knowledge they know well (i.e. schematic circuits), and leave physical design verification to someone else, to be performed later in the design cycle. This delay in including key parasitic effects in the design process causes design flow bottlenecks, and often, redesign of the original circuit.
- Some design groups tackle these issues by using various specific tools at certain design stages to provide them with an insight into the progress of their design efforts. One of those tools is electromagnetic simulation. Over the past decade, electromagnetic (EM) simulators have been widely applied for the verification of layout interconnections and passive components in RF and microwave circuit applications. Although EM simulators are very successful in providing accurate models for real-life physical effects, their adoption in the electronic design process has been hampered by some significant restrictions, the most important ones being the limited integration in the design framework, their limited performance in relation to the computer resources they require, and high level of expertise required for their effective use.
- A major bottleneck in high-frequency design is the time spent transferring design data between independent design tools for EM analysis and verification. The typical process is to first assess the challenging areas of a design that would require further detailed analysis using an EM simulator. In most cases, each such area is captured manually into the EM tool, either by setting it up as a sub-network and exporting it to the EM tool, or manually regenerating the geometry in the EM tool itself. In another step, the EM generated results are manually back-annotated to the original circuit design via black-box representations, a process that is time consuming and cumbersome. This complicates design analysis, especially when several variations of the physical design effects are under study.
- In general, most design bottlenecks occur when transferring the design between the schematic (for circuit performance analysis) and layout (for physical design modelling and verification) to obtain a successful integration of physical parasitics at the schematic level. Another problem is the prerequisite that the designer using the EM tool must have some understanding of the underlying modelling technology in order to be successful. EM tools require a level of modelling expertise that goes beyond classical circuit design. This EM expertise is not shared by all designers, creating the need for EM modelling experts within design groups. The level of expertise also dictates the efficiency of the process: the less experience a designer has in EM modelling, the longer it takes to perform and incorporate successful and accurate EM simulations in the design process.
- When designing RF, microwave and millimetre-wave circuits, it is generally accepted that optimization using reasonable amounts of CPU-time should be based on circuit-oriented simulators. These simulators use the description of a circuit in terms of lumped elements and (coupled) transmission lines to account for distributed effects and/or directly rely on an S-parameter (or equivalently Y- or Z-parameter) description of the different parts of the circuit. The circuit simulator approach relies on subdividing the circuit into separate parts for each of which models exist or can be calculated (either (semi)-analytically or using a dedicated CAD-tool). Kirchoff's current and/or voltage laws are then applied to obtain the overall circuit equations and solutions. This approach is fast and therefore easily integrated with advanced optimization techniques. However, the partitioning and the circuit description do not always properly account for actual field effects and couplings that occur in the real-world circuit. To properly design microwave, RF and high-speed digital circuits it is necessary to take account of physical effects of the actual layout. It might seem preferable therefore to rely more heavily on electromagnetic simulators for circuit design and optimization purposes. However, although in the past decade much progress has been seen in the development of efficient field simulators, accompanied by a very large increase in computer speed and memory, field simulators remain slower relative to circuit simulators. This lack of speed is especially problematic for activities such as optimization, tuning and yield analysis that require a very large number of circuit evaluations. Secondly, EM simulators are best suited for the passive linear part of the circuit, and it is much more difficult to include active and non-linear elements which are more easily incorporated in circuit simulation.
- Various commercial circuit design EDA environments offer EM/circuit co-simulation and co-optimization capabilities based on direct EM simulation technology. In this case the EM simulator is simply part of a classical circuit simulation or optimization loop and is directly driven by the circuit simulator. However, the speed of the simulation and optimization process critically depends upon the number of data samples to be evaluated and the time needed to solve the EM problem for each selected sample, and this can quickly become problematic. This makes existing solutions for EM/circuit co-optimization impractical for real-world electronic design work. For example, one supplier of such systems has stated “[the system] could have been configured to optimize using EM runs on each optimization step. While conceptually attractive, the long time required to optimize EM-nonlinear co-simulation is not practical for real-world design” (“The 2001 MEE CAD benchmark: Rat-Race Mixer Characterization”,Microwave Engineering Europe, October 2001).
- According to one aspect of this invention there is provided a method of simulating electromagnetic characteristics of an electrical circuit, comprising the steps of:
- receiving netlist data defining component instances and their topological interconnection in an electrical circuit, said data including layout component instances; and
- performing a circuit simulation using said netlist data, and causing said circuit simulation to use a model for each said layout component instance by:
- attempting to retrieve an existing simulation model of said layout component instance from a database of such layout component simulation models;
- if no suitable simulation model can be found in the database, attempting to interpolate a new simulation model from among existing simulation models in the database; and
- if interpolation is determined not to be feasible, performing an electromagnetic simulation of said layout component instance to develop a new electromagnetic simulation model, using said new model in the circuit simulation, and adding said new model to the database for future use.
- The invention facilitates more extensive use of EM simulation, for example in the characterisation and optimisation of layout interconnects to take proper account of parasitic effects, and at the same time helps to control the amount of CPU processing time that is required.
- According to another aspect of this invention there is provided apparatus for simulating electromagnetic characteristics of an electrical circuit, comprising:
- a store for receiving netlist data defining component instances and their topological interconnection in an electrical circuit, said data including layout component instances; and
- a circuit simulator for performing a circuit simulation using said netlist data, said circuit simulator having:
- a database of layout component simulation models;
- a capability of attempting to retrieve an existing simulation model of said layout component instance from said database;
- a capability of attempting, if no suitable simulation model can be found in the database, to interpolate a new simulation model from among existing simulation models in the database; and
- a capability of performing, if interpolation is determined not to be feasible, an electromagnetic simulation of said layout component instance to develop a new electromagnetic simulation model, and thereafter using said new model in the circuit simulation and adding said new model to the database for future use.
- A method and apparatus in accordance with this invention, for simulating electromagnetic characteristics of an electrical circuit, will now be described, by way of example, with reference to the accompanying drawings, in which:
- FIG. 1 shows an initial circuit schematic for a low-noise amplifier (LNA) the design of which is facilitated by use of the present invention;
- FIG. 2 shows an updated circuit schematic for the LNA of FIG. 1, including a parametric layout component for the passive metallization of the LNA;
- FIG. 3 is a block diagram showing principal functional blocks in a design process incorporating the present invention;
- FIG. 4 shows a user-interface dialogue for defining EM simulation control parameters for a parametric layout component;
- FIG. 5 shows a user-interface dialogue for setting or resetting EM simulation control values for a parametric layout component instance in a schematic design environment;
- FIGS. 6A and 6B illustrate linear interpolation over a line segment and over a triangle respectively; and
- FIG. 7 is a flow diagram of an EM model generation and extraction process.
- The invention provides a new concept of “parametric layout components” with an associated EM model database. Parametric layout components allow high-frequency circuit designers to incorporate physical design parasitics at the schematic design level. Once generated, the parametric layout components are available from a components library and are usable together with schematic components for concurrent EM/circuit co-simulation and co-optimization. With parametric layout components, high-frequency designers can start physical design analysis alongside analysis of the circuit's electrical performance, in the same schematic window. In other words, by including layout effects at the same time as electrical performance, designers can include real-world effects as they develop their circuits. This new concept goes beyond incremental design flow improvements, and introduces a new paradigm for tackling real-world physical design challenges.
- Each parametric layout component has an associated EM model database that stores physical EM models generated for that parametric layout component. The physical EM model generator may be for example a built-in electromagnetic simulation engine in the circuit design system. Upon encountering a parametric layout component the circuit simulation engine checks its EM model database for the availability of the required model. If the model is unavailable, the EM engine is invoked to generate the model which is afterwards stored as part of the database. This approach provides an automated and user-friendly way to integrate EM simulations in a circuit design environment, preserving full flexibility to combine time domain (Transient) or frequency domain circuit analysis (DC, AC, Harmonic Balance, Envelope, . . . ) with EM-generated models. During the circuit optimization process both lumped component and physical layout parameters can vary simultaneously in order to tune the design and realize specified goals.
- The process of generating parametric layout components involves, for example, importing layout artwork into the design environment using a standard translator (e.g. GDSII, DXF, or IGES) or entry by the user using primitive artwork shapes and/or existing layout components. Two types of parameters are added to complete the component definition: EM simulation control and physical layout parameters. The EM simulation control parameters determine the setup of the electromagnetic simulation during the EM model generation. They specify mesh settings and the frequency range for the S-parameter models. The physical layout parameters are captured by either defining a layout perturbation for the primitive artwork shapes associated with the parameter variation or by using one or more of existing layout component parameters as sub-network parameters. The layout parameter values can vary in a continuous way.
- When the layout artwork is complete and the layout parameterization is defined, the parametric layout component is created using the known capability of circuit design environments to create custom components, according to settings specified by means of the user-interface dialogue shown in FIG. 4. This involves the definition of the layout look-alike schematic symbol size, the definition of the default EM simulation control values for the layout component and the initialization of its model database. The finished parametric layout component is stored in the component library of the design environment and can be readily incorporated in a schematic with other schematic elements, such as discrete elements, active devices or lumped elements. Once created, the parametric layout components can be modified to improve design performance just like any other schematic component and can be utilized in design optimization and real-time tuning exercises alone or with other layout and/or schematic components.
- The schematic symbol for a parametric layout component is an automatically generated scaled copy of the layout artwork. It is layout look-alike in the sense that the actual layout artwork is used in combination with an appropriate scaling factor to draw the symbol. The layout look-alike symbol automatically maps the schematic pins of the symbol with the physical locations of layout ports, facilitating interconnection with lumped passive and active components in the schematic design. The ability to generate and use parametric layout components that actually look like their physical representation in a schematic makes their use more intuitive. This feature is advantageous when a number of parametric layout components are used together, with or without schematic components, in a single schematic window. For example, a schematic window might contain several parametric layout components in different sub-circuit parts. The layout look-alike associated with each symbol makes it easy to identify which sub-circuit it is referencing, without the need to read the part number or open up a sub-network representation.
- The layout look-alike feature is especially helpful in the case of layout representations with a large number of ports. For example, FIG. 1 shows the initial circuit schematic for a low noise amplifier (LNA) design. FIG. 2 shows the updated circuit schematic including a parametric layout component created for the passive metallization of this LNA on a printed circuit board (PCB). The layout look-alike feature makes it very easy to determine which capacitor, inductor, diode, etc. connects to which part of the parametric layout component.
- Another useful feature of the layout look-alike symbols is user-controllable size of the symbol. The value of symbol sizing is apparent when one considers these three possible scenarios:
- 1) Parametric layout component(s) encompassing schematic components—For this case, where a parametric layout component will have schematic components added to it (e.g. a PCB layout or a standard component package), users can define the minimum pin-to-pin spacing to equal the length of a standard schematic element. This allows the user to easily insert schematic components within the given parametric layout component.
- Parametric layout component use only—For this second scenario, where parametric layout components are the sole building blocks of a circuit, the user can map the layout unit dimensions to scaled schematic unit dimensions. This allows the various parametric layout components used on a single schematic page to have realistic aspect ratios, while at the same time look reasonable in size relative to required schematic components (e.g. S-parameter simulation port). In other words, if the parametric layout component physical geometries are of the order of microns, then proper scaling is needed to make them visible next to standard schematic components' default size (e.g. 1-inch) used in the design environment.
- 3) Layout and schematic components in joint use—In this case, a mix of layout and schematic components are used alongside each other, and the user can size the parametric layout components to equal those of the schematic components. This facilitates organization of a mix of building blocks on the same schematic page.
- Layout look-alike schematic symbols also facilitate the otherwise cumbersome process of back-annotating physical layout effects in the schematic circuit design.
- Once the parametric layout components are created and become accessible in a schematic design from the components library, users can control the layout modifications and the EM simulation options, e.g. from within a popup dialogue box as shown in FIG. 5. Designers can modify EM simulation controls (i.e. substrate information, frequency band, mesh settings), and also select the source of the electrical model behind the layout component (e.g. full-wave or quasi-static EM engine, or file-based). These steps contain the setup of the co-simulation (schematic/layout) process in the schematic window and eliminate the need to move portions of a design between schematic and layout environments, and avoid the need to change from a main design tool to access some independent EM tool.
- Another feature of the parametric layout components is the associated EM model database that can store multiple models per given component, for different values of the layout parameters. This permits storage and reuse of EM simulation results. Each time a EM/circuit co-simulation is run, the EM model database for the parametric layout component is checked for availability of the model for the selected set of parameter values. If the model (for the specified parameters) is not available, the EM simulation is run. Also, a multi-dimensional interpolation facility is build into the EM model database to enable fast generation of new interpolated models from previously-calculated models, without the need for a new EM simulation. This feature is helpful in the context of optimization or tuning. It is possible to set up a parameter sweep to characterize the parametric layout component and fill its associated EM model database and subsequently use the EM model database interpolation during co-optimization or real-time tuning to explore and optimize the layout design variations without any new EM simulations. This is a major advantage over direct EM/circuit co-optimization technologies currently available, that need an EM simulation run for each optimization step or each set of parameter values chosen by the circuit optimizer.
- FIG. 3 is a block diagram showing the principal functional blocks in the EM/circuit co-simulation design process. The parametric
layout component functionality 10 and theEM model database 12 are highlighted within the dashedrectangle 14. - The starting point is an initial schematic design (FIG. 1) for which an initial layout design (the shaded areas of FIG. 2) is created. A parametric layout component is created from the initial layout design and added to the schematic component library. This step involves:
- the definition of layout parameters to capture the layout design modifications;
- the definition of EM simulation control parameters;
- the automatic creation of the layout look-alike schematic symbol; and
- the initialization of the EM Model Database.
- The parametric layout component is created from a layout design built with primitive layout artwork shapes and/or layout components available in the layout design environment. The definition and use of artwork shapes and layout components to specify a more complex item is a known function of layout design environments and need not be described in further detail here. Two types of parameters are added to parameterize the component definition: EM simulation control and layout modification parameters. The EM simulation control parameters determine the setup of the EM simulation used to generate the EM S-parameter models for the parametric layout component. They specify the mesh settings and the frequency range for the EM models. An example of a user-interface dialogue for defining the EM simulation control parameters is shown in FIG. 4.
- The layout modification parameters are captured by either defining a layout perturbation for the primitive artwork shapes associated with the parameter variation or by using one or more existing layout component parameters as sub-network parameters. The layout parameter values can vary in a continuous way and enable to user to control layout modifications from the schematic design environment.
- Once created, the parametric layout component can be used in the schematic environment to update the initial schematic design, including the physical effects of the layout parasitics. As a next step, the performance of the updated schematic design including the parametric layout component can be analyzed by invoking the appropriate circuit simulation tools. Thus, the designer can run simulations, parameter sweeps, parameter tuning or optimize parameter values in combination with any type of available circuit analysis option (DC, AC, SP, Transient, Harmonic Balance, Envelope, . . . ) in order to meet the design specifications of the electrical design under real-world conditions and to obtain the best possible circuit performance.
- In this process, the parameter values for the parametric layout components used in the schematic are treated in the same way as any other ordinary schematic component parameter. By selecting a parametric layout component instance in a schematic, for example, a parameter dialogue box can be opened. This dialogue allows the user to set or reset the layout parameter values and the EM simulation control values (see example in FIG. 5) to be used for the selected instance. When the circuit simulator is invoked these parameter values are included in the circuit netlist file that is parsed by the circuit simulator, and passed to the EM model database linked with each parametric layout component. The EM model database is dynamically linked into the circuit simulator and controls the EM simulation process. It keeps track of the generated EM S-parameter model samples for the parametric layout component. When the parametric layout component is simulated for the first time for any set of parameter values, the EM simulator is automatically invoked by the EM model database to generate the EM model for the parametric layout component. The resulting EM model is then stored in the EM model database for later reuse.
- The use of parametric layout components in the circuit design enables engineers to verify and optimize circuit performance incorporating all high frequency physical effects. This leads to a physically verified and optimized final schematic design and a final layout design that, with high probability, works after fabrication at or close to the intended specification, without further elaborate and manual tuning.
- Multi-dimensional EM model database interpolation As EM simulations in general tend to be very computer-time expensive when compared to circuit simulations, a multi-dimensional interpolation scheme with respect to layout parameters is implemented in the EM model database that enables fast generation of new models from previously calculated model samples, without the need for a new EM simulation. This EM model interpolation scheme is checked for possible use each time a new model sample is requested by the circuit simulator. The EM simulation is invoked only if the model (for the specified parameters) is not present and cannot be obtained by interpolation from existing nearby samples. The interpolation scheme is dynamic, in the sense that when insufficient nearby sample are available in the EM model database to enable an accurate interpolation, a minimum necessary number of additional samples are automatically selected to obtain an interpolated result. This auto-selection criterion minimizes the number of additional time-consuming EM simulations and avoids the generation of EM model samples for very small layout variations, thereby maximizing the reuse of data from the EM model database.
- The EM model database is filled dynamically during the EM/circuit co-simulation process. Once enough model samples are calculated and stored in the database, all additional new samples can be retrieved using the interpolation scheme. This increases the efficiency of the co-simulation process without sacrificing the accuracy of the models. An additional advantage is that this multi-dimensional interpolation scheme enables quick extraction of gradient information, avoiding the numerical mesh noise from EM models generated for very closely spaced samples.
- As an example of multi-dimensional interpolation, consider a parametric layout component with N layout parameters (p1, p2, . . . , pN). Each set of parameter values represents a sample or point P in the N-dimensional parameter space. The S-parameter model S(P) generated by the EM simulator for each sample is stored in the EM model database. Next, consider a set of M+1 sample points {P(0), P(1), . . . , P(M)} with 1 M N for which an S-parameter model has already been generated and stored in the EM model database. Provided that the set of M difference vectors {P(1)-P(0), . . . , P(M)-P(0)} is linearly independent, they span an M-dimensional subspace in the N-dimensional parameter space. Hence, each point in the subspace can be uniquely represented as a linear combination by its subspace coordinates (r1, . . . , rM):
- P=P (0) +r 1(P (1) −P (0))+ . . . r M(P (M) −P (0))
-
-
- Equation (3) provides a good approximation for the S-parameter model in the new sample point provided that:
- the new sample P is located inside the basic cell built by the set of M difference vectors {P(1)-P(0), . . . , P(M)-P(0)}
- the new sample P lies “close enough” to the M+1 sample points {P(0), P(1), . . . , p(M)}
- The first condition translates to the requirement that all subspace coordinates must fulfil the relation:
- 0rj1j=0, 1, . . . M (4)
-
- The new sample P is considered to be “close enough” or “neighbour” to the sample point P(j) if the normalized L1-distance (5) is smaller than the number of parameters N.
- For a 2-dimensional parameter problem (N=2), the multi-dimensional linear interpolation defined in (3) above reduces to the well-known linear interpolation over a line segment for M=1 (see FIG. 6A) and to the linear interpolation over a triangle for M=2 (see FIG. 6B).
- Model generation and extraction from the EM model database Each time the circuit simulator requests a model for a parametric layout component, the model generation and extraction process shown in FIG. 7 is invoked. In this process, the circuit designer has two control options: the “Reuse Model” and the “Interpolate Model” options, both of which can be set to YES or NO.
- When an EM model for a new sample is requested by the circuit simulator (at step20), the “Reuse Model” option set by the user is first checked at
step 22. If this option is set to NO, the EM model database query is skipped and the EM simulator is directly invoked to generate the requested model atstep 24. If the “Reuse Model” option is set to YES, the EM model database is queried atstep 26 to look for the availability of the model sample. If the requested sample is already stored in the EM model database it is retrieved and reused, atstep 28. If the model sample is new, the “Interpolate Model” option is checked atstep 30, and if this option was disabled by the user, the EM simulator is invoked atstep 32 to generate the requested model sample. However, if the “Interpolate Model” option is set to YES, the EM model database checks atstep 34 whether the EM model for the new parameter values can be retrieved by multi-dimensional interpolation from existing (neighbouring) samples. In this process, care is taken to ensure that: - (1) the model samples used for interpolation are close enough to the new sample to ensure an accurate interpolation of the models;
- (2) the order of the multi-dimensional interpolation is selected such that the number of new samples that require an EM model generation process is kept minimal; and
- (3) samples for which a new EM model is generated are not too close to existing samples, to eliminate numerical noise in the interpolated models.
- The first requirement is taken care of by the user-selected interpolation delta's Δpk, k=1, . . . ,N. The second requirement is included as the EM model generation process in general is a slow process as compared to the interpolation process. The final requirement guarantees that numerical discretisation noise present in the EM-derived models does not affect the accuracy of numerically derived gradients required for the optimization algorithms.
- The interpolation scheme starts with the identification of all samples P(j) in the database with a normalized L1-distance smaller than the number of parameters.
- L1(P, P(j)) N (6)
- If no neighbour sample is found at an L1-distance smaller than one, the model for the new sample is generated by invoking the EM simulator at
step 36 and added to the EM model database. If one or more neighbour samples are found atstep 38 satisfying (6) and at least one sample has a distance smaller than one, than the model for the new sample is retrieved by interpolation atstep 40. - The first step in the interpolation scheme is to look for the minimal order M and M+1 linearly independent sample points that satisfy the condition (6) in conjunction with the requirement that the subspace coordinates for the new sample point are all positive and smaller than one. If such a set of sample points can be identified, the model for the new sample point is retrieved using the M-dimensional linear interpolation (3) from the known models in the sample points P(j). For a 2-dimensional parameter problem (N=2), interpolation over a line segment (M=1) is considered first prior to interpolation over a triangle (M=2) (FIGS. 6A and 6B).
- If the minimal order M with M+1 sample points cannot be found in the model database, a minimal set of additional sample points is auto-selected and added to the EM model database, at
step 42, prior to the interpolation. The order M is set equal to the minimal number of parameters for which the new sample P and an existing neighbour sample P(k) in the EM model database have different values. The set of indices for these parameters is denoted as I={i1, i2, . . . iM}. The sample P(k) is the first sample needed for the interpolation. The M other samples are constructed as follows: - P (j) =P (k) ±E (i j ) Δp i
j j=1, . . . ,M (7) - Here E(ij) is the unit sample that has all parameter values equal to zero except for parameter pij whose value is one. The sign in (7) is chosen to be + or − such that the value of the parameter pij for the new sample P lies between that of sample P(k) and P(j). All models for the new interpolation samples P(j) are first generated and added to the model database. After this, the model for the new sample P is retrieved using the M-dimensional linear interpolation scheme.
Claims (6)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/452,820 US7206731B2 (en) | 2003-06-02 | 2003-06-02 | Electromagnetic/circuit co-simulation and co-optimization with parametric layout components |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/452,820 US7206731B2 (en) | 2003-06-02 | 2003-06-02 | Electromagnetic/circuit co-simulation and co-optimization with parametric layout components |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040243373A1 true US20040243373A1 (en) | 2004-12-02 |
US7206731B2 US7206731B2 (en) | 2007-04-17 |
Family
ID=33452073
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/452,820 Expired - Fee Related US7206731B2 (en) | 2003-06-02 | 2003-06-02 | Electromagnetic/circuit co-simulation and co-optimization with parametric layout components |
Country Status (1)
Country | Link |
---|---|
US (1) | US7206731B2 (en) |
Cited By (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050251377A1 (en) * | 2004-05-04 | 2005-11-10 | Lorentz Solution, Inc. | Circuit and electromagnetic simulator system and method |
US20060036421A1 (en) * | 2004-08-11 | 2006-02-16 | Fujitsu Limited | Electromagnetic field simulator, medium for storing electromagnetic field simulation program, and electromagnetic field simulation method |
US20060224373A1 (en) * | 2005-04-05 | 2006-10-05 | Intel Corporation | Electromagnetic solutions for full-chip analysis |
US20070245274A1 (en) * | 2006-04-12 | 2007-10-18 | Kabushiki Kaisha Toshiba | Integrated circuit design apparatus and method thereof |
US20080109771A1 (en) * | 2006-11-06 | 2008-05-08 | Fujitsu Limited | Parameter calculation apparatus, method and storage medium |
WO2008072172A1 (en) * | 2006-12-12 | 2008-06-19 | Nxp B.V. | Electric circuit component value calculation method |
US7437693B1 (en) * | 2005-03-31 | 2008-10-14 | Cadence Design Systems, Inc. | Method and system for s-parameter generation |
US20100070934A1 (en) * | 2008-09-08 | 2010-03-18 | Cadence Design Systems, Inc. | Analysis of Physical Systems via Model Libraries Thereof |
WO2010136668A1 (en) * | 2009-05-29 | 2010-12-02 | Inria Institut National De Recherche En Informatique Et En Automatique | Electric circuit simulator |
US20100318948A1 (en) * | 2009-06-05 | 2010-12-16 | Askey Computer Corporation | System and method for assisting circuit design |
US20120079438A1 (en) * | 2010-06-11 | 2012-03-29 | Stmicroelectronics S.R.L. | Integrated circuit design framework comprising automatic analysis functionality |
US20130185690A1 (en) * | 2012-01-13 | 2013-07-18 | AWR Corporation | Automatically Modifying a Circuit Layout to Perform Electromagnetic Simulation |
US20140157216A1 (en) * | 2012-12-01 | 2014-06-05 | Synopsys Inc. | Managing model checks of sequential designs |
CN104598659A (en) * | 2013-10-31 | 2015-05-06 | 国际商业机器公司 | Method and device for simulating digital circuit |
US9449196B1 (en) | 2013-04-22 | 2016-09-20 | Jasper Design Automation, Inc. | Security data path verification |
US20180068036A1 (en) * | 2016-02-25 | 2018-03-08 | Synopsys, Inc. | Reuse of extracted layout-dependent effects for circuit design using circuit stencils |
US10140403B2 (en) | 2012-12-01 | 2018-11-27 | Synopsys Inc. | Managing model checks of sequential designs |
US20180349542A1 (en) * | 2017-06-02 | 2018-12-06 | International Business Machines Corporation | Dynamic Power Integrity and Simulation for PCB Design |
CN111523160A (en) * | 2020-05-06 | 2020-08-11 | 全芯智造技术有限公司 | Method and apparatus for simulating an integrated circuit and computer readable medium |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7735048B1 (en) * | 2003-11-24 | 2010-06-08 | Cadence Design Systems, Inc. | Achieving fast parasitic closure in a radio frequency integrated circuit synthesis flow |
US7283995B2 (en) * | 2004-09-30 | 2007-10-16 | Lsi Corporation | NQL—netlist query language |
JP4879163B2 (en) * | 2005-03-22 | 2012-02-22 | 富士通株式会社 | Modeling method and apparatus, program, and storage medium |
US7797668B2 (en) * | 2005-06-30 | 2010-09-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for optimally converting a circuit design into a semiconductor device |
JP2008134845A (en) * | 2006-11-28 | 2008-06-12 | Toshiba Corp | Layout data forming device and layout data forming method for semiconductor integrated circuit, and method for manufacturing semiconductor device |
US8037433B2 (en) * | 2008-08-22 | 2011-10-11 | International Business Machines Corporation | System and methodology for determining layout-dependent effects in ULSI simulation |
US8261228B1 (en) | 2008-10-01 | 2012-09-04 | Cadence Design Systems, Inc. | Technique for modeling parasitics from layout during circuit design and for parasitic aware circuit design using modes of varying accuracy |
US8407646B2 (en) * | 2010-02-11 | 2013-03-26 | Synopsys, Inc. | Active net and parasitic net based approach for circuit simulation and characterization |
US8583070B2 (en) | 2010-04-20 | 2013-11-12 | Qualcomm Incorporated | Autonomous electromagnetic emissions reduction for sensitivity improvement |
US8689169B2 (en) | 2010-07-24 | 2014-04-01 | Cadence Design Systems, Inc. | Method, apparatus, and article of manufacture for providing in situ, customizable information in designing electronic circuits with electrical awareness |
US8782577B2 (en) | 2010-07-24 | 2014-07-15 | Cadence Design Systems, Inc. | Method, apparatus, and article of manufacture for providing in situ, customizable information in designing electronic circuits with electrical awareness |
US9317638B1 (en) * | 2014-11-03 | 2016-04-19 | Keysight Technologies, Inc. | Polymorphic circuit simulation system |
US10558780B1 (en) * | 2017-09-30 | 2020-02-11 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for implementing schematic driven extracted views for an electronic design |
US10467370B1 (en) | 2017-09-30 | 2019-11-05 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for implementing a net as a transmission line model in a schematic driven extracted view for an electronic design |
US10678978B1 (en) * | 2017-09-30 | 2020-06-09 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for binding and back annotating an electronic design with a schematic driven extracted view |
US10997333B1 (en) | 2019-12-05 | 2021-05-04 | Cadence Design Systems, Inc. | Methods, systems, and computer program product for characterizing an electronic design with a schematic driven extracted view |
US11101905B1 (en) * | 2020-07-08 | 2021-08-24 | Keysight Technologies, Inc. | Method for estimating radiative contamination at nodes of an RF circuit |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US1811401A (en) * | 1929-10-02 | 1931-06-23 | Eclipse Machine Co | Engine starting mechanism |
US3690188A (en) * | 1970-05-07 | 1972-09-12 | Ambac Ind | Engine starter drive assembly |
US4184378A (en) * | 1977-08-30 | 1980-01-22 | Societe De Paris Et Du Rhone | Starter motor for an internal combustion engine |
US4464576A (en) * | 1980-10-22 | 1984-08-07 | Facet Enterprises, Inc. | Engine starter drive |
US6490940B1 (en) * | 1998-12-23 | 2002-12-10 | Valeo Equipements Electriques Moteur | Motor vehicle starter with reduction gear comprising means forming torsional damper |
US6604225B1 (en) * | 1995-11-16 | 2003-08-05 | Fujitsu Limited | Calculation of electromagnetic field intensity by moment method |
US6834380B2 (en) * | 2000-08-03 | 2004-12-21 | Qualcomm, Incorporated | Automated EMC-driven layout and floor planning of electronic devices and systems |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6181754B1 (en) * | 1998-06-12 | 2001-01-30 | Cadence Design Systems, Inc. | System and method for modeling mixed signal RF circuits in a digital signal environment |
-
2003
- 2003-06-02 US US10/452,820 patent/US7206731B2/en not_active Expired - Fee Related
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US1811401A (en) * | 1929-10-02 | 1931-06-23 | Eclipse Machine Co | Engine starting mechanism |
US3690188A (en) * | 1970-05-07 | 1972-09-12 | Ambac Ind | Engine starter drive assembly |
US4184378A (en) * | 1977-08-30 | 1980-01-22 | Societe De Paris Et Du Rhone | Starter motor for an internal combustion engine |
US4464576A (en) * | 1980-10-22 | 1984-08-07 | Facet Enterprises, Inc. | Engine starter drive |
US6604225B1 (en) * | 1995-11-16 | 2003-08-05 | Fujitsu Limited | Calculation of electromagnetic field intensity by moment method |
US6490940B1 (en) * | 1998-12-23 | 2002-12-10 | Valeo Equipements Electriques Moteur | Motor vehicle starter with reduction gear comprising means forming torsional damper |
US6834380B2 (en) * | 2000-08-03 | 2004-12-21 | Qualcomm, Incorporated | Automated EMC-driven layout and floor planning of electronic devices and systems |
Cited By (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050251377A1 (en) * | 2004-05-04 | 2005-11-10 | Lorentz Solution, Inc. | Circuit and electromagnetic simulator system and method |
US20060036421A1 (en) * | 2004-08-11 | 2006-02-16 | Fujitsu Limited | Electromagnetic field simulator, medium for storing electromagnetic field simulation program, and electromagnetic field simulation method |
US7437693B1 (en) * | 2005-03-31 | 2008-10-14 | Cadence Design Systems, Inc. | Method and system for s-parameter generation |
US20060224373A1 (en) * | 2005-04-05 | 2006-10-05 | Intel Corporation | Electromagnetic solutions for full-chip analysis |
US7509247B2 (en) * | 2005-04-05 | 2009-03-24 | Intel Corporation | Electromagnetic solutions for full-chip analysis |
US20070245274A1 (en) * | 2006-04-12 | 2007-10-18 | Kabushiki Kaisha Toshiba | Integrated circuit design apparatus and method thereof |
US20080109771A1 (en) * | 2006-11-06 | 2008-05-08 | Fujitsu Limited | Parameter calculation apparatus, method and storage medium |
WO2008072172A1 (en) * | 2006-12-12 | 2008-06-19 | Nxp B.V. | Electric circuit component value calculation method |
US20100070934A1 (en) * | 2008-09-08 | 2010-03-18 | Cadence Design Systems, Inc. | Analysis of Physical Systems via Model Libraries Thereof |
US8484605B2 (en) * | 2008-09-08 | 2013-07-09 | Cadence Design Systems, Inc. | Analysis of physical systems via model libraries thereof |
WO2010136668A1 (en) * | 2009-05-29 | 2010-12-02 | Inria Institut National De Recherche En Informatique Et En Automatique | Electric circuit simulator |
FR2946166A1 (en) * | 2009-05-29 | 2010-12-03 | Inst Nat Rech Inf Automat | IMPROVED ELECTRIC CIRCUIT SIMULATOR |
US20100318948A1 (en) * | 2009-06-05 | 2010-12-16 | Askey Computer Corporation | System and method for assisting circuit design |
US8307311B2 (en) * | 2009-06-05 | 2012-11-06 | Askey Computer Corporation | System and method for assisting circuit design |
US20120079438A1 (en) * | 2010-06-11 | 2012-03-29 | Stmicroelectronics S.R.L. | Integrated circuit design framework comprising automatic analysis functionality |
US8458643B2 (en) * | 2010-06-11 | 2013-06-04 | Stmicroelectronics S.R.L. | Integrated circuit design framework comprising automatic analysis functionality |
US20130185690A1 (en) * | 2012-01-13 | 2013-07-18 | AWR Corporation | Automatically Modifying a Circuit Layout to Perform Electromagnetic Simulation |
US8762917B2 (en) * | 2012-01-13 | 2014-06-24 | AWR Corporation | Automatically modifying a circuit layout to perform electromagnetic simulation |
US20140157216A1 (en) * | 2012-12-01 | 2014-06-05 | Synopsys Inc. | Managing model checks of sequential designs |
US10140403B2 (en) | 2012-12-01 | 2018-11-27 | Synopsys Inc. | Managing model checks of sequential designs |
US9430595B2 (en) * | 2012-12-01 | 2016-08-30 | Synopsys, Inc. | Managing model checks of sequential designs |
US9922209B1 (en) | 2013-04-22 | 2018-03-20 | Cadence Design Systems, Inc. | Security data path verification |
US9449196B1 (en) | 2013-04-22 | 2016-09-20 | Jasper Design Automation, Inc. | Security data path verification |
US9934410B1 (en) | 2013-04-22 | 2018-04-03 | Cadence Design Systems, Inc. | Security data path verification |
CN104598659A (en) * | 2013-10-31 | 2015-05-06 | 国际商业机器公司 | Method and device for simulating digital circuit |
US10146895B2 (en) | 2013-10-31 | 2018-12-04 | Globalfoundries Inc. | Method and apparatus for simulating a digital circuit |
US20180068036A1 (en) * | 2016-02-25 | 2018-03-08 | Synopsys, Inc. | Reuse of extracted layout-dependent effects for circuit design using circuit stencils |
US10380297B2 (en) | 2016-02-25 | 2019-08-13 | Synopsys, Inc. | Integrated circuit design using generation and instantiation of circuit stencils |
US10521535B2 (en) * | 2016-02-25 | 2019-12-31 | Synopsys, Inc. | Reuse of extracted layout-dependent effects for circuit design using circuit stencils |
US20180349542A1 (en) * | 2017-06-02 | 2018-12-06 | International Business Machines Corporation | Dynamic Power Integrity and Simulation for PCB Design |
US10540472B2 (en) * | 2017-06-02 | 2020-01-21 | International Business Machines Corporation | Dynamic power integrity and simulation for PCB design |
CN111523160A (en) * | 2020-05-06 | 2020-08-11 | 全芯智造技术有限公司 | Method and apparatus for simulating an integrated circuit and computer readable medium |
Also Published As
Publication number | Publication date |
---|---|
US7206731B2 (en) | 2007-04-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7206731B2 (en) | Electromagnetic/circuit co-simulation and co-optimization with parametric layout components | |
US11574105B1 (en) | Using a barycenter compact model for a circuit network | |
JP2954894B2 (en) | Integrated circuit design method, database device for integrated circuit design, and integrated circuit design support device | |
US6216252B1 (en) | Method and system for creating, validating, and scaling structural description of electronic device | |
US5572436A (en) | Method and system for creating and validating low level description of electronic design | |
US6286126B1 (en) | Methods, apparatus and computer program products for performing post-layout verification of microelectronic circuits using best and worst case delay models for nets therein | |
US5870308A (en) | Method and system for creating and validating low-level description of electronic design | |
US5557531A (en) | Method and system for creating and validating low level structural description of electronic design from higher level, behavior-oriented description, including estimating power dissipation of physical implementation | |
US7448003B2 (en) | Signal flow driven circuit analysis and partitioning technique | |
US7096174B2 (en) | Systems, methods and computer program products for creating hierarchical equivalent circuit models | |
US10140396B1 (en) | Partitioning electronic circuits for simulation on multiple processors | |
US8381151B1 (en) | Method and system for power distribution analysis | |
US20070094622A1 (en) | Methods, Apparatus and Computer Program Products for Generating Selective Netlists that Include Interconnection Influences at Pre-Layout and Post-Layout Design Stages | |
CA2566685A1 (en) | Method and apparatus for designing electronic circuits | |
US10467370B1 (en) | Methods, systems, and computer program product for implementing a net as a transmission line model in a schematic driven extracted view for an electronic design | |
US7587694B1 (en) | System and method for utilizing meta-cells | |
Witschen et al. | CIRCA: Towards a modular and extensible framework for approximate circuit generation | |
US9471733B1 (en) | Solving a circuit network in multicore or distributed computing environment | |
US7047163B1 (en) | Method and apparatus for applying fine-grained transforms during placement synthesis interaction | |
US6550041B1 (en) | Method and apparatus for evaluating the design quality of network nodes | |
US10346573B1 (en) | Method and system for performing incremental post layout simulation with layout edits | |
US6507807B1 (en) | Method and apparatus for determining which branch of a network of an integrated circuit has the largest total effective RC delay | |
US10872185B1 (en) | Systems and methods for estimating wire capacitance in a register-transfer level circuit design | |
US6701496B1 (en) | Synthesis with automated placement information feedback | |
US6502230B1 (en) | Circuit modeling |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: AGILENT TECHNOLOGIES, INC., COLORADO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SERCU, JEANNICK;LEE, HEE-SOO;DEMUYNCK, FILIP;AND OTHERS;REEL/FRAME:018870/0387;SIGNING DATES FROM 20061020 TO 20061214 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: KEYSIGHT TECHNOLOGIES, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AGILENT TECHNOLOGIES, INC.;REEL/FRAME:033746/0714 Effective date: 20140801 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20190417 |