US20040232969A1 - Voltage supply interface circuit - Google Patents

Voltage supply interface circuit Download PDF

Info

Publication number
US20040232969A1
US20040232969A1 US10/744,411 US74441103A US2004232969A1 US 20040232969 A1 US20040232969 A1 US 20040232969A1 US 74441103 A US74441103 A US 74441103A US 2004232969 A1 US2004232969 A1 US 2004232969A1
Authority
US
United States
Prior art keywords
voltage
type
terminal
interface circuit
intended
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/744,411
Inventor
Jerome Heurtier
Samuel Menard
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SA
Original Assignee
STMicroelectronics SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SA filed Critical STMicroelectronics SA
Assigned to STMICROELECTRONICS S.A. reassignment STMICROELECTRONICS S.A. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEURTIER, JEROME, MENARD, SAMUEL
Publication of US20040232969A1 publication Critical patent/US20040232969A1/en
Priority to US11/518,855 priority Critical patent/US7636006B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0684Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
    • H01L29/0692Surface layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0175Coupling arrangements; Interface arrangements
    • H03K19/017545Coupling arrangements; Impedance matching circuits
    • H03K19/017554Coupling arrangements; Impedance matching circuits using a combination of bipolar and field effect transistors [BIFET]

Definitions

  • the present invention relates to interface circuits for supplying a voltage from a control circuit referenced to a first voltage to a terminal not referenced to this voltage.
  • the present invention will more specifically be described in the case where said terminal is a control terminal, but is not limited to this application
  • Interface circuits or voltage shifting circuits are used especially when a switch comprising two switches in parallel, head-to-tail, connected to a circuit supplied by an A.C. voltage is desired to be controlled.
  • the control terminal of one of the two switches is referenced to a reference voltage and the control terminal of the other switch is referenced to a terminal which follows the variations of the A.C. voltage.
  • isolation circuits for example, transformer or optocoupler circuits, are often used.
  • Various interface circuits ensuring an isolation between the control terminal likely to be at a variable voltage and the control circuit are also known.
  • FIG. 1 shows an example of a known interface circuit.
  • a power circuit comprises an A.C. voltage source V AC supplying a load L in series with a bidirectional switch formed of two parallel voltage-controlled switches monodirectional for the current, MBS 1 and MBS 2 , each of these switches being able to stand a high forward or reverse voltage.
  • These switches are for example insulated-gate bipolar transistors (IGBT), manufactured in a well technology. It is assumed that the terminal of switch MBS 1 -MBS 2 opposite to the load is connected to a reference voltage G. In the considered example, each of transistors MBS 1 and MBS 2 is controllable by a positive voltage applied between its gate and its emitter. Switch MBS 2 has its emitter connected to reference terminal G.
  • IGBT insulated-gate bipolar transistors
  • a control signal provided by a control circuit referenced to terminal G may be applied on its gate g 2 with no specific precaution.
  • switch MBS 1 has its emitter connected on the side of variable A.C. voltage V AC .
  • the control order must be applied when the A.C. voltage is negative with respect to terminal G but, due to the presence of a gate-emitter resistance R GE and of a protection diode Z, gate g 1 of transistor MBS 1 is periodically at a high positive voltage from which the control circuit must be protected.
  • Control block 10 for example comprises a resistor R 1 in series with an N-channel MOS transistor NMOS, between a supply voltage V cc , for example, on the order of 10 volts, and reference ground G.
  • the gate of transistor NMOS is connected to a terminal 11 which receives a control order, for example, the output of a microprocessor, and turns it, at the connection point between resistor R 1 and transistor NMOS, into a signal CTRL likely to control interface circuit 20 .
  • the interface circuit comprises, between a terminal at voltage V cc and gate g 1 of insulated-gate transistor MBS 1 , the series connection of a P-channel MOS transistor PMOS, of a resistor R 2 , and of a diode D 1 .
  • Diode D 1 is necessary to avoid that, when terminal g 1 is at a high positive voltage, this positive voltage is sent to the control circuit connected to terminal 11 and to supply voltage source V cc , which could be destructive for these elements.
  • transistors PMOS and NMOS in conventional configurations are not capable of blocking a reverse voltage.
  • circuit of FIG. 1 only is an example of a control and interface circuit of prior art and that many other circuits may be provided to ensure similar functions.
  • Bipolar transistor circuits could for example be envisaged instead of MOS transistor circuits.
  • a feature common to this type of circuits is that they comprise in series a MOS or bipolar transistor likely to stand a forward voltage and a diode D 1 likely to stand a reverse voltage of several hundreds of volts.
  • MOS or bipolar transistor likely to stand a forward voltage
  • diode D 1 likely to stand a reverse voltage of several hundreds of volts.
  • an object of the present invention is to provide an interface circuit between a control block and a high-voltage switch, the control terminal of which is not referenced to the control block reference voltage, the interface circuit being formable in monolithic form.
  • the present invention provides a monolithic interface circuit for providing a voltage, from a control circuit supplied by a supply voltage referenced to a reference voltage, to a terminal likely to be at a high voltage with respect to the reference voltage, comprising a high-voltage N-channel MOS transistor having its gate intended to receive a control signal referenced to the reference voltage and having its source intended to be connected to the reference voltage, and a high-voltage PNP transistor having its base connected to the drain of the MOS transistor, having its emitter intended to receive the supply voltage, and having its collector intended to provide a voltage to the terminal likely to be at a high voltage.
  • said terminal is a control terminal of a switch.
  • the high-voltage MOS transistor and the high-voltage PNP transistor are vertical transistors formed in an N-type silicon substrate surrounded with a P-type insulating wall, comprising, on its upper surface side, a first P-type region and a P-type well having its lateral portions formed of lightly-doped P-type regions, this well containing N-type source regions extending into the lightly-doped P-type areas, the upper surface of the lightly-doped P-type areas being coated with an insulated gate, and, on its lower surface side, a second P-type region facing the first P-type region and in contact with the insulating wall, the rear surface portion in which the substrate is apparent being coated with an insulating layer.
  • the high-voltage PNP transistor is arranged around the high-voltage MOS transistor.
  • FIG. 1 shows an example of a known bidirectional switch control and interface circuit
  • FIG. 2 shows a portion of the circuit of FIG. 1
  • FIG. 3 shows an interface circuit according to the present invention
  • FIG. 4A shows a top view of an interface component according to the present invention
  • FIG. 4B shows a partial cross-section view along line B-B of the component of FIG. 4A.
  • FIG. 5 shows a cross-section view of an example of the structure of an insulated-gate bipolar transistor with a well according to the state of the art.
  • FIG. 2 is a partial cross-section view of the circuit of FIG. 1 which only illustrates interface circuit 20 and its connection terminals.
  • a control terminal CTRL provides a control signal referenced to a reference voltage G.
  • a supply terminal V cc may be connected to a terminal g 1 when this terminal is more negative than V cc and a control signal is desired to be provided to a circuit to be controlled. It is further desired that, when terminal g 1 is positive, there is no voltage return to terminal V cc or terminal CTRL to avoid degrading the supply circuit or the control block.
  • the interface circuit illustrated in block 20 of FIG. 2 and described in relation with FIG. 1 is not integrable by known means when the voltage on terminal g 1 is likely to be a high voltage that can reach values of several hundreds of volts.
  • the present invention provides an interface circuit 30 connectable to the same terminals CTRL, G, V cc , and g 1 as the circuit of FIG. 2 and comprising an N-channel MOS transistor 31 and a PNP transistor 32 , these two components being likely to resist against high reverse voltages.
  • MOS transistor 31 and bipolar transistor 32 are high-voltage transistors.
  • MOS transistor 31 has its source connected to reference voltage G and its gate receives control signal CTRL.
  • the drain of MOS transistor 31 is connected to the base of PNP transistor 32 having its emitter connected to supply voltage V cc and its collector connected to terminal g 1 , to be controlled, likely to be at a high positive voltage.
  • high-voltage bipolar transistor 32 protects supply circuit V cc and high-voltage MOS transistor 31 protects the circuit for providing control signal CTRL.
  • FIGS. 4A and 4B It will be shown in relation with FIGS. 4A and 4B that an advantage of the circuit of FIG. 3 is that it can be relatively simply made in the form of a high-voltage monolithic circuit.
  • FIG. 4A shows a top view of the component and FIG. 4B shows a partial cross-section view of this component along line B-B of FIG. 4A.
  • the metallizations formed on the upper surface of the component are not shown. Further, for simplification, no insulation layers formed on the upper surface of the component between the various metallizations are shown either in FIG. 4A, or in FIG. 4B.
  • the component according to the present invention is formed in a lightly-doped N-type semiconductor wafer 40 and is surrounded with a heavily-doped P-type insulating wall 41 .
  • PNP transistor 32 is made in vertical form and comprises, on the upper surface side of substrate 40 , a P-type collector region 42 and, on the lower surface side, a P-type emitter region 43 in contact with insulating wall 41 .
  • P-type region 42 preferably has in top view a ring, square, or rectangle shape.
  • Lower P-type region 43 preferably slightly extends inwards beyond the projection of region 42 .
  • the lower surface portion of the substrate not taken up by P-type region 43 is covered with an insulating layer 44 , for example, silicon oxide.
  • N-channel MOS transistor 31 is also made in the form of a vertical MOS transistor comprising an N-type region 46 made in a P-type well 47 , a more lightly-doped P-type region 48 extending towards the inside of well 47 to form the frontier between source region 46 and N-type substrate 40 .
  • this source region is for example arranged substantially at the center of the component.
  • Region 48 is topped with a metallization 51 formed above a thin insulating layer.
  • Source region 46 - 47 is topped with a metallization 52 .
  • P-type collector region 42 is topped with a collector metallization 53 .
  • the rear surface of the component is coated with a metallization 54 in contact with P-type region 43 and insulated from the substrate by insulating layer 44 .
  • collector metallization 52 is intended to be connected to reference voltage terminal G
  • gate metallization 51 is intended to be connected to the terminal receiving control signal CTRL
  • collector metallization 53 is intended to be connected to terminal g 1 to be controlled
  • rear surface emitter metallization 54 is intended to be connected to voltage V cc .
  • the device when no current is applied on control terminal CTRL, the device can stand a high positive or negative voltage on terminal g 1 , the distance between P-type collector region 42 and the channel region of MOS transistor 48 being of course sufficient to ensure the voltage hold.
  • a conventional channel stop region 49 possibly coated with a metallization as known in the field of power component periphery, has further been shown in FIGS. 4A and 4B.
  • An advantage of the device of the present invention is that it is particularly easy to form from the known state of the art. Indeed, as illustrated in FIG. 5, there exists a strong structural analogy between a component according to the present invention and an insulated-gate bipolar transistor with a well. Such an insulated-gate bipolar transistor with a well is for example described in unpublished French patent application of the applicant No 01/12197 of Sep. 21, 2001 (B5053).
  • an insulated-gate bipolar transistor with a well comprises an N-type substrate 140 , a heavily-doped P-type peripheral insulating wall 141 , a continuous rear surface P-type layer 143 , and heavily-doped N-type source regions 146 formed in P-type wells 147 , the peripheries of these wells being formed of lightly-doped P-type regions 148 .
  • a heavily-doped channel stop N-type region 149 is formed at the periphery of the component between the insulating wall and the limit of the last P-type well of the transistor.
  • the gates of the insulated-gate bipolar transistor are coated with an insulated metallization 151 , the sources are coated with a metallization 152 , and the rear surface is coated with a metallization 153 .
  • a current flows from metallization 153 to metallization 152 , through the channel regions formed under the gates and through N-type regions 146 .
  • the PN junction between regions 143 and 140 ensures an excellent voltage hold especially due to the fact that region 143 is surrounded with well 141 .
  • the component according to the present invention is as concerns its structure very similar to the insulated-gate bipolar transistor of FIG. 5, except for two differences.
  • a first difference is that rear surface P layer forming the emitter of the PNP transistor of the component according to the present invention is interrupted and that the rest of the rear surface is coated with an insulating layer 44 .
  • a second difference is that collector 42 of the bipolar transistor corresponds to a P well 147 of the transistor of FIG. 5 in which no N-type source region has been formed.
  • An advantage that those skilled in the art could draw from this similarity is that all the performed calculations and all the performed optimizations (especially to ensure the voltage hold, the immunity against unwanted triggerings . . . ) for the component of FIG. 5 apply mutatis mutandis to the component according to the present invention.
  • terminal g 1 likely to be at a high voltage with respect to terminal CTRL was a control terminal of a switch and that the interface circuit according to the present invention was a control voltage provision circuit.
  • the interface circuit according to the present invention is not limited to this application and that generally, it enables providing an isolation between a first voltage (CTRL) referenced to a first potential (G) and a circuit referenced to a second voltage (g 1 ). Referring to FIG. 3, it can thus be envisaged that voltage V cc supplies a load arranged between transistor 32 and ground g 1 .

Abstract

A monolithic interface circuit for providing a voltage, from a control circuit supplied by a supply voltage referenced to a reference voltage, to a terminal likely to be at a high voltage with respect to the reference voltage, comprising a high-voltage N-channel MOS transistor having its gate intended to receive a control signal referenced to the reference voltage and having its source intended to be connected to the reference voltage, and a high-voltage PNP transistor having its base connected to the drain of the MOS transistor, having its emitter intended to receive the supply voltage and having its collector intended to provide a voltage to the terminal likely to be at a high voltage.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to interface circuits for supplying a voltage from a control circuit referenced to a first voltage to a terminal not referenced to this voltage. The present invention will more specifically be described in the case where said terminal is a control terminal, but is not limited to this application [0002]
  • 2. Discussion of the Related Art [0003]
  • Interface circuits or voltage shifting circuits are used especially when a switch comprising two switches in parallel, head-to-tail, connected to a circuit supplied by an A.C. voltage is desired to be controlled. Generally, the control terminal of one of the two switches is referenced to a reference voltage and the control terminal of the other switch is referenced to a terminal which follows the variations of the A.C. voltage. To solve this problem, isolation circuits, for example, transformer or optocoupler circuits, are often used. Various interface circuits ensuring an isolation between the control terminal likely to be at a variable voltage and the control circuit are also known. However, a frequent disadvantage of such circuits is that they are not integrable, especially when the voltage on the control terminal which is desired to be driven can be high, for example, on the order of the voltages available on commercial supply networks (for example, 220 volts RMS). [0004]
  • FIG. 1 shows an example of a known interface circuit. A power circuit comprises an A.C. voltage source V[0005] AC supplying a load L in series with a bidirectional switch formed of two parallel voltage-controlled switches monodirectional for the current, MBS1 and MBS2, each of these switches being able to stand a high forward or reverse voltage. These switches are for example insulated-gate bipolar transistors (IGBT), manufactured in a well technology. It is assumed that the terminal of switch MBS1-MBS2 opposite to the load is connected to a reference voltage G. In the considered example, each of transistors MBS1 and MBS2 is controllable by a positive voltage applied between its gate and its emitter. Switch MBS2 has its emitter connected to reference terminal G. Thus, a control signal provided by a control circuit referenced to terminal G may be applied on its gate g2 with no specific precaution. However, switch MBS1 has its emitter connected on the side of variable A.C. voltage VAC. The control order must be applied when the A.C. voltage is negative with respect to terminal G but, due to the presence of a gate-emitter resistance RGE and of a protection diode Z, gate g1 of transistor MBS1 is periodically at a high positive voltage from which the control circuit must be protected.
  • An example of a control circuit comprises a [0006] control block 10 and an interface circuit 20. Control block 10 for example comprises a resistor R1 in series with an N-channel MOS transistor NMOS, between a supply voltage Vcc, for example, on the order of 10 volts, and reference ground G. The gate of transistor NMOS is connected to a terminal 11 which receives a control order, for example, the output of a microprocessor, and turns it, at the connection point between resistor R1 and transistor NMOS, into a signal CTRL likely to control interface circuit 20. The interface circuit comprises, between a terminal at voltage Vcc and gate g1 of insulated-gate transistor MBS1, the series connection of a P-channel MOS transistor PMOS, of a resistor R2, and of a diode D1. Diode D1 is necessary to avoid that, when terminal g1 is at a high positive voltage, this positive voltage is sent to the control circuit connected to terminal 11 and to supply voltage source Vcc, which could be destructive for these elements. Indeed, transistors PMOS and NMOS in conventional configurations are not capable of blocking a reverse voltage.
  • It should be noted that the circuit of FIG. 1 only is an example of a control and interface circuit of prior art and that many other circuits may be provided to ensure similar functions. Bipolar transistor circuits could for example be envisaged instead of MOS transistor circuits. A feature common to this type of circuits is that they comprise in series a MOS or bipolar transistor likely to stand a forward voltage and a diode D[0007] 1 likely to stand a reverse voltage of several hundreds of volts. In practice, there is no known manner of monolithically integrating such circuits, which are generally formed as discrete components, especially as concerns diode D1.
  • SUMMARY OF THE INVENTION
  • Thus, an object of the present invention is to provide an interface circuit between a control block and a high-voltage switch, the control terminal of which is not referenced to the control block reference voltage, the interface circuit being formable in monolithic form. [0008]
  • To achieve this object, the present invention provides a monolithic interface circuit for providing a voltage, from a control circuit supplied by a supply voltage referenced to a reference voltage, to a terminal likely to be at a high voltage with respect to the reference voltage, comprising a high-voltage N-channel MOS transistor having its gate intended to receive a control signal referenced to the reference voltage and having its source intended to be connected to the reference voltage, and a high-voltage PNP transistor having its base connected to the drain of the MOS transistor, having its emitter intended to receive the supply voltage, and having its collector intended to provide a voltage to the terminal likely to be at a high voltage. [0009]
  • According to an embodiment of the present invention, said terminal is a control terminal of a switch. [0010]
  • According to an embodiment of the present invention, the high-voltage MOS transistor and the high-voltage PNP transistor are vertical transistors formed in an N-type silicon substrate surrounded with a P-type insulating wall, comprising, on its upper surface side, a first P-type region and a P-type well having its lateral portions formed of lightly-doped P-type regions, this well containing N-type source regions extending into the lightly-doped P-type areas, the upper surface of the lightly-doped P-type areas being coated with an insulated gate, and, on its lower surface side, a second P-type region facing the first P-type region and in contact with the insulating wall, the rear surface portion in which the substrate is apparent being coated with an insulating layer. [0011]
  • According to an embodiment of the present invention, the high-voltage PNP transistor is arranged around the high-voltage MOS transistor. [0012]
  • The foregoing objects, features, and advantages of the present invention will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings.[0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows an example of a known bidirectional switch control and interface circuit; [0014]
  • FIG. 2 shows a portion of the circuit of FIG. 1; [0015]
  • FIG. 3 shows an interface circuit according to the present invention; [0016]
  • FIG. 4A shows a top view of an interface component according to the present invention; [0017]
  • FIG. 4B shows a partial cross-section view along line B-B of the component of FIG. 4A; and [0018]
  • FIG. 5 shows a cross-section view of an example of the structure of an insulated-gate bipolar transistor with a well according to the state of the art.[0019]
  • DETAILED DESCRIPTION
  • FIG. 2 is a partial cross-section view of the circuit of FIG. 1 which only illustrates [0020] interface circuit 20 and its connection terminals. A control terminal CTRL provides a control signal referenced to a reference voltage G. A supply terminal Vcc may be connected to a terminal g1 when this terminal is more negative than Vcc and a control signal is desired to be provided to a circuit to be controlled. It is further desired that, when terminal g1 is positive, there is no voltage return to terminal Vcc or terminal CTRL to avoid degrading the supply circuit or the control block.
  • As indicated previously, the interface circuit illustrated in [0021] block 20 of FIG. 2 and described in relation with FIG. 1 is not integrable by known means when the voltage on terminal g1 is likely to be a high voltage that can reach values of several hundreds of volts.
  • As illustrated in FIG. 3, the present invention provides an [0022] interface circuit 30 connectable to the same terminals CTRL, G, Vcc, and g1 as the circuit of FIG. 2 and comprising an N-channel MOS transistor 31 and a PNP transistor 32, these two components being likely to resist against high reverse voltages. According to the expression generally used in the art, it can be said that MOS transistor 31 and bipolar transistor 32 are high-voltage transistors. MOS transistor 31 has its source connected to reference voltage G and its gate receives control signal CTRL. The drain of MOS transistor 31 is connected to the base of PNP transistor 32 having its emitter connected to supply voltage Vcc and its collector connected to terminal g1, to be controlled, likely to be at a high positive voltage. When terminal g1 is at a high positive voltage, high-voltage bipolar transistor 32 protects supply circuit Vcc and high-voltage MOS transistor 31 protects the circuit for providing control signal CTRL.
  • It will be shown in relation with FIGS. 4A and 4B that an advantage of the circuit of FIG. 3 is that it can be relatively simply made in the form of a high-voltage monolithic circuit. [0023]
  • FIG. 4A shows a top view of the component and FIG. 4B shows a partial cross-section view of this component along line B-B of FIG. 4A. In the top view of FIG. 4A, the metallizations formed on the upper surface of the component are not shown. Further, for simplification, no insulation layers formed on the upper surface of the component between the various metallizations are shown either in FIG. 4A, or in FIG. 4B. [0024]
  • The component according to the present invention is formed in a lightly-doped N-[0025] type semiconductor wafer 40 and is surrounded with a heavily-doped P-type insulating wall 41. Preferably, although this is not shown, and conventionally, the upper surface of insulating wall 41 is coated with a metallization. PNP transistor 32 is made in vertical form and comprises, on the upper surface side of substrate 40, a P-type collector region 42 and, on the lower surface side, a P-type emitter region 43 in contact with insulating wall 41. As shown by the top view of FIG. 4A, P-type region 42 preferably has in top view a ring, square, or rectangle shape. Lower P-type region 43 preferably slightly extends inwards beyond the projection of region 42. The lower surface portion of the substrate not taken up by P-type region 43 is covered with an insulating layer 44, for example, silicon oxide.
  • N-[0026] channel MOS transistor 31 is also made in the form of a vertical MOS transistor comprising an N-type region 46 made in a P-type well 47, a more lightly-doped P-type region 48 extending towards the inside of well 47 to form the frontier between source region 46 and N-type substrate 40. As illustrated in the top view of FIG. 4A, this source region is for example arranged substantially at the center of the component. Region 48 is topped with a metallization 51 formed above a thin insulating layer. Source region 46-47 is topped with a metallization 52. P-type collector region 42 is topped with a collector metallization 53. The rear surface of the component is coated with a metallization 54 in contact with P-type region 43 and insulated from the substrate by insulating layer 44.
  • Using the notations of FIG. 3, [0027] collector metallization 52 is intended to be connected to reference voltage terminal G, gate metallization 51 is intended to be connected to the terminal receiving control signal CTRL, collector metallization 53 is intended to be connected to terminal g1 to be controlled, and rear surface emitter metallization 54 is intended to be connected to voltage Vcc.
  • Thus, when no current is applied on control terminal CTRL, the device can stand a high positive or negative voltage on terminal g[0028] 1, the distance between P-type collector region 42 and the channel region of MOS transistor 48 being of course sufficient to ensure the voltage hold. A conventional channel stop region 49, possibly coated with a metallization as known in the field of power component periphery, has further been shown in FIGS. 4A and 4B.
  • When a positive voltage is applied on control terminal CTRL while terminal g[0029] 1 is negative with respect to terminal G, the MOS transistor having region 46 as a source, region 48 as a channel, and substrate 40 as a drain, turns on and a current flows from rear surface metallization 54, through the forward junction between P region 43 and substrate 40, to ground terminal G. This current corresponds to a base current for PNP transistor 42-40-43 and this transistor turns on, whereby voltage Vcc is applied on terminal g1. Thus, in the example of FIG. 1, this turns on insulated-gate transistor MBS1. Of course, the control circuit will be designed and possibly programmed so that no control signal is applied on terminal 11 (see FIG. 1) when voltage VAC is positive with respect to reference terminal G.
  • Although the present invention has been discussed in the context of a specific application, it should be understood that it generally applies to the forming of a level shifter or interface circuit between a control circuit and a circuit to be controlled, the control terminal of which can be at a high voltage. [0030]
  • An advantage of the device of the present invention is that it is particularly easy to form from the known state of the art. Indeed, as illustrated in FIG. 5, there exists a strong structural analogy between a component according to the present invention and an insulated-gate bipolar transistor with a well. Such an insulated-gate bipolar transistor with a well is for example described in unpublished French patent application of the applicant No 01/12197 of Sep. 21, 2001 (B5053). [0031]
  • Thus, as illustrated in FIG. 5, and using for this drawing, when necessary, same references as in FIG. 4 preceded with number [0032] 1, an insulated-gate bipolar transistor with a well comprises an N-type substrate 140, a heavily-doped P-type peripheral insulating wall 141, a continuous rear surface P-type layer 143, and heavily-doped N-type source regions 146 formed in P-type wells 147, the peripheries of these wells being formed of lightly-doped P-type regions 148. A heavily-doped channel stop N-type region 149 is formed at the periphery of the component between the insulating wall and the limit of the last P-type well of the transistor. The gates of the insulated-gate bipolar transistor are coated with an insulated metallization 151, the sources are coated with a metallization 152, and the rear surface is coated with a metallization 153. As known, when the gate is biased while the source metallization is negative with respect to rear surface metallization 153, a current flows from metallization 153 to metallization 152, through the channel regions formed under the gates and through N-type regions 146. However, when a reverse voltage is applied to the component, that is, a negative voltage is applied on the drain and a positive voltage is applied on the source, the PN junction between regions 143 and 140 ensures an excellent voltage hold especially due to the fact that region 143 is surrounded with well 141.
  • It should be noted, by comparing FIGS. 5 and 4B, that the component according to the present invention is as concerns its structure very similar to the insulated-gate bipolar transistor of FIG. 5, except for two differences. A first difference is that rear surface P layer forming the emitter of the PNP transistor of the component according to the present invention is interrupted and that the rest of the rear surface is coated with an insulating [0033] layer 44. A second difference is that collector 42 of the bipolar transistor corresponds to a P well 147 of the transistor of FIG. 5 in which no N-type source region has been formed. An advantage that those skilled in the art could draw from this similarity is that all the performed calculations and all the performed optimizations (especially to ensure the voltage hold, the immunity against unwanted triggerings . . . ) for the component of FIG. 5 apply mutatis mutandis to the component according to the present invention.
  • It has been previously considered that terminal g[0034] 1 likely to be at a high voltage with respect to terminal CTRL was a control terminal of a switch and that the interface circuit according to the present invention was a control voltage provision circuit. It should be noted that the interface circuit according to the present invention is not limited to this application and that generally, it enables providing an isolation between a first voltage (CTRL) referenced to a first potential (G) and a circuit referenced to a second voltage (g1). Referring to FIG. 3, it can thus be envisaged that voltage Vcc supplies a load arranged between transistor 32 and ground g1.
  • Of course, the present invention is likely to have various alterations, modifications, and improvement which will readily occur to those skilled in the art. Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present invention. Accordingly, the foregoing description is by way of example only and is not intended to be limiting. The present invention is limited only as defined in the following claims and the equivalents thereto.[0035]

Claims (4)

What is claimed is:
1. A monolithic interface circuit for providing a voltage, from a control circuit supplied by a supply voltage referenced to a reference voltage, to a terminal likely to be at a high voltage with respect to the reference voltage, comprising:
a high-voltage N-channel MOS transistor having its gate intended to receive a control signal referenced to the reference voltage and having its source intended to be connected to the reference voltage, and
a high-voltage PNP transistor having its base connected to the drain of the MOS transistor, having its emitter intended to receive the supply voltage, and having its collector intended to provide a voltage to the terminal likely to be at a high voltage.
2. The monolithic interface circuit of claim 1, wherein said terminal is a control terminal of a switch.
3. The monolithic interface circuit of claim 1, wherein the high-voltage MOS transistor and the high-voltage PNP transistor are vertical transistors formed in an N-type silicon substrate surrounded with a P-type insulating wall, comprising:
on its upper surface side, a first P-type region and a P-type well having its lateral portions formed of lightly-doped P-type regions, this well containing N-type source regions extending into the lightly-doped P-type areas, the upper surface of the lightly-doped P-type areas being coated with an insulated gates, and
on its lower surface side, a second P-type region facing the first P-type region and in contact with the insulating wall, the rear surface portion in which the substrate is apparent being coated with an insulating layer.
4. The monolithic interface circuit of claim 3, wherein the high-voltage PNP transistor is arranged around the high-voltage MOS transistor.
US10/744,411 2002-12-27 2003-12-23 Voltage supply interface circuit Abandoned US20040232969A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/518,855 US7636006B2 (en) 2002-12-27 2006-09-11 Voltage supply interface circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR02/16808 2002-12-27
FR0216808A FR2849536B1 (en) 2002-12-27 2002-12-27 VOLTAGE SUPPLY INTERFACE CIRCUIT

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/518,855 Continuation US7636006B2 (en) 2002-12-27 2006-09-11 Voltage supply interface circuit

Publications (1)

Publication Number Publication Date
US20040232969A1 true US20040232969A1 (en) 2004-11-25

Family

ID=32480254

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/744,411 Abandoned US20040232969A1 (en) 2002-12-27 2003-12-23 Voltage supply interface circuit
US11/518,855 Expired - Fee Related US7636006B2 (en) 2002-12-27 2006-09-11 Voltage supply interface circuit

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/518,855 Expired - Fee Related US7636006B2 (en) 2002-12-27 2006-09-11 Voltage supply interface circuit

Country Status (2)

Country Link
US (2) US20040232969A1 (en)
FR (1) FR2849536B1 (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100859717B1 (en) * 2007-05-07 2008-09-23 한국전자통신연구원 Three terminal metal-insulator transition(mit) switch, switching system using the same switch, and method of controlling mit of the same switch
US9793153B2 (en) * 2011-09-20 2017-10-17 Alpha And Omega Semiconductor Incorporated Low cost and mask reduction method for high voltage devices
US20170373174A1 (en) * 2016-06-25 2017-12-28 Texas Instruments Incorporated Radiation enhanced bipolar transistor

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4403395A (en) * 1979-02-15 1983-09-13 Texas Instruments Incorporated Monolithic integration of logic, control and high voltage interface circuitry
US4751410A (en) * 1984-06-25 1988-06-14 Fujitsu Limited Complementary bi-mis gate circuit
US4859878A (en) * 1986-12-17 1989-08-22 Nec Corporation Bi-MOS levelshift circuit capable of controlling power consumption
US4996449A (en) * 1988-07-19 1991-02-26 Kabushiki Kaisha Toshiba Output circuit having high speed operation and low power dissipation
US5382916A (en) * 1991-10-30 1995-01-17 Harris Corporation Differential voltage follower
US5504451A (en) * 1991-06-28 1996-04-02 Texas Instruments Incorporated Gated thyristor and process for its simultaneous fabrication with high- and low-voltage semiconductor devices, integrated circuit containing the same, systems and methods.
US20030107429A1 (en) * 2001-12-07 2003-06-12 Mitsubishi Denki Kabushiki Kaisha Current source circuit

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0197013A (en) * 1987-10-09 1989-04-14 Hitachi Ltd Semiconductor circuit device
GB9222455D0 (en) * 1992-10-26 1992-12-09 Philips Electronics Uk Ltd A current sensing circuit
US5450267A (en) * 1993-03-31 1995-09-12 Texas Instruments Incorporated ESD/EOS protection circuits for integrated circuits
EP0657995B1 (en) * 1993-12-07 1999-10-13 STMicroelectronics S.r.l. Mixed typology output stage
KR0122103B1 (en) * 1994-05-07 1997-11-26 김광호 The fuse device of a semiconductor memory equipment
US6400540B1 (en) * 1999-03-12 2002-06-04 Sil.Able Inc. Clamp circuit to prevent ESD damage to an integrated circuit
US6873202B1 (en) * 2003-10-20 2005-03-29 Maryland Semiconductor, Inc. Adaptive MOSFET resistor

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4403395A (en) * 1979-02-15 1983-09-13 Texas Instruments Incorporated Monolithic integration of logic, control and high voltage interface circuitry
US4751410A (en) * 1984-06-25 1988-06-14 Fujitsu Limited Complementary bi-mis gate circuit
US4859878A (en) * 1986-12-17 1989-08-22 Nec Corporation Bi-MOS levelshift circuit capable of controlling power consumption
US4996449A (en) * 1988-07-19 1991-02-26 Kabushiki Kaisha Toshiba Output circuit having high speed operation and low power dissipation
US5504451A (en) * 1991-06-28 1996-04-02 Texas Instruments Incorporated Gated thyristor and process for its simultaneous fabrication with high- and low-voltage semiconductor devices, integrated circuit containing the same, systems and methods.
US5382916A (en) * 1991-10-30 1995-01-17 Harris Corporation Differential voltage follower
US20030107429A1 (en) * 2001-12-07 2003-06-12 Mitsubishi Denki Kabushiki Kaisha Current source circuit

Also Published As

Publication number Publication date
US20070176667A1 (en) 2007-08-02
FR2849536A1 (en) 2004-07-02
US7636006B2 (en) 2009-12-22
FR2849536B1 (en) 2007-02-23

Similar Documents

Publication Publication Date Title
US6765247B2 (en) Integrated circuit with a MOS structure having reduced parasitic bipolar transistor action
US5365099A (en) Semiconductor device having high energy sustaining capability and a temperature compensated sustaining voltage
EP0065269B1 (en) Switching device and circuit
US6979850B2 (en) Semiconductor device capable of avoiding latchup breakdown resulting from negative varation of floating offset voltage
US5963407A (en) Overvoltage protection device for the protection of a power transistor having a MOS control terminal
US5444272A (en) Three-terminal thyristor with single MOS-gate controlled characteristics
US9412732B2 (en) Semiconductor device
US8237223B2 (en) Semiconductor device
CN107371382B (en) Circuits, methods, and systems for optimized operation with double-base bipolar junction transistors
US20170200785A1 (en) Semiconductor device having self-isolating bulk substrate and method therefor
US4945266A (en) Composite semiconductor device
US20150021711A1 (en) Semiconductor device
US7791139B2 (en) Integrated circuit including a semiconductor assembly in thin-SOI technology
US5240865A (en) Method of forming a thyristor on an SOI substrate
US7636006B2 (en) Voltage supply interface circuit
US10498326B2 (en) Output driver with power down protection
US7071516B2 (en) Semiconductor device and driving circuit for semiconductor device
US6054740A (en) Protection against overvoltages of an integrated MOS power transistor
US8541840B2 (en) Structure and method for semiconductor power devices
Becke Approaches to isolation in high voltage integrated circuits
JP4023276B2 (en) Driving circuit
US5349232A (en) Protection diode for a vertical semiconductor component
JP2002252333A (en) Semiconductor device
JP2000286391A (en) Level shifter
Schoofs et al. A 700-V interface IC for power bridge circuits

Legal Events

Date Code Title Description
AS Assignment

Owner name: STMICROELECTRONICS S.A., FRANCE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HEURTIER, JEROME;MENARD, SAMUEL;REEL/FRAME:014841/0544

Effective date: 20031121

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION