US20040196103A1 - Switchable amplifier circuit having reduced shutdown current - Google Patents

Switchable amplifier circuit having reduced shutdown current Download PDF

Info

Publication number
US20040196103A1
US20040196103A1 US10/406,334 US40633403A US2004196103A1 US 20040196103 A1 US20040196103 A1 US 20040196103A1 US 40633403 A US40633403 A US 40633403A US 2004196103 A1 US2004196103 A1 US 2004196103A1
Authority
US
United States
Prior art keywords
current
transistor
output
current source
input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/406,334
Other versions
US6803821B1 (en
Inventor
John DeFalco
Mikhail Shirokov
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Components Industries LLC
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to RAYTHEON COMPANY reassignment RAYTHEON COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DEFALCO, JOHN A., SHIROKOV, MIKHAIL S.
Priority to US10/406,334 priority Critical patent/US6803821B1/en
Application filed by Individual filed Critical Individual
Assigned to FAIRCHILD SEMICONDUCTOR CORPORATION reassignment FAIRCHILD SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RAYTHEON COMPANY
Priority to TW093107687A priority patent/TWI341080B/en
Priority to DE112004000525T priority patent/DE112004000525T5/en
Priority to KR1020057018456A priority patent/KR20060016079A/en
Priority to JP2006509575A priority patent/JP2006522570A/en
Priority to CNB200480008429XA priority patent/CN100472953C/en
Priority to PCT/US2004/010013 priority patent/WO2004091095A1/en
Publication of US20040196103A1 publication Critical patent/US20040196103A1/en
Publication of US6803821B1 publication Critical patent/US6803821B1/en
Application granted granted Critical
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT reassignment DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: FAIRCHILD SEMICONDUCTOR CORPORATION
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FAIRCHILD SEMICONDUCTOR CORPORATION
Assigned to FAIRCHILD SEMICONDUCTOR CORPORATION reassignment FAIRCHILD SEMICONDUCTOR CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: DEUTSCHE BANK AG NEW YORK BRANCH
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT reassignment DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
Anticipated expiration legal-status Critical
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, FAIRCHILD SEMICONDUCTOR CORPORATION reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 040075, FRAME 0644 Assignors: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT
Assigned to FAIRCHILD SEMICONDUCTOR CORPORATION, SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment FAIRCHILD SEMICONDUCTOR CORPORATION RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 058871, FRAME 0799 Assignors: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/72Gated amplifiers, i.e. amplifiers which are rendered operative or inoperative by means of a control signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/04Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements with semiconductor devices only

Definitions

  • This invention relates to amplifiers, and more particularly to switchable power amplifiers.
  • RF radio frequency
  • the amplifier includes an RF, grounded emitter, output transistor Q RF .
  • the base of the RF transistor is fed input RF signals.
  • the base of the output transistor is also coupled to a switching transistor, Q 1 .
  • a diode-connected transistor Q 2 i.e., p-n junction
  • Q 2 is connected between ground and the base of the RF output transistor Q RF .
  • the diode-connected transistor Q 2 when conducting the diode-connected transistor Q 2 provides a fixed reference voltage at the base electrode of the RF output transistor Q RF .
  • the RF transistor Q RF is biased to a fixed dc operating point by providing a fixed dc current I BIAS through the collector-emitter thereof.
  • the dc current is produced by applying a fixed current through the conducting diode connected transistor Q 2 .
  • the fixed dc current is supplied by a current source, i.e., a high impedance device, here represented by a resistor.
  • the current source here produces the current indicated I.
  • the amount of dc bias current required for the RF output transistor establishes the amount of current I provided by the current source. That is, the diode-connected transistor and the RF output transistor Q RF are arranged as current mirror 9 with the current through the collector of the RF transistor mirroring the current fed to the diode-connected transistor Q 2 from the current source.
  • the transistor Q 1 When it is desired to switch the RF output transistor Q RF off, the transistor Q 1 is driven on by a control voltage fed to the base thereof. Thus, the on condition of transistor Q 1 places a low voltage at the base of RF output transistor Q RF . The current I from the current source now passes through the conducting transistor Q 1 . Transistor Q 1 must sink the current source current I which may be as high as 5-10 milli-amps in some applications resulting in excessive battery power drain.
  • the current mirror 9 ′ is provided by a pair of transistors Q 2A and Q 2B and the RF output transistor Q RF .
  • the current mirror 9 ′ is sometimes referred to as an enhanced current mirror.
  • the emitter follower transistor can supply extra base current as required when the RF transistor is driven under high power, large signal conditions.
  • a fixed dc voltage is produced at the base of the output transistor Q RF .
  • the dc voltage is coupled to the base of the RF transistor as a fixed dc voltage and thereby provides a proper dc bias current for the RF output transistor.
  • the amount of dc bias current required for the RF output transistor is established by the amount of current I from the current source, here again represented by a resistor.
  • the transistor Q 1 is driven on by a control voltage fed to the base thereof.
  • the on condition places a low voltage at the base of RF output transistor Q RF .
  • the current I from the current source now passes through the conducting transistor Q 1 .
  • Transistor Q 1 must sink the current source current I which may be as high as 5-10 milli-amps in some applications resulting in excessive battery power drain.
  • an amplifier circuit includes a current mirror circuit.
  • the current mirror circuit includes: a first current source for producing a reference current; an output transistor having an input electrode and an output electrode; and a current gain device connected between an output of the first current source and the input electrode of the output transistor.
  • a bias current is produced through the output electrode of the output transistor, such bias current being a function of the reference current produced by the first current source.
  • a second current source has an output coupled to an input of the current gain device. The second current source provides a current which is a fraction of the reference current.
  • a switching transistor has an output electrode coupled to: (1) an input of the current gain device; and, (2) an output of the second current source.
  • the switching transistor (1) sinks the current from the second current source in response to an input signal fed to such switching transistor inhibiting current from the second current source to pass to the current gain device and thereby remove the bias current for the output transistor driving the output transistor to a non-conducting condition; or (2) enables the current from the second current source to pass to the current gain device in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition.
  • the gain device comprises a transistor.
  • the gain device transistor is driven into saturation when the switching transistor enables the current from the second current source to pass to the current gain device in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition.
  • the gain device transistor comprises a bipolar transistor.
  • a transistor having the collector-emitter coupled between the fixed voltage at the output of the current source and the base of the RF transistor.
  • This transistor has its base coupled to a second current source and to a switch for such transistor.
  • the current from the second current source is fed to the base of the transistor to bias the transistor into saturation with the new circuit producing a fixed dc voltage at the base of the RF transistor and therefore provides a fixed dc bias current for the RF transistor.
  • the amount of dc bias current required for the RF transistor establishes the amount of current required for the current source.
  • the second current source is only a small fraction (1/beta) the amount of current required by the first current source to provide the requisite dc bias current for the RF transistor.
  • the switch turns the RF transistor off, the smaller current from the second current source is sunk by the switch.
  • FIG. 1 is a schematic diagram of a switchable amplifier according to the PRIOR ART
  • FIG. 2 is a schematic diagram of a switchable amplifier according to the PRIOR ART
  • FIG. 3 is a schematic diagram of a switchable amplifier according to the invention.
  • FIG. 4 is a schematic diagram of a switchable amplifier according to another embodiment of the invention.
  • the circuit 10 includes a current mirror circuit 12 .
  • the current mirror circuit 12 includes a first current source 14 for producing a reference current, I.
  • the current source 14 is a high impedance device, here represented by a resistor R 1 .
  • the current mirror circuit 12 also includes an RF output transistor 16 , here a bipolar transistor, preferably a heterojunction bipolar transistor (HBT) device.
  • the output transistor 16 is arranged in a grounded emitter configuration with its collector connected to a Vcc supply voltage through an inductor 18 , as shown.
  • the current mirror circuit 12 also includes a reference voltage generator 20 , here a diode-connected bipolar transistor Q 2 (i.e., p-n junction) coupled to a predetermined reference voltage, here ground, and the gate electrode of the output transistor 16 , as shown.
  • the current mirror circuit 12 also includes a current gain device 22 , here a bipolar transistor Q x , connected between an output of the current source 14 and: (a) the gate electrode of the output transistor 16 ; and (b) the reference voltage generator 20 .
  • the current mirror circuit 12 provides a dc bias current, I BIAS , through the collector electrode of the output transistor 18 .
  • the bias current I BIAS is a function of the reference current I produced by the current source 14 . That is, the diode-connected transistor Q 2 provides a p-n junction and the RF output transistor 16 are arranged as current mirror 12 with the current I BIAS through the collector of the RF transistor 16 mirroring the current I fed to the diode-connected transistor 20 from the current source 14 .
  • the amplifier 10 includes a second current source 24 , here represented by a resistor R 2 having an output coupled to an input of the current gain device 22 , here the bipolar transistor Qx.
  • the circuit 10 also includes a switching transistor, here a grounded emitter bipolar transistor Q 1 having an output electrode (here collector electrode) coupled to: (1) an input of the current gain device 22 ; and, (2) an output of the second current source 24 .
  • the switching transistor Q in response to a control signal fed to its base electrode, either: (1) sinks the current I′ (shown by the dotted arrow) from the second current source 24 in response to a control signal fed to the base of the switching transistor Q 1 inhibiting current from the second current source 24 from passing to the current gain device 22 and thereby removing the bias current for the output transistor 16 driving the output transistor 16 to a non-conducting condition; or (2) enables the current from the second current source 24 (shown by the solid arrow) to pass to the current gain device 22 in response to the control signal fed to the base of the switching transistor Q 1 driving the output transistor 16 to a conducting condition.
  • the current mirror 12 ′ is here an enhanced current mirror and includes a pair of transistors Q 2A and Q 2B to provide the fixed dc reference voltage at the base of the RF output transistor 16 .
  • the dc voltage is coupled to the base of the RF transistor as a fixed dc voltage and thereby provides a proper dc bias current for the RF output transistor.
  • the amount of dc bias current required for the RF output transistor 16 is established by the amount of current I from the current source 14 , here again represented by a resistor, R 1
  • the transistor Q 1 is driven on by a control voltage fed to the base thereof.
  • the amplifier 10 ′ includes a second current source 24 , here represented by a resistor R 2 having an output coupled to an input of the current gain device 22 , here the bipolar transistor Qx.
  • the circuit 10 ′ also includes a switching transistor, here a grounded emitter bipolar transistor Q 1 having an output electrode (here collector electrode) coupled to: (1) an input of the current gain device 22 ; and, (2) an output of the second current source 24 .
  • a switching transistor here a grounded emitter bipolar transistor Q 1 having an output electrode (here collector electrode) coupled to: (1) an input of the current gain device 22 ; and, (2) an output of the second current source 24 .
  • the switching transistor Q 1 in response to a control signal fed to its base electrode, either: (1) sinks the current I′ (shown by the dotted arrow) from the second current source 24 in response to a control signal fed to the base of the switching transistor Q 1 inhibiting current from the second current source 24 from passing to the current gain device 22 and thereby removing the bias current for the output transistor 16 driving the output transistor 16 to a non-conducting condition; or (2) enables the current from the second current source 24 (shown by the solid arrow) to pass to the current gain device 22 in response to the control signal fed to the base of the switching transistor Q 1 driving the output transistor 16 to a conducting condition.

Abstract

A switchable amplifier circuit having a current mirror. The mirror includes: a first current source for producing a reference current; an output transistor having an input electrode and an output electrode; and a current gain device connected between an output of the first current source and the input electrode of the output transistor. A bias current is produced through the output electrode of the output transistor, such bias current being a function of the reference current produced by the first current source. A second current source has an output coupled to an input of the current gain device. The second current source provides a current which is a fraction of the reference current. A switching transistor has an output electrode coupled to: (1) an input of the current gain device; and, (2) an output of the second current source. The switching transistor: (1) sinks the current from the second current source in response to an input signal fed to such switching transistor inhibiting current from the second current source to pass to the current gain device and thereby remove the bias current for the output transistor driving the output transistor to a non-conducting condition; or (2) enables the current from the second current source to pass to the current gain device in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition.

Description

    TECHNICAL FIELD
  • This invention relates to amplifiers, and more particularly to switchable power amplifiers. [0001]
  • BACKGROUND
  • As is known in the art, power amplifiers are used in a wide variety of applications. One such application is in telephones, such as battery operated cell phones, to amplify radio frequency (RF) signals. [0002]
  • As is also known in the art, such RF amplifiers are typically biased to a proper direct current (dc) operating point using a [0003] current mirror 9. One such an arrangement is shown in FIG. 1. Here, the amplifier includes an RF, grounded emitter, output transistor QRF. The base of the RF transistor is fed input RF signals. The base of the output transistor is also coupled to a switching transistor, Q1. A diode-connected transistor Q2 (i.e., p-n junction) is connected between ground and the base of the RF output transistor QRF. When such diode-connected transistor Q2 conducts, a fixed, dc voltage is produced across it thereby fixing the dc voltage at the base of the RF output transistor QRF. Thus, when conducting the diode-connected transistor Q2 provides a fixed reference voltage at the base electrode of the RF output transistor QRF. The RF transistor QRF is biased to a fixed dc operating point by providing a fixed dc current IBIAS through the collector-emitter thereof. Here, the dc current is produced by applying a fixed current through the conducting diode connected transistor Q2. The fixed dc current is supplied by a current source, i.e., a high impedance device, here represented by a resistor. The current source here produces the current indicated I. Thus, the amount of dc bias current required for the RF output transistor establishes the amount of current I provided by the current source. That is, the diode-connected transistor and the RF output transistor QRF are arranged as current mirror 9 with the current through the collector of the RF transistor mirroring the current fed to the diode-connected transistor Q2 from the current source.
  • When it is desired to switch the RF output transistor Q[0004] RF off, the transistor Q1 is driven on by a control voltage fed to the base thereof. Thus, the on condition of transistor Q1 places a low voltage at the base of RF output transistor QRF. The current I from the current source now passes through the conducting transistor Q1. Transistor Q1 must sink the current source current I which may be as high as 5-10 milli-amps in some applications resulting in excessive battery power drain.
  • Another circuit is shown in FIG. 2. Here, the [0005] current mirror 9′ is provided by a pair of transistors Q2A and Q2B and the RF output transistor QRF. Here, the current mirror 9′ is sometimes referred to as an enhanced current mirror. With an enhanced current mirror the emitter follower transistor can supply extra base current as required when the RF transistor is driven under high power, large signal conditions.
  • Here again a fixed dc voltage is produced at the base of the output transistor Q[0006] RF. The dc voltage is coupled to the base of the RF transistor as a fixed dc voltage and thereby provides a proper dc bias current for the RF output transistor. The amount of dc bias current required for the RF output transistor is established by the amount of current I from the current source, here again represented by a resistor. Here again, when it is desired to switch the RF output transistor off, the transistor Q1 is driven on by a control voltage fed to the base thereof. Thus, the on condition places a low voltage at the base of RF output transistor QRF. The current I from the current source now passes through the conducting transistor Q1. Transistor Q1 must sink the current source current I which may be as high as 5-10 milli-amps in some applications resulting in excessive battery power drain.
  • SUMMARY
  • In accordance with the present invention, an amplifier circuit is provided. The amplifier circuit includes a current mirror circuit. The current mirror circuit includes: a first current source for producing a reference current; an output transistor having an input electrode and an output electrode; and a current gain device connected between an output of the first current source and the input electrode of the output transistor. A bias current is produced through the output electrode of the output transistor, such bias current being a function of the reference current produced by the first current source. A second current source has an output coupled to an input of the current gain device. The second current source provides a current which is a fraction of the reference current. A switching transistor has an output electrode coupled to: (1) an input of the current gain device; and, (2) an output of the second current source. The switching transistor: (1) sinks the current from the second current source in response to an input signal fed to such switching transistor inhibiting current from the second current source to pass to the current gain device and thereby remove the bias current for the output transistor driving the output transistor to a non-conducting condition; or (2) enables the current from the second current source to pass to the current gain device in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition. [0007]
  • In one embodiment, the gain device comprises a transistor. [0008]
  • In one embodiment, the gain device transistor is driven into saturation when the switching transistor enables the current from the second current source to pass to the current gain device in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition. [0009]
  • In one embodiment, the gain device transistor comprises a bipolar transistor. [0010]
  • In accordance with the invention, a transistor is provided having the collector-emitter coupled between the fixed voltage at the output of the current source and the base of the RF transistor. This transistor has its base coupled to a second current source and to a switch for such transistor. When the RF is to turn on, the current from the second current source is fed to the base of the transistor to bias the transistor into saturation with the new circuit producing a fixed dc voltage at the base of the RF transistor and therefore provides a fixed dc bias current for the RF transistor. The amount of dc bias current required for the RF transistor establishes the amount of current required for the current source. Because the transistor is in saturation, the second current source is only a small fraction (1/beta) the amount of current required by the first current source to provide the requisite dc bias current for the RF transistor. When the switch turns the RF transistor off, the smaller current from the second current source is sunk by the switch. [0011]
  • The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the invention will be apparent from the description and drawings, and from the claims. [0012]
  • DESCRIPTION OF DRAWINGS
  • FIG. 1 is a schematic diagram of a switchable amplifier according to the PRIOR ART; [0013]
  • FIG. 2 is a schematic diagram of a switchable amplifier according to the PRIOR ART; [0014]
  • FIG. 3 is a schematic diagram of a switchable amplifier according to the invention; and [0015]
  • FIG. 4 is a schematic diagram of a switchable amplifier according to another embodiment of the invention.[0016]
  • Like reference symbols in the various drawings indicate like elements. [0017]
  • DETAILED DESCRIPTION
  • Referring now to FIG. 3, an [0018] RF amplifier circuit 10 is shown. The circuit 10 includes a current mirror circuit 12. The current mirror circuit 12 includes a first current source 14 for producing a reference current, I. The current source 14 is a high impedance device, here represented by a resistor R1. The current mirror circuit 12 also includes an RF output transistor 16, here a bipolar transistor, preferably a heterojunction bipolar transistor (HBT) device. The output transistor 16 is arranged in a grounded emitter configuration with its collector connected to a Vcc supply voltage through an inductor 18, as shown. An RF input for amplification by the RF output transistor 16 is coupled to the base electrode of the RF output transistor 16 though an ac coupling capacitor, C, as shown. The current mirror circuit 12 also includes a reference voltage generator 20, here a diode-connected bipolar transistor Q2 (i.e., p-n junction) coupled to a predetermined reference voltage, here ground, and the gate electrode of the output transistor 16, as shown. The current mirror circuit 12 also includes a current gain device 22, here a bipolar transistor Qx, connected between an output of the current source 14 and: (a) the gate electrode of the output transistor 16; and (b) the reference voltage generator 20.
  • With such an arrangement, the [0019] current mirror circuit 12 provides a dc bias current, IBIAS, through the collector electrode of the output transistor 18. The bias current IBIAS is a function of the reference current I produced by the current source 14. That is, the diode-connected transistor Q2 provides a p-n junction and the RF output transistor 16 are arranged as current mirror 12 with the current IBIAS through the collector of the RF transistor 16 mirroring the current I fed to the diode-connected transistor 20 from the current source 14.
  • The [0020] amplifier 10 includes a second current source 24, here represented by a resistor R2 having an output coupled to an input of the current gain device 22, here the bipolar transistor Qx. When conducting, the transistor Qx operates in saturation and thus the second current I′ is a fraction of the reference current, I. Further, because the transistor Qx operates in saturation (i.e., the base-emitter junction and base-collector junctions of transistor Qx are both forward biased) there is a relatively fixed voltage across the collector and emitter electrodes thereof. That is, the transistor has a beta which is the ratio of I to the current provided by the second current source I′, i.e., beta=I/I′. Thus, here for example, beta is about 50 so that the second current source produces a current I′=I/50.
  • The [0021] circuit 10 also includes a switching transistor, here a grounded emitter bipolar transistor Q1 having an output electrode (here collector electrode) coupled to: (1) an input of the current gain device 22; and, (2) an output of the second current source 24. The switching transistor Q1, in response to a control signal fed to its base electrode, either: (1) sinks the current I′ (shown by the dotted arrow) from the second current source 24 in response to a control signal fed to the base of the switching transistor Q1 inhibiting current from the second current source 24 from passing to the current gain device 22 and thereby removing the bias current for the output transistor 16 driving the output transistor 16 to a non-conducting condition; or (2) enables the current from the second current source 24 (shown by the solid arrow) to pass to the current gain device 22 in response to the control signal fed to the base of the switching transistor Q1 driving the output transistor 16 to a conducting condition.
  • Referring now to FIG. 4 another switching [0022] amplifier 10′ is shown. Here, the current mirror 12′ is here an enhanced current mirror and includes a pair of transistors Q2A and Q2B to provide the fixed dc reference voltage at the base of the RF output transistor 16. The dc voltage is coupled to the base of the RF transistor as a fixed dc voltage and thereby provides a proper dc bias current for the RF output transistor. The amount of dc bias current required for the RF output transistor 16 is established by the amount of current I from the current source 14, here again represented by a resistor, R1 Here again, when it is desired to switch the RF output transistor 16 off, the transistor Q1 is driven on by a control voltage fed to the base thereof.
  • The [0023] amplifier 10′ includes a second current source 24, here represented by a resistor R2 having an output coupled to an input of the current gain device 22, here the bipolar transistor Qx. When conducting, the transistor Qx operates in saturation and thus the second current I′ is a fraction of the reference current, I. That is, the transistor has a beta which is the ratio of I to the current provided by the second current source I′, i.e., beta=I/I′. Thus, here for example, beta is about 50 so that the second current source produces a current I′=I/50.
  • The [0024] circuit 10′ also includes a switching transistor, here a grounded emitter bipolar transistor Q1 having an output electrode (here collector electrode) coupled to: (1) an input of the current gain device 22; and, (2) an output of the second current source 24. The switching transistor Q1, in response to a control signal fed to its base electrode, either: (1) sinks the current I′ (shown by the dotted arrow) from the second current source 24 in response to a control signal fed to the base of the switching transistor Q1 inhibiting current from the second current source 24 from passing to the current gain device 22 and thereby removing the bias current for the output transistor 16 driving the output transistor 16 to a non-conducting condition; or (2) enables the current from the second current source 24 (shown by the solid arrow) to pass to the current gain device 22 in response to the control signal fed to the base of the switching transistor Q1 driving the output transistor 16 to a conducting condition.
  • A number of embodiments of the invention have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the invention. Accordingly, other embodiments are within the scope of the following claims. [0025]

Claims (10)

What is claimed is:
1. An amplifier circuit, comprising:
(a) a current mirror circuit comprising:
(i) a first current source for producing a reference current;
(ii) an output transistor having an input electrode and an output electrode;
(iii) a current gain device connected between an output of the first current source and the input electrode of the output transistor; (v) wherein a bias current is produced through the output electrode of the output transistor, such bias current being a function of the reference current produced by the first current source;
(b) a second current source having an output coupled to an input of the current gain device, such second current source providing a current which is a fraction of the reference current; and
(c) a switching transistor having an output electrode coupled to: (1) an input of the current gain device; and, (2) an output of the second current source, such switching transistor: (1) sinking the current from the second current source in response to an input signal fed to such switching transistor inhibiting current from the second current source to pass to the current gain device and thereby remove the bias current for the output transistor driving the output transistor to a non-conducting condition; or (2) enabling the current from the second current source to pass to the current gain device in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition.
2. The amplifier circuit recited in claim 1 wherein the gain device comprises a transistor.
3. The amplifier circuit recited in claim 2 wherein the gain device transistor is driven into saturation when the switching transistor enables the current from the second current source to pass to the current gain device in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition.
4. The amplifier circuit recited in claim 3 wherein the gain device transistor comprises a bipolar transistor.
5. The amplifier recited in claim 5 wherein the gain device transistor comprises a bipolar transistor.
6. The amplifier circuit recited in claim 6 wherein the switching transistor comprises a bipolar transistor.
7. The amplifier circuit recited in claim 6 wherein the output transistor comprises a bipolar transistor.
8. The amplifier circuit recited in claim 8 wherein the switching transistor comprises a bipolar transistor.
9. An amplifier circuit, comprising:
(a) a current mirror circuit comprising:
(i) a first current source for producing a reference current;
(ii) an output transistor having an input electrode and an output electrode;
(iii) a bipolar transistor connected between an output of the first current source and the input electrode of the output transistor;
(iv) wherein a bias current is produced through the output electrode of the output transistor, such bias current being a function of the reference current produced by the first current source;
(b) a second current source having an output coupled to an input of the bipolar transistor, such second current source providing a current which is a fraction of the reference current; and
(c) a switching transistor having an output electrode coupled to: (1) an input of the current gain device; and, (2) an output of the second current source, such switching transistor: (1) sinking the current from the second current source in response to an input signal fed to such switching transistor inhibiting current from the second current source to pass to the bipolar transistor and thereby remove the bias current for the output transistor driving the output transistor to a non-conducting condition; or (2) enabling the current from the second current source to pass to the bipolar transistor to drive such bipolar transistor unto saturation in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition.
10. An amplifier circuit, comprising:
(a) a first current source for producing a reference current;
(b) an output transistor having an input electrode and an output electrode;
(c) a bipolar transistor connected between an output of the first current source and to:
(1) the input electrode of the output transistor; and
(2) the p-n junction;
(d) wherein a bias current is produced through the output electrode of the output transistor, such bias current being a function of the reference current produced by the first current source;
(e) a second current source having an output coupled to an input of the current gain device, such second current source providing a current which is a fraction of the reference current; and
(f) a switching transistor having an output electrode coupled to: (1) an input of the bipolar transistor; and, (2) an output of the second current source, such switching transistor: (1) sinking the current from the second current source in response to an input signal fed to such switching transistor inhibiting current from the second current source to pass to the bipolar transistor and thereby remove the bias current for the output transistor driving the output transistor to a non-conducting condition; or (2) enabling the current from the second current source to pass to the bipolar transistor, such bipolar transistor operating is saturation, in response to the input signal fed to such switching transistor driving the output transistor to a conducting condition.
US10/406,334 2003-04-03 2003-04-03 Switchable amplifier circuit having reduced shutdown current Expired - Fee Related US6803821B1 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US10/406,334 US6803821B1 (en) 2003-04-03 2003-04-03 Switchable amplifier circuit having reduced shutdown current
TW093107687A TWI341080B (en) 2003-04-03 2004-03-22 Switchable amplifier circuit having reduced shutdown current
DE112004000525T DE112004000525T5 (en) 2003-04-03 2004-04-02 Switchable amplifier circuit with a reduced turn-off current
KR1020057018456A KR20060016079A (en) 2003-04-03 2004-04-02 Switchable amplifier circuit having reduced shutdown current
JP2006509575A JP2006522570A (en) 2003-04-03 2004-04-02 Switchable amplifier circuit with low shutdown current
CNB200480008429XA CN100472953C (en) 2003-04-03 2004-04-02 Switchable amplifier circuit having reduced shutdown current
PCT/US2004/010013 WO2004091095A1 (en) 2003-04-03 2004-04-02 Switchable amplifier circuit having reduced shutdown current

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/406,334 US6803821B1 (en) 2003-04-03 2003-04-03 Switchable amplifier circuit having reduced shutdown current

Publications (2)

Publication Number Publication Date
US20040196103A1 true US20040196103A1 (en) 2004-10-07
US6803821B1 US6803821B1 (en) 2004-10-12

Family

ID=33097300

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/406,334 Expired - Fee Related US6803821B1 (en) 2003-04-03 2003-04-03 Switchable amplifier circuit having reduced shutdown current

Country Status (7)

Country Link
US (1) US6803821B1 (en)
JP (1) JP2006522570A (en)
KR (1) KR20060016079A (en)
CN (1) CN100472953C (en)
DE (1) DE112004000525T5 (en)
TW (1) TWI341080B (en)
WO (1) WO2004091095A1 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2004171625A (en) * 2002-11-18 2004-06-17 Renesas Technology Corp Non-volatile memory device
US6922107B1 (en) * 2002-12-23 2005-07-26 Dynalinear Technologies, Inc. Dual (constant voltage/constant current) bias supply for linear power amplifiers
US7026876B1 (en) 2003-02-21 2006-04-11 Dynalinear Technologies, Inc. High linearity smart HBT power amplifiers for CDMA/WCDMA application
US7057461B1 (en) 2003-03-19 2006-06-06 Dynalinear Technologies, Inc. Heterostructure bipolar transistor power amplifier module with dynamic voltage supply for improved efficiency

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4122401A (en) * 1977-07-14 1978-10-24 National Semiconductor Corporation High efficiency power amplifier circuit
US5517143A (en) * 1994-11-29 1996-05-14 Linear Technology Corporation Current mirror circuits and methods with guaranteed off state and amplifier circuits using same
US6191656B1 (en) * 1999-07-23 2001-02-20 Rf Micro Devices, Inc. High efficiency, unilateral dual stage RF amplifier
US6281730B1 (en) * 1999-05-13 2001-08-28 National Semiconductor Corporation Controlled slew rate driver

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61147606A (en) * 1984-12-21 1986-07-05 Toshiba Corp Rf amplifier circuit
JPS631107A (en) * 1986-06-19 1988-01-06 Nec Corp Operational amplifier
IT1217736B (en) * 1988-05-26 1990-03-30 Sgs Thomson Microeletronics Sp SELF-POWERED DELAYED ELECTRONIC SHUTDOWN CIRCUIT WITH VERY LOW VOLTAGE CONTROL
JPH02206208A (en) * 1989-02-03 1990-08-16 Mitsubishi Electric Corp Current control circuit
JP3074387B2 (en) * 1989-02-20 2000-08-07 富士写真フイルム株式会社 Gain control circuit
US5099203A (en) * 1990-06-05 1992-03-24 Continental Electronics Corporation Power amplifier having multiple switched stages and method of operating same
JP3103712B2 (en) * 1994-03-14 2000-10-30 松下電子工業株式会社 Power amplifier and amplification method
JP3417260B2 (en) * 1997-06-30 2003-06-16 株式会社島津製作所 Atomic absorption photometer
JP3907157B2 (en) * 2001-01-12 2007-04-18 株式会社ルネサステクノロジ Semiconductor integrated circuit for signal processing and wireless communication system
JP3664657B2 (en) * 2001-02-21 2005-06-29 アールエフ・チップス・テクノロジー株式会社 Low noise amplifier circuit

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4122401A (en) * 1977-07-14 1978-10-24 National Semiconductor Corporation High efficiency power amplifier circuit
US5517143A (en) * 1994-11-29 1996-05-14 Linear Technology Corporation Current mirror circuits and methods with guaranteed off state and amplifier circuits using same
US6281730B1 (en) * 1999-05-13 2001-08-28 National Semiconductor Corporation Controlled slew rate driver
US6191656B1 (en) * 1999-07-23 2001-02-20 Rf Micro Devices, Inc. High efficiency, unilateral dual stage RF amplifier

Also Published As

Publication number Publication date
DE112004000525T5 (en) 2006-02-23
CN100472953C (en) 2009-03-25
US6803821B1 (en) 2004-10-12
KR20060016079A (en) 2006-02-21
CN1768473A (en) 2006-05-03
WO2004091095A1 (en) 2004-10-21
TW200428758A (en) 2004-12-16
JP2006522570A (en) 2006-09-28
TWI341080B (en) 2011-04-21

Similar Documents

Publication Publication Date Title
CN108512515B (en) Power amplifying circuit
US7365604B2 (en) RF amplifier with a bias boosting scheme
CN101452301B (en) Linear regulator
US20020113656A1 (en) Amplifier
US6486739B1 (en) Amplifier with self-bias boosting using an enhanced wilson current mirror biasing scheme
US4688001A (en) High Efficiency, low distortion amplifier
US6750718B2 (en) Radio-frequency amplifier
US6803821B1 (en) Switchable amplifier circuit having reduced shutdown current
EP0196131B1 (en) Amplifier arrangement
KR840004328A (en) Gain Distribution Control Amplifier
US7012469B2 (en) Integrated circuit device having high efficiency at the time of low power output
JPH0580164B2 (en)
US20040113701A1 (en) Bias circuit for a radio frequency power amplifier
JP2672731B2 (en) Power amplifier circuit
KR980006805A (en) Amplification circuit
US6424224B1 (en) Auxiliary circuitry for monolithic microwave integrated circuit
US10965264B2 (en) Bias circuit for supplying a bias current to an RF power amplifier
US6265908B1 (en) Low voltage balun circuit
EP1638205A1 (en) Driver circuit
JPH07202585A (en) High frequency power amplifier
JPS61120521A (en) Transistor driving circuit
KR100669831B1 (en) Amplifier output stage provided with a parasitic-current limiter
JP2005341014A (en) High-frequency amplifier
JP2003258576A (en) High frequency power amplifier and electronic device employing the same
JP2003264450A (en) Variable attenuation circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: RAYTHEON COMPANY, MASSACHUSETTS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DEFALCO, JOHN A.;SHIROKOV, MIKHAIL S.;REEL/FRAME:013941/0287

Effective date: 20030320

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, MAINE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RAYTHEON COMPANY;REEL/FRAME:014822/0228

Effective date: 20031017

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:040075/0644

Effective date: 20160916

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AG

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:040075/0644

Effective date: 20160916

LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20161012

AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FAIRCHILD SEMICONDUCTOR CORPORATION;REEL/FRAME:057694/0374

Effective date: 20210722

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH;REEL/FRAME:057969/0206

Effective date: 20211027

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:058871/0799

Effective date: 20211028

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 040075, FRAME 0644;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0536

Effective date: 20230622

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 040075, FRAME 0644;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064070/0536

Effective date: 20230622

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 058871, FRAME 0799;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:065653/0001

Effective date: 20230622

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 058871, FRAME 0799;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:065653/0001

Effective date: 20230622