US20040145509A1 - Analog-to-digital converter - Google Patents

Analog-to-digital converter Download PDF

Info

Publication number
US20040145509A1
US20040145509A1 US10/687,300 US68730003A US2004145509A1 US 20040145509 A1 US20040145509 A1 US 20040145509A1 US 68730003 A US68730003 A US 68730003A US 2004145509 A1 US2004145509 A1 US 2004145509A1
Authority
US
United States
Prior art keywords
comparator
comparators
input
converter
analog
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/687,300
Inventor
Andrew Mallinson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
ESS Technology Inc
Original Assignee
ESS Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by ESS Technology Inc filed Critical ESS Technology Inc
Priority to US10/687,300 priority Critical patent/US20040145509A1/en
Publication of US20040145509A1 publication Critical patent/US20040145509A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/08Continuously compensating for, or preventing, undesired influence of physical parameters of noise
    • H03M1/0854Continuously compensating for, or preventing, undesired influence of physical parameters of noise of quantisation noise
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/1235Non-linear conversion not otherwise provided for in subgroups of H03M1/12
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/14Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit
    • H03M1/144Conversion in steps with each step involving the same or a different conversion means and delivering more than one bit the steps being performed sequentially in a single stage, i.e. recirculation type
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/20Increasing resolution using an n bit system to obtain n + m bits
    • H03M1/202Increasing resolution using an n bit system to obtain n + m bits by interpolation
    • H03M1/206Increasing resolution using an n bit system to obtain n + m bits by interpolation using a logic interpolation circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/36Analogue value compared with reference values simultaneously only, i.e. parallel type
    • H03M1/367Non-linear conversion

Definitions

  • This invention relates to analog-to-digital converters, and more particularly, to an analog-to-digital converter configured with virtual comparators to produce an increased number of output bits with relatively low hardware requirements.
  • Analog-to-digital converters are well known in the art.
  • One type of analog-to-digital converter is a “successive approximation” converter.
  • a successive approximation converter is configured to collect bits of information pertaining to the level of the input analog signal successively in time. Each individual collection of bits is compiled with the other collected bits to characterize the input signal to a desired accuracy or resolution determined by the analog-to-digital converter.
  • a successive approximation converter uses a single comparator to derive a single bit of information at a time on each clock cycle. In operation, during each clock cycle, a single comparator compares the input signal to a single reference signal and provides one bit of information.
  • That reference signal is then adjusted based on this one bit.
  • an additional bit is derived using the adjusted reference signal. This process is repeated for a predetermined number of clock cycles sufficient to provide the number of bits required for a digital output of a desired resolution and accuracy.
  • the collected bits are then assembled at the end of the process to deliver a digital output with the desired resolution and accuracy of the converter.
  • an analog-to-digital converter purports to use less than 2 n ⁇ 1 comparators by employing a plurality of “pseudo-comparators”. These pseudo-comparators are placed between each pair of distantly-spaced actual comparators in order to generate interstitial outputs. These outputs are tailored to simulate the output of an actual comparator in that position based on weighted averages of the comparator outputs.
  • the invention provides an analog-to-digital converter and related method where a plurality of comparators is arranged in a successive approximation manner.
  • the converter is configured to selectively enable or disable the outputs from the individual comparators and sum the outputs together to produce a digital signal output.
  • interpolated outputs may be derived by weighting and mixing outputs of adjacent comparators in proportions calculated to provide an interpolated output of a virtual comparator between actual comparators. Accordingly, many such virtual comparators can be created without the need for additional fixed hardware elements in the converter. By doing so, the converter is able to produce a digital output having a relatively larger number of bits using relatively few actual hardware elements for comparing signals.
  • Each of the plurality of comparators in the converter has additional inputs for a reference signal and/or an analog input signal.
  • Each comparator further includes an input for an enablement signal and is configured to enable and disable the operation of a comparator in response to such a signal.
  • Each comparator also includes components that produce a linear output in proportion to the enablement signal.
  • a comparator output can be modified over a range by modifying the enablement signal by the desired proportions.
  • the invention also provides a method for converting an analog input signal into a digital signal in a successive approximation method to selectively enable or disable individual comparators over an input range and to sum the outputs of the comparators together.
  • Virtual comparators can be created simply by varying the enabling signal to enable and disable comparators to varying degrees. Accordingly, the outputs of adjacent comparators together may be weighted and mixed together in proportions. This gives rise to virtual comparators created by operation of an interstitial output between the outputs of the actual comparators.
  • FIG. 1 is a diagrammatic view of a circuit for an analog-to-digital converter having a plurality of comparators each of which compares an input signal against one of a plurality of reference signals defined by an impedance network;
  • FIG. 2 is a diagrammatic view of a circuit for an analog-to-digital converter having a plurality of comparators each of which compares two points within a parabolic profile of reference signals defined by an impedance network, where the profile of the output shifts as a function of an input signal;
  • FIG. 3 is a diagrammatic view of a circuit showing a plurality of comparators in an analog-to-digital converter, each comparator having an input for an enabling signal to selectively enable and disable the comparator and to modify its output to generate an interstitial output occurring between two comparators;
  • FIG. 4 is a graph showing the output signals of a comparator versus the input signals
  • FIG. 5 is a graph showing the overall differential output of a converter when it is enabled, versus the difference in its input signals
  • FIG. 6 is a graph showing the overall output of converter when two comparators are enabled, versus the difference in input signals to those comparators.
  • An analog-to-digital converter according to the invention is operated in a successive approximation manner.
  • a converter configured according to the invention includes a plurality of comparators rather than just one.
  • the converter uses many comparators, although only a small number of those comparators will be enabled at any given time.
  • any two comparator outputs may be interpolated to produce digital data information from a signal range that may fall between the two comparators.
  • a virtual comparator is created.
  • the invention is described below in the context of a successive approximation comparator for use in converting analog signals to digital output. It will be appreciated by those skilled in the art, however, that other useful applications of the invention may be implemented without departing from the spirit and scope of the invention, where the scope is defined in the appended claims.
  • FIG. 1 is a schematic diagram of a circuit that is conventionally used as a flash analog-to-digital converter.
  • the circuit may also be used as a successive approximation converter in accordance with one embodiment of this invention.
  • a successive approximation converter 100 includes a plurality of comparators connected to a corresponding plurality of reference signals at nodes defined by an input impedance network. This is an improvement over a single comparator that is typically used in such a converter because no DAC is required to settle in a feedback path.
  • an input impedance network in the form of a serially-connected resistor chain includes N resistors R 1 , R 2 , R 3 , . . . R N .
  • N 6 resistors and 6 comparators.
  • N may be any integer greater than 1 without deviating from the invention.
  • the voltage level of the plurality of reference signals is set by signals(s) V left , V right applied across the resistor chain.
  • the input voltage V right may represent ground potential, but may represent another voltage level depending on the particular application. Those skilled in the art will appreciate that different voltage levels occurring on either voltage reference may vary without departing from the invention.
  • Each comparator has a first input connected to a terminal configured to receive the analog input signal V in .
  • Each comparator also includes a second input connected to one of the nodes in the impedance network defined by resistors R 1 , R 2 , R 3 , . . . R N .
  • the outputs V 1,out , V 2,out , V 3,out , . . . V N,out of the respective comparators C 1 , C 2 , C 3 , . . . C N are combined and converted, for example by an encoder or data converter (not shown), into a digital output word having a desired number of bits n. Alternatively, they may be combined and converted into n separate digital signal outputs.
  • the number of comparators, N would typically be equal to at least 2 n ⁇ 1 in conventional systems. According to the invention, however, the finite number of nodes may be used to interpolate digital data bit values between any two nodes. Thus, virtual comparators may be created to produce a larger number of samples of information related to data bits than the number of actual comparators.
  • the converter 100 is operated in a successive approximation manner.
  • only one comparator of the plurality of comparators C 1 , C 2 , C 3 , . . . C N is enabled at any given time while the remainder are disabled.
  • the converter 100 operates in a conventional successive approximation manner, where one bit sample is collected for each clock cycle rather than collecting multiple data bits simultaneously.
  • E i is the value of an enabling signal.
  • An analog-to-digital converter 100 is operated as follows. First, the comparator is enabled at the half-way point, namely, C 0.5N . Then, if the output V 0.5N,out indicates the level of the input signal V in is above the level of the reference signal at this half-way point, the half-way point comparator C 0.5N is disabled and the 3 ⁇ 4-point comparator C 0.75N is then enabled. Conversely, if the output V 0.5N,out indicates the level of the input signal is below the level of the reference signal at this half-way point, the half-way point comparator C 0.5N is disabled and the 1 ⁇ 4-point comparator C 0.25N is then enabled.
  • This procedure may be repeated in successive approximation sequence.
  • Establishing virtual comparators is accomplished by interpolating between nodes. They may be created between two adjacent nodes, or between any two nodes. In a preferred embodiment, interpolations are performed between adjacent nodes to collect samples of data bits occurring between such nodes. In this way, multiple virtual comparators may be created between any two adjacent nodes of the converter circuit.
  • E 23 ⁇ fraction (63/64) ⁇ th
  • E 24 ⁇ fraction (1/64) ⁇ th
  • E 23 ⁇ fraction (1/64) ⁇ th
  • E 24 ⁇ fraction (63/64) ⁇ th
  • an additional 64 virtual comparators appear to occur between comparators C 23 and C 24 . Accordingly, 12 bits of information can be derived by converter 100 using only 64 (that is, 2 6 ) actual comparators. A conventional converter having 64 comparators would be able to derive only 6 bits. Deriving these 12 bits is accomplished according to the invention without any additional hardware elements.
  • the derived interstitial comparators are virtual, and there are no additional comparators or other components. In a preferred embodiment of the invention, two or more adjacent comparators are each enabled. The outputs of the comparators are then weighted and mixed in proportions calculated to provide an interpolated output of an interstitial virtual comparator.
  • This method according to the invention, best simulates the input signal V in by providing more samples of information related to the input signal and without the need for additional hardware elements.
  • the outputs of actual comparators are appropriately interpolated in a manner to create the output of a virtual comparator.
  • the virtual comparator because it does not exist as a discrete hardware element, can be modified in time such that its virtual output signal is time varying.
  • the manner in which their outputs are mixed creates virtual comparators at various comparison reference signal levels and in a sequential manner.
  • One embodiment of invention provides an analog-to-digital converter able to produce a digital output having more bits than the number of comparators that exist as actual hardware elements to compare signals. For example, where N comparators are employed, n output bits may be produced, where N ⁇ 2 n ⁇ 1.
  • the invention is not limited to a series-connected resistor chain as illustrated in FIG. 1. It will be appreciated by those skilled in the art that the invention is readily adaptable to use with any analog-to-digital converter circuitry having a plurality of comparators. This is also possible whether or not the input signal is differential or non-differential.
  • the invention may be applied to a conventional input impedance network that transforms an analog input voltage signal into a parabolic profile of reference voltage signals.
  • FIG. 2 an input impedance network and comparator section of a converter 200 is illustrated that is similar to that in FIG. 1.
  • the plurality of comparators C 1 , C 2 , C 3 , C 4 , and C 5 is each placed across a corresponding resistor bank 202 including resistors R 1 , R 2 , R 3 , R 4 , or R 5 .
  • This bank of resistors 202 has resistors defining between them nodes N 1 , N 2 , N 3 , and N 4 . From each node, a corresponding current source G 1 , G 2 , G 3 , and G 4 draws an equal current.
  • the input signal V in is inherently differential.
  • the input impedance network illustrated in FIG. 2 creates a parabolic profile of reference voltage signals. Accordingly, a zero voltage value of the profile of reference signals occurs at different times along the nodes N 1 , N 2 , N 3 , and N 4 as a function of the input signal V in .
  • Implementations of the invention are suitable for any converter having an input impedance network similar to that illustrated in FIG. 2. In such a circuit, a differential input signal V in is applied across the input impedance network and a plurality of comparators C 1 , C 2 , C 3 , . . .
  • C N measures differences between nodes N 1 , N 2 , N 3 , . . . N N ⁇ 1 within that network.
  • measurements are taken between a node and the input signal V in itself.
  • the invention is suitable in respect of any reference signal profile and impedance network for an analog-to-digital converter where the converter uses more than one comparator, where each comparator includes an input for an enabling signal.
  • FIG. 3 is a schematic diagram of a circuit embodying the invention.
  • Converter circuit 300 is an example of a plurality of comparators 304 , C 1 , C 2 , C 3 , . . . C N in a converter 300 that can be selectively enabled.
  • the outputs of comparators C 1 , C 2 , C 3 , . . . C N can then be compounded together to form the output of the converter 300 .
  • Each of the plurality of comparators C 1 , C 2 , C 3 , . . . C N consists of a connection of components that has a linear output in proportion to a given input, in particular an input for an enabling signal.
  • comparators C 1 , C 2 , C 3 , . . . C N in FIG. 3 is not limiting. It should be apparent to those skilled in the art in light of the following detailed description of the circuit in FIG. 3 that the comparators C 1 , C 2 , C 3 , . . . C N may be configured differently according to the invention so long as they display a similarly linear input-output characteristic.
  • the invention embodied in the converter 300 of FIG. 3 is understood, those principles can be applied to any analog-to-digital converter having a plurality of comparators that are selectively enabled or disabled to varying degrees to produce virtual comparators. According to the invention, these virtual comparators are configured to produce interpolated voltage values that occur between adjacent nodes.
  • a converter 300 includes a bank 304 of N comparators C i .
  • Each comparator includes a pair of three-terminal semiconductor devices M i,1 and M i,2 , 1 ⁇ i ⁇ N.
  • the low-impedance connection of the two devices are connected in common to one of a bank 306 current sources, S i , 306 .
  • the bank of current sources 306 provides enabling signals for the individual comparators C i .
  • the three-terminal devices M i,1 and M i,2 can be, for example, field-effect transistor (“FET”) or bipolar junction transistor (“BJT”) devices.
  • the comparator C i will be responsive to the voltage difference at the gates or bases of the pair of devices, depending on how the device is configured.
  • each of M i,1 and M i,2 consists of an n-channel-type metal-oxide-semiconductor FET (“NMOS”) device as illustrated in FIG. 3, the sources of those devices would be connected together to a current source S i .
  • the current from current source S i would be split between the two devices M i,1 and M i,2 depending on the relative gate voltage of devices M i,1 and M i,2 .
  • Each pair of devices M i,1 and M i,2 together form a comparator C i responsive to the voltage difference applied between the gates of the pair of devices M i,1 and M i,2 .
  • the voltage difference is in turn provided by an input impedance network.
  • the drains of all devices M i,1 are connected together to provide an output current I left
  • the drains of all devices M i,2 are connected together to provide an output current I right .
  • the output of converter 300 can be considered the difference between the output currents I left and I right , which are at nodes comprising sufficiently low impedance points to hold the appropriate voltage bias conditions.
  • each of the comparators C 1 , C 2 , C 3 , . . . C N is placed across a corresponding resistor R 1 , R 2 , R 3 , . . . R N , each having a value R.
  • These resistors are connected in series and define between them nodes from each of which a corresponding current source G 1 , G 2 , G 3 , . . . G N draws an equal current having a value I s .
  • Drawing from a bank of current sources and corresponding resistors 302 creates a parabolic profile of reference voltage signals having a zero voltage value that occurs as a function of the input signal V in .
  • the input voltage V in is the difference between the signals V left and V right .
  • the comparator at the vertex of the parabolic profile will vary as the input signal V in is varied.
  • the comparators C 1 , C 2 , C 3 , . . . C N are responsive to the input signal V in .
  • FIG. 3 shows the comparators connected to an input impedance network 302 configured to produce parabolic profile of reference voltage signals the comparators C 1 , C 2 , C 3 , . . . C N can easily also be connected to an input impedance network in the same manner other input impedance networks known in the art, without deviating from the principles of this invention.
  • each of the current sources S i is able to provide an enabling signal in the form of a “probe” current that selectively enables the pair of devices M i,1 and M i,2 that make up comparator C i .
  • a “probe” current that selectively enables the pair of devices M i,1 and M i,2 that make up comparator C i .
  • the difference in the output currents I left and I right will be simply the divisional function of current that is present in the outputs of the comparator C 6 , where the outputs emanate from the drains of devices M 6,1 and M 6,2 respectively.
  • FIG. 4 is a graph showing on its vertical axis the currents present at the drains of devices M 6,1 and M 6,2 in response to a 10.0 ⁇ A current from current source S 6 versus a range of input voltage differences between the gates of devices M 6,1 and M 6,2 which are shown on the horizontal axis. It can be seen that, when viewed over the entire range of possible input voltage differences, the output current in the drain of the devices M 6,1 and M 6,2 is not linear—from one extreme of all the current from current source S 6 flowing to the drain of device M 6,1 to all of the current flowing to the drain of M 6,2 ; however, in the circuitry making up converter 300 (FIG.
  • this pairing of devices M 6,1 and M 6,2 operates only near the “center” of the transfer characteristic where the current splits approximately equally between the devices M 6,1 and M 6,2 . This occurs where slight deviations from the “center” are linear, recognizing that there is a limited range of voltage differences that can be applied to the gates of the devices M 6,1 and M 6,2 before one or the other of those devices saturates.
  • the drains of all devices M i,1 are compounded together to provide output current I left and the drains of all devices M i,2 are compounded together to provide output current I right , 1 ⁇ i ⁇ N. This compounding increases the region of linearity in the overall transfer characteristic.
  • FIG. 5 is a graph showing the total output of the converter 300 as being the difference in the output currents from the only enabled comparator C 6 .
  • V right V R6 +R ⁇ I s (2)
  • V left V R6 +5 R ⁇ I s +4 R ⁇ I s +3 R ⁇ I s +2 R ⁇ I s +R ⁇ I s
  • V left V R6 +15 R ⁇ I s (3)
  • V in V left ⁇ V right
  • V in 14 R ⁇ I s (4)
  • V right V R5 +2 R ⁇ I s +R ⁇ I s
  • V right V R5 +3 R ⁇ I s (5)
  • V left V R5 +4 R ⁇ I s +3 R ⁇ I s +2 R ⁇ I s +R ⁇ I s
  • V left V R5 +10 R ⁇ I s (6)
  • V in V left ⁇ V right
  • V in 7 R ⁇ I s (7)
  • Comparator C 5 compares the input signal V in to a reference voltage signal having a value of 7R ⁇ I s .
  • the virtual comparators of the invention are based on the following observation: if both current source S 6 and current source S 5 are set to provide non-zero currents at the same time, then both the comparators C 6 and C 5 are enabled at the same time. The overall effective comparison point for the converter 300 will then fall between 14R ⁇ I s and 7R ⁇ I s . If the two non-zero currents provided by current source S 6 and current source S 5 , added together, are equivalent in value to the single non-zero current provided by the single non-zero current source S 6 or S 5 , then the output of the converter 300 will be the difference in the output currents I left and I right , illustrated in FIG. 6.
  • V in 10.5 R ⁇ I s (9)
  • any virtual comparison point may be selected between the respective comparison points of comparators C 1 , C 2 , C 3 , . . . C N , whichever of them should be enabled at any given time, simply by weighting the current proportionately through the corresponding current sources S 1 , S 2 , S 3 , . . . S N .
  • only one or two comparators may be enabled at a time. It is conceivable that more than two comparators may be advantageously employed to further reduce the error of using only a pair.
  • the current sources can be manipulated such that current source S 3 provides 1.0 ⁇ A, current source S 4 provides 4.0 ⁇ A, current source S 5 provides 4.0 ⁇ A, and current source S 6 provides 1.0 ⁇ A (of the original 10.0 ⁇ A) so as to enable comparators C 3 , C 4 , C 5 , and C 6 in a desired manner.
  • the inclusion of four appropriately weighted enabled comparators causes a partial “mean of means” reduction of DC offset.
  • invention is applicable regardless of how the plurality of comparators is arranged within the circuitry for the converter.
  • the invention is readily applied to add virtual comparators to any grouping of comparators within a circuit. Such a configuration allows for the simulation of additional comparators to provide interstitial outputs. This improves the resolution of the converter without requiring additional hardware elements for making further comparisons.
  • the invention may be even used in association with a converter circuit partially operated as a flash analog-to-digital converter and partially operated as a successive approximation converter.
  • a flash analog-to-digital converter having the properties described above has simultaneously collected one bit of information per comparator and produced a digital word of a given number of bits.
  • the same converter can then be adapted to proceed in a successive approximation mode according to the invention to produce a digital word of a greater number of bits and resolution.
  • the two comparators that are closest to the initial digital output produced by the flash method are then selectively enabled. Their outputs may then be interpolated, weighted and mixed in appropriate proportions, to produce virtual comparators as described above.

Abstract

An analog-to-digital converter in which each of a plurality of comparators is, in a successive approximation manner, selectively enabled or disabled and the outputs from those comparators summed together to produce a digital signal therefrom. By weighting and mixing outputs of adjacent comparators in proportions calculated to provide an interpolated output of a virtual comparator between the actual comparators, many such virtual comparators can be created without the need for additional fixed hardware elements in the converter. By doing so, the converter is able to produce a digital output having n bits using only N actual hardware elements for comparing signals, where N<2n−1. Each of the plurality of comparators in the converter has an input for an enabling signal, which enabling signal can be manipulated to enable or disable individual comparators and to modify their outputs. A method for converting an analog input signal into a digital signal using such a converter.

Description

    BACKGROUND
  • This invention relates to analog-to-digital converters, and more particularly, to an analog-to-digital converter configured with virtual comparators to produce an increased number of output bits with relatively low hardware requirements. [0001]
  • Analog-to-digital converters are well known in the art. One type of analog-to-digital converter, is a “successive approximation” converter. A successive approximation converter is configured to collect bits of information pertaining to the level of the input analog signal successively in time. Each individual collection of bits is compiled with the other collected bits to characterize the input signal to a desired accuracy or resolution determined by the analog-to-digital converter. Typically, a successive approximation converter uses a single comparator to derive a single bit of information at a time on each clock cycle. In operation, during each clock cycle, a single comparator compares the input signal to a single reference signal and provides one bit of information. That reference signal is then adjusted based on this one bit. On the second clock cycle, an additional bit is derived using the adjusted reference signal. This process is repeated for a predetermined number of clock cycles sufficient to provide the number of bits required for a digital output of a desired resolution and accuracy. The collected bits are then assembled at the end of the process to deliver a digital output with the desired resolution and accuracy of the converter. [0002]
  • Attempts have been made to create an effective analog-to-digital converter that can produce a digital output having n bits using less than 2[0003] n−1 comparators to do so. In one conventional example, an analog-to-digital converter purports to use less than 2n−1 comparators by employing a plurality of “pseudo-comparators”. These pseudo-comparators are placed between each pair of distantly-spaced actual comparators in order to generate interstitial outputs. These outputs are tailored to simulate the output of an actual comparator in that position based on weighted averages of the comparator outputs. Although such a circuit decreases the number of “primary” comparators on the input reference nodes, these pseudo-comparators are still actual discrete “hardware” elements in the converter circuitry. These elements exist at all times in fixed, predetermined and interpolative intervals, even though they are not actually connected to the input reference nodes. Thus, there is no real reduction in circuit elements. Another problem is that predetermined pseudo-comparator hardware elements are not variable, making them inflexible.
  • Therefore, there exists a need for a device and method for simultaneously collecting multiple bits of data but with relatively fewer circuit elements. As will be seen, the invention accomplishes this in an elegant manner. [0004]
  • SUMMARY OF INVENTION
  • The invention provides an analog-to-digital converter and related method where a plurality of comparators is arranged in a successive approximation manner. In operation, the converter is configured to selectively enable or disable the outputs from the individual comparators and sum the outputs together to produce a digital signal output. Furthermore, interpolated outputs may be derived by weighting and mixing outputs of adjacent comparators in proportions calculated to provide an interpolated output of a virtual comparator between actual comparators. Accordingly, many such virtual comparators can be created without the need for additional fixed hardware elements in the converter. By doing so, the converter is able to produce a digital output having a relatively larger number of bits using relatively few actual hardware elements for comparing signals. [0005]
  • Each of the plurality of comparators in the converter has additional inputs for a reference signal and/or an analog input signal. Each comparator further includes an input for an enablement signal and is configured to enable and disable the operation of a comparator in response to such a signal. Each comparator also includes components that produce a linear output in proportion to the enablement signal. Thus, according to the invention, a comparator output can be modified over a range by modifying the enablement signal by the desired proportions. [0006]
  • The invention also provides a method for converting an analog input signal into a digital signal in a successive approximation method to selectively enable or disable individual comparators over an input range and to sum the outputs of the comparators together. Virtual comparators can be created simply by varying the enabling signal to enable and disable comparators to varying degrees. Accordingly, the outputs of adjacent comparators together may be weighted and mixed together in proportions. This gives rise to virtual comparators created by operation of an interstitial output between the outputs of the actual comparators.[0007]
  • BRIEF DESCRIPTION OF DRAWINGS
  • FIG. 1 is a diagrammatic view of a circuit for an analog-to-digital converter having a plurality of comparators each of which compares an input signal against one of a plurality of reference signals defined by an impedance network; [0008]
  • FIG. 2 is a diagrammatic view of a circuit for an analog-to-digital converter having a plurality of comparators each of which compares two points within a parabolic profile of reference signals defined by an impedance network, where the profile of the output shifts as a function of an input signal; [0009]
  • FIG. 3 is a diagrammatic view of a circuit showing a plurality of comparators in an analog-to-digital converter, each comparator having an input for an enabling signal to selectively enable and disable the comparator and to modify its output to generate an interstitial output occurring between two comparators; [0010]
  • FIG. 4 is a graph showing the output signals of a comparator versus the input signals; [0011]
  • FIG. 5 is a graph showing the overall differential output of a converter when it is enabled, versus the difference in its input signals; and [0012]
  • FIG. 6 is a graph showing the overall output of converter when two comparators are enabled, versus the difference in input signals to those comparators.[0013]
  • DETAILED DESCRIPTION
  • An analog-to-digital converter according to the invention is operated in a successive approximation manner. Unlike conventional successive approximation analog-to-digital converters, a converter configured according to the invention includes a plurality of comparators rather than just one. According to the invention, the converter uses many comparators, although only a small number of those comparators will be enabled at any given time. Furthermore, any two comparator outputs may be interpolated to produce digital data information from a signal range that may fall between the two comparators. Thus, a virtual comparator is created. The invention is described below in the context of a successive approximation comparator for use in converting analog signals to digital output. It will be appreciated by those skilled in the art, however, that other useful applications of the invention may be implemented without departing from the spirit and scope of the invention, where the scope is defined in the appended claims. [0014]
  • FIG. 1 is a schematic diagram of a circuit that is conventionally used as a flash analog-to-digital converter. The circuit may also be used as a successive approximation converter in accordance with one embodiment of this invention. A [0015] successive approximation converter 100 includes a plurality of comparators connected to a corresponding plurality of reference signals at nodes defined by an input impedance network. This is an improvement over a single comparator that is typically used in such a converter because no DAC is required to settle in a feedback path. As illustrated in FIG. 1, an input impedance network in the form of a serially-connected resistor chain includes N resistors R1, R2, R3, . . . RN. These resistors have interstitial nodes defined between them that provide reference signals for a plurality of N comparators C1, C2, C3, . . . CN. In the example specifically illustrated in FIG. 1, N=6, giving 6 resistors and 6 comparators. However, N may be any integer greater than 1 without deviating from the invention. Still referring to FIG. 1, the voltage level of the plurality of reference signals is set by signals(s) Vleft, Vright applied across the resistor chain. The input voltage Vright may represent ground potential, but may represent another voltage level depending on the particular application. Those skilled in the art will appreciate that different voltage levels occurring on either voltage reference may vary without departing from the invention. Each of the comparators C1, C2, C3, . . . CN has a first input connected to a terminal configured to receive the analog input signal Vin. Each comparator also includes a second input connected to one of the nodes in the impedance network defined by resistors R1, R2, R3, . . . RN. The outputs V1,out, V2,out, V3,out, . . . VN,out of the respective comparators C1, C2, C3, . . . CN are combined and converted, for example by an encoder or data converter (not shown), into a digital output word having a desired number of bits n. Alternatively, they may be combined and converted into n separate digital signal outputs. The number of comparators, N, would typically be equal to at least 2n−1 in conventional systems. According to the invention, however, the finite number of nodes may be used to interpolate digital data bit values between any two nodes. Thus, virtual comparators may be created to produce a larger number of samples of information related to data bits than the number of actual comparators.
  • According to the invention, still referring to FIG. 1, the [0016] converter 100 is operated in a successive approximation manner. In particular, according to one embodiment of the invention, only one comparator of the plurality of comparators C1, C2, C3, . . . CN is enabled at any given time while the remainder are disabled. In this way, the converter 100 operates in a conventional successive approximation manner, where one bit sample is collected for each clock cycle rather than collecting multiple data bits simultaneously.
  • Each of the plurality of comparators C[0017] 1, C2, C3, . . . CN outputs a quantity Vi,out=Vi·Ei, where 1≦i≦N, and Vi is the difference between the input signal Vin and the reference signal applied to comparator Ci. In this equation, Ei is the value of an enabling signal. In one embodiment, Ei=0 to disable the comparator and Ei=1 to enable the comparator. If the outputs Vi,out of all of the comparators C1, C2, C3, . . . CN are added together as a group, the total output Vout is: V out = i = 1 N V i , out ( 1 )
    Figure US20040145509A1-20040729-M00001
  • The aforementioned selective enabling process causes the value of the enabled comparator outputs to be available at the group output point. Therefore, if the [0018] converter 100 selectively enables individual comparators and then sums together the outputs of all the comparators, only the output of the enabled comparators will be represented. Accordingly, the equivalent of a conventional successive approximation converter is created simply by selectively enabling each of the comparators C1, C2, C3, . . . CN in this manner. According to the invention, if the value of E for any one comparator is varied between two integers, 1.5 and 2 for example, a value may be obtained from a portion of a signal that occurs between nodes 1 and 2. Thus, a virtual comparator is created that occurs between nodes 1 and 2.
  • An analog-to-[0019] digital converter 100 according to one embodiment of the invention is operated as follows. First, the comparator is enabled at the half-way point, namely, C0.5N. Then, if the output V0.5N,out indicates the level of the input signal Vin is above the level of the reference signal at this half-way point, the half-way point comparator C0.5N is disabled and the ¾-point comparator C0.75N is then enabled. Conversely, if the output V0.5N,out indicates the level of the input signal is below the level of the reference signal at this half-way point, the half-way point comparator C0.5N is disabled and the ¼-point comparator C0.25N is then enabled. This procedure may be repeated in successive approximation sequence. Establishing virtual comparators is accomplished by interpolating between nodes. They may be created between two adjacent nodes, or between any two nodes. In a preferred embodiment, interpolations are performed between adjacent nodes to collect samples of data bits occurring between such nodes. In this way, multiple virtual comparators may be created between any two adjacent nodes of the converter circuit.
  • According to the invention, the array of N comparators C[0020] 1, C2, C3, . . . CN is essentially “probed” by the action of setting the Ei enabling signal parameters for one of those comparators to 1 and keeping the others at 0. For example, if E5=1 and Ei=0, for all i≠5, the input signal Vin is effectively compared with only the reference signal of the 5th comparator C5. The process of successive approximation proceeds by setting one of the Ei parameters to 1, and setting the other E parameters to 0. In conventional successive approximation converters, upon exhausting this process, n bits will have been derived and the input now lies between, for example, the 23rd comparator C23 and the 24th comparator C24. It would appear that because there is now no comparator at the point half-way between the comparators C23 and C24, no output can be produced. However, referring again to equation (1), if E23=0.5 and E24=0.5, then converter 100 provides an output representative of a further comparison relative to a virtual 23½ comparator C23.5. Thus, converter 100 is able to linearly interpolate between the actual comparators. For measuring an input voltage signal, if one chooses to use a current that can be divided, for example, into 64 parts, then one can interpolate in {fraction (1/64)}th increments from:
  • E 23={fraction (63/64)}th , E 24={fraction (1/64)}th
  • to
  • E 23={fraction (1/64)}th , E 24={fraction (63/64)}th
  • By interpolating in this matter, an additional 64 virtual comparators appear to occur between comparators C[0021] 23 and C24. Accordingly, 12 bits of information can be derived by converter 100 using only 64 (that is, 26) actual comparators. A conventional converter having 64 comparators would be able to derive only 6 bits. Deriving these 12 bits is accomplished according to the invention without any additional hardware elements. The derived interstitial comparators are virtual, and there are no additional comparators or other components. In a preferred embodiment of the invention, two or more adjacent comparators are each enabled. The outputs of the comparators are then weighted and mixed in proportions calculated to provide an interpolated output of an interstitial virtual comparator. This method, according to the invention, best simulates the input signal Vin by providing more samples of information related to the input signal and without the need for additional hardware elements.
  • Therefore, according to the invention, the outputs of actual comparators are appropriately interpolated in a manner to create the output of a virtual comparator. Furthermore, the virtual comparator, because it does not exist as a discrete hardware element, can be modified in time such that its virtual output signal is time varying. For the actual comparators C[0022] 1, C2, C3, . . . CN, the manner in which their outputs are mixed creates virtual comparators at various comparison reference signal levels and in a sequential manner.
  • One embodiment of invention provides an analog-to-digital converter able to produce a digital output having more bits than the number of comparators that exist as actual hardware elements to compare signals. For example, where N comparators are employed, n output bits may be produced, where N<2[0023] n−1. However, the invention is not limited to a series-connected resistor chain as illustrated in FIG. 1. It will be appreciated by those skilled in the art that the invention is readily adaptable to use with any analog-to-digital converter circuitry having a plurality of comparators. This is also possible whether or not the input signal is differential or non-differential. For example, the invention may be applied to a conventional input impedance network that transforms an analog input voltage signal into a parabolic profile of reference voltage signals.
  • Referring to FIG. 2, an input impedance network and comparator section of a [0024] converter 200 is illustrated that is similar to that in FIG. 1. In this case, however, the plurality of comparators C1, C2, C3, C4, and C5, is each placed across a corresponding resistor bank 202 including resistors R1, R2, R3, R4, or R5. This bank of resistors 202 has resistors defining between them nodes N1, N2, N3, and N4. From each node, a corresponding current source G1, G2, G3, and G4 draws an equal current. The input signal Vin, expressed as the difference between the signals Vleft and Vright, is inherently differential. Also the input impedance network illustrated in FIG. 2 creates a parabolic profile of reference voltage signals. Accordingly, a zero voltage value of the profile of reference signals occurs at different times along the nodes N1, N2, N3, and N4 as a function of the input signal Vin. Implementations of the invention are suitable for any converter having an input impedance network similar to that illustrated in FIG. 2. In such a circuit, a differential input signal Vin is applied across the input impedance network and a plurality of comparators C1, C2, C3, . . . CN measures differences between nodes N1, N2, N3, . . . NN−1 within that network. In conventional systems, measurements are taken between a node and the input signal Vin itself. In fact, the invention is suitable in respect of any reference signal profile and impedance network for an analog-to-digital converter where the converter uses more than one comparator, where each comparator includes an input for an enabling signal.
  • FIG. 3 is a schematic diagram of a circuit embodying the invention. [0025] Converter circuit 300 is an example of a plurality of comparators 304, C1, C2, C3, . . . CN in a converter 300 that can be selectively enabled. The outputs of comparators C1, C2, C3, . . . CN can then be compounded together to form the output of the converter 300. Each of the plurality of comparators C1, C2, C3, . . . CN consists of a connection of components that has a linear output in proportion to a given input, in particular an input for an enabling signal. The specific components making up the plurality of comparators, 304, C1, C2, C3, . . . CN in FIG. 3 is not limiting. It should be apparent to those skilled in the art in light of the following detailed description of the circuit in FIG. 3 that the comparators C1, C2, C3, . . . CN may be configured differently according to the invention so long as they display a similarly linear input-output characteristic. Once the invention embodied in the converter 300 of FIG. 3 is understood, those principles can be applied to any analog-to-digital converter having a plurality of comparators that are selectively enabled or disabled to varying degrees to produce virtual comparators. According to the invention, these virtual comparators are configured to produce interpolated voltage values that occur between adjacent nodes.
  • In the example illustrated in FIG. 3, a [0026] converter 300 includes a bank 304 of N comparators Ci. Each comparator includes a pair of three-terminal semiconductor devices Mi,1 and Mi,2, 1≦i≦N. In a preferred embodiment, the low-impedance connection of the two devices are connected in common to one of a bank 306 current sources, Si, 306. The bank of current sources 306 provides enabling signals for the individual comparators Ci. The three-terminal devices Mi,1 and Mi,2 can be, for example, field-effect transistor (“FET”) or bipolar junction transistor (“BJT”) devices. In any such specific configuration, the comparator Ci will be responsive to the voltage difference at the gates or bases of the pair of devices, depending on how the device is configured. Where each of Mi,1 and Mi,2 consists of an n-channel-type metal-oxide-semiconductor FET (“NMOS”) device as illustrated in FIG. 3, the sources of those devices would be connected together to a current source Si. In operation, the current from current source Si would be split between the two devices Mi,1 and Mi,2 depending on the relative gate voltage of devices Mi,1 and Mi,2. Each pair of devices Mi,1 and Mi,2 together form a comparator Ci responsive to the voltage difference applied between the gates of the pair of devices Mi,1 and Mi,2. The voltage difference is in turn provided by an input impedance network. The drains of all devices Mi,1 are connected together to provide an output current Ileft, and the drains of all devices Mi,2 are connected together to provide an output current Iright. The output of converter 300 can be considered the difference between the output currents Ileft and Iright, which are at nodes comprising sufficiently low impedance points to hold the appropriate voltage bias conditions.
  • In this example, each of the comparators C[0027] 1, C2, C3, . . . CN is placed across a corresponding resistor R1, R2, R3, . . . RN, each having a value R. These resistors are connected in series and define between them nodes from each of which a corresponding current source G1, G2, G3, . . . GN draws an equal current having a value Is. Drawing from a bank of current sources and corresponding resistors 302 creates a parabolic profile of reference voltage signals having a zero voltage value that occurs as a function of the input signal Vin. The input voltage Vin is the difference between the signals Vleft and Vright. The comparator at the vertex of the parabolic profile will vary as the input signal Vin is varied. In this way, the comparators C1, C2, C3, . . . CN are responsive to the input signal Vin. Even though FIG. 3 shows the comparators connected to an input impedance network 302 configured to produce parabolic profile of reference voltage signals the comparators C1, C2, C3, . . . CN can easily also be connected to an input impedance network in the same manner other input impedance networks known in the art, without deviating from the principles of this invention.
  • Referring again to the circuit in FIG. 3, in operation, each of the current sources S[0028] i is able to provide an enabling signal in the form of a “probe” current that selectively enables the pair of devices Mi,1 and Mi,2 that make up comparator Ci. For example, if only current source S6 is active and set to 10.0 μA, and all other current sources Si, i≠6, set to 0 μA, then the difference in the output currents Ileft and Iright will be simply the divisional function of current that is present in the outputs of the comparator C6, where the outputs emanate from the drains of devices M6,1 and M6,2 respectively.
  • FIG. 4 is a graph showing on its vertical axis the currents present at the drains of devices M[0029] 6,1 and M6,2 in response to a 10.0 μA current from current source S6 versus a range of input voltage differences between the gates of devices M6,1 and M6,2 which are shown on the horizontal axis. It can be seen that, when viewed over the entire range of possible input voltage differences, the output current in the drain of the devices M6,1 and M6,2 is not linear—from one extreme of all the current from current source S6 flowing to the drain of device M6,1 to all of the current flowing to the drain of M6,2; however, in the circuitry making up converter 300 (FIG. 3), this pairing of devices M6,1 and M6,2 operates only near the “center” of the transfer characteristic where the current splits approximately equally between the devices M6,1 and M6,2. This occurs where slight deviations from the “center” are linear, recognizing that there is a limited range of voltage differences that can be applied to the gates of the devices M6,1 and M6,2 before one or the other of those devices saturates. When the drains of all devices Mi,1 are compounded together to provide output current Ileft and the drains of all devices Mi,2 are compounded together to provide output current Iright, 1≦i≦N. This compounding increases the region of linearity in the overall transfer characteristic.
  • In the present example, since the output of the [0030] converter 300 can be considered the difference between the total output currents Ileft and Iright, and since only current source S6 is providing a non-zero current resulting in only the comparator C6 being enabled, it is clear that the output of the converter 300 is the difference of the two output currents from the comparator C6. These are the outputs present at the drains of devices M6,1 and M6,2, as shown in the graph in FIG. 4. In this regard, FIG. 5 is a graph showing the total output of the converter 300 as being the difference in the output currents from the only enabled comparator C6.
  • When the voltage difference between the gates of devices M[0031] 6,1 and M6,2 is zero, the output of converter 300 is also zero. A circuit responsive to the difference in output currents of converter 300 would therefore have a zero input only when the voltage at the gate of device M6,1 is the same as the voltage at the gate of device M6,2. Referring again to FIG. 3, it can be seen that this condition is present only when the voltage difference across resistor R6 is zero. This is possible when the difference between signals Vleft and Vright causes zero current to flow through resistor R6. Using VR6 to represent the voltage that is present at the nodes on either end of R6, it can be seen from basic circuit analysis of FIG. 3 that:
  • V right =V R6 +R·I s  (2)
  • where R is the value of each of the resistors R[0032] 1, R2, R3, . . . RN and Is is the value of the equal current flowing through each of the current sources G1, G2, G3, . . . GN. Again using basic circuit analysis and making use of superposition of linear equations, it can be seen that signal Vleft must be equal to:
  • V left =V R6+5R·I s+4R·I s+3R·I s+2R·I s +R·I s
  • and therefore:[0033]
  • V left =V R6+15R·I s  (3)
  • Accordingly, if V[0034] in=Vleft−Vright, the value of input signal Vin, in order for the only enabled comparator C6 to produce a zero output, must be equal to the following:
  • V in=14R·I s  (4)
  • Therefore, in situations where only current source S[0035] 6 provides a non-zero current, only the comparator C6 is enabled. C6 compares the input signal Vin to a reference voltage signal having a value of 14R·Is.
  • A similar analysis will show that if only current source S[0036] 5 provides a non-zero current, only the comparator C5 will be enabled. And, the voltage difference across resistor R5 must be zero for the comparator C5 to produce a zero output. It follows that:
  • V right =V R5+2R·I s +R·I s
  • and therefore:[0037]
  • V right =V R5+3R·I s  (5)
  • It also follows that:[0038]
  • V left =V R5+4R·I s+3R·I s+2R·I s +R·I s
  • and therefore:[0039]
  • V left =V R5+10R·I s  (6)
  • Given that V[0040] in=Vleft−Vright, the value of the input signal Vin, in order for the only enabled comparator C5 to produce a zero output, must be equal to:
  • V in=7R·I s  (7)
  • Therefore, in situations where only current source S[0041] 5 provides a non-zero current, only the comparator C5 is enabled. Comparator C5 compares the input signal Vin to a reference voltage signal having a value of 7R·Is.
  • The virtual comparators of the invention are based on the following observation: if both current source S[0042] 6 and current source S5 are set to provide non-zero currents at the same time, then both the comparators C6 and C5 are enabled at the same time. The overall effective comparison point for the converter 300 will then fall between 14R·Is and 7R·Is. If the two non-zero currents provided by current source S6 and current source S5, added together, are equivalent in value to the single non-zero current provided by the single non-zero current source S6 or S5, then the output of the converter 300 will be the difference in the output currents Ileft and Iright, illustrated in FIG. 6.
  • The combined effect of allowing currents from both current source S[0043] 6 and current source S5 to flow is that the output of the converter 300 is zero only when the difference in the output currents from the comparator C6 is equal and opposite to the difference in the output currents from the comparator C5. Within a narrow region, the outputs of a comparator C5 or C6 are linearly related to the inputs thereto. For this reason, in order for the output of the converter 300 to be zero, it is also necessary for the difference between the input signal Vin and the voltage reference signal to which comparator C5 compares the input signal Vin to be equal and opposite to the difference between the input signal Vin and the voltage reference signal to which comparator C5 compares the input signal Vin. Applying equations (4) and (7) to this principle, when both current sources S5 and S6 provide equal non-zero currents (for example, each providing 5.0 μA of the original 10.0 μA single probe current), the following must be true:
  • V in−14R·I s=7R·I s −V in  (8)
  • and therefore:[0044]
  • V in=10.5R·I s  (9)
  • which is halfway between the respective voltage reference signal levels of the two comparators C[0045] 5 and C6. Thus activating current sources S5 and S6 to provide enabling signals to enable comparators C5 and C6 at the same time has resulted in the converter 300 comparing the input signal Vin to a voltage reference signal level between those against which the comparators C5 and C6 would normally compare the input signal Vin were either of them enabled alone.
  • Based on the linearity of the transfer characteristic within the normal operation of the comparators C[0046] 1, C2, C3, . . . CN, further analysis shows that if the currents provided by current sources S5 and S6 are both non-zero but not equal, further interstitial reference signal levels result as a function of the ratio between the unequal non-zero currents. For example, if the current provided by current source S6 is 7.5 μA and the current provided by current source S5 is only 2.5 μA, a 3:1 ratio, then the voltage difference between the input signal Vin and the reference signal level of the comparator C6 (which would normally need to be equal and opposite to the difference between the input signal Vin and the reference signal level of the comparator C5 for the converter 300 to produce a zero output overall) would now need only to be one-third of the difference between the input signal Vin and the reference signal level of the comparator C5 and the following will be true:
  • 3·(V in−14R·I s)=7R·I s −V in  (10)
  • and therefore:[0047]
  • V in=12.25R·I s  (11)
  • which makes up three-quarters of the difference between the reference signal level of the comparator C[0048] 5 and the reference signal level of the comparator C6.
  • It can be seen from these examples that the circuit is operating proportionately and that any virtual comparison point may be selected between the respective comparison points of comparators C[0049] 1, C2, C3, . . . CN, whichever of them should be enabled at any given time, simply by weighting the current proportionately through the corresponding current sources S1, S2, S3, . . . SN.
  • As will be apparent to those skilled in the art in the light of the foregoing disclosure, many alterations and modifications are possible in the practice of this invention without departing from the spirit or scope thereof. [0050]
  • In one embodiment, only one or two comparators may be enabled at a time. It is conceivable that more than two comparators may be advantageously employed to further reduce the error of using only a pair. For example, in the circuit in FIG. 3, the current sources can be manipulated such that current source S[0051] 3 provides 1.0 μA, current source S4 provides 4.0 μA, current source S5 provides 4.0 μA, and current source S6 provides 1.0 μA (of the original 10.0 μA) so as to enable comparators C3, C4, C5, and C6 in a desired manner. The inclusion of four appropriately weighted enabled comparators causes a partial “mean of means” reduction of DC offset.
  • In other embodiments, invention is applicable regardless of how the plurality of comparators is arranged within the circuitry for the converter. The invention is readily applied to add virtual comparators to any grouping of comparators within a circuit. Such a configuration allows for the simulation of additional comparators to provide interstitial outputs. This improves the resolution of the converter without requiring additional hardware elements for making further comparisons. [0052]
  • In other embodiments, the invention may be even used in association with a converter circuit partially operated as a flash analog-to-digital converter and partially operated as a successive approximation converter. For example, after a flash analog-to-digital converter having the properties described above has simultaneously collected one bit of information per comparator and produced a digital word of a given number of bits. The same converter can then be adapted to proceed in a successive approximation mode according to the invention to produce a digital word of a greater number of bits and resolution. Using the same circuitry as the flash analog-to-digital converter, but in accordance with the preferred successive approximation method described above, the two comparators that are closest to the initial digital output produced by the flash method are then selectively enabled. Their outputs may then be interpolated, weighted and mixed in appropriate proportions, to produce virtual comparators as described above. By applying this method successively, a greater number of bits and resolution will be achieved by the converter without modifying the converter circuitry or adding further hardware elements. [0053]
  • The invention has been described with reference to a comparator circuit configured to produce outputs of greater resolution, better linearity and better accuracy. This is accomplished by producing outputs from virtual comparators derived between nodes of actual comparators by interpolating output values. It will be appreciated by those skilled in the art that the invention has broader utility. Other embodiments may be implemented according to the invention without departing from the spirit and scope of the invention. The scope of the invention is to be construed in accordance with the substance defined by the following claims. [0054]

Claims (19)

1. An analog-to-digital converter comprising:
a converter input for receiving an analog input signal to be converted;
an input impedance network for creating a plurality of reference signals;
a plurality of comparators corresponding to said plurality of reference signals, each of said comparators having a first comparator input connected to said input impedance network to provide said comparator with one of said plurality of reference signals, a second comparator input connected to said converter input for receiving said analog input signal, a third comparator input connected to its own enabling signal source for receiving an enabling signal, and a comparator output that outputs a signal only when signals are received at the same time at the first, second, and third comparator inputs; and
a converter output connected to a comparator output of each of said plurality of comparators.
2. An analog-to-digital converter as claimed in claim 1, wherein the first comparator input and second comparator input of each of said plurality of comparators control the transfer of an enabling signal at the third comparator input to a signal at the comparator output, and wherein the transfer characteristic of each comparator between the third comparator input to the comparator output is linear.
3. An analog-to-digital converter as claimed in claim 2 wherein each of said plurality of comparators comprises a first and a second three-terminal semiconductor device, said first semiconductor device having its base or gate connected to said first comparator input and said second semiconductor device having its base or gate connected to said second comparator-input, and the low impedance connection of said first and second semiconductor devices connected in common to said third comparator input.
4. An analog-to-digital converter as claimed in claim 3 wherein each of said first and second semiconductor devices is a field-effect transistor device.
5. An analog-to-digital converter as claimed in claim 3 wherein each of said first and second semiconductor devices is a bipolar junction transistor device.
6. An analog-to-digital converter comprising:
a converter input for receiving an analog input signal to be converted;
an input impedance network connected to said converter input for creating a plurality of reference signals having a parabolic profile, said profile having a zero which varies as a function of said analog input signal;
a plurality of comparators corresponding to said plurality of reference signals, each of said comparators having a first comparator input connected to said input impedance network to provide said comparator with one of said plurality of reference signals, a second comparator input connected to said input impedance network to provide said comparator with a different one of said plurality of reference signals, a third comparator input connected to its own enabling signal source for receiving an enabling signal, and a comparator output that outputs a signal only when signals are received at the same time at the first, second, and third comparator inputs; and
a converter output connected to a comparator output of each of said plurality of comparators.
7. An analog-to-digital converter as claimed in claim 6, wherein the first comparator input and second comparator input of each of said plurality of comparators control the transfer of an enabling signal at the third comparator input to a signal at the comparator output, and wherein the transfer characteristic of each comparator between the third comparator input to the comparator output is linear.
8. An analog-to-digital converter as claimed in claim 7 wherein each of said plurality of comparators comprises a first and a second three-terminal semiconductor device, said first semiconductor device having its base or gate connected to said first comparator input and said second semiconductor device having its base or gate connected to said second comparator input, and the low impedance connection of said first and second semiconductor devices connected in common to said third comparator input.
9. An analog-to-digital converter as claimed in claim 8 wherein each of said first and second semiconductor devices is a field-effect transistor device.
10. An analog-to-digital converter as claimed in claim 8 wherein each of said first and second semiconductor devices is a bipolar junction transistor device.
11. An analog-to-digital converter as claimed in claim 6 wherein said analog input signal is a differential signal applied across said impedance network.
12. A method for converting an analog input signal into a digital output signal, comprising:
providing a converter having an input for receiving an analog input signal and a plurality of comparators for comparing said analog input signal directly or indirectly to a plurality of reference signals;
providing a plurality of reference signals corresponding to each of said plurality of comparators;
applying an analog input signal to said converter;
repeatedly, in a successive approximation manner, selectively enabling or disabling each of said plurality of comparators to compare said signals and then summing the outputs of said comparators together; and
producing said digital output signal from said summed outputs of said comparators.
13. A method as claimed in claim 12 further comprising creating a virtual comparator during an iteration of said repeated comparisons in a successive approximation manner by enabling more than one of said plurality of comparators at the same time and modifying the outputs of said enabled comparators prior to summing said outputs together, such modifications in proportions that linearly interpolate between the outputs of said comparators so as to simulate a virtual comparator having an interstitial output between the outputs of said enabled comparators.
14. A method as claimed in claim 12 wherein said analog input signal is differential.
15. An analog-to-digital converter comprising:
a converter input for receiving an analog input signal to be converted to digital data;
a parabolic impedance network, the network including a bank of resistors, a plurality of nodes occurring between each resistor a plurality of current sources, where each current source corresponds to each node, wherein each resistor and corresponding current source is configured to create an individual voltage reference having a value that occurs in a parabolic manner in relation to other voltage references occurring across the impedance network;
a plurality of comparators corresponding to said plurality of reference signals, wherein the parabolic impedance network provides parabolic reference voltage inputs summed together with an input voltage to an input of each corresponding comparator, wherein each comparator includes an enablement signal input connected to an enabling signal source for receiving an enabling signal, and a comparator output that outputs a signal when the comparator is enabled; and
a converter output connected to a common output of each of said plurality of comparators, wherein the output is configured to output a value that is interpolated between two nodes to create a virtual comparator occurring between two nodes.
16. A voltage to current converter according to claim 15, wherein the converter output connected to a common output of each of said plurality of comparators is configured to output a value that is interpolated between two nodes according to the formula Vi,out=Vi·Ei, where 1≦i≦N, Vi is the difference between the input signal Vin and the reference signal applied to comparator Ci, and Ei is the value of an enabling signal that can be varied between two consecutive integers to create a virtual comparator occurring between two nodes.
17. A voltage to current converter according to claim 15, wherein the parabolic impedance network is configured to provide a reference voltage to the an input of a comparator of each of the plurality of comparators in a manner that would produce reference voltages in a parabolic manner, where the reference voltage provided to one comparator is of a relatively lower value than the reference voltage provided to an intermediately located comparator, and where the reference voltage of the intermediately located comparator receives a maximum voltage value relative to the other comparators.
18. A voltage to current converter according to claim 15, wherein the parabolic impedance network is configured to provide a reference voltage to the an input of a comparator of each of the plurality of comparators in a manner that would produce reference voltages in a parabolic manner, where the reference voltage provided to one comparator is of a relatively higher value than the reference voltage provided to an intermediately located comparator, and where the reference voltage of the intermediately located comparator receives a minimum voltage value relative to the other comparators.
19. A voltage to current converter according to claim 15, wherein the comparators each include a pair of transistors, wherein the parabolic impedance network is configured to provide a reference voltage to the drain of one of a pair of transistors of each of the plurality of comparators in a manner that would produce reference voltages in a parabolic manner, where the reference voltage provided to one comparator is of a relatively higher value than the reference voltage provided to an intermediate comparator, and where the intermediate comparator receives of a minimum voltage value relative to the other comparators.
US10/687,300 2003-01-23 2003-10-15 Analog-to-digital converter Abandoned US20040145509A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/687,300 US20040145509A1 (en) 2003-01-23 2003-10-15 Analog-to-digital converter

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/351,267 US6677874B1 (en) 2003-01-23 2003-01-23 Analog-to-digital converter
US10/687,300 US20040145509A1 (en) 2003-01-23 2003-10-15 Analog-to-digital converter

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/351,267 Continuation US6677874B1 (en) 2003-01-23 2003-01-23 Analog-to-digital converter

Publications (1)

Publication Number Publication Date
US20040145509A1 true US20040145509A1 (en) 2004-07-29

Family

ID=29780491

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/351,267 Expired - Fee Related US6677874B1 (en) 2003-01-23 2003-01-23 Analog-to-digital converter
US10/687,300 Abandoned US20040145509A1 (en) 2003-01-23 2003-10-15 Analog-to-digital converter

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/351,267 Expired - Fee Related US6677874B1 (en) 2003-01-23 2003-01-23 Analog-to-digital converter

Country Status (7)

Country Link
US (2) US6677874B1 (en)
EP (1) EP1636907A1 (en)
JP (1) JP2006513597A (en)
CN (1) CN1679242A (en)
AU (1) AU2003228359A1 (en)
TW (1) TW200414690A (en)
WO (1) WO2004068719A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107710624A (en) * 2015-09-25 2018-02-16 谷歌有限责任公司 Increase sampling in nonuniform sampling analog-digital converter

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2452751A (en) * 2007-09-13 2009-03-18 Iti Scotland Ltd Analog-to-Digital Converter comprising selective comparators
US8199042B2 (en) * 2010-02-26 2012-06-12 Integrated Device Technology, Inc. Apparatuses and methods for physical layouts of analog-to-digital converters
CN105491536A (en) * 2014-09-23 2016-04-13 中兴通讯股份有限公司 General calling method and system under broadband trunking system and related devices

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4596976A (en) * 1984-05-30 1986-06-24 Analog Devices, Incorporated Integrated circuit analog-to-digital converter
US4965495A (en) * 1990-04-30 1990-10-23 Rca Licensing Corporation Parabolic voltage generating circuit
US5017920A (en) * 1989-05-05 1991-05-21 Rockwell International Corporation High-speed modified successive approximation analog to digital converter
US5231399A (en) * 1991-09-27 1993-07-27 Trw Inc. Differential quantizer reference resistor ladder for use with an analog-to-digital converter
US5291198A (en) * 1992-03-16 1994-03-01 David Sarnoff Research Center Inc. Averaging flash analog-to-digital converter
US5592167A (en) * 1994-10-19 1997-01-07 Exar Corporation Analog-digital converter using current controlled voltage reference
US5734342A (en) * 1995-07-11 1998-03-31 U.S. Philips Corporation Analog-to-digital converter for generating a digital N-bit Gray code
US5877720A (en) * 1997-05-30 1999-03-02 Lucent Technologies, Inc. Reconfigurable analog-to-digital converter
US6617991B2 (en) * 2001-04-11 2003-09-09 International Business Machines Corporation Structure for adjusting gain in a flash analog to digital converter

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4596976A (en) * 1984-05-30 1986-06-24 Analog Devices, Incorporated Integrated circuit analog-to-digital converter
US5017920A (en) * 1989-05-05 1991-05-21 Rockwell International Corporation High-speed modified successive approximation analog to digital converter
US4965495A (en) * 1990-04-30 1990-10-23 Rca Licensing Corporation Parabolic voltage generating circuit
US5231399A (en) * 1991-09-27 1993-07-27 Trw Inc. Differential quantizer reference resistor ladder for use with an analog-to-digital converter
US5291198A (en) * 1992-03-16 1994-03-01 David Sarnoff Research Center Inc. Averaging flash analog-to-digital converter
US5592167A (en) * 1994-10-19 1997-01-07 Exar Corporation Analog-digital converter using current controlled voltage reference
US5734342A (en) * 1995-07-11 1998-03-31 U.S. Philips Corporation Analog-to-digital converter for generating a digital N-bit Gray code
US5877720A (en) * 1997-05-30 1999-03-02 Lucent Technologies, Inc. Reconfigurable analog-to-digital converter
US6617991B2 (en) * 2001-04-11 2003-09-09 International Business Machines Corporation Structure for adjusting gain in a flash analog to digital converter

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN107710624A (en) * 2015-09-25 2018-02-16 谷歌有限责任公司 Increase sampling in nonuniform sampling analog-digital converter

Also Published As

Publication number Publication date
TW200414690A (en) 2004-08-01
EP1636907A1 (en) 2006-03-22
WO2004068719A1 (en) 2004-08-12
AU2003228359A1 (en) 2004-08-23
US6677874B1 (en) 2004-01-13
JP2006513597A (en) 2006-04-20
CN1679242A (en) 2005-10-05

Similar Documents

Publication Publication Date Title
US7532053B2 (en) Phase interpolation apparatus, systems, and methods
US6522280B2 (en) Adjustable digital-to-analog converter
US8680839B2 (en) Offset calibration technique to improve performance of band-gap voltage reference
US6677874B1 (en) Analog-to-digital converter
Wiegerink A CMOS four-quadrant analog current multiplier
JP2000036747A (en) Signal value expressing method
US7061419B2 (en) A/D converter and A/D converting system
US6614379B2 (en) Precise differential voltage interpolation analog-to-digital converter having double interpolation using nonlinear resistors
KR20050078266A (en) Offset canceller of operational amplifier
KR102373597B1 (en) Digital-to-analog converter having R-2R ladder
US20050088330A1 (en) Flash analog-to-digital converter
US10862493B2 (en) Techniques to improve linearity of R-2R ladder digital-to-analog converters (DACs)
Koosh et al. Dynamic charge restoration of floating gate subthreshold MOS translinear circuits
Li et al. Current mirror based folding amplifier
US6765417B1 (en) Voltage to current converter
US6985013B2 (en) Voltage to current converter
US11733277B2 (en) Circuits and methods for voltage measurement
US20230308055A1 (en) Methods and apparatus to reduce error in operational amplifiers
KR19990030332A (en) Two-Stage Analog-to-Digital Converter Circuit Operates at Low Voltages
US7358886B2 (en) Voltage output digital-to-analog converter circuit
US20230353165A1 (en) D/A Converter With Resistive Interpolation
RU2210855C2 (en) Absolute signal value detector
US6822435B2 (en) Comparator circuit for differential swing comparison and common-mode voltage comparison
WO2023192158A1 (en) Methods and apparatus to reduce error in operational amplifiers
JPH0455005B2 (en)

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION