US20040145404A1 - Pre-biased voltage level shifting circuit for integrated circuit devices utilizing differing power supply levels - Google Patents
Pre-biased voltage level shifting circuit for integrated circuit devices utilizing differing power supply levels Download PDFInfo
- Publication number
- US20040145404A1 US20040145404A1 US10/352,721 US35272103A US2004145404A1 US 20040145404 A1 US20040145404 A1 US 20040145404A1 US 35272103 A US35272103 A US 35272103A US 2004145404 A1 US2004145404 A1 US 2004145404A1
- Authority
- US
- United States
- Prior art keywords
- circuit
- node
- coupled
- switching device
- voltage level
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000008878 coupling Effects 0.000 claims description 5
- 238000010168 coupling process Methods 0.000 claims description 5
- 238000005859 coupling reaction Methods 0.000 claims description 5
- 230000000295 complement effect Effects 0.000 claims description 2
- 238000000034 method Methods 0.000 abstract description 5
- 238000010586 diagram Methods 0.000 description 8
- 230000004048 modification Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000007704 transition Effects 0.000 description 2
- 230000007812 deficiency Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 239000002699 waste material Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1057—Data output buffers, e.g. comprising level conversion circuits, circuits for adapting load
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4074—Power supply or voltage generation circuits, e.g. bias voltage generators, substrate voltage generators, back-up power, power control circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018521—Interface arrangements of complementary type, e.g. CMOS
Definitions
- the present invention relates, in general, to the field of integrated circuit (“IC”) devices. More particularly, the present invention relates to a pre-biased voltage level shifting circuit of especial applicability with respect to those ICs requiring a technique for converting circuit operation between differing power supply levels.
- IC integrated circuit
- Certain conventional circuit implementations not only exhibit operational speed problems but can also waste power due to undesired current flow between a given power supply input and circuit ground.
- a “fight” condition can exist between transistors such that level shifting is slower in one direction (e.g. from “high” to “low”) than the other.
- existing level shifting schemes exhibit a negative impact on circuit speed performance.
- a pre-biased voltage level shifting circuit of especial applicability with respect to those integrated circuit devices requiring a technique for converting circuit operation between differing power supply levels.
- the circuit utilizes feedback to make the switching transistors faster to thereby increase the speed of the level translation of signals based upon two different power supplies.
- a voltage level shifting circuit having first and second supply voltage level inputs thereto.
- the circuit comprises a first switching device coupling a first circuit node to a second circuit node, with the first switching device having a control terminal coupled to the first supply voltage level input.
- Second and third switching devices are coupled between the second supply voltage level input and a third circuit node and a fourth switching device is coupled between the third circuit node and the second circuit node.
- Fifth and sixth series coupled switching devices are coupled between the second supply voltage level input and a reference voltage input and define a fourth circuit node therebetween.
- a control terminal of the fifth switching device is coupled to the second circuit node and a control terminal of the sixth switching device is coupled to the first circuit node.
- Seventh and eighth series coupled switching devices are coupled between the second supply voltage level input and the fourth circuit node with a control terminal of the eighth switching device being coupled to the second circuit node.
- a first circuit delay block couples the fourth circuit node to a control terminal of the seventh switching device and a second circuit delay block couples the control terminal of the seventh switching device to a control terminal of the third switching device.
- a voltage level shifting circuit comprising an input node for receiving an input signal transitioning between a reference voltage level and a first voltage level.
- the circuit further comprises an output node for providing a complementary output signal transitioning between a second voltage level and the reference voltage level.
- An intermediate node is coupled between the input and output nodes and has a state thereof which tracks a state of the input signal.
- a feedback circuit having a feedback node thereof is coupled to the output node and has a state thereof which corresponds to that of the output node.
- the voltage level shifting circuit may comprise an additional feedback circuit having another feedback node thereof coupled to the intermediate node and having a state thereof which corresponds to that of the intermediate node.
- FIG. 1 is a schematic diagram of a prior art voltage level shifting circuit
- FIG. 2 is a schematic diagram of another prior art voltage level shifting circuit
- FIG. 3 is a schematic diagram of yet another prior art voltage level shifting circuit
- FIG. 4 is a schematic diagram of a voltage level shifting circuit in accordance with a representative embodiment of the present invention.
- FIGS. 5A and 5B together comprise a schematic diagram of a particular implementation of a data output buffer for a dynamic random access memory (“DRAM”) device incorporating a voltage level shifting circuit in accordance with the embodiment of the preceding figure.
- DRAM dynamic random access memory
- the circuit 100 comprises a P-channel transistor 102 in series with an N-channel transistor 102 coupled between a node N 2 and circuit ground (VSS).
- the gates of the transistors 102 and 104 are connected to node N 1 and the point intermediate the two devices defines a node N 3 .
- FIG. 2 a schematic diagram of another prior art voltage level shifting circuit 200 is shown.
- the circuit 200 comprises P-channel transistor 202 connected in series with N-channel transistor 204 between node N 3 and circuit ground.
- Another P-channel transistor 206 in series with N-channel transistor 208 also couples node N 3 to circuit ground.
- the gate terminal of transistor 204 is coupled to node N 1 and node N 1 is coupled through an inverter 210 to the gate terminal of transistor 208 defining node N 2 .
- the point intermediate transistors 202 and 204 defines node N 4 which is connected to the gate terminal of transistor 206 .
- the point intermediate transistors 206 and 208 defines node N 5 which is connected to the gate terminal of transistor 202 .
- the circuit 200 provides a means of level shifting voltages. Assuming the following conditions:
- V MAX (N 1 ) V MAX (N 1 ).
- V(N 2 ) V MAX (N 1 ) and transistors 206 and 204 are “off” and transistors 202 and 208 are “on”.
- the circuit 300 comprises P-channel transistor 302 connected between node N 3 and a node N 4 .
- Another P-channel transistor 304 in series with N-channel transistor 308 couples node N 3 to circuit ground.
- An N-channel transistor 306 couples node N 1 to node N 4 and has its gate terminal coupled to node N 2 .
- the gate terminal of transistor 308 is coupled to node N 4 and to the gate terminal of transistor 304 .
- the point intermediate transistors 304 and 308 defines node N 5 which is connected to the gate terminal of transistor 302 .
- the gate terminal of transistor 306 (node N 2 ) is tied to a V MAX (N 1 ) supply level.
- transistor 306 is “off”.
- transistor 306 turns “on” and node N 4 tries to go “low”.
- node N 4 moves “low” slowly until transistor 308 turns “off” and transistor 304 turns “on”.
- node N 5 moves due to transistor 304 turning “on”
- transistor 302 turns “off” and node N 4 goes “low”. Because of this “fight” condition between transistors 302 and 306 , this method of level shifting is slower in one direction (V(N 1 ) “high” to “low”) than the other.
- the gate connection of transistor 308 can be connected to Node N 1 with the same resultant circuit 300 performance.
- Node N 1 is connected to the drain terminal of N-channel transistor 408 and the gate terminal of N-channel transistor 412 .
- Node N 2 is connected to the gate terminal of transistor 408 .
- Node N 3 is connected to the source terminal of transistor 408 , the gate terminal of P-channel transistor 410 and the drain terminal of P-channel transistor 406 as well as the gate terminal of P-channel transistor 416 .
- Node N 4 is connected to the drain terminal of transistor 410 , the drain terminal of transistor 416 , the drain terminal of transistor 412 , the gate terminal of transistor 406 and the input of inverter 418 .
- Node N 5 is connected to the source terminal of transistor 416 and the drain terminal of P-channel transistor 414 .
- Node N 6 is connected to the output of inverter 418 and the input of inverter 420 .
- Node N 7 is connected to the output of inverter 420 , the input of inverter 422 and the gate terminal of transistor 414 .
- Node N 8 is connected to the output of inverter 422 and the gate terminal of P-channel transistor 404 .
- Node N 9 is connected to the source terminal of transistor 406 , the drain terminal of P-channel transistor 402 and the drain terminal of transistor 404 .
- Node N 10 is the supply node and is connected to the source terminals of transistors 402 , 404 , 410 and 414 . It should be noted that the inverters 418 , 420 and 422 are all supplied from node N 10 .
- Node N 2 is from the lower level supply.
- circuit 400 functions as follows:
- Circuit 400 Function When node N 1 transitions from “low” (circuit ground) to “high” (V MAX (N 1 )), transistor 412 turns “on” and node N 3 starts to rise. Because transistor 408 is configured as a source follower, node N 3 rises to within an N VT (N-channel device threshold voltage) of node N 2 , at which point transistor 408 starts to turn “off”. With node N 3 rising, transistor 410 starts turning “off” also. Node N 4 goes “low” which turns “on” transistor 406 , which in turn, pulls node N 3 to the V(N 10 ) level, which shuts “off” transistor 410 entirely.
- N VT N-channel device threshold voltage
- transistor 416 tracks the functionality of transistor 410 , thus, transistor 416 turns “off” also.
- node N 4 goes “low”
- node N 6 goes “high”
- node N 7 goes “low” which turns “on” transistor 414 and brings node N 5 “high”.
- Node N 7 going “low” causes node N 8 to go “high” which turns “off” transistor 404 .
- node N 3 is held “high” through transistors 402 and 406 .
- transistor 412 turns “off” and transistor 408 turns “on” and node N 3 starts to go “low”. Because transistor 402 is sized to be small, node N 3 is able to follow node N 1 “low” quite easily with minimal delay. As node N 3 turns “low”, transistor 410 turns “on” and node N 4 goes “high” which turns “off” transistor 406 and allows node N 3 to go all the way to circuit ground. After two delay periods through inverters 418 and 420 , node N 7 goes “high” turning “off” transistor 414 .
- node N 8 goes “low” turning transistor 404 “on” and the cycle is complete.
- transistor 410 is sized to be smaller than transistor 416 .
- Node N 4 defines the output (“OUT”) of the circuit 400 .
- the circuit of the present invention advantageously provides a means for level shifting from a lower supply voltage to a higher supply voltage with minimum speed impact.
- FIGS. 5A and 5B a schematic diagram of a particular implementation of a data output buffer 500 is shown for use in a DRAM device incorporating a voltage level shifting circuit in accordance with the embodiment of the preceding figure.
- like structure to that previously described with respect to FIG. 4 is like numbered and the foregoing description thereof shall suffice herefor.
- Node N 2 is the lower level supply voltage, or supply #1 while node N 10 (VCCQ) is the higher level supply voltage, or supply #2.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Logic Circuits (AREA)
Abstract
Description
- The present invention relates, in general, to the field of integrated circuit (“IC”) devices. More particularly, the present invention relates to a pre-biased voltage level shifting circuit of especial applicability with respect to those ICs requiring a technique for converting circuit operation between differing power supply levels.
- When different power supplies are required in a circuit, a means of transitioning between the differing supplies is required. With existing circuit techniques, the primary deficiency in operation is the speed at which the level translation occurs between signals based on the two different power supplies.
- Certain conventional circuit implementations not only exhibit operational speed problems but can also waste power due to undesired current flow between a given power supply input and circuit ground. In other circuits a “fight” condition can exist between transistors such that level shifting is slower in one direction (e.g. from “high” to “low”) than the other. Regardless of circuit design, existing level shifting schemes exhibit a negative impact on circuit speed performance.
- Disclosed herein is a pre-biased voltage level shifting circuit of especial applicability with respect to those integrated circuit devices requiring a technique for converting circuit operation between differing power supply levels. In a representative embodiment, the circuit utilizes feedback to make the switching transistors faster to thereby increase the speed of the level translation of signals based upon two different power supplies.
- Particularly disclosed herein is a voltage level shifting circuit having first and second supply voltage level inputs thereto. The circuit comprises a first switching device coupling a first circuit node to a second circuit node, with the first switching device having a control terminal coupled to the first supply voltage level input. Second and third switching devices are coupled between the second supply voltage level input and a third circuit node and a fourth switching device is coupled between the third circuit node and the second circuit node. Fifth and sixth series coupled switching devices are coupled between the second supply voltage level input and a reference voltage input and define a fourth circuit node therebetween. A control terminal of the fifth switching device is coupled to the second circuit node and a control terminal of the sixth switching device is coupled to the first circuit node. Seventh and eighth series coupled switching devices are coupled between the second supply voltage level input and the fourth circuit node with a control terminal of the eighth switching device being coupled to the second circuit node. A first circuit delay block couples the fourth circuit node to a control terminal of the seventh switching device and a second circuit delay block couples the control terminal of the seventh switching device to a control terminal of the third switching device.
- Further disclosed herein is a voltage level shifting circuit comprising an input node for receiving an input signal transitioning between a reference voltage level and a first voltage level. The circuit further comprises an output node for providing a complementary output signal transitioning between a second voltage level and the reference voltage level. An intermediate node is coupled between the input and output nodes and has a state thereof which tracks a state of the input signal. A feedback circuit having a feedback node thereof is coupled to the output node and has a state thereof which corresponds to that of the output node. In a particular embodiment disclosed herein, the voltage level shifting circuit may comprise an additional feedback circuit having another feedback node thereof coupled to the intermediate node and having a state thereof which corresponds to that of the intermediate node.
- The aforementioned and other features and objects of the present invention and the manner of attaining them will become more apparent and the invention itself will be best understood by reference to the following description of a preferred embodiment taken in conjunction with the accompanying drawings, wherein:
- FIG. 1 is a schematic diagram of a prior art voltage level shifting circuit;
- FIG. 2 is a schematic diagram of another prior art voltage level shifting circuit;
- FIG. 3 is a schematic diagram of yet another prior art voltage level shifting circuit;
- FIG. 4 is a schematic diagram of a voltage level shifting circuit in accordance with a representative embodiment of the present invention; and
- FIGS. 5A and 5B together comprise a schematic diagram of a particular implementation of a data output buffer for a dynamic random access memory (“DRAM”) device incorporating a voltage level shifting circuit in accordance with the embodiment of the preceding figure.
- With reference now to FIG. 1, a schematic diagram of a prior art voltage
level shifting circuit 100 is shown. Thecircuit 100 comprises a P-channel transistor 102 in series with an N-channel transistor 102 coupled between a node N2 and circuit ground (VSS). The gates of thetransistors 102 and 104 are connected to node N1 and the point intermediate the two devices defines a node N3. - In operation, if the node N1 voltage [V(N1)], when at a “high” logic level, is less than the voltage on node N2 [V(N2)], P-
channel transistor 102 may not turn “off” when transistor 104 is turned “on”. In this situation, current can flow from node N2 to circuit ground, thus wasting power. - With reference now to FIG. 2, a schematic diagram of another prior art voltage
level shifting circuit 200 is shown. Thecircuit 200 comprises P-channel transistor 202 connected in series with N-channel transistor 204 between node N3 and circuit ground. Another P-channel transistor 206 in series with N-channel transistor 208 also couples node N3 to circuit ground. - The gate terminal of
transistor 204 is coupled to node N1 and node N1 is coupled through aninverter 210 to the gate terminal oftransistor 208 defining node N2. The pointintermediate transistors transistor 206. Similarly, the pointintermediate transistors transistor 202. - The
circuit 200 provides a means of level shifting voltages. Assuming the following conditions: - VMAX(N1)=the maximum voltage on node N1=
power supply # 1; - V(N3)=voltage on node N3=power supply #2;
- VMAX(N1)<V(N3)
- The supply voltage for
inverter 210=VMAX(N1). For the condition of V(N1)=0.0 volts, V(N2)=VMAX(N1) andtransistors transistors - In operation, when node N1 is taken “high” such that V(N1)=VMAX(N1), Node N4 tries to go “low” (VSS) through
transistor 204. Becausetransistor 202 is still “on”, node N4 is temporarily in contention. Note thattransistor 204 is typically sized to be larger thantransistor 202 such that the former will dominate. Once node N2 goes “low”,transistor 208 turns “off” and node N5 is temporarily un-driven until node N4 is pulled “low” enough to turn “on”transistor 206. As node N5 starts to rise,transistor 202 turns “off” and node N4 goes to ground. Node N5 then goes to a V(N3) level. It should be noted that the same “fight” condition exists on node N5 when switching node N1 from “high” to “low”. - With reference additionally now to FIG. 3, another existing type of voltage
level shifting circuit 300 is shown. Thecircuit 300 comprises P-channel transistor 302 connected between node N3 and a node N4. Another P-channel transistor 304 in series with N-channel transistor 308 couples node N3 to circuit ground. An N-channel transistor 306 couples node N1 to node N4 and has its gate terminal coupled to node N2. The gate terminal oftransistor 308 is coupled to node N4 and to the gate terminal oftransistor 304. The pointintermediate transistors transistor 302. - In the operation of
circuit 300, the gate terminal of transistor 306 (node N2) is tied to a VMAX(N1) supply level. For the initial condition where V(N1)=0.0 volts; V(N4)=0.0 volts and V(N5)=V(N3)=power supply #2 level, when V(N1) is taken “high” such that V(N1)=VMAX(N1), node N4 starts to rise. As node N4 rises,transistor 308 turns “on” which pulls node N5 “low”, which in turn, causestransistor 302 to turn “on” which pulls up node N4 until V(N4)=V(N3). At this point,transistor 306 is “off”. - With V(N4)=V(N3) and V(N5)=0.0 volts, if V(N1) is pulled “low”,
transistor 306 turns “on” and node N4 tries to go “low”. However, becausetransistor 306 is still “on”, node N4 moves “low” slowly untiltransistor 308 turns “off” andtransistor 304 turns “on”. As node N5 moves due totransistor 304 turning “on”,transistor 302 turns “off” and node N4 goes “low”. Because of this “fight” condition betweentransistors transistor 308 can be connected to Node N1 with the sameresultant circuit 300 performance. - With reference additionally now to FIG. 4, a voltage
level shifting circuit 400 in accordance with a representative embodiment of the present invention is shown. In the particular implementation illustrated, Node N1 is connected to the drain terminal of N-channel transistor 408 and the gate terminal of N-channel transistor 412. Node N2 is connected to the gate terminal oftransistor 408. Node N3 is connected to the source terminal oftransistor 408, the gate terminal of P-channel transistor 410 and the drain terminal of P-channel transistor 406 as well as the gate terminal of P-channel transistor 416. - Node N4 is connected to the drain terminal of
transistor 410, the drain terminal oftransistor 416, the drain terminal oftransistor 412, the gate terminal oftransistor 406 and the input ofinverter 418. Node N5 is connected to the source terminal oftransistor 416 and the drain terminal of P-channel transistor 414. Node N6 is connected to the output ofinverter 418 and the input ofinverter 420. Node N7 is connected to the output ofinverter 420, the input ofinverter 422 and the gate terminal oftransistor 414. Node N8 is connected to the output ofinverter 422 and the gate terminal of P-channel transistor 404. Node N9 is connected to the source terminal oftransistor 406, the drain terminal of P-channel transistor 402 and the drain terminal oftransistor 404. Node N10 is the supply node and is connected to the source terminals oftransistors inverters - In operation, the
circuit 400 functions as follows: - Initial Conditions: A steady state condition is assumed with V(N1)=ground, V(N3)=ground and
transistor 410 is “on”.Transistor 412 is “off” and node N4 is “high” (e.g. V(N10) level), node N6 is “low” and node N7 is “high”. Thus,transistor 414 is “off” and node N8 is “low”.Transistor 404 is “on” as istransistor 402 and, by design,transistor 402 is made much smaller thantransistor 404.Transistor 402 is configured to be “on” (with its gate terminal connected to circuit ground) permanently.Transistor 406 is “off”. -
Circuit 400 Function: When node N1 transitions from “low” (circuit ground) to “high” (VMAX(N1)),transistor 412 turns “on” and node N3 starts to rise. Becausetransistor 408 is configured as a source follower, node N3 rises to within an NVT (N-channel device threshold voltage) of node N2, at whichpoint transistor 408 starts to turn “off”. With node N3 rising,transistor 410 starts turning “off” also. Node N4 goes “low” which turns “on”transistor 406, which in turn, pulls node N3 to the V(N10) level, which shuts “off”transistor 410 entirely. Note thattransistor 416 tracks the functionality oftransistor 410, thus,transistor 416 turns “off” also. As node N4 goes “low”, node N6 goes “high”, and node N7 goes “low” which turns “on”transistor 414 and brings node N5 “high”. Node N7 going “low” causes node N8 to go “high” which turns “off”transistor 404. Thus, node N3 is held “high” throughtransistors - When node N1 transitions from “high” to “low’,
transistor 412 turns “off” andtransistor 408 turns “on” and node N3 starts to go “low”. Becausetransistor 402 is sized to be small, node N3 is able to follow node N1 “low” quite easily with minimal delay. As node N3 turns “low”,transistor 410 turns “on” and node N4 goes “high” which turns “off”transistor 406 and allows node N3 to go all the way to circuit ground. After two delay periods throughinverters transistor 414. One delay period later due toinverter 422, node N8 goes “low” turningtransistor 404 “on” and the cycle is complete. It should be noted thattransistor 410 is sized to be smaller thantransistor 416. Node N4 defines the output (“OUT”) of thecircuit 400. - As can be seen, the circuit of the present invention advantageously provides a means for level shifting from a lower supply voltage to a higher supply voltage with minimum speed impact.
- With reference additionally now to FIGS. 5A and 5B, a schematic diagram of a particular implementation of a
data output buffer 500 is shown for use in a DRAM device incorporating a voltage level shifting circuit in accordance with the embodiment of the preceding figure. As illustrated, like structure to that previously described with respect to FIG. 4 is like numbered and the foregoing description thereof shall suffice herefor. - In this particular implementation, Node N2 (VINT) is the lower level supply voltage, or
supply # 1 while node N10 (VCCQ) is the higher level supply voltage, or supply #2. Representative device sizes for the various transistors comprising the voltage level shifting circuit of theoutput buffer 500 shown are: transistor 402 (W/L=1.0μ/0.26μ); transistor 404 (W/L=12.0μ/0.26μ); transistor 406 (W/L=8.0μ/0.26μ); transistor 408 (W/L=5.0μ/0.27μ); transistor 410 (W/L=2.0μ/0.26μ); transistor 412 (W/L=15.0μ/0.22μ); transistor 414 (W/L=100.0μ/0.26μ) and transistor 416 (W/L=30.0μ/0.26μ). - While there have been described above the principles of the present invention in conjunction with specific circuit layouts and devices types, it is to be clearly understood that the foregoing description is made only by way of example and not as a limitation to the scope of the invention. Particularly, it is recognized that the teachings of the foregoing disclosure will suggest other modifications to those persons skilled in the relevant art. Such modifications may involve other features which are already known per se and which may be used instead of or in addition to features already described herein. Although claims have been formulated in this application to particular combinations of features, it should be understood that the scope of the disclosure herein also includes any novel feature or any novel combination of features disclosed either explicitly or implicitly or any generalization or modification thereof which would be apparent to persons skilled in the relevant art, whether or not such relates to the same invention as presently claimed in any claim and whether or not it mitigates any or all of the same technical problems as confronted by the present invention. The applicants hereby reserve the right to formulate new claims to such features and/or combinations of such features during the prosecution of the present application or of any further application derived therefrom.
Claims (34)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/352,721 US6768367B1 (en) | 2003-01-28 | 2003-01-28 | Pre-biased voltage level shifting circuit for integrated circuit devices utilizing differing power supply levels |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/352,721 US6768367B1 (en) | 2003-01-28 | 2003-01-28 | Pre-biased voltage level shifting circuit for integrated circuit devices utilizing differing power supply levels |
Publications (2)
Publication Number | Publication Date |
---|---|
US6768367B1 US6768367B1 (en) | 2004-07-27 |
US20040145404A1 true US20040145404A1 (en) | 2004-07-29 |
Family
ID=32712829
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/352,721 Expired - Lifetime US6768367B1 (en) | 2003-01-28 | 2003-01-28 | Pre-biased voltage level shifting circuit for integrated circuit devices utilizing differing power supply levels |
Country Status (1)
Country | Link |
---|---|
US (1) | US6768367B1 (en) |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3862687B2 (en) * | 2003-09-09 | 2006-12-27 | 沖電気工業株式会社 | Level shifter circuit |
US7142017B2 (en) * | 2004-09-07 | 2006-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | High-voltage-tolerant feedback coupled I/O buffer |
KR100604899B1 (en) * | 2004-09-10 | 2006-07-28 | 삼성전자주식회사 | Level shifting circuit and method for reducing leakage currents |
US20080211541A1 (en) * | 2007-03-02 | 2008-09-04 | Texas Instruments Incorporated | Precision voltage level shifter based on thin gate oxide transistors |
US7679418B2 (en) * | 2007-04-27 | 2010-03-16 | Mosaid Technologies Incorporated | Voltage level shifter and buffer using same |
CN100561869C (en) * | 2007-05-23 | 2009-11-18 | 中芯国际集成电路制造(上海)有限公司 | Level shifting circuit |
US8054107B2 (en) * | 2009-12-30 | 2011-11-08 | Himax Technologies Limited | Operational circuit having protection circuit for detecting driving current to adjust control signal and related control method |
US8525558B2 (en) * | 2009-12-30 | 2013-09-03 | Himax Technologies Limited | Operational circuit and related control method |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4574273A (en) * | 1982-11-12 | 1986-03-04 | Tokyo Shibaura Denki Kabushiki Kaisha | Circuit for changing the voltage level of binary signals |
US5151622A (en) * | 1990-11-06 | 1992-09-29 | Vitelic Corporation | CMOS logic circuit with output coupled to multiple feedback paths and associated method |
US5317213A (en) * | 1991-11-21 | 1994-05-31 | Mitsubishi Denki Kabushiki Kaisha | Level converter with delay circuitry used to increase switching speed |
US5650742A (en) * | 1994-03-30 | 1997-07-22 | Matsushita Electric Industrial Co., Ltd. | Voltage-level shifter |
US6084430A (en) * | 1997-12-31 | 2000-07-04 | Intel Corporation | Input buffer for a mixed voltage environment |
US6480050B1 (en) * | 1999-09-09 | 2002-11-12 | Stmicroelectronics Limited | Level shifter with no quiescent DC current flow |
US6509772B1 (en) * | 2000-10-23 | 2003-01-21 | Intel Corporation | Flip-flop circuit with transmission-gate sampling |
US6559691B2 (en) * | 2001-05-30 | 2003-05-06 | Fujitsu Limited | Voltage level converting circuit |
-
2003
- 2003-01-28 US US10/352,721 patent/US6768367B1/en not_active Expired - Lifetime
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4574273A (en) * | 1982-11-12 | 1986-03-04 | Tokyo Shibaura Denki Kabushiki Kaisha | Circuit for changing the voltage level of binary signals |
US5151622A (en) * | 1990-11-06 | 1992-09-29 | Vitelic Corporation | CMOS logic circuit with output coupled to multiple feedback paths and associated method |
US5317213A (en) * | 1991-11-21 | 1994-05-31 | Mitsubishi Denki Kabushiki Kaisha | Level converter with delay circuitry used to increase switching speed |
US5650742A (en) * | 1994-03-30 | 1997-07-22 | Matsushita Electric Industrial Co., Ltd. | Voltage-level shifter |
US6084430A (en) * | 1997-12-31 | 2000-07-04 | Intel Corporation | Input buffer for a mixed voltage environment |
US6480050B1 (en) * | 1999-09-09 | 2002-11-12 | Stmicroelectronics Limited | Level shifter with no quiescent DC current flow |
US6509772B1 (en) * | 2000-10-23 | 2003-01-21 | Intel Corporation | Flip-flop circuit with transmission-gate sampling |
US6559691B2 (en) * | 2001-05-30 | 2003-05-06 | Fujitsu Limited | Voltage level converting circuit |
Also Published As
Publication number | Publication date |
---|---|
US6768367B1 (en) | 2004-07-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7248075B2 (en) | Level shifter with low leakage current | |
US5321324A (en) | Low-to-high voltage translator with latch-up immunity | |
US6069492A (en) | Voltage compensating CMOS input buffer circuit | |
US7317335B2 (en) | Level shifter with low leakage current | |
US4672243A (en) | Zero standby current TTL to CMOS input buffer | |
US7145363B2 (en) | Level shifter | |
US20060226873A1 (en) | Level shifter translator | |
US20050174158A1 (en) | Bidirectional level shifter | |
KR20010049227A (en) | Level adjustment circuit and data output circuit thereof | |
KR20100016050A (en) | Level shifter circuit incorporating transistor snap-back protection | |
US20070188194A1 (en) | Level shifter circuit and method thereof | |
US7102410B2 (en) | High voltage level converter using low voltage devices | |
US11677400B2 (en) | Level shifter circuit and method of operating the same | |
US20030098712A1 (en) | Level conversion circuit for which an operation at power voltage rise time is stabilized | |
JPH0158896B2 (en) | ||
US6917239B2 (en) | Level shift circuit and semiconductor device | |
KR100218336B1 (en) | Level shifter | |
US20060226874A1 (en) | Interface circuit including voltage level shifter | |
JPH10322192A (en) | Level-converting circuit | |
US6650167B1 (en) | Multi-level/single ended input level shifter circuit | |
US20040207450A1 (en) | Voltage level shifter and system mounting voltage level shifter therein | |
US6768367B1 (en) | Pre-biased voltage level shifting circuit for integrated circuit devices utilizing differing power supply levels | |
JP3652793B2 (en) | Voltage conversion circuit for semiconductor devices | |
US6624678B1 (en) | Schmitt trigger device with disable | |
US7940108B1 (en) | Voltage level shifter |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: MOSEL VITELIC INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MEADOWS, HAROLD BRETT;FAUE, JON ALLAN;REEL/FRAME:013716/0612 Effective date: 20030124 |
|
AS | Assignment |
Owner name: PROMOS TECHNOLOGIES INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOSEL VITELIC INC.;REEL/FRAME:014403/0261 Effective date: 20040202 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |