US20040063298A1 - Method for producing SOI wafer and SOI wafer - Google Patents

Method for producing SOI wafer and SOI wafer Download PDF

Info

Publication number
US20040063298A1
US20040063298A1 US10/684,874 US68487403A US2004063298A1 US 20040063298 A1 US20040063298 A1 US 20040063298A1 US 68487403 A US68487403 A US 68487403A US 2004063298 A1 US2004063298 A1 US 2004063298A1
Authority
US
United States
Prior art keywords
wafer
heat treatment
soi
wafers
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/684,874
Inventor
Hiroji Aga
Naoto Tate
Susumu Kawabara
Kiyoshi Mitani
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shin Etsu Handotai Co Ltd
Original Assignee
Shin Etsu Handotai Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shin Etsu Handotai Co Ltd filed Critical Shin Etsu Handotai Co Ltd
Priority to US10/684,874 priority Critical patent/US20040063298A1/en
Publication of US20040063298A1 publication Critical patent/US20040063298A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/20Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/977Thinning or removal of substrate

Definitions

  • the present invention relates to a method for producing an SOI (Silicon On Insulator) wafer, more specifically, a method for producing an SOI wafer by the so-called hydrogen ion delamination method (also called Smart Cut Method (registered trademark)) comprising bonding an ion-implanted wafer to another wafer that serves as a substrate and then delaminating the wafers to produce an SOI wafer, in which surface roughness is improved by a heat treatment after the delamination, and an SOI wafer produced by the method. Further, the present invention also relates to a method for producing an SOI wafer that can reduce bonding failures during the production of the SOI wafer and can provide SOI wafers with good yield, in which a heat treatment is performed after the delamination.
  • SOI Silicon On Insulator
  • This method is a technique for producing an SOI wafer, wherein an oxide layer is formed on at least one of two silicon wafers, at least either hydrogen ions or rare gas ions are implanted into one wafer from its top surface to form a micro bubble layer (enclosed layer) in this silicon wafer, then the ion-implanted surface of the wafer is bonded to the other silicon wafer via the oxide layer, thereafter the wafers were subjected to a heat treatment (delamination heat treatment) to delaminate one of the wafer as a thin film at the micro bubble layer as a cleavage plane, and the other wafer is further subjected to a heat treatment (bonding heat treatment) to obtain an SOI wafer in which an SOI layer is firmly bonded on the silicon wafer (refer to Japanese Patent Laid-open (Kokai) Publication No. 5-211128).
  • a heat treatment delamination heat treatment
  • bonding heat treatment bonding heat treatment
  • the SOI layer surface as it is after the delamination at the micro bubble layer as a cleavage plane has higher surface roughness compared with a mirror-polished wafer used for usual device production, and therefore the wafer as it is cannot be used for the device production. Accordingly, in order to improve the aforementioned surface roughness, polishing using a small amount of stock removal for polishing, which is called touch polish, is usually performed.
  • the SOI layer is extremely thin, and therefore when its surface is polished, there is caused a problem that variation in SOI layer thickness becomes large due to fluctuation of the polishing amount within the surface.
  • Japanese Patent Laid-open (Kokai) Publication No. 10-242154 discloses a method wherein, after a second heat treatment for strengthening bonding of a support substrate and a single crystal silicon thin film (bonding heat treatment), a third heat treatment is performed at a temperature of 1000-1300° C. for 10 minutes to 5 hours in a hydrogen atmosphere to improve average surface roughness of the silicon thin film.
  • Japanese Patent Laid-open (Kokai) Publication No. 10-275905 discloses a method for producing an SOI wafer wherein a wafer of the SOI structure having a delaminated surface, which is obtained by the hydrogen ion delamination method, is subjected to annealing in a hydrogen atmosphere (hydrogen annealing) to flatten the delaminated surface.
  • any of the techniques disclosed in the aforementioned patent documents utilizes a heat treatment in a hydrogen atmosphere to improve the surface roughness of a delaminated wafer.
  • the aforementioned Japanese Patent Laid-open (Kokai) Publication No. 10-242154 defines temperature and time for the third heat treatment (hydrogen annealing) for improving the average surface roughness.
  • the SOI layer single crystal silicon thin film
  • CZ method Czochralski method
  • COP Crystal Originated Particle
  • a heat treatment performed in an argon atmosphere also improves the surface roughness like the heat treatment in hydrogen, however, it also cannot obviate the problem of etching through COP. That is, it is known that a CZ wafer has crystal defects called COPs introduced therein during the crystal growth, and it has become clear that, if such a CZ wafer is utilized for the bond wafer to be a device active layer, COPs exist also in the SOI layer and in a case of an extremely thin SOI layer, which is required in recent years, the COPs penetrate the SOI layer and form pinholes to markedly degrade electric characteristics.
  • Japanese Patent Laid-open (Kokai) Publication No. 10-275905 discloses that, as specific methods for the heat treatment (annealing), the heat treatment can be performed by any one of short time annealing (rapid thermal anneal, RTA) of the single wafer processing in which wafer is treated one by one and plasma annealing, besides the method of hydrogen annealing performed for several tens of seconds to several tens of minutes in a hydrogen atmosphere using a batch processing type furnace.
  • RTA rapid thermal anneal
  • the rapid thermal annealing utilizing a rapid heating/rapid cooling apparatus can be performed within an extremely short period of time. Therefore, it was considered that the aforementioned buried oxide layer was not etched, COPs in the SOI layer could be eliminated simultaneously, and thus the surface roughness could be improved efficiently.
  • the present invention was accomplished in order to solve the aforementioned problems, and its object is to improve surface roughness over the range from short period to long period of an SOI layer surface delaminated by the hydrogen ion delamination method without polishing and to secure its thickness uniformity, as well as to efficiently produce SOI wafers free from generation of pits due to COPs in SOI layers with high throughput.
  • the present invention provides a method for producing an SOI wafer by the hydrogen ion delamination method comprising at least a step of bonding a base wafer and a bond wafer having a micro bubble layer formed by gas ion implantation and a step of delaminating a wafer having an SOI layer at the micro bubble layer as a border, wherein, after the delamination step, the wafer having an SOI layer is subjected to a two-stage heat treatment in an atmosphere containing hydrogen or argon utilizing a rapid heating/rapid cooling apparatus and a batch processing type furnace.
  • a wafer having an SOI layer is subjected to a heat treatment consisting of two stages utilizing separately a rapid heating/rapid cooling apparatus and a batch processing type furnace after the delamination as described above, surface crystallinity is restored and the surface roughness of short periods is improved in the heat treatment by the rapid heating/rapid cooling apparatus, and the surface roughness of long periods can be improved by the heat treatment utilizing the batch processing type furnace.
  • the wafers can be produced with higher throughput compared with a case where wafers are subjected to a heat treatment for a long period of time by the single wafer processing in a rapid heating/rapid cooling apparatus.
  • the two-stage heat treatment is preferably performed by subjecting the wafers to a heat treatment in the rapid heating/rapid cooling apparatus and then a heat treatment in the batch processing type furnace.
  • both of the short period components and long period components of surface roughness are improved by the two-stage heat treatment as described above. If the heat treatment in the rapid heating/rapid cooling apparatus for a short period of time is performed as the first stage, crystallinity of the surface is restored and COPs in the SOI layer are markedly reduced. Therefore, when the heat treatment by the batch processing type furnace is performed in a subsequent stage, COPs in the SOI layer are substantially eliminated already. Accordingly, even if the heat treatment is performed for a relatively long period of time, the etching of the buried oxide layer by hydrogen gas or argon gas, which is caused through penetrated COPs, is suppressed, and thus pits are not generated.
  • the present invention also provides a method for producing an SOI wafer by the hydrogen ion delamination method comprising at least a step of bonding a base wafer and a bond wafer having a micro bubble layer formed by gas ion implantation and a step of delaminating a wafer having an SOI layer at the micro bubble layer as a border, wherein an FZ wafer, an epitaxial wafer or a CZ wafer of which COPs at least on surface are reduced is used as the bond wafer, and the wafer having an SOI layer is subjected to a heat treatment under an atmosphere containing hydrogen or argon in a batch processing type furnace after the delamination step.
  • an SOI wafer is produced by using any one of an FZ wafer, an epitaxial wafer and a CZ wafer of which COPs at least on surface are reduced is used as the bond wafer as described above, COPs in the SOI layer can be reduced or substantially completely eliminated. Therefore, the problem of etching of the buried oxide layer due to COPs is not caused, and a heat treatment at a high temperature for a long period of time in a batch processing type furnace also becomes possible.
  • Another object of the present invention is to provide SOI wafers with good yield by reducing bonding failures such as voids and blisters generated at a bonding surface, when SOI wafers of which COPs in the SOI layer are reduced are produced as described above.
  • the present invention also provides a method characterized by using a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal as a wafer used for the bond wafer.
  • a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal is used as described above, a usual mirror-polished surface can be used as a bonding surface, and therefore bonding failures can be reduced compared with a case utilizing an epitaxial wafer.
  • the method utilizes a CZ wafer, it can be applied to a wafer having a large diameter such as 200 mm, 300 mm or a further larger diameter, which are considered difficult to be produced for FZ wafers.
  • COPs are reduced for the whole crystal (whole wafer)
  • the stock removal of the delaminated plane for polishing is not required to be limited, when the delaminated wafer is recycled as a bond wafer.
  • an SOI wafer which is produced by the aforementioned method, characterized in that the wafer has an RMS (root mean square roughness) value of 0.5 nm or less concerning surface roughness for both of 1 ⁇ m square and 10 ⁇ m square.
  • both of the short period components (for example, about 1 ⁇ m square) and the long period components (for example, about 10 ⁇ m square) of the surface roughness of the SOI layer are improved, and both of RMS values therefor are very small, i.e., 0.5 nm or less, which means surface roughness comparable to that of mirror-polished wafers.
  • the film thickness does not become uneven unlike in a case where the surface is polished. Therefore, such an SOI wafer can suitably be used for the production of recent highly integrated devices.
  • the short period components of surface roughness are improved within an extremely short period of time by the heat treatment using an RTA apparatus, and in addition, a lot of wafers can be processed at one time and the long period components are improved in a batch processing type furnace. Therefore, the heat treatment can be efficiently performed as a whole, and thus SOI wafers of superior surface characteristics can be produced at a low cost.
  • FIG. 1( a ) to ( h ) show a flow diagram of an exemplary process for producing an SOI wafer by the hydrogen ion delamination method according to the present invention.
  • FIG. 2 shows a graph representing relationship among RTA treatment temperature, treatment time, and P-V value for 1 ⁇ m square.
  • FIG. 3 shows a graph representing relationship among RTA treatment temperature, treatment time, and P-V value for 10 ⁇ m square.
  • FIG. 4 shows a graph representing relationship among RTA treatment temperature, treatment time, and RMS value for 1 ⁇ m square.
  • FIG. 5 shows a graph representing relationship among RTA treatment temperature, treatment time, and RMS value for 10 ⁇ m square.
  • FIG. 6 is a schematic view showing an exemplary rapid heating/rapid cooling apparatus.
  • FIG. 7 is a schematic view showing another exemplary rapid heating/rapid cooling apparatus.
  • FIG. 1 shows a flow diagram of an exemplary process for producing an SOI wafer by the hydrogen ion delamination method according to the present invention.
  • two mirror-surface silicon wafers are prepared first in the step (a). That is, a base wafer 1 that serves as a substrate and a bond wafer 2 from which an SOI layer is obtained, which correspond to specifications of devices, are prepared.
  • step (b) at least one of the wafers, the bond wafer 2 in this case, is subjected to thermal oxidation to form an oxide layer 3 having a thickness of about 0.1-2.0 ⁇ m on its surface.
  • step (c) at least either hydrogen ions or rare gas ions, hydrogen ions in this case, are implanted into one surface of the bond wafer 2 on which surface the oxide layer was formed to form a micro bubble layer (enclosed layer) 4 parallel to the surface in mean penetrating depth of the ions.
  • the ion implantation temperature is preferably 25-450° C.
  • the step (d) is a step of superimposing the base wafer 1 on the hydrogen ion implanted surface of the hydrogen ion implanted bond wafer 2 via an oxide layer and bonding them. By contacting the surfaces of two of the wafers to each other in a clean atmosphere at an ordinary temperature, the wafers are adhered to each other without using an adhesive or the like.
  • the subsequent step (e) is a delamination heat treatment step in which the wafers were delaminated at the enclosed layer 4 as a border to separate them into a delaminated wafer 5 and a wafer 6 having an SOI layer (SOI layer 7 +buried oxide layer 3 +base wafer 1 ).
  • the wafers are subjected to a heat treatment at a temperature of about 500° C. or more under an inert gas atmosphere, the wafers are separated into the delaminated wafer 5 and the wafer 6 having an SOI layer due to rearrangement of crystals and aggregation of bubbles (this wafer may be simply called SOI wafer hereinafter including such a wafer subjected to a heat treatment).
  • the method of the present invention is the same as the conventional hydrogen ion delamination method. And in the present invention, the method is characterized by subjecting the wafer 6 having an SOI layer 7 to a two-stage heat treatment in an atmosphere containing hydrogen or argon using a rapid heating/rapid cooling apparatus and a batch processing type furnace (step (g)), after the delamination heat treatment step (e).
  • the atmosphere containing hydrogen or argon may consist of 100% of hydrogen, 100% of argon or a mixed gas of hydrogen and argon.
  • the bonding heat treatment may be performed in the step (f) like a conventional method. Since the bonding strength of the wafers brought into close contact in the aforementioned bonding step (d) and the delamination heat treatment step (e) as it is would be weak for use in the device production process, the wafer 6 having an SOI layer is subjected to a heat treatment at a high temperature as a bonding heat treatment in this step (f) to obtain sufficient bonding strength.
  • This heat treatment is preferably performed, for example, at 1050° C. to 1200 ° C. for 30 minutes to 2 hours under an inert gas atmosphere.
  • the wafer 6 having an SOI layer is subjected to the bonding heat treatment as required, and then subjected to the two-stage heat treatment in an atmosphere containing hydrogen or argon using a rapid heating/rapid cooling apparatus and a batch processing type furnace.
  • the two-stage heat treatment using a rapid heating/rapid cooling apparatus and a batch processing type furnace according to the present invention may also serve as the bonding heat treatment.
  • the heat treatment using a rapid heating/rapid cooling apparatus is preferably performed first, in particular, when a usual CZ wafer having a lot of COPs is used as a bond wafer.
  • a CZ wafer contains COPs introduced during the crystal production as described above. Therefore, when the SOI layer is thin as required in recent years, the COPs may exist while penetrating the SOI layer to form pinholes. In such a case, if the wafer is subjected to a heat treatment in an atmosphere containing hydrogen or argon over a long period of time in a batch processing type furnace, hydrogen gas or argon gas may penetrate through the pinholes and etch the buried oxide layer 3 to form pits during the heat treatment.
  • an SOI wafer excellent in both of the short period components and long period components of surface roughness can be obtained by subjecting the wafer to a heat treatment at a temperature of about 1000-1300° C. for 10 minutes to about 5 hours in a batch processing type furnace, while avoiding the problem of etching of the buried oxide layer, as in the case of performing the two-stage heat treatment.
  • Examples of the CZ wafer of which COPs at least on surface are reduced include a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal by changing a usual CZ single crystal pulling rate (about 1 mm/min) to a pulling rate of, for example, 0.6 mm/min or lower, a CZ wafer produced from a single crystal ingot of which grown-in defects such as COPs are reduced for the whole crystal by controlling V/G (V: pulling rate, G: temperature gradient along the direction of solid-liquid interface of crystal), or a CZ wafer produced with usual pulling conditions and subjected to a heat treatment in an atmosphere of hydrogen, argon or the like to reduce COPs contained in at least a region of wafer surface to be an SOI layer, and so forth.
  • V/G pulling rate
  • G temperature gradient along the direction of solid-liquid interface of crystal
  • an epitaxial layer is deposited on a surface of usual mirror-polished wafer, and its surface roughness (haze level) is degraded compared with a usual mirror-polished surface. Furthermore, projections called mounds and the like may be generated on the surface. Therefore, if such a surface is bonded, bonding failures called voids or blisters are likely to occur due to the influence of the degraded surface roughness or protrusions. Therefore, there may be used a measure of slightly polishing the epitaxial layer and then using it for bonding.
  • a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal is advantageous in view of the possibility of the production of wafers having a larger diameter.
  • the maximum diameter of wafers currently produced on commercial level is 150 mm, and it is extremely difficult to obtain wafers having a diameter of 200 mm, 300 mm or a further larger diameter.
  • those having a diameter of 300 mm are already mass-produced, and study for production of those having a further larger diameter is also progressing. Therefore, it is well possible to meet the demand for a larger diameter.
  • the heat treatment performed in an atmosphere containing hydrogen or argon using a rapid heating/rapid cooling apparatus can be performed in a temperature range of 1000° C. to the melting point or lower of silicon for 1-300 seconds.
  • Examples of such an apparatus that can rapidly heat and rapidly cool an SOI wafer in an atmosphere containing hydrogen or argon, which is used in the present invention include apparatuses such as lamp heaters based on heat radiation.
  • apparatuses such as lamp heaters based on heat radiation.
  • SHS-2800 produced by AST Corp. can be mentioned. These apparatuses are not particularly complicated, and are not expensive either.
  • FIG. 6 is a schematic view of an apparatus capable of rapid heating and rapid cooling.
  • the heat treatment apparatus 20 shown in FIG. 6 has a bell jar 21 composed of, for example, silicon carbide or quartz, and a wafer is heat-treated in this bell jar 21 .
  • Heating is performed by heaters 22 and 22 ′, which are disposed so that they should surround the bell jar 21 .
  • These heaters are each constituted by an upper heater and a lower heater which are separated from each other, so that electric power supplied to each of them can be independently controlled.
  • the heating mechanism is not limited to this, and the so-called radiant heating, radiofrequency heating and so forth may also be used.
  • a housing 23 for shielding heat is disposed outside the heaters 22 and 22 ′.
  • a water cooled chamber 24 and a base plate 25 are disposed under a furnace, and they shut the inside of the bell jar 21 off from the outer air.
  • An SOI wafer 28 is held on a stage 27 , and the stage 27 is fixed at the top of supporting shaft 26 , which can be freely moved upward and downward by a motor 29 .
  • the water cooled chamber 24 has a wafer insertion port (not shown in the figure) which can be opened and closed by a gate valve, so that the wafer can be loaded into and unloaded from the furnace along the transverse direction.
  • the base plate 25 is provided with a gas inlet and exhaust outlet, so that the gaseous atmosphere in the furnace can be controlled.
  • the inside of the bell jar 21 is heated to a desired temperature, for example, 1000° C. to the melting point of silicon, by the heaters 22 and 22 ′, and maintained at that temperature.
  • a desired temperature for example, 1000° C. to the melting point of silicon
  • the heat treatment temperature can be selected by changing the position of the stage 27 , i.e., the length of the supporting shaft 26 inserted into the furnace.
  • the atmosphere for the heat treatment is controlled by introducing an atmospheric gas containing hydrogen or argon through a gas inlet of a base plate 25 .
  • an SOI wafer is inserted from the insertion port of the water cooled chamber 24 by a wafer handling apparatus not shown in the figure, which is disposed at an adjacent position of the heat treatment apparatus 20 , and placed on the stage 27 waiting at its lowest position via, for example, a SiC boat etc.
  • a wafer handling apparatus not shown in the figure, which is disposed at an adjacent position of the heat treatment apparatus 20 , and placed on the stage 27 waiting at its lowest position via, for example, a SiC boat etc.
  • the stage 27 is immediately elevated to a position of desired temperature of from 1000° C. to the melting point of silicon by inserting the supporting shaft 26 into the inside of the furnace by the motor 29 so that the SOI wafer on the stage should be subjected to the high temperature heat treatment.
  • the SOI wafer will be rapidly heated.
  • the wafer having an SOI layer can be subjected to the high temperature heat treatment in an atmosphere containing hydrogen or argon for the time that the wafer is maintained at the heating position.
  • a predetermined period of time for example, 1-300 seconds
  • the stage 27 is immediately descended by pulling the supporting shaft 26 out from the furnace by the motor 29 , and positioned at the bottom of the water cooled chamber 24 .
  • This descending operation can also be performed within, for example, about 20 seconds. Because the water cooled chamber 24 and the base plate 25 are cooled with water, the wafer having an SOI layer on the stage 27 is cooled rapidly. Finally, the SOI wafer is unloaded by the wafer handling apparatus to finish the heat treatment.
  • RTA apparatus rapid heating/rapid cooling apparatus
  • the heat treatment apparatus 30 shown in FIG. 7 has a chamber 31 consisting of quartz, and a wafer 38 is heat-treated within this chamber 31 . Heating is achieved by heating lamps 32 , which are disposed under and over the chamber and at left and right of the chamber so that they should surround the chamber 31 . Electric power supplied to these lamps 32 can be independently controlled.
  • An auto shutter 33 is provided at the gas exhausting side, and it shuts the inside of the chamber 31 off from the outer air.
  • the auto shutter 33 has a wafer loading port not shown in the figure, which can be opened and closed by a gate valve.
  • the auto shutter 33 is also provided with a gas exhausting outlet, so that the atmosphere in the furnace can be controlled.
  • the wafer 38 is placed on a three-point supporting part 35 formed on a quartz tray 34 .
  • a buffer 36 made of quartz is provided at the gas inlet side of the tray 34 , so that it can prevent the wafer 38 from being directly blown by the introduced gas flow.
  • the chamber 31 is provided with a special window for temperature measurement, which is not shown in the figure, and the temperature of the wafer 38 can be measured by a pyrometer 37 installed in the outside of the chamber 31 through the special window.
  • the heat treatment for rapid heating and rapid cooling of a wafer is performed as follows.
  • the wafer 38 is loaded into the chamber 31 from the loading port and placed on the tray 34 by a wafer handling apparatus disposed at an adjacent position of the heat treatment apparatus but not shown in the figure. Then, the auto shutter 33 is closed.
  • the heat treatment by using a rapid heating/rapid cooling apparatus include a method utilizing such an apparatus as shown in FIG. 6, wherein a wafer is immediately loaded into a heat treatment furnace set at a temperature within the aforementioned temperature range, and the wafer is immediately unloaded after the aforementioned heat treatment time has passed, a method utilizing such an apparatus as shown in FIG. 7, wherein a wafer is placed at a predetermined position in a heat treatment furnace and immediately heated by lamp heaters or the like, and so forth.
  • to immediately load and “to immediately unload” mean that there are not employed the conventional temperature increasing and decreasing operations performed over a certain period of time and the so-called loading and unloading operations in which wafers are slowly loaded into and unloaded from a heat treatment furnace. Of course, however, it takes a certain short period of time to transport the wafer to the predetermined position in the furnace, and it takes several seconds to several minutes depending on the performance of a transportation apparatus for loading a wafer.
  • the atmosphere for the heat treatment in an atmosphere containing hydrogen or argon according to the present invention may be, for example, 100% hydrogen atmosphere, 100% argon atmosphere or a mixed gas atmosphere of hydrogen and argon.
  • batch processing type furnace used herein means a so-called batch type heat treatment furnace of, usually, vertical type or horizontal type, in which a plurality of wafers are placed, hydrogen gas is introduced, temperature is relatively slowly elevated to subject the wafers to a heat treatment at a predetermined temperature for predetermined time, and the temperature is relatively slowly lowered.
  • Such an apparatus is capable of heat treatment of a large number of wafers at one time.
  • Such an apparatus is also excellent in the controllability of temperature, and hence enables stable operation.
  • the heat treatment conditions for the batch processing type furnace are basically the same as those for the aforementioned RTA apparatus except that the heat treatment time becomes longer. It can be performed in 100% hydrogen atmosphere, 100% argon atmosphere or a mixed gas atmosphere of hydrogen and argon at a temperature of from 1000° C. to the melting point of silicon, and in particular, it can be performed more effectively at a temperature range of 1200-1350° C.
  • the long period components for example, about 10 um square
  • surface roughness of SOI wafer can be improved.
  • the heat treatment using the aforementioned batch processing type furnaces is performed after the heat treatment using the aforementioned rapid heating/rapid cooling apparatus, surface roughness of SOI wafers can be improved over the range from short period to long period, and SOI wafers free from pits generated due to COPs can be obtained, even if CZ wafers are used as bond wafers.
  • the heat treatment can be performed more efficiently, and SOI wafers excellent in the surface characteristics can be produced with a high throughput at a low cost.
  • the SOI wafer of the present invention produced as described above can be an SOI wafer of which both of RMS values for 1 ⁇ m square and 10 um square concerning surface roughness are 0.5 nm or less.
  • the SOI wafer of the present invention of which both of RMS values for 1 ⁇ m square and 10 ⁇ m square concerning surface roughness are 0.5 nm or less as described above, has surface roughness substantially comparative to that of mirror-polished wafers over the range from short period to long period and is excellent in the film thickness uniformity. Therefore, it can be preferably used for the production of recent highly integrated devices.
  • a wafer 6 having an SOI layer was obtained through delamination of the bond wafer 2 according to the steps (a) to (e) shown in FIG. 1.
  • thickness of the SOI layer 7 was made to be 0.4 ⁇ m, and the other major conditions including those for the ion implantation were as follows.
  • Thickness of buried oxide layer 400 nm (0.4 ⁇ m)
  • the wafer having an SOI layer obtained through the aforementioned steps of (a) to (e) shown in FIG. 1 was subjected to an RTA treatment in a temperature range of 1000° C. to 1225° C. in an atmosphere containing hydrogen, and then its surface roughness in terms of P-V value and RMS value was measured for 1 ⁇ m square and 10 ⁇ m square by atomic force microscopy.
  • FIG. 2 shows a graph representing relationship among the RTA treatment temperature, the treatment time and the P-V value for 1 ⁇ m square.
  • This graph shows that the RTA treatment in a temperature range of 1000° C. to 1225° C. for several seconds to several tens of seconds greatly improved the short period components (1 ⁇ m) of surface roughness compared with the untreated one, and provided P-V values comparable to that of a mirror-polished wafer (PW).
  • PW mirror-polished wafer
  • FIG. 3 shows a graph representing relationship among the RTA treatment temperature, the treatment time and the P-V value for 10 ⁇ m square. It can be seen that the long period components (10 ⁇ m) of surface roughness were gradually improved as the treatment time became longer, unlike the case of the aforementioned short period components, and, to obtain a P-V value comparable to that of a mirror-polished wafer (PW), although it depended on the treatment temperature, a period of around several thousands of seconds was required even when the treatment was performed at, for example, 1225° C.
  • PW mirror-polished wafer
  • FIGS. 4 and 5 show the measurement results for the short period components (1 ⁇ m) and the long period components (10 ⁇ m) of surface roughness in terms of RMS values, respectively, and they show relationship among the RTA treatment temperature, the treatment time and the RMS value.
  • a silicon single crystal ingot was produced by the CZ method with applying a magnetic field, in which the pulling condition (V/G) was controlled to reduce grown-in defects in the crystal.
  • This ingot was processed in a conventional manner to produce a mirror-surface CZ wafer (diameter: 200 mm, crystal orientation ⁇ 100>) of which COPs were reduced for the whole crystal (Example 3).
  • COPs and haze level on the surface of this wafer were measured by using a surface inspection apparatus (SP-1, produced by KLA/Tencor Co., Ltd.), and it was found that no COP having a diameter of 0.12 ⁇ m or more existed on the surface and the haze level of the mirror surface was about 0.03 ppm in average.
  • a CZ mirror-surface wafer (diameter: 200 mm, crystal orientation ⁇ 100>), which was produced from a silicon single crystal ingot pulled with usual pulling condition (pulling rate: 1.2 mm/min), was loaded into an epitaxial growth apparatus to produce an epitaxial wafer having an epitaxial layer with a thickness of 10 ⁇ m at 1125° C. (Example 4).
  • the number of COPs having a diameter of 0.12 ⁇ m or more existing on the CZ wafer surface before the deposition of the epitaxial layer was about 1000 per wafer in average.
  • Haze level of the epitaxial layer surface was about 0.2 ppm in average.
  • mounds There also was a wafer having projections called mounds.
  • wafers that can be used in the present invention are not limited to those, and FZ wafers and hydrogen (argon) annealed wafers can also be used.
  • the present invention was explained above mainly for the cases of bonding two of semiconductor wafers (silicon wafers), the present invention is not limited to those, and can similarly be applied to cases where a semiconductor wafer and an insulating substrate (for example, substrates of quartz, sapphire, alumina etc.) are directly bonded to produce SOI wafers.
  • a semiconductor wafer and an insulating substrate for example, substrates of quartz, sapphire, alumina etc.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
  • Element Separation (AREA)

Abstract

A method for producing an SOI wafer by the hydrogen ion delamination method comprising at least a step of bonding a base wafer and a bond wafer having a micro bubble layer formed by gas ion implantation and a step of delaminating a wafer having an SOI layer at the micro bubble layer as a border, wherein, after the delamination step, the wafer having an SOI layer is subjected to a two-stage heat treatment in an atmosphere containing hydrogen or argon utilizing a rapid heating/rapid cooling apparatus (RTA) and a batch processing type furnace. Preferably, the heat treatment by the RTA apparatus is performed first. Surface roughness of an SOI layer surface delaminated by the hydrogen ion delamination method is improved over the range from short period to long period, and SOI wafers free from generation of pits due to COPs in SOI layers are efficiently produced with high throughput.

Description

    TECHNICAL FIELD
  • The present invention relates to a method for producing an SOI (Silicon On Insulator) wafer, more specifically, a method for producing an SOI wafer by the so-called hydrogen ion delamination method (also called Smart Cut Method (registered trademark)) comprising bonding an ion-implanted wafer to another wafer that serves as a substrate and then delaminating the wafers to produce an SOI wafer, in which surface roughness is improved by a heat treatment after the delamination, and an SOI wafer produced by the method. Further, the present invention also relates to a method for producing an SOI wafer that can reduce bonding failures during the production of the SOI wafer and can provide SOI wafers with good yield, in which a heat treatment is performed after the delamination. [0001]
  • BACKGROUND ART
  • Recently, as a method for producing an SOI wafer, the method comprising bonding a wafer implanted with hydrogen ions or the like and then delaminating the wafer to produce an SOI wafer (a technique called hydrogen ion delamination method: Smart Cut Method (registered trademark)) is newly coming to attract much attention. This method is a technique for producing an SOI wafer, wherein an oxide layer is formed on at least one of two silicon wafers, at least either hydrogen ions or rare gas ions are implanted into one wafer from its top surface to form a micro bubble layer (enclosed layer) in this silicon wafer, then the ion-implanted surface of the wafer is bonded to the other silicon wafer via the oxide layer, thereafter the wafers were subjected to a heat treatment (delamination heat treatment) to delaminate one of the wafer as a thin film at the micro bubble layer as a cleavage plane, and the other wafer is further subjected to a heat treatment (bonding heat treatment) to obtain an SOI wafer in which an SOI layer is firmly bonded on the silicon wafer (refer to Japanese Patent Laid-open (Kokai) Publication No. 5-211128). [0002]
  • When an SOI wafer is produced by the hydrogen ion delamination method, the SOI layer surface as it is after the delamination at the micro bubble layer as a cleavage plane has higher surface roughness compared with a mirror-polished wafer used for usual device production, and therefore the wafer as it is cannot be used for the device production. Accordingly, in order to improve the aforementioned surface roughness, polishing using a small amount of stock removal for polishing, which is called touch polish, is usually performed. [0003]
  • However, the SOI layer is extremely thin, and therefore when its surface is polished, there is caused a problem that variation in SOI layer thickness becomes large due to fluctuation of the polishing amount within the surface. [0004]
  • Therefore, it was proposed to improve the surface roughness by a heat treatment of the SOI layer surface immediately after the delamination, without using polishing. [0005]
  • Japanese Patent Laid-open (Kokai) Publication No. 10-242154 discloses a method wherein, after a second heat treatment for strengthening bonding of a support substrate and a single crystal silicon thin film (bonding heat treatment), a third heat treatment is performed at a temperature of 1000-1300° C. for 10 minutes to 5 hours in a hydrogen atmosphere to improve average surface roughness of the silicon thin film. [0006]
  • Further, Japanese Patent Laid-open (Kokai) Publication No. 10-275905 discloses a method for producing an SOI wafer wherein a wafer of the SOI structure having a delaminated surface, which is obtained by the hydrogen ion delamination method, is subjected to annealing in a hydrogen atmosphere (hydrogen annealing) to flatten the delaminated surface. [0007]
  • Thus, any of the techniques disclosed in the aforementioned patent documents utilizes a heat treatment in a hydrogen atmosphere to improve the surface roughness of a delaminated wafer. [0008]
  • The aforementioned Japanese Patent Laid-open (Kokai) Publication No. 10-242154 defines temperature and time for the third heat treatment (hydrogen annealing) for improving the average surface roughness. However, if, for example, the SOI layer (single crystal silicon thin film) is formed from a wafer produced by the Czochralski method (CZ method) and it has a small thickness of about 0.5 μm or less, there is caused a problem that a buried oxide layer is etched by hydrogen gas penetrated through COP (Crystal Originated Particle), which is a void-like grown-in defect, when the hydrogen annealing is performed. Further, although it is known that a heat treatment performed in an argon atmosphere also improves the surface roughness like the heat treatment in hydrogen, however, it also cannot obviate the problem of etching through COP. That is, it is known that a CZ wafer has crystal defects called COPs introduced therein during the crystal growth, and it has become clear that, if such a CZ wafer is utilized for the bond wafer to be a device active layer, COPs exist also in the SOI layer and in a case of an extremely thin SOI layer, which is required in recent years, the COPs penetrate the SOI layer and form pinholes to markedly degrade electric characteristics. [0009]
  • Meanwhile, Japanese Patent Laid-open (Kokai) Publication No. 10-275905 discloses that, as specific methods for the heat treatment (annealing), the heat treatment can be performed by any one of short time annealing (rapid thermal anneal, RTA) of the single wafer processing in which wafer is treated one by one and plasma annealing, besides the method of hydrogen annealing performed for several tens of seconds to several tens of minutes in a hydrogen atmosphere using a batch processing type furnace. [0010]
  • Among the aforementioned various heat treatments (annealing), the rapid thermal annealing (RTA) utilizing a rapid heating/rapid cooling apparatus can be performed within an extremely short period of time. Therefore, it was considered that the aforementioned buried oxide layer was not etched, COPs in the SOI layer could be eliminated simultaneously, and thus the surface roughness could be improved efficiently. [0011]
  • However, when the inventors of the present invention precisely investigated the improvement of the surface roughness of SOI wafer by RTA, it was found that it was only short period components of surface roughness that were improved to a level comparable to that of mirror-polished wafers for the usual device production, and long period components were still extremely inferior to those of the mirror-polished wafers. [0012]
  • When the relationship between the heat treatment time and the surface roughness was further investigated, it was found that, in order to improve the long period components of surface roughness by an RTA apparatus, a heat treatment of high temperature for long period of time (for example, at 1225° C. for 3 hours or more) was required. [0013]
  • However, since the heat treatment performed by an RTA apparatus is one of the single wafer processing type, treatment for a long period of time lowers throughput and degrades efficiency. In addition, it increases the production cost. Therefore, it is not practical. [0014]
  • On the other hand, although a batch processing furnace that enables a heat treatment for a long period of time can treat a lot of wafers at one time, it suffers from a problem that the buried oxide layer is etched through COPs in the SOI layer during the hydrogen annealing treatment to form pits due to the slower temperature increasing rate. [0015]
  • DISCLOSURE OF THE INVENTION
  • The present invention was accomplished in order to solve the aforementioned problems, and its object is to improve surface roughness over the range from short period to long period of an SOI layer surface delaminated by the hydrogen ion delamination method without polishing and to secure its thickness uniformity, as well as to efficiently produce SOI wafers free from generation of pits due to COPs in SOI layers with high throughput. [0016]
  • In order to achieve the aforementioned object, the present invention provides a method for producing an SOI wafer by the hydrogen ion delamination method comprising at least a step of bonding a base wafer and a bond wafer having a micro bubble layer formed by gas ion implantation and a step of delaminating a wafer having an SOI layer at the micro bubble layer as a border, wherein, after the delamination step, the wafer having an SOI layer is subjected to a two-stage heat treatment in an atmosphere containing hydrogen or argon utilizing a rapid heating/rapid cooling apparatus and a batch processing type furnace. [0017]
  • If a wafer having an SOI layer is subjected to a heat treatment consisting of two stages utilizing separately a rapid heating/rapid cooling apparatus and a batch processing type furnace after the delamination as described above, surface crystallinity is restored and the surface roughness of short periods is improved in the heat treatment by the rapid heating/rapid cooling apparatus, and the surface roughness of long periods can be improved by the heat treatment utilizing the batch processing type furnace. Further, since a plurality of wafers can be subjected to a heat treatment at one time in the batch processing type furnace, the wafers can be produced with higher throughput compared with a case where wafers are subjected to a heat treatment for a long period of time by the single wafer processing in a rapid heating/rapid cooling apparatus. [0018]
  • Furthermore, since this method does not use polishing such as touch polishing, thickness uniformity of the SOI layer is also secured. [0019]
  • Further, in the aforementioned method, the two-stage heat treatment is preferably performed by subjecting the wafers to a heat treatment in the rapid heating/rapid cooling apparatus and then a heat treatment in the batch processing type furnace. [0020]
  • In the present invention, both of the short period components and long period components of surface roughness are improved by the two-stage heat treatment as described above. If the heat treatment in the rapid heating/rapid cooling apparatus for a short period of time is performed as the first stage, crystallinity of the surface is restored and COPs in the SOI layer are markedly reduced. Therefore, when the heat treatment by the batch processing type furnace is performed in a subsequent stage, COPs in the SOI layer are substantially eliminated already. Accordingly, even if the heat treatment is performed for a relatively long period of time, the etching of the buried oxide layer by hydrogen gas or argon gas, which is caused through penetrated COPs, is suppressed, and thus pits are not generated. [0021]
  • Further, the present invention also provides a method for producing an SOI wafer by the hydrogen ion delamination method comprising at least a step of bonding a base wafer and a bond wafer having a micro bubble layer formed by gas ion implantation and a step of delaminating a wafer having an SOI layer at the micro bubble layer as a border, wherein an FZ wafer, an epitaxial wafer or a CZ wafer of which COPs at least on surface are reduced is used as the bond wafer, and the wafer having an SOI layer is subjected to a heat treatment under an atmosphere containing hydrogen or argon in a batch processing type furnace after the delamination step. [0022]
  • If an SOI wafer is produced by using any one of an FZ wafer, an epitaxial wafer and a CZ wafer of which COPs at least on surface are reduced is used as the bond wafer as described above, COPs in the SOI layer can be reduced or substantially completely eliminated. Therefore, the problem of etching of the buried oxide layer due to COPs is not caused, and a heat treatment at a high temperature for a long period of time in a batch processing type furnace also becomes possible. [0023]
  • Further, another object of the present invention is to provide SOI wafers with good yield by reducing bonding failures such as voids and blisters generated at a bonding surface, when SOI wafers of which COPs in the SOI layer are reduced are produced as described above. [0024]
  • To this end, the present invention also provides a method characterized by using a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal as a wafer used for the bond wafer. [0025]
  • If a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal is used as described above, a usual mirror-polished surface can be used as a bonding surface, and therefore bonding failures can be reduced compared with a case utilizing an epitaxial wafer. Further, since the method utilizes a CZ wafer, it can be applied to a wafer having a large diameter such as 200 mm, 300 mm or a further larger diameter, which are considered difficult to be produced for FZ wafers. Furthermore, since COPs are reduced for the whole crystal (whole wafer), the stock removal of the delaminated plane for polishing is not required to be limited, when the delaminated wafer is recycled as a bond wafer. [0026]
  • Further, by subjecting an SOI wafer produced as described above, in which COPs in the SOI layer are reduced, to a heat treatment under an atmosphere containing hydrogen or argon in a batch processing type furnace, the surface roughness of the SOI layer can be reduced without producing pits of the buried oxide layer. [0027]
  • According to the present invention, there is further provided an SOI wafer which is produced by the aforementioned method, characterized in that the wafer has an RMS (root mean square roughness) value of 0.5 nm or less concerning surface roughness for both of 1 μm square and 10 μm square. [0028]
  • Thus, in the SOI wafer produced according to the present invention, although it is produced without polishing, both of the short period components (for example, about 1 μm square) and the long period components (for example, about 10 μm square) of the surface roughness of the SOI layer are improved, and both of RMS values therefor are very small, i.e., 0.5 nm or less, which means surface roughness comparable to that of mirror-polished wafers. In addition, the film thickness does not become uneven unlike in a case where the surface is polished. Therefore, such an SOI wafer can suitably be used for the production of recent highly integrated devices. [0029]
  • As explained above, in the method for producing an SOI wafer of the present invention, by subjecting a wafer having an SOI layer to a two-stage heat treatment utilizing a rapid heating/rapid cooling apparatus and a batch processing type furnace in an atmosphere containing hydrogen or argon after the delamination step, both of short period components and long period components of surface roughness of delaminated plane of the wafer can be markedly improved. Further, crystallinity is also restored, and pits due to COPs in the bond wafer to be used are not generated. [0030]
  • Furthermore, the short period components of surface roughness are improved within an extremely short period of time by the heat treatment using an RTA apparatus, and in addition, a lot of wafers can be processed at one time and the long period components are improved in a batch processing type furnace. Therefore, the heat treatment can be efficiently performed as a whole, and thus SOI wafers of superior surface characteristics can be produced at a low cost.[0031]
  • BRIEF EXPLANATION OF THE DRAWINGS
  • FIG. 1([0032] a) to (h) show a flow diagram of an exemplary process for producing an SOI wafer by the hydrogen ion delamination method according to the present invention.
  • FIG. 2 shows a graph representing relationship among RTA treatment temperature, treatment time, and P-V value for 1 μm square. [0033]
  • FIG. 3 shows a graph representing relationship among RTA treatment temperature, treatment time, and P-V value for 10 μm square. [0034]
  • FIG. 4 shows a graph representing relationship among RTA treatment temperature, treatment time, and RMS value for 1 μm square. [0035]
  • FIG. 5 shows a graph representing relationship among RTA treatment temperature, treatment time, and RMS value for 10 μm square. [0036]
  • FIG. 6 is a schematic view showing an exemplary rapid heating/rapid cooling apparatus. [0037]
  • FIG. 7 is a schematic view showing another exemplary rapid heating/rapid cooling apparatus.[0038]
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • Hereafter, embodiments of the present invention will be explained with reference to the appended drawings. However, the present invention is not limited to these. [0039]
  • FIG. 1 shows a flow diagram of an exemplary process for producing an SOI wafer by the hydrogen ion delamination method according to the present invention. [0040]
  • The present invention will be explained hereafter mainly as for a case where two of silicon wafers are bonded. [0041]
  • In the hydrogen ion delamination method shown in FIG. 1, two mirror-surface silicon wafers are prepared first in the step (a). That is, a base wafer [0042] 1 that serves as a substrate and a bond wafer 2 from which an SOI layer is obtained, which correspond to specifications of devices, are prepared.
  • Then, in the step (b), at least one of the wafers, the [0043] bond wafer 2 in this case, is subjected to thermal oxidation to form an oxide layer 3 having a thickness of about 0.1-2.0 μm on its surface.
  • In the step (c), at least either hydrogen ions or rare gas ions, hydrogen ions in this case, are implanted into one surface of the [0044] bond wafer 2 on which surface the oxide layer was formed to form a micro bubble layer (enclosed layer) 4 parallel to the surface in mean penetrating depth of the ions. The ion implantation temperature is preferably 25-450° C.
  • The step (d) is a step of superimposing the base wafer [0045] 1 on the hydrogen ion implanted surface of the hydrogen ion implanted bond wafer 2 via an oxide layer and bonding them. By contacting the surfaces of two of the wafers to each other in a clean atmosphere at an ordinary temperature, the wafers are adhered to each other without using an adhesive or the like.
  • The subsequent step (e) is a delamination heat treatment step in which the wafers were delaminated at the [0046] enclosed layer 4 as a border to separate them into a delaminated wafer 5 and a wafer 6 having an SOI layer (SOI layer 7+buried oxide layer 3+base wafer 1). For example, if the wafers are subjected to a heat treatment at a temperature of about 500° C. or more under an inert gas atmosphere, the wafers are separated into the delaminated wafer 5 and the wafer 6 having an SOI layer due to rearrangement of crystals and aggregation of bubbles (this wafer may be simply called SOI wafer hereinafter including such a wafer subjected to a heat treatment).
  • As for the steps thus far, the method of the present invention is the same as the conventional hydrogen ion delamination method. And in the present invention, the method is characterized by subjecting the [0047] wafer 6 having an SOI layer 7 to a two-stage heat treatment in an atmosphere containing hydrogen or argon using a rapid heating/rapid cooling apparatus and a batch processing type furnace (step (g)), after the delamination heat treatment step (e). In this case, the atmosphere containing hydrogen or argon may consist of 100% of hydrogen, 100% of argon or a mixed gas of hydrogen and argon.
  • In addition, after the delamination heat treatment step (e) and before performing the two-stage heat treatment step (g), the bonding heat treatment may be performed in the step (f) like a conventional method. Since the bonding strength of the wafers brought into close contact in the aforementioned bonding step (d) and the delamination heat treatment step (e) as it is would be weak for use in the device production process, the [0048] wafer 6 having an SOI layer is subjected to a heat treatment at a high temperature as a bonding heat treatment in this step (f) to obtain sufficient bonding strength. This heat treatment is preferably performed, for example, at 1050° C. to 1200° C. for 30 minutes to 2 hours under an inert gas atmosphere.
  • In the present invention, after the delamination heat treatment step (e), the [0049] wafer 6 having an SOI layer is subjected to the bonding heat treatment as required, and then subjected to the two-stage heat treatment in an atmosphere containing hydrogen or argon using a rapid heating/rapid cooling apparatus and a batch processing type furnace. In this case, since it is inefficient to separately perform the bonding heat treatment (step (f)) and the two-stage heat treatment, the two-stage heat treatment using a rapid heating/rapid cooling apparatus and a batch processing type furnace according to the present invention may also serve as the bonding heat treatment.
  • As for the order of the heat treatment using a rapid heating/rapid cooling apparatus and the heat treatment using a batch processing type furnace, the heat treatment using a rapid heating/rapid cooling apparatus is preferably performed first, in particular, when a usual CZ wafer having a lot of COPs is used as a bond wafer. [0050]
  • This is because of the following reasons. A CZ wafer contains COPs introduced during the crystal production as described above. Therefore, when the SOI layer is thin as required in recent years, the COPs may exist while penetrating the SOI layer to form pinholes. In such a case, if the wafer is subjected to a heat treatment in an atmosphere containing hydrogen or argon over a long period of time in a batch processing type furnace, hydrogen gas or argon gas may penetrate through the pinholes and etch the buried [0051] oxide layer 3 to form pits during the heat treatment.
  • Therefore, when a usual CZ wafer is used as the bond wafer, if the heat treatment by the rapid heating/rapid cooling apparatus is performed first to improve the short period components of surface roughness and simultaneously restore the surface crystallinity to markedly reduce COPs in the SOI layer, and then the heat treatment is performed in the batch processing type furnace for a relatively long period of time to improve the long period components, both of the short period components and long period components of surface roughness will be improved, and possibility of the generation of pits will also be eliminated. [0052]
  • On the other hand, if an epitaxial wafer, FZ wafer or CZ wafer of which COPs at least on surface are reduced is used as the bond wafer, the aforementioned problem of the etching of the buried oxide layer is not caused. Therefore, either of the heat treatments may be performed first in principle, and it also becomes possible to perform the heat treatment at a high temperature for a long period of time by using only a batch processing type furnace, while omitting the heat treatment using a rapid heating/rapid cooling apparatus. [0053]
  • That is, if the material of the bond wafer is suitably selected, an SOI wafer excellent in both of the short period components and long period components of surface roughness can be obtained by subjecting the wafer to a heat treatment at a temperature of about 1000-1300° C. for 10 minutes to about 5 hours in a batch processing type furnace, while avoiding the problem of etching of the buried oxide layer, as in the case of performing the two-stage heat treatment. [0054]
  • Examples of the CZ wafer of which COPs at least on surface are reduced include a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal by changing a usual CZ single crystal pulling rate (about 1 mm/min) to a pulling rate of, for example, 0.6 mm/min or lower, a CZ wafer produced from a single crystal ingot of which grown-in defects such as COPs are reduced for the whole crystal by controlling V/G (V: pulling rate, G: temperature gradient along the direction of solid-liquid interface of crystal), or a CZ wafer produced with usual pulling conditions and subjected to a heat treatment in an atmosphere of hydrogen, argon or the like to reduce COPs contained in at least a region of wafer surface to be an SOI layer, and so forth. [0055]
  • Through the aforementioned steps (a) to (g), there can be obtained an [0056] SOI wafer 6 of high quality, in which both of the long period components and short period components of surface roughness are improved, and which has an SOI layer 7 of high crystal quality and high thickness uniformity and shows no pit formation (step (h)).
  • Further, by selecting a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal as the CZ wafer of which COPs at least on surface are reduced, the following remarkable advantages can be obtained. [0057]
  • That is, it is considered that, as a bond wafer for producing an SOI wafer of which COPs in the SOI layer are reduced compared with an SOI wafer produced by using a CZ wafer produced under the usual crystal pulling conditions, besides use of a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal, an epitaxial wafer, FZ wafer or CZ wafer subjected to hydrogen (argon) annealing may be used. [0058]
  • However, in the case of epitaxial wafer, an epitaxial layer is deposited on a surface of usual mirror-polished wafer, and its surface roughness (haze level) is degraded compared with a usual mirror-polished surface. Furthermore, projections called mounds and the like may be generated on the surface. Therefore, if such a surface is bonded, bonding failures called voids or blisters are likely to occur due to the influence of the degraded surface roughness or protrusions. Therefore, there may be used a measure of slightly polishing the epitaxial layer and then using it for bonding. [0059]
  • On the other hand, in the case of a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal, since a mirror-polished surface of a mirror-surface wafer sliced from the single crystal and processed can be used as it is, the bonding failures can be reduced compared with an epitaxial wafer. [0060]
  • Further, when the bond wafer after the delamination is recycled as a bond wafer, the delaminated plane must be polished before use. However, an epitaxial wafer suffers from a problem that, if the stock removal for polishing becomes large, the epitaxial layer may be removed. Therefore, it is necessary to take a countermeasure such as depositing the epitaxial layer with a sufficiently large thickness beforehand or making the stock removal for polishing small. This problem is similarly applied to a wafer of which COPs are reduced only in the vicinity of the wafer surface, like a CZ wafer subjected to hydrogen (argon) annealing. [0061]
  • In contrast, in the case of a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal, since COPs are reduced for the whole wafer, the stock removal for polishing is not limited for recycling at all, and the wafer can be recycled for a plurality of times. [0062]
  • Further, a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal is advantageous in view of the possibility of the production of wafers having a larger diameter. As for FZ wafers, the maximum diameter of wafers currently produced on commercial level is 150 mm, and it is extremely difficult to obtain wafers having a diameter of 200 mm, 300 mm or a further larger diameter. As for CZ wafers, on the other hand, those having a diameter of 300 mm are already mass-produced, and study for production of those having a further larger diameter is also progressing. Therefore, it is well possible to meet the demand for a larger diameter. [0063]
  • As described above, the production of SOI wafers by the hydrogen ion delamination method using CZ wafers produced from a single crystal ingot of which COPs are reduced for the whole crystal as bond wafers is the only method that simultaneously has three kinds of advantages, i.e., reduction of bonding failures, reuse of bond wafers and usability for wafers of a large diameter. [0064]
  • The two-stage heat treatment performed in the present invention will be explained in more detail hereafter. [0065]
  • First, the heat treatment performed in an atmosphere containing hydrogen or argon using a rapid heating/rapid cooling apparatus can be performed in a temperature range of 1000° C. to the melting point or lower of silicon for 1-300 seconds. [0066]
  • By subjecting a wafer having an SOI layer after the delamination to a heat treatment in an atmosphere containing hydrogen or argon using a rapid heating/rapid cooling apparatus, crystallinity of the SOI layer surface can be efficiently restored in an extremely short period of time, surface roughness, in particular, short period components thereof (about 1 μm square) can be improved, and COPs in the SOI layer can also be markedly reduced. The heat treatment can be performed more effectively in a temperature range of 1200-1350° C. [0067]
  • Examples of such an apparatus that can rapidly heat and rapidly cool an SOI wafer in an atmosphere containing hydrogen or argon, which is used in the present invention, include apparatuses such as lamp heaters based on heat radiation. As an example of commercially available apparatuses, SHS-2800 produced by AST Corp. can be mentioned. These apparatuses are not particularly complicated, and are not expensive either. [0068]
  • An example of apparatus that can rapidly heat and rapidly cool a wafer having an SOI layer in an atmosphere containing hydrogen or argon, which is used in the present invention, will be explained hereinafter. FIG. 6 is a schematic view of an apparatus capable of rapid heating and rapid cooling. [0069]
  • The [0070] heat treatment apparatus 20 shown in FIG. 6 has a bell jar 21 composed of, for example, silicon carbide or quartz, and a wafer is heat-treated in this bell jar 21. Heating is performed by heaters 22 and 22′, which are disposed so that they should surround the bell jar 21. These heaters are each constituted by an upper heater and a lower heater which are separated from each other, so that electric power supplied to each of them can be independently controlled. Of course, the heating mechanism is not limited to this, and the so-called radiant heating, radiofrequency heating and so forth may also be used. A housing 23 for shielding heat is disposed outside the heaters 22 and 22′.
  • A water cooled [0071] chamber 24 and a base plate 25 are disposed under a furnace, and they shut the inside of the bell jar 21 off from the outer air. An SOI wafer 28 is held on a stage 27, and the stage 27 is fixed at the top of supporting shaft 26, which can be freely moved upward and downward by a motor 29. The water cooled chamber 24 has a wafer insertion port (not shown in the figure) which can be opened and closed by a gate valve, so that the wafer can be loaded into and unloaded from the furnace along the transverse direction. The base plate 25 is provided with a gas inlet and exhaust outlet, so that the gaseous atmosphere in the furnace can be controlled.
  • By using such a [0072] heat treatment apparatus 20 as mentioned above, the heat treatment of an SOI wafer for rapid heating and rapid cooling in an atmosphere containing hydrogen or argon is performed as follows.
  • First, the inside of the [0073] bell jar 21 is heated to a desired temperature, for example, 1000° C. to the melting point of silicon, by the heaters 22 and 22′, and maintained at that temperature. By independently controlling the electric power supplied to each of the separate heaters, temperature profile can be obtained in the bell jar 21 along its height direction. Therefore, the heat treatment temperature can be selected by changing the position of the stage 27, i.e., the length of the supporting shaft 26 inserted into the furnace. The atmosphere for the heat treatment is controlled by introducing an atmospheric gas containing hydrogen or argon through a gas inlet of a base plate 25.
  • After the inside of the [0074] bell jar 21 is maintained at the desired temperature, an SOI wafer is inserted from the insertion port of the water cooled chamber 24 by a wafer handling apparatus not shown in the figure, which is disposed at an adjacent position of the heat treatment apparatus 20, and placed on the stage 27 waiting at its lowest position via, for example, a SiC boat etc. At this point, because the water cooled chamber 24 and the base plate 25 are cooled with water, the wafer is not heated to a high temperature at that position.
  • After the SOI wafer is placed on the [0075] stage 27, the stage 27 is immediately elevated to a position of desired temperature of from 1000° C. to the melting point of silicon by inserting the supporting shaft 26 into the inside of the furnace by the motor 29 so that the SOI wafer on the stage should be subjected to the high temperature heat treatment. In this operation, because the stage moves from its lowest position in the water cooled chamber 24 to the desired temperature position within, for example, only 20 seconds, the SOI wafer will be rapidly heated.
  • Then, by maintaining the [0076] stage 27 at the desired temperature position for a predetermined period of time (for example, 1-300 seconds), the wafer having an SOI layer can be subjected to the high temperature heat treatment in an atmosphere containing hydrogen or argon for the time that the wafer is maintained at the heating position. When the predetermined time has passed and the high temperature heat treatment was finished, the stage 27 is immediately descended by pulling the supporting shaft 26 out from the furnace by the motor 29, and positioned at the bottom of the water cooled chamber 24. This descending operation can also be performed within, for example, about 20 seconds. Because the water cooled chamber 24 and the base plate 25 are cooled with water, the wafer having an SOI layer on the stage 27 is cooled rapidly. Finally, the SOI wafer is unloaded by the wafer handling apparatus to finish the heat treatment.
  • When additional SOI wafers are to be heat-treated, those wafers can be introduced successively into the apparatus and subjected to the heat treatment, since the temperature in the [0077] heat treatment apparatus 20 is not lowered.
  • Another example of the rapid heating/rapid cooling apparatus (RTA apparatus) for SOI wafers used in the present invention will be explained hereafter. [0078]
  • The [0079] heat treatment apparatus 30 shown in FIG. 7 has a chamber 31 consisting of quartz, and a wafer 38 is heat-treated within this chamber 31. Heating is achieved by heating lamps 32, which are disposed under and over the chamber and at left and right of the chamber so that they should surround the chamber 31. Electric power supplied to these lamps 32 can be independently controlled.
  • An [0080] auto shutter 33 is provided at the gas exhausting side, and it shuts the inside of the chamber 31 off from the outer air. The auto shutter 33 has a wafer loading port not shown in the figure, which can be opened and closed by a gate valve. The auto shutter 33 is also provided with a gas exhausting outlet, so that the atmosphere in the furnace can be controlled.
  • The [0081] wafer 38 is placed on a three-point supporting part 35 formed on a quartz tray 34. A buffer 36 made of quartz is provided at the gas inlet side of the tray 34, so that it can prevent the wafer 38 from being directly blown by the introduced gas flow.
  • Further, the [0082] chamber 31 is provided with a special window for temperature measurement, which is not shown in the figure, and the temperature of the wafer 38 can be measured by a pyrometer 37 installed in the outside of the chamber 31 through the special window.
  • By using the [0083] heat treatment apparatus 30 mentioned above, the heat treatment for rapid heating and rapid cooling of a wafer is performed as follows.
  • First, the [0084] wafer 38 is loaded into the chamber 31 from the loading port and placed on the tray 34 by a wafer handling apparatus disposed at an adjacent position of the heat treatment apparatus but not shown in the figure. Then, the auto shutter 33 is closed.
  • Subsequently, electric power is supplied to the [0085] heating lamps 32 to heat the wafer 38 to a predetermined temperature, for example, 1100° C. to 1300° C. In this operation, it takes, for example, about 20 seconds to attain the desired temperature. Then, the wafer 38 is maintained at the temperature for a predetermined period of time, and thus the wafer 38 can be subjected to a high temperature heat treatment. When the predetermined time has passed and the high temperature heat treatment is finished, output of the lamps is reduced to lower the temperature of the wafer. This temperature decrease can be also performed within, for example, about 20 seconds. Finally, the wafer 38 is unloaded by the wafer handling apparatus to finish the heat treatment.
  • As explained above, the heat treatment by using a rapid heating/rapid cooling apparatus (RTA apparatus) according to the present invention include a method utilizing such an apparatus as shown in FIG. 6, wherein a wafer is immediately loaded into a heat treatment furnace set at a temperature within the aforementioned temperature range, and the wafer is immediately unloaded after the aforementioned heat treatment time has passed, a method utilizing such an apparatus as shown in FIG. 7, wherein a wafer is placed at a predetermined position in a heat treatment furnace and immediately heated by lamp heaters or the like, and so forth. The expressions of “to immediately load” and “to immediately unload” mean that there are not employed the conventional temperature increasing and decreasing operations performed over a certain period of time and the so-called loading and unloading operations in which wafers are slowly loaded into and unloaded from a heat treatment furnace. Of course, however, it takes a certain short period of time to transport the wafer to the predetermined position in the furnace, and it takes several seconds to several minutes depending on the performance of a transportation apparatus for loading a wafer. [0086]
  • When the heat treatment is performed by using such a heat treatment apparatus as shown in FIG. 6 or [0087] 7, the atmosphere for the heat treatment in an atmosphere containing hydrogen or argon according to the present invention may be, for example, 100% hydrogen atmosphere, 100% argon atmosphere or a mixed gas atmosphere of hydrogen and argon.
  • If such a heat treatment atmosphere is used, crystallinity of a damaged layer of SOI wafer surface is surely restored and surface roughness, in particular, short period components thereof, can be improved without forming a harmful coated film on the SOI wafer surface. [0088]
  • Among the heat treatments constituting the two-stage heat treatment performed in the present invention, the heat treatment performed in an atmosphere containing hydrogen or argon by using a batch processing type furnace will be explained hereafter. [0089]
  • The term “batch processing type furnace” used herein means a so-called batch type heat treatment furnace of, usually, vertical type or horizontal type, in which a plurality of wafers are placed, hydrogen gas is introduced, temperature is relatively slowly elevated to subject the wafers to a heat treatment at a predetermined temperature for predetermined time, and the temperature is relatively slowly lowered. Such an apparatus is capable of heat treatment of a large number of wafers at one time. Such an apparatus is also excellent in the controllability of temperature, and hence enables stable operation. [0090]
  • The heat treatment conditions for the batch processing type furnace are basically the same as those for the aforementioned RTA apparatus except that the heat treatment time becomes longer. It can be performed in 100% hydrogen atmosphere, 100% argon atmosphere or a mixed gas atmosphere of hydrogen and argon at a temperature of from 1000° C. to the melting point of silicon, and in particular, it can be performed more effectively at a temperature range of 1200-1350° C. [0091]
  • By performing a heat treatment in an atmosphere containing hydrogen or argon using a batch processing type furnace as described above, the long period components (for example, about 10 um square) of surface roughness of SOI wafer can be improved. In particular, if the heat treatment using the aforementioned batch processing type furnaces is performed after the heat treatment using the aforementioned rapid heating/rapid cooling apparatus, surface roughness of SOI wafers can be improved over the range from short period to long period, and SOI wafers free from pits generated due to COPs can be obtained, even if CZ wafers are used as bond wafers. [0092]
  • Further, compared with the treatment method by using only the rapid heating/rapid cooling apparatus for a long period of time, the heat treatment can be performed more efficiently, and SOI wafers excellent in the surface characteristics can be produced with a high throughput at a low cost. [0093]
  • The SOI wafer of the present invention produced as described above can be an SOI wafer of which both of RMS values for 1 μm square and 10 um square concerning surface roughness are 0.5 nm or less. [0094]
  • The SOI wafer of the present invention, of which both of RMS values for 1 μm square and 10 μm square concerning surface roughness are 0.5 nm or less as described above, has surface roughness substantially comparative to that of mirror-polished wafers over the range from short period to long period and is excellent in the film thickness uniformity. Therefore, it can be preferably used for the production of recent highly integrated devices. [0095]
  • The present invention will be specifically explained with reference to heat treatment tests according to the present invention as well as examples and comparative examples. However, the present invention is not limited to these. [0096]
  • <Heat Treatment Test Using RTA Apparatus>[0097]
  • Production of SOI Wafers: [0098]
  • First, using a base wafer [0099] 1 and a bond wafer 2, both of which were mirror surface silicon wafers produced by the CZ method and having a diameter of 150 mm, a wafer 6 having an SOI layer was obtained through delamination of the bond wafer 2 according to the steps (a) to (e) shown in FIG. 1. In this production, thickness of the SOI layer 7 was made to be 0.4 μm, and the other major conditions including those for the ion implantation were as follows.
  • 1) Thickness of buried oxide layer: 400 nm (0.4 μm) [0100]
  • 2) Hydrogen implantation conditions: H+ions, implantation energy: 100 keV, implantation dose: 8×10[0101] 16/cm2
  • 3) Delamination heat treatment conditions: in N[0102] 2 gas atmosphere, 500° C., 30 minutes
  • In this way, the [0103] wafer 6 having an SOI layer 7 with a thickness of about 0.4 μm was obtained.
  • Measurement of Surface Roughness: [0104]
  • First, as for surface roughness of a delaminated wafer as it is obtained in FIG. 1([0105] e), i.e., a wafer having an SOI layer not subjected to the two-stage heat treatment according to the present invention at all, P-V (Peak to Valley) value and RMS value of its surface (delaminated plane) were measured by atomic force microscopy for 1 μm square and 10 μm square. The P-V values were 56.53 nm in average for 1 μm square, and 56.63 nm in average for 10 μm square. The RMS (root mean square roughness) values were 7.21 nm in average for 1 μm square, and 5.50 nm in average for 10 μm square.
  • Subsequently, the wafer having an SOI layer obtained through the aforementioned steps of (a) to (e) shown in FIG. 1 was subjected to an RTA treatment in a temperature range of 1000° C. to 1225° C. in an atmosphere containing hydrogen, and then its surface roughness in terms of P-V value and RMS value was measured for 1 μm square and 10 μm square by atomic force microscopy. [0106]
  • The results of the above measurement are shown in graphs of FIGS. [0107] 2-5.
  • FIG. 2 shows a graph representing relationship among the RTA treatment temperature, the treatment time and the P-V value for 1 μm square. This graph shows that the RTA treatment in a temperature range of 1000° C. to 1225° C. for several seconds to several tens of seconds greatly improved the short period components (1 μm) of surface roughness compared with the untreated one, and provided P-V values comparable to that of a mirror-polished wafer (PW). In FIG. 2, values corresponding to the temperatures of 1000, 1100, 1200 and 1225° C. are plotted with squares, triangles, rhomboids and circles, respectively. [0108]
  • FIG. 3 shows a graph representing relationship among the RTA treatment temperature, the treatment time and the P-V value for 10 μm square. It can be seen that the long period components (10 μm) of surface roughness were gradually improved as the treatment time became longer, unlike the case of the aforementioned short period components, and, to obtain a P-V value comparable to that of a mirror-polished wafer (PW), although it depended on the treatment temperature, a period of around several thousands of seconds was required even when the treatment was performed at, for example, 1225° C. [0109]
  • FIGS. 4 and 5 show the measurement results for the short period components (1 μm) and the long period components (10 μm) of surface roughness in terms of RMS values, respectively, and they show relationship among the RTA treatment temperature, the treatment time and the RMS value. [0110]
  • From the results shown in the graph of FIG. 4, it can be seen that, although the RMS value decreased by the RTA treatment at 1200° C. as the treatment time became longer and the surface roughness tended to be improved with time, the RMS value was markedly improved to a level of a mirror-polished wafer (PW) by the RTA treatment for several seconds or several tens of seconds at any temperature. The relationship of the symbols used for the plotting and the temperatures in FIG. 4 is similar to that in FIG. 2. [0111]
  • On the other hand, as for the long period components of surface roughness, unlike the case of the aforementioned short period components, they were gradually improved as the treatment time became longer as evident from the graph of FIG. 5, and, to obtain an RMS value comparable to that of a mirror-polished wafer (PW), although it depended on the treatment temperature, it can be seen that a period of around several thousands of seconds was required even when the treatment was performed at, for example, 1225° C. [0112]
  • From the above results, it can be seen that the short period components (about 1 um) of surface roughness are greatly improved to a level comparable to that of a mirror-polished wafer by the RTA treatment for an extremely short period of time (several seconds or several tens of seconds), whereas the long period components (about 10 μm) cannot be made to be at a level comparable to that of a mirror-polished wafer, although it depends on the treatment temperature, unless the heat treatment is performed for a long period of time (several thousands of seconds or more). [0113]
  • Examples 1 and 2 and Comparative Example 1
  • Heat treatment of SOI Wafers: [0114]
  • An SOI wafer produced under the same condition as the SOI wafer used for the aforementioned heat treatment test using the RTA apparatus according to the steps (a) to (e) shown in FIG. 1 was subjected to a heat treatment by an RTA apparatus under each of the conditions shown in Table 1 (100% hydrogen atmosphere), and then subjected to a heat treatment by a batch processing type furnace (100% argon atmosphere) to obtain an SOI wafer, which was subjected to the two-stage heat treatment according to the present invention (Examples 1 and 2). Separately, there was also prepared a wafer subjected to the heat treatment by the RTA apparatus but not subjected to the heat treatment by the batch processing type furnace thereafter (Comparative Example 1). [0115]
    TABLE 1
    Heat Heat treatment by
    treatment Heat treatment by batch processing
    condition RTA apparatus type furnace
    Example 1 1225° C., 10 seconds 1200° C., 1 hour
    Example 2 1200° C., 30 seconds 1200° C., 1 hour
    Comparative 1225° C., 10 seconds None
    Example 1
  • Surface Roughness Measurement: [0116]
  • Surface roughness (RMS value) of the SOI wafers obtained in the aforementioned Examples 1 and 2 and Comparative Example 1 was measured before and after the heat treatment by atomic force microscopy for 1 μm square and 10 μm square, and the results are shown in Table 2. [0117]
    TABLE 2
    Results of Before heat After heat
    surface treatment (RMS: nm) treatment (RNS: nm)
    roughness 1 μm 10 μm 1 μm 10 μm
    measurement square square square square
    Example 1 7.21 5.50 0.18 0.28
    Example 2 7.50 5.80 0.20 0.30
    Comparative 7.45 5.75 0.21 1.60
    Example 1
  • As clearly seen from the results shown in Table 2, substantially no difference of the RMS values before the heat treatment was seen among the wafers for both of 1 μm square and 10 μm square. [0118]
  • On the other hand, after the heat treatment, although there was almost no difference of the values among the wafers for 1 μm square, the values for 10 μm square of the wafers of Examples 1 and 2 were greatly improved to a level near their RMS values for 1 μm square. However, as for the wafer of Comparative Example 1, which was not subjected to the heat treatment by the batch processing type furnace, the RMS value for 1 μm square was greatly improved, whereas the RMS value for 10 μm square was significantly larger than those of the wafers of Examples 1 and 2, and thus it can be seen that the long period components of surface roughness were not improved sufficiently. [0119]
  • Examples 3 and 4
  • Production of Bond Wafers: [0120]
  • A silicon single crystal ingot was produced by the CZ method with applying a magnetic field, in which the pulling condition (V/G) was controlled to reduce grown-in defects in the crystal. This ingot was processed in a conventional manner to produce a mirror-surface CZ wafer (diameter: 200 mm, crystal orientation <100>) of which COPs were reduced for the whole crystal (Example 3). COPs and haze level on the surface of this wafer were measured by using a surface inspection apparatus (SP-1, produced by KLA/Tencor Co., Ltd.), and it was found that no COP having a diameter of 0.12 μm or more existed on the surface and the haze level of the mirror surface was about 0.03 ppm in average. [0121]
  • Separately, a CZ mirror-surface wafer (diameter: 200 mm, crystal orientation <100>), which was produced from a silicon single crystal ingot pulled with usual pulling condition (pulling rate: 1.2 mm/min), was loaded into an epitaxial growth apparatus to produce an epitaxial wafer having an epitaxial layer with a thickness of 10 μm at 1125° C. (Example 4). [0122]
  • The number of COPs having a diameter of 0.12 μm or more existing on the CZ wafer surface before the deposition of the epitaxial layer was about 1000 per wafer in average. Haze level of the epitaxial layer surface was about 0.2 ppm in average. There also was a wafer having projections called mounds. [0123]
  • Production of SOI Wafers: [0124]
  • Ten wafers for each of the wafers produced as bond wafers by the methods of the aforementioned Example 3 and Example 4 were prepared, and SOI wafers were produced under the same conditions as the aforementioned heat treatment test by the RTA apparatus according to the steps (a) to (e) shown in FIG. 1. By inspecting the SOI surfaces and bonding surfaces after the delamination, existence of voids or blisters was investigated and cause of their generation was examined. As a result, it was confirmed that no void considered to be generated due to the haze or protrusions of the bond wafer surfaces (bonding surfaces) was observed at all for the SOI wafers produced by using the wafers of Example 3, whereas voids or blisters considered to be generated due to haze or mounds on the epitaxial layer surfaces were present on three SOI wafers of ten SOI wafers produced by using the wafers of Example 4. [0125]
  • Heat treatment of SOI Wafers: [0126]
  • The aforementioned SOI wafers of Example 3 and Example 4 after the delamination were subjected to a heat treatment at 1225° C. for 3 hours by using a batch processing type furnace in an atmosphere of 97% argon/3% hydrogen, without polishing the SOI layer surfaces. [0127]
  • Surface Roughness Measurement: [0128]
  • The surface roughness of the aforementioned SOI wafers obtained in Examples 3 and 4 was measured for 1 μm square and 10 μm square before and after the heat treatment. The results are shown in Table 3. [0129]
    TABLE 3
    Before heat After heat
    treatment (RMS: nm) treatment (RMS: nm)
    1 μm 10 μm 1 μm 10 μm
    square square square square
    Example 3 7.33 5.60 0.18 0.35
    Example 4 7.42 5.73 0.19 0.33
  • While the present invention was explained above with reference to the examples, the present invention is not limited to the embodiments described above. The above-described embodiments are mere examples, and those having the substantially same structure as that described in the appended claims and providing the similar functions and advantages are included in the scope of the present invention. [0130]
  • For example, while CZ wafers and epitaxial wafers were used in the aforementioned examples, wafers that can be used in the present invention are not limited to those, and FZ wafers and hydrogen (argon) annealed wafers can also be used. [0131]
  • Further, while the present invention was explained above mainly for the cases of bonding two of semiconductor wafers (silicon wafers), the present invention is not limited to those, and can similarly be applied to cases where a semiconductor wafer and an insulating substrate (for example, substrates of quartz, sapphire, alumina etc.) are directly bonded to produce SOI wafers. [0132]

Claims (3)

What is claimed is:
1. A method for producing an SOI wafer by the hydrogen ion delamination method comprising at least a step of bonding a base wafer and a bond wafer having a micro bubble layer formed by gas ion implantation and a step of delaminating a wafer having an SOI layer at the micro bubble layer as a border, wherein a CZ wafer produced from a single crystal ingot of which COPs are reduced for the whole crystal is used as the bond wafer.
2. The method for producing an SOI wafer according to claim 1, wherein the wafer having an SOI layer is subjected to a heat treatment under an atmosphere containing hydrogen or argon in a batch processing type furnace after the delamination step.
3. An SOI wafer produced by the method according to claim 2, which has an RMS value of 0.5 nm or less concerning surface roughness for both of 1 μm square and 10 μm square.
US10/684,874 1999-10-14 2003-10-15 Method for producing SOI wafer and SOI wafer Abandoned US20040063298A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/684,874 US20040063298A1 (en) 1999-10-14 2003-10-15 Method for producing SOI wafer and SOI wafer

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP11-292134 1999-10-14
JP29213499 1999-10-14
US09/857,803 US6846718B1 (en) 1999-10-14 2000-10-13 Method for producing SOI wafer and SOI wafer
US10/684,874 US20040063298A1 (en) 1999-10-14 2003-10-15 Method for producing SOI wafer and SOI wafer

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US09/857,803 Division US6846718B1 (en) 1999-10-14 2000-10-13 Method for producing SOI wafer and SOI wafer
PCT/JP2000/007111 Division WO2001028000A1 (en) 1999-10-14 2000-10-13 Method for manufacturing soi wafer, and soi wafer

Publications (1)

Publication Number Publication Date
US20040063298A1 true US20040063298A1 (en) 2004-04-01

Family

ID=17777984

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/857,803 Expired - Lifetime US6846718B1 (en) 1999-10-14 2000-10-13 Method for producing SOI wafer and SOI wafer
US10/684,874 Abandoned US20040063298A1 (en) 1999-10-14 2003-10-15 Method for producing SOI wafer and SOI wafer
US10/948,234 Expired - Lifetime US7176102B2 (en) 1999-10-14 2004-09-24 Method for producing SOI wafer and SOI wafer

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/857,803 Expired - Lifetime US6846718B1 (en) 1999-10-14 2000-10-13 Method for producing SOI wafer and SOI wafer

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/948,234 Expired - Lifetime US7176102B2 (en) 1999-10-14 2004-09-24 Method for producing SOI wafer and SOI wafer

Country Status (5)

Country Link
US (3) US6846718B1 (en)
EP (2) EP2259299A1 (en)
JP (1) JP4103391B2 (en)
KR (1) KR100730806B1 (en)
WO (1) WO2001028000A1 (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030132524A1 (en) * 2002-01-16 2003-07-17 Felmetsger Valery V. Permanent adherence of the back end of a wafer to an electrical component or sub-assembly
US20040207016A1 (en) * 2003-04-21 2004-10-21 Vipulkumar Patel CMOS-compatible integration of silicon-based optical devices with electronic devices
US6846718B1 (en) 1999-10-14 2005-01-25 Shin-Etsu Handotai Co., Ltd. Method for producing SOI wafer and SOI wafer
US20050236619A1 (en) * 2004-04-21 2005-10-27 Vipulkumar Patel CMOS-compatible integration of silicon-based optical devices with electronic devices
US20060172468A1 (en) * 2005-01-31 2006-08-03 Orlowski Marius K Method of making a planar double-gated transistor
US20060276004A1 (en) * 2005-06-07 2006-12-07 Freescale Semiconductor, Inc. Method of fabricating a substrate for a planar, double-gated, transistor process
EP1806769A1 (en) * 2004-09-13 2007-07-11 Shin-Etsu Handotai Company Limited Soi wafer manufacturing method and soi wafer
US20080083611A1 (en) * 2006-10-06 2008-04-10 Tegal Corporation High-adhesive backside metallization
US20090023269A1 (en) * 2003-09-05 2009-01-22 Nobuyuki Morimoto Method for producing soi wafer
US20090072343A1 (en) * 2007-09-14 2009-03-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and electronic appliance
US20090108352A1 (en) * 2007-10-31 2009-04-30 International Business Machines Corporation Metal-Gated MOSFET Devices Having Scaled Gate Stack Thickness
US20090209085A1 (en) * 2006-07-14 2009-08-20 Akihiko Tamura Method for reusing delaminated wafer
US20090246385A1 (en) * 2008-03-25 2009-10-01 Tegal Corporation Control of crystal orientation and stress in sputter deposited thin films
US20090242392A1 (en) * 2008-03-25 2009-10-01 Tegal Corporation Stress adjustment in reactive sputtering
US20100130021A1 (en) * 2008-11-26 2010-05-27 Memc Electronic Materials, Inc. Method for processing a silicon-on-insulator structure
EP1926139A3 (en) * 2006-11-22 2011-05-04 Shin-Etsu Chemical Co., Ltd. SOQ substrate and method of manufacturing SOQ substrate
US20150118825A1 (en) * 2012-04-26 2015-04-30 Shin-Etsu Handotai Co., Ltd. Method for manufacturing bonded wafer
US20150198775A1 (en) * 2012-08-31 2015-07-16 Gurtej Sandhu Method of forming photonics structures
US20170207101A1 (en) * 2016-01-14 2017-07-20 Soitec Process for smoothing the surface of a structure
CN112640090A (en) * 2018-09-03 2021-04-09 索泰克公司 Method for manufacturing CFET device

Families Citing this family (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2827078B1 (en) * 2001-07-04 2005-02-04 Soitec Silicon On Insulator METHOD FOR REDUCING SURFACE ROUGHNESS
US7749910B2 (en) * 2001-07-04 2010-07-06 S.O.I.Tec Silicon On Insulator Technologies Method of reducing the surface roughness of a semiconductor wafer
US7883628B2 (en) * 2001-07-04 2011-02-08 S.O.I.Tec Silicon On Insulator Technologies Method of reducing the surface roughness of a semiconductor wafer
FR2827423B1 (en) * 2001-07-16 2005-05-20 Soitec Silicon On Insulator METHOD OF IMPROVING SURFACE CONDITION
KR100874724B1 (en) * 2001-07-17 2008-12-19 신에쯔 한도타이 가부시키가이샤 Manufacturing method of bonded wafer
CN100403543C (en) * 2001-12-04 2008-07-16 信越半导体株式会社 Pasted wafer and method for producing pasted wafer
JP2003204048A (en) * 2002-01-09 2003-07-18 Shin Etsu Handotai Co Ltd Method for manufacturing soi wafer and soi wafer
FR2835095B1 (en) * 2002-01-22 2005-03-18 PROCESS FOR PREPARING SEPARABLE SEMICONDUCTOR ASSEMBLIES, IN PARTICULAR FOR FORMING SUBSTRATES FOR ELECTRONICS, OPTOELECTRIC, AND OPTICS
JP3778432B2 (en) 2002-01-23 2006-05-24 東京エレクトロン株式会社 Substrate processing method and apparatus, and semiconductor device manufacturing apparatus
FR2835097B1 (en) * 2002-01-23 2005-10-14 OPTIMIZED METHOD FOR DEFERRING A THIN LAYER OF SILICON CARBIDE ON A RECEPTACLE SUBSTRATE
FR2839385B1 (en) * 2002-05-02 2004-07-23 Soitec Silicon On Insulator PROCESS FOR TAKING OFF MATERIAL LAYERS
US6953736B2 (en) 2002-07-09 2005-10-11 S.O.I.Tec Silicon On Insulator Technologies S.A. Process for transferring a layer of strained semiconductor material
EP1537258B9 (en) * 2002-07-17 2008-10-29 S.O.I.Tec Silicon on Insulator Technologies Method of fabricating substrates, in particular for optics, electronics or optoelectronics----------------------------------------
TWI233154B (en) * 2002-12-06 2005-05-21 Soitec Silicon On Insulator Method for recycling a substrate
JP4407127B2 (en) * 2003-01-10 2010-02-03 信越半導体株式会社 Manufacturing method of SOI wafer
RU2217842C1 (en) * 2003-01-14 2003-11-27 Институт физики полупроводников - Объединенного института физики полупроводников СО РАН Method for producing silicon-on-insulator structure
FR2852143B1 (en) 2003-03-04 2005-10-14 Soitec Silicon On Insulator PROCESS FOR THE PREVENTIVE TREATMENT OF THE CROWN OF A MULTILAYER SLICE
WO2005013318A2 (en) * 2003-07-29 2005-02-10 S.O.I.Tec Silicon On Insulator Technologies Method for obtaining a thin high-quality layer by co-implantation and thermal annealing
FR2858715B1 (en) * 2003-08-04 2005-12-30 Soitec Silicon On Insulator METHOD FOR DETACHING SEMICONDUCTOR LAYER
JP4619949B2 (en) * 2003-12-03 2011-01-26 エス.オー.アイ.テック、シリコン、オン、インシュレター、テクノロジーズ Method for improving the surface roughness of a wafer
ATE511210T1 (en) * 2004-06-10 2011-06-15 Soitec Silicon On Insulator METHOD FOR PRODUCING SOI WAFER
DE102004041378B4 (en) 2004-08-26 2010-07-08 Siltronic Ag Semiconductor wafer with a layered structure with low warp and bow and process for its production
FR2881573B1 (en) * 2005-01-31 2008-07-11 Soitec Silicon On Insulator METHOD OF TRANSFERRING A THIN LAYER FORMED IN A SUBSTRATE HAVING GAPS AMAS
EP1798764A1 (en) * 2005-12-14 2007-06-20 STMicroelectronics S.r.l. Process for manufacturing wafers usable in the semiconductor industry
WO2007080013A1 (en) * 2006-01-09 2007-07-19 International Business Machines Corporation Method and apparatus for treating bonded wafer semiconductor substrates
EP1818976A1 (en) * 2006-02-14 2007-08-15 S.O.I.Tec Silicon on Insulator Technologies Process for transferring a thin layer formed in a substrate having crystal originated particles (COPs).
JP2007294849A (en) * 2006-03-27 2007-11-08 Seiko Epson Corp Semiconductor element, semiconductor device, and method of manufacturing them
FR2899380B1 (en) * 2006-03-31 2008-08-29 Soitec Sa METHOD FOR REVELATING CRYSTALLINE DEFECTS IN A MASSIVE SUBSTRATE
FR2903809B1 (en) 2006-07-13 2008-10-17 Soitec Silicon On Insulator THERMAL TREATMENT OF INTERFACE STABILIZATION E COLLAGE.
EP2015354A1 (en) * 2007-07-11 2009-01-14 S.O.I.Tec Silicon on Insulator Technologies Method for recycling a substrate, laminated wafer fabricating method and suitable recycled donor substrate
US7811901B1 (en) * 2007-12-03 2010-10-12 Silicon Genesis Corporation Method and edge region structure using co-implanted particles for layer transfer processes
US7977206B2 (en) 2008-01-16 2011-07-12 Semiconductor Energy Laboratory Co., Ltd. Method for manufacturing SOI substrate using the heat treatment apparatus
US20090223628A1 (en) * 2008-03-07 2009-09-10 Semiconductor Energy Laboratory Co., Ltd. Manufacturing apparatus of composite substrate and manufacturing method of composite substrate with use of the manufacturing apparatus
SG183670A1 (en) * 2009-04-22 2012-09-27 Semiconductor Energy Lab Method of manufacturing soi substrate
US8673703B2 (en) * 2009-11-17 2014-03-18 International Business Machines Corporation Fabrication of graphene nanoelectronic devices on SOI structures
FR2971361B1 (en) * 2011-02-04 2014-05-09 Soitec Silicon On Insulator SEMICONDUCTOR STRUCTURE WITH A SMOOTHED SURFACE AND METHOD OF OBTAINING SUCH A STRUCTURE
JP5673180B2 (en) * 2011-02-14 2015-02-18 信越半導体株式会社 Manufacturing method of bonded wafer
JP2013143407A (en) * 2012-01-06 2013-07-22 Shin Etsu Handotai Co Ltd Method of manufacturing laminated soi wafer
JP2016201454A (en) * 2015-04-09 2016-12-01 信越半導体株式会社 Soi wafer manufacturing method
JP6500845B2 (en) * 2016-06-14 2019-04-17 信越半導体株式会社 Method of manufacturing bonded wafer
US20180033609A1 (en) * 2016-07-28 2018-02-01 QMAT, Inc. Removal of non-cleaved/non-transferred material from donor substrate

Citations (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5494849A (en) * 1995-03-23 1996-02-27 Si Bond L.L.C. Single-etch stop process for the manufacture of silicon-on-insulator substrates
US5668045A (en) * 1994-11-30 1997-09-16 Sibond, L.L.C. Process for stripping outer edge of BESOI wafers
US5863832A (en) * 1996-06-28 1999-01-26 Intel Corporation Capping layer in interconnect system and method for bonding the capping layer onto the interconnect system
US5919302A (en) * 1997-04-09 1999-07-06 Memc Electronic Materials, Inc. Low defect density vacancy dominated silicon
US5937312A (en) * 1995-03-23 1999-08-10 Sibond L.L.C. Single-etch stop process for the manufacture of silicon-on-insulator wafers
US5989981A (en) * 1996-07-05 1999-11-23 Nippon Telegraph And Telephone Corporation Method of manufacturing SOI substrate
US6074479A (en) * 1996-06-28 2000-06-13 Sumitomo Metal Industries Ltd. Silicon single crystal wafer annealing method and equipment, and silicon single crystal wafer and manufacturing method related thereto
US6103599A (en) * 1997-07-25 2000-08-15 Silicon Genesis Corporation Planarizing technique for multilayered substrates
US6140210A (en) * 1997-09-26 2000-10-31 Shin-Etsu Handotai Co., Ltd. Method of fabricating an SOI wafer and SOI wafer fabricated thereby
US6191007B1 (en) * 1997-04-28 2001-02-20 Denso Corporation Method for manufacturing a semiconductor substrate
US6224668B1 (en) * 1998-06-02 2001-05-01 Shin-Etsu Handotai Co., Ltd. Method for producing SOI substrate and SOI substrate
US6236104B1 (en) * 1998-09-02 2001-05-22 Memc Electronic Materials, Inc. Silicon on insulator structure from low defect density single crystal silicon
US6238990B1 (en) * 1997-11-05 2001-05-29 Shin-Etsu Handotai, Co., Ltd. Method for heat treatment of SOI wafer and SOI wafer heat-treated by the method
US6245645B1 (en) * 1998-07-07 2001-06-12 Shin-Etsu Handotai Co., Ltd. Method of fabricating an SOI wafer
US6251754B1 (en) * 1997-05-09 2001-06-26 Denso Corporation Semiconductor substrate manufacturing method
US6261362B1 (en) * 1998-09-14 2001-07-17 Sumitomo Metal Industries, Ltd. Silicon epitaxial wafer manufacturing method
US6284629B1 (en) * 1998-07-07 2001-09-04 Shin-Etsu Handotai Co., Ltd. Method of fabricating an SOI wafer and SOI wafer fabricated by the method
US6284628B1 (en) * 1998-04-23 2001-09-04 Shin-Etsu Handotai Co., Ltd. Method of recycling a delaminated wafer and a silicon wafer used for the recycling
US6284384B1 (en) * 1998-12-09 2001-09-04 Memc Electronic Materials, Inc. Epitaxial silicon wafer with intrinsic gettering
US6313014B1 (en) * 1998-06-18 2001-11-06 Canon Kabushiki Kaisha Semiconductor substrate and manufacturing method of semiconductor substrate
US6312797B1 (en) * 1998-07-10 2001-11-06 Shin-Etsu Handotai Co., Ltd. Method for manufacturing bonded wafer and bonded wafer
US6350703B1 (en) * 1998-07-08 2002-02-26 Canon Kabushiki Kaisha Semiconductor substrate and production method thereof
US6387829B1 (en) * 1999-06-18 2002-05-14 Silicon Wafer Technologies, Inc. Separation process for silicon-on-insulator wafer fabrication
US6403502B1 (en) * 1997-03-27 2002-06-11 Shin-Etsu Handotai Co., Ltd. Heat treatment method for a silicon wafer and a silicon wafer heat-treated by the method
US20020117668A1 (en) * 1999-11-30 2002-08-29 Jong-Sung Kim X-ray image sensor and method for fabricating the same
US20020127820A1 (en) * 1998-09-04 2002-09-12 Nobuhiko Sato Semiconductor substrate and method for producing the same
US20030104646A1 (en) * 2001-11-30 2003-06-05 Seiko Epson Corporation System and method for fabricating a transistor
US6613678B1 (en) * 1998-05-15 2003-09-02 Canon Kabushiki Kaisha Process for manufacturing a semiconductor substrate as well as a semiconductor thin film, and multilayer structure
US20030232458A1 (en) * 2002-05-31 2003-12-18 Lucent Technologies Inc. Method and geometry for reducing drift in electrostatically actuated devices
US20040040491A1 (en) * 2002-08-27 2004-03-04 Hiroki Murakami Silicon single crystal wafer for particle monitor

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2681472B1 (en) 1991-09-18 1993-10-29 Commissariat Energie Atomique PROCESS FOR PRODUCING THIN FILMS OF SEMICONDUCTOR MATERIAL.
JPH07321120A (en) * 1994-05-25 1995-12-08 Komatsu Electron Metals Co Ltd Heat treatment of silicon wafer
JPH08264552A (en) 1995-03-24 1996-10-11 Toshiba Ceramics Co Ltd Production of silicon wafer
JP3522482B2 (en) 1997-02-24 2004-04-26 三菱住友シリコン株式会社 Method for manufacturing SOI substrate
EP0966464B1 (en) 1997-03-03 2003-05-28 Basilea Pharmaceutica AG Substituted 2,4-diaminopyrimidines
JPH10275905A (en) * 1997-03-31 1998-10-13 Mitsubishi Electric Corp Silicon wafer manufacturing method and silicon wafer
JP3412449B2 (en) 1997-05-29 2003-06-03 三菱住友シリコン株式会社 Method for manufacturing SOI substrate
JP2998724B2 (en) * 1997-11-10 2000-01-11 日本電気株式会社 Manufacturing method of bonded SOI substrate
JP3407629B2 (en) 1997-12-17 2003-05-19 信越半導体株式会社 Heat treatment method for silicon single crystal wafer and silicon single crystal wafer
JPH11191617A (en) 1997-12-26 1999-07-13 Mitsubishi Materials Silicon Corp Manufacture of soi substrate
JPH11307472A (en) * 1998-04-23 1999-11-05 Shin Etsu Handotai Co Ltd Soi wafer and manufacture soi by hydrogen ion releasing method
JP3456143B2 (en) * 1998-05-01 2003-10-14 信越半導体株式会社 Laminated materials and optical functional devices
JP2000012864A (en) * 1998-06-22 2000-01-14 Semiconductor Energy Lab Co Ltd Manufacture of semiconductor device
WO2001028000A1 (en) 1999-10-14 2001-04-19 Shin-Etsu Handotai Co., Ltd. Method for manufacturing soi wafer, and soi wafer
EP1302985A1 (en) 2000-05-30 2003-04-16 Shin-Etsu Handotai Co., Ltd Method for producing bonded wafer and bonded wafer

Patent Citations (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5668045A (en) * 1994-11-30 1997-09-16 Sibond, L.L.C. Process for stripping outer edge of BESOI wafers
US5834812A (en) * 1994-11-30 1998-11-10 Sibond, L.L.C. Edge stripped BESOI wafer
US5494849A (en) * 1995-03-23 1996-02-27 Si Bond L.L.C. Single-etch stop process for the manufacture of silicon-on-insulator substrates
US5937312A (en) * 1995-03-23 1999-08-10 Sibond L.L.C. Single-etch stop process for the manufacture of silicon-on-insulator wafers
US5863832A (en) * 1996-06-28 1999-01-26 Intel Corporation Capping layer in interconnect system and method for bonding the capping layer onto the interconnect system
US6074479A (en) * 1996-06-28 2000-06-13 Sumitomo Metal Industries Ltd. Silicon single crystal wafer annealing method and equipment, and silicon single crystal wafer and manufacturing method related thereto
US5989981A (en) * 1996-07-05 1999-11-23 Nippon Telegraph And Telephone Corporation Method of manufacturing SOI substrate
US6403502B1 (en) * 1997-03-27 2002-06-11 Shin-Etsu Handotai Co., Ltd. Heat treatment method for a silicon wafer and a silicon wafer heat-treated by the method
US5919302A (en) * 1997-04-09 1999-07-06 Memc Electronic Materials, Inc. Low defect density vacancy dominated silicon
US6191007B1 (en) * 1997-04-28 2001-02-20 Denso Corporation Method for manufacturing a semiconductor substrate
US6251754B1 (en) * 1997-05-09 2001-06-26 Denso Corporation Semiconductor substrate manufacturing method
US6103599A (en) * 1997-07-25 2000-08-15 Silicon Genesis Corporation Planarizing technique for multilayered substrates
US6140210A (en) * 1997-09-26 2000-10-31 Shin-Etsu Handotai Co., Ltd. Method of fabricating an SOI wafer and SOI wafer fabricated thereby
US6238990B1 (en) * 1997-11-05 2001-05-29 Shin-Etsu Handotai, Co., Ltd. Method for heat treatment of SOI wafer and SOI wafer heat-treated by the method
US6284628B1 (en) * 1998-04-23 2001-09-04 Shin-Etsu Handotai Co., Ltd. Method of recycling a delaminated wafer and a silicon wafer used for the recycling
US6613678B1 (en) * 1998-05-15 2003-09-02 Canon Kabushiki Kaisha Process for manufacturing a semiconductor substrate as well as a semiconductor thin film, and multilayer structure
US6224668B1 (en) * 1998-06-02 2001-05-01 Shin-Etsu Handotai Co., Ltd. Method for producing SOI substrate and SOI substrate
US6313014B1 (en) * 1998-06-18 2001-11-06 Canon Kabushiki Kaisha Semiconductor substrate and manufacturing method of semiconductor substrate
US6245645B1 (en) * 1998-07-07 2001-06-12 Shin-Etsu Handotai Co., Ltd. Method of fabricating an SOI wafer
US6284629B1 (en) * 1998-07-07 2001-09-04 Shin-Etsu Handotai Co., Ltd. Method of fabricating an SOI wafer and SOI wafer fabricated by the method
US6350703B1 (en) * 1998-07-08 2002-02-26 Canon Kabushiki Kaisha Semiconductor substrate and production method thereof
US6312797B1 (en) * 1998-07-10 2001-11-06 Shin-Etsu Handotai Co., Ltd. Method for manufacturing bonded wafer and bonded wafer
US6236104B1 (en) * 1998-09-02 2001-05-22 Memc Electronic Materials, Inc. Silicon on insulator structure from low defect density single crystal silicon
US20020127820A1 (en) * 1998-09-04 2002-09-12 Nobuhiko Sato Semiconductor substrate and method for producing the same
US6261362B1 (en) * 1998-09-14 2001-07-17 Sumitomo Metal Industries, Ltd. Silicon epitaxial wafer manufacturing method
US6284384B1 (en) * 1998-12-09 2001-09-04 Memc Electronic Materials, Inc. Epitaxial silicon wafer with intrinsic gettering
US6387829B1 (en) * 1999-06-18 2002-05-14 Silicon Wafer Technologies, Inc. Separation process for silicon-on-insulator wafer fabrication
US20020117668A1 (en) * 1999-11-30 2002-08-29 Jong-Sung Kim X-ray image sensor and method for fabricating the same
US20030104646A1 (en) * 2001-11-30 2003-06-05 Seiko Epson Corporation System and method for fabricating a transistor
US20030232458A1 (en) * 2002-05-31 2003-12-18 Lucent Technologies Inc. Method and geometry for reducing drift in electrostatically actuated devices
US20040040491A1 (en) * 2002-08-27 2004-03-04 Hiroki Murakami Silicon single crystal wafer for particle monitor

Cited By (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6846718B1 (en) 1999-10-14 2005-01-25 Shin-Etsu Handotai Co., Ltd. Method for producing SOI wafer and SOI wafer
US20030132524A1 (en) * 2002-01-16 2003-07-17 Felmetsger Valery V. Permanent adherence of the back end of a wafer to an electrical component or sub-assembly
US7208396B2 (en) * 2002-01-16 2007-04-24 Tegal Corporation Permanent adherence of the back end of a wafer to an electrical component or sub-assembly
US20040207016A1 (en) * 2003-04-21 2004-10-21 Vipulkumar Patel CMOS-compatible integration of silicon-based optical devices with electronic devices
US6968110B2 (en) 2003-04-21 2005-11-22 Sioptical, Inc. CMOS-compatible integration of silicon-based optical devices with electronic devices
US20090023269A1 (en) * 2003-09-05 2009-01-22 Nobuyuki Morimoto Method for producing soi wafer
US7563697B2 (en) 2003-09-05 2009-07-21 Sumco Corporation Method for producing SOI wafer
US20050236619A1 (en) * 2004-04-21 2005-10-27 Vipulkumar Patel CMOS-compatible integration of silicon-based optical devices with electronic devices
EP1806769A4 (en) * 2004-09-13 2010-10-13 Shinetsu Handotai Kk Soi wafer manufacturing method and soi wafer
EP1806769A1 (en) * 2004-09-13 2007-07-11 Shin-Etsu Handotai Company Limited Soi wafer manufacturing method and soi wafer
US7902042B2 (en) 2004-09-13 2011-03-08 Shin-Etsu Handotai Co., Ltd. Method of manufacturing SOI wafer and thus-manufactured SOI wafer
US20060172468A1 (en) * 2005-01-31 2006-08-03 Orlowski Marius K Method of making a planar double-gated transistor
US7202117B2 (en) 2005-01-31 2007-04-10 Freescale Semiconductor, Inc. Method of making a planar double-gated transistor
US20080213973A1 (en) * 2005-06-07 2008-09-04 Freescale Semiconductor, Inc. Method of fabricating a substrate for a planar, double-gated, transistor process
US7387946B2 (en) 2005-06-07 2008-06-17 Freescale Semiconductor, Inc. Method of fabricating a substrate for a planar, double-gated, transistor process
US20060276004A1 (en) * 2005-06-07 2006-12-07 Freescale Semiconductor, Inc. Method of fabricating a substrate for a planar, double-gated, transistor process
US7799657B2 (en) 2005-06-07 2010-09-21 Freescale Semiconductor, Inc. Method of fabricating a substrate for a planar, double-gated, transistor process
US20090209085A1 (en) * 2006-07-14 2009-08-20 Akihiko Tamura Method for reusing delaminated wafer
US20080083611A1 (en) * 2006-10-06 2008-04-10 Tegal Corporation High-adhesive backside metallization
EP1926139A3 (en) * 2006-11-22 2011-05-04 Shin-Etsu Chemical Co., Ltd. SOQ substrate and method of manufacturing SOQ substrate
US20090072343A1 (en) * 2007-09-14 2009-03-19 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and electronic appliance
US7648868B2 (en) 2007-10-31 2010-01-19 International Business Machines Corporation Metal-gated MOSFET devices having scaled gate stack thickness
US20100140707A1 (en) * 2007-10-31 2010-06-10 International Business Machines Corporation Metal-Gated MOSFET Devices Having Scaled Gate Stack Thickness
US20090108352A1 (en) * 2007-10-31 2009-04-30 International Business Machines Corporation Metal-Gated MOSFET Devices Having Scaled Gate Stack Thickness
US7993995B2 (en) 2007-10-31 2011-08-09 International Business Machines Corporation Metal-gated MOSFET devices having scaled gate stack thickness including gettering species in a buried oxide
US20090242388A1 (en) * 2008-03-25 2009-10-01 Tegal Corporation Stress adjustment in reactive sputtering
US20090242392A1 (en) * 2008-03-25 2009-10-01 Tegal Corporation Stress adjustment in reactive sputtering
US20090246385A1 (en) * 2008-03-25 2009-10-01 Tegal Corporation Control of crystal orientation and stress in sputter deposited thin films
US8808513B2 (en) 2008-03-25 2014-08-19 Oem Group, Inc Stress adjustment in reactive sputtering
US8691057B2 (en) 2008-03-25 2014-04-08 Oem Group Stress adjustment in reactive sputtering
US20100130021A1 (en) * 2008-11-26 2010-05-27 Memc Electronic Materials, Inc. Method for processing a silicon-on-insulator structure
US9142449B2 (en) * 2012-04-26 2015-09-22 Shin-Etsu Handotai Co., Ltd. Method for manufacturing bonded wafer
US20150118825A1 (en) * 2012-04-26 2015-04-30 Shin-Etsu Handotai Co., Ltd. Method for manufacturing bonded wafer
KR101855812B1 (en) * 2012-04-26 2018-05-10 신에쯔 한도타이 가부시키가이샤 Method of manufacturing bonded wafer
US10761275B2 (en) 2012-08-31 2020-09-01 Micron Technology, Inc. Method of forming photonics structures
US20150198775A1 (en) * 2012-08-31 2015-07-16 Gurtej Sandhu Method of forming photonics structures
US11886019B2 (en) 2012-08-31 2024-01-30 Micron Technology, Inc. Method of forming photonics structures
US10094988B2 (en) * 2012-08-31 2018-10-09 Micron Technology, Inc. Method of forming photonics structures
US11402590B2 (en) 2012-08-31 2022-08-02 Micron Technology, Inc. Method of forming photonics structures
US20170207101A1 (en) * 2016-01-14 2017-07-20 Soitec Process for smoothing the surface of a structure
TWI710027B (en) * 2016-01-14 2020-11-11 法商索泰克公司 Process for smoothing the surface of a structure
US10134602B2 (en) * 2016-01-14 2018-11-20 Soitec Process for smoothing the surface of a structure
CN107039269A (en) * 2016-01-14 2017-08-11 索泰克公司 Method for smooth structure body surface face
CN112640090A (en) * 2018-09-03 2021-04-09 索泰克公司 Method for manufacturing CFET device
TWI814897B (en) * 2018-09-03 2023-09-11 法商索泰克公司 Process for fabricating a cfet device
US11876020B2 (en) 2018-09-03 2024-01-16 Soitec Method for manufacturing a CFET device

Also Published As

Publication number Publication date
US20050042840A1 (en) 2005-02-24
KR100730806B1 (en) 2007-06-20
EP1158581B1 (en) 2016-04-27
KR20010101154A (en) 2001-11-14
US6846718B1 (en) 2005-01-25
EP2259299A1 (en) 2010-12-08
EP1158581A4 (en) 2010-03-10
JP4103391B2 (en) 2008-06-18
EP1158581A1 (en) 2001-11-28
WO2001028000A1 (en) 2001-04-19
US7176102B2 (en) 2007-02-13

Similar Documents

Publication Publication Date Title
US6846718B1 (en) Method for producing SOI wafer and SOI wafer
US6372609B1 (en) Method of Fabricating SOI wafer by hydrogen ION delamination method and SOI wafer fabricated by the method
US6391796B1 (en) Method for heat-treating silicon wafer and silicon wafer
US6362076B1 (en) Method of fabricating an SOI wafer by hydrogen ion delamination without independent bonding heat treatment
EP0955671B1 (en) A method of recycling a delaminated wafer and a silicon wafer used for the recycling
US6461939B1 (en) SOI wafers and methods for producing SOI wafer
US7417297B2 (en) Film or layer of semiconducting material, and process for producing the film or layer
US6350703B1 (en) Semiconductor substrate and production method thereof
EP1087041A1 (en) Production method for silicon wafer and silicon wafer
US6238990B1 (en) Method for heat treatment of SOI wafer and SOI wafer heat-treated by the method
KR101066315B1 (en) Method of producing bonded wafer
US7186628B2 (en) Method of manufacturing an SOI wafer where COP&#39;s are eliminated within the base wafer
JP4228419B2 (en) Manufacturing method of SOI wafer and SOI wafer
JP4379927B2 (en) Manufacturing method of SOI wafer and SOI wafer
JP2008028415A (en) Method for manufacturing soi wafer, and soi wafer

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION