US20040053456A1 - Mosfet with short channel structure and formation method thereof - Google Patents
Mosfet with short channel structure and formation method thereof Download PDFInfo
- Publication number
- US20040053456A1 US20040053456A1 US10/244,535 US24453502A US2004053456A1 US 20040053456 A1 US20040053456 A1 US 20040053456A1 US 24453502 A US24453502 A US 24453502A US 2004053456 A1 US2004053456 A1 US 2004053456A1
- Authority
- US
- United States
- Prior art keywords
- region
- mosfet
- dielectric layer
- ion implantation
- threshold voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims description 27
- 230000015572 biosynthetic process Effects 0.000 title description 2
- 239000000758 substrate Substances 0.000 claims abstract description 25
- 238000005468 ion implantation Methods 0.000 claims description 28
- 125000006850 spacer group Chemical group 0.000 claims description 11
- 239000002019 doping agent Substances 0.000 claims description 10
- 238000005530 etching Methods 0.000 claims description 6
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 5
- 229910052796 boron Inorganic materials 0.000 claims description 5
- 239000000463 material Substances 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 3
- 239000010703 silicon Substances 0.000 claims description 3
- -1 silicon nitrides Chemical class 0.000 claims description 3
- 238000004519 manufacturing process Methods 0.000 abstract description 2
- 230000008569 process Effects 0.000 description 7
- 230000000694 effects Effects 0.000 description 5
- 239000004065 semiconductor Substances 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229910020286 SiOxNy Inorganic materials 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 230000003292 diminished effect Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1025—Channel region of field-effect devices
- H01L29/1029—Channel region of field-effect devices of field-effect transistors
- H01L29/1033—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
- H01L29/1041—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a non-uniform doping structure in the channel region surface
- H01L29/1045—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a non-uniform doping structure in the channel region surface the doping structure being parallel to the channel length, e.g. DMOS like
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
Definitions
- the present invention generally relates to semiconductor structures and processes, and more particularly, to a MOSFET with a short channel structure and manufacturing method.
- FIG. 1 shows a cross-sectional view of a conventional MOSFET.
- a source/drain 102 is formed on a substrate 100 and a channel region 104 is located between the source and the drain 102 .
- a source/drain extension 106 is positioned between the source/drain 102 and the channel region 104 , and a spacer 112 is located above the source/drain extension 106 .
- a gate oxide layer 108 and a gate 110 are deposited on the channel region 104 .
- doping concentration and junction depth of the source/drain extension 106 are lower and shallower, respectively, than those of the source/drain 102 , which lead to worse performance of the MOSFET when the gate is turned on.
- the junction depth of the source/drain 106 must to be lower than 330 angstroms or much less. Therefore, to obtain a shallow junction depth in the source/drain extension 106 , many doping and annealing steps tightly controlled bring additional cost and complexity during processing.
- One object of the present invention is to utilize a MOSFET with a short channel structure including lower threshold voltages to replace a source/drain extension.
- MOSFETs having a variety of threshold voltages to substantially decrease the serial resistance of MOSFETs.
- Another object of the present invention is to use a MOSFET with a short channel structure including lower threshold voltages to replace a source/drain extension.
- a shallow junction depth is formed when the gate of the MOSFET is turned on.
- the present invention sets forth a MOSFET with a short channel structure and processes.
- a first ion implantation is performed on a substrate to generate a first threshold voltage.
- a channel region is defined on the substrate by a sacrificial layer.
- a source/drain implanted in the substrate adjoins the channel region.
- a first dielectric layer is deposited on the substrate and then the sacrificial layer and a portion of first dielectric layer are stripped away. An opening is formed in the sacrificial layer to expose the channel region.
- a second dielectric layer is deposited on the first dielectric layer and the channel region.
- Performing an anisotropic etching on the second dielectric layer creates spacers connected to the sidewall of the opening.
- a second ion implantation is carried out so that a portion of channel region is exposed to define a second region, in which the first region contacts the second region.
- the first threshold voltage of the first region lower than the second threshold voltage of the second region is constructed.
- the resistance of the first region is effectively reduced the overall resistance between the source and the drain. If the turn-on voltage is higher than the threshold voltage of the first region, the first region has a sufficient low resistance. When the gate is turned off, the first region has a very high resistance to reduce leakage current between the source and drain.
- the first region specifically has a threshold voltage lower than that of the second region to replace the conventional source/drain extension. More importantly, the second region has a much shorter channel length for a same channel region in the conventional MOSFET.
- the present invention provides the MOSFET with a short channel structure.
- the first region provides a lower resistance to increase an operating current between the source/drain when the gate is turned on.
- the first region has a very high resistance to substantially decrease the sub-threshold current when the gate is turned off.
- the junction depth of the first region is shallower than that of the conventional source/drain extension to reduce the short channel effects.
- FIG. 1 illustrates a cross-sectional view of a conventional MOSFET
- FIGS. 2 A- 2 K illustrate process cross-sectional views of a MOSFET with low a short channel structure according to the present invention.
- the present invention is directed to a MOSFET with a short channel structure to improve the shortcomings of a MOSFET used in the prior art.
- the present invention is suitable for an NMOS and a PMOS transistor.
- an example of the NMOS is set forth in details as follows.
- FIGS. 2 A- 2 K show process cross-sectional views of a MOSFET with a short channel structure according to the present invention.
- performing a first ion implantation 202 on a substrate 200 obtains a doping concentration of a first threshold voltage, in which the first threshold voltage can be changed with the doping concentration.
- the dopant of the first ion implantation 202 includes boron (B) which has an implanting energy range of about 5 to 70 keV and an doping concentration range of about 1 ⁇ 10 12 cm ⁇ 2 to 3 ⁇ 10 13 cm ⁇ 2 .
- a sacrificial layer 204 is formed on the substrate 200 .
- the formation of the sacrificial layer 204 includes a chemical vapor deposition (CVD) and the sacrificial layer 204 has a thickness range of about 600 to 3000 angstroms.
- Conducting lithography and etching processes on the sacrificial layer 204 defines a channel region 206 .
- the material of the sacrificial layer 204 includes nitrides, such as silicon nitrides (Si 3 N 4 ) or oxynitrides (SiO x N y ).
- a source/drain 208 formed on the substrate 200 near the channel region 206 is connected to the channel region 206 , in which the dopant material of the source/drain 208 includes phosphorus (P) or arsenic (As) and has a doping concentration range of about 1 ⁇ 10 15 cm ⁇ 2 to 3 ⁇ 10 16 cm ⁇ 2 .
- a first dielectric layer 210 formed on the substrate 200 and the sacrificial layer 204 has a thickness range of about 800 to 3000.
- a portion of the first dielectric layer 210 is removed to expose the sacrificial layer 204 . For example, chemical mechanical polishing (CMP) or etching back is used to remove the portion of the first dielectric layer 210 .
- CMP chemical mechanical polishing
- etching back is used to remove the portion of the first dielectric layer 210 .
- the sacrificial layer 204 is stripped to form an opening 212 on the first dielectric layer 210 and to expose the channel region 206 . Additionally, the first ion implantation 202 shown in FIG. 2A can be performed after this step.
- a second dielectric layer 214 is formed on the first dielectric layer 210 and the channel region 206 to fill the opening 212 in the channel region 206 .
- conducting an anisotropic etching process on the second dielectric layer 214 generates spacers 216 adjacent to the opening 212 in the channel region 206 .
- the channel region 206 has a first region 218 and a second region 220 , in which the second region 220 contacts the first region 218 .
- the second dielectric layer 214 preferably has a thickness range of about 100 to 800 angstroms.
- the first region 218 located between the second region 220 and the source/drain separates the second region 220 and the source/drain 208 .
- performing a second ion implantation 222 obtains a second threshold voltage of the second region 220 in the channel region 206 , in which the second threshold voltage can be adjusted by the second ion implantation 222 .
- the dopant of the second ion implantation 222 preferably includes boron (B) which has an implanting energy range of about 10 to 70 keV and a doping concentration range of about 1 ⁇ 10 12 cm ⁇ 2 to 3 ⁇ 10 13 cm ⁇ 2 .
- both the first ion implantation 202 and the second ion implantation 222 preferably have the same dopant of electric type, such as P-type or N-type.
- the spacers 216 in the first region 218 are removed to expose the first region 218 with the first threshold voltage. Specifically, the first threshold voltage of the first region 218 is lower than the second threshold voltage of the second region 220 . Thereafter, a gate dielectric layer 224 is formed on the channel region 206 . In FIG. 2J, a conductive layer 226 is simultaneously formed on the gate dielectric layer 224 and the first dielectric layer 210 .
- the material of the conductive layer 226 includes polysilicons and polycides.
- the conductive layer 226 higher than the first dielectric layer 210 is removed to generate a MOSFET with a short channel structure.
- the first region 218 connected to the second region 220 is formed by the spacers 216 and the first region 218 has a lower threshold voltage than that of the second region 220 . Moreover, the first region 218 replaces the conventional source/drain extension. Alternatively, more than two lower threshold voltage regions can be formed in the channel region 206 .
- the resistance of the first region 218 is effectively reduced the overall resistance between the source and the drain 208 . If the gate voltage is higher than the threshold voltage of the first region 218 , the first region 218 has a low channel resistance. When the gate is turned off, the first region 218 has a very high channel resistance. Additionally, because the first region 218 and the second region 220 are serially connected together, the sub-threshold current passing through the channel region 206 is preferably reduced.
- the channel resistance in the first region 218 will be adjusted by the gate voltage of the first region 218 so that the MOSFET has an improvement of operation performance.
- the effective channel length of the second region 220 of MOSFET can be shorter than conventional channel length. Therefore, the increasing current output makes the performance of the MOSFET optimal.
- the first region 218 separates both the source/drain 208 and the second region 220 having a lower doping concentration than that of the second region 220 , it will reduce the overall junction capacitance of the source/drain of the MOSFET. Since the first channel region 218 with which replaces the source/drain extension is a MOSFET, the junction depth of the first region 218 is same as that of the second region 220 when the MOSFET is turned on. Therefore, the short channel effects of the second region 220 of the MOSFET are effectively reduced.
- the present invention utilizes a MOSFET with a short channel structure.
- the gate of the MOSFET When the gate of the MOSFET is turned on, the channel resistance of the first region is reduced so as to reduce the overall resistance between the source and the drain.
- the first region When the gate is turned off, the first region has a high channel resistance to decrease the sub-threshold current of the MOSFET.
- the second region is formed by using spacers to create a short channel length so that the equivalent resistance of the source/drain extension isn't increased.
- the junction depth of the first region is shallower than that of the conventional source/drain extension to reduce the short channel effects of the second region of the MOSFET.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A MOSFET with a short channel structure and manufacturing processes for the same are described. The MOSFET has a substrate, a channel region, a source/drain region, a gate dielectric layer and a conductive layer. The channel region in the substrate includes a first region and a second region, in which the first region has a first threshold voltage and the second region has a second threshold voltage, respectively. The first threshold voltage is smaller than the second threshold voltage. The first threshold voltage of the first region can also be adjusted to reduce or increase effectively the resistance of the MOSFET when the MOSFET is turned on or off. Additionally, the first region has a shallower junction depth than that of the normal source/drain extension.
Description
- The present invention generally relates to semiconductor structures and processes, and more particularly, to a MOSFET with a short channel structure and manufacturing method.
- With the rapid increment of integration and operating frequency of integrated circuits (ICs), the size of the IC must be shrunk to meet the requirements of the semiconductor industry. A source/drain extension, a gate length, and junction depth of the source/drain particularly need to be diminished to solve the problems of process complexity and severe short channel effects. To solve the problem of the short channel effects, a junction depth reduction of the source/drain extension has been developed. FIG. 1 shows a cross-sectional view of a conventional MOSFET. A source/
drain 102 is formed on asubstrate 100 and achannel region 104 is located between the source and thedrain 102. Additionally, a source/drain extension 106 is positioned between the source/drain 102 and thechannel region 104, and aspacer 112 is located above the source/drain extension 106. Agate oxide layer 108 and agate 110 are deposited on thechannel region 104. - However, doping concentration and junction depth of the source/
drain extension 106 are lower and shallower, respectively, than those of the source/drain 102, which lead to worse performance of the MOSFET when the gate is turned on. Moreover, for techniques below 0.1 μm, the junction depth of the source/drain 106 must to be lower than 330 angstroms or much less. Therefore, to obtain a shallow junction depth in the source/drain extension 106, many doping and annealing steps tightly controlled bring additional cost and complexity during processing. - Consequently, how to improve device performance due to a high resistance in the source/drain extension is an important problem and is currently a main issue for semiconductor manufacturers.
- One object of the present invention is to utilize a MOSFET with a short channel structure including lower threshold voltages to replace a source/drain extension. There are three MOSFETs having a variety of threshold voltages to substantially decrease the serial resistance of MOSFETs.
- Another object of the present invention is to use a MOSFET with a short channel structure including lower threshold voltages to replace a source/drain extension. A shallow junction depth is formed when the gate of the MOSFET is turned on.
- According to the above objects, the present invention sets forth a MOSFET with a short channel structure and processes. A first ion implantation is performed on a substrate to generate a first threshold voltage. Thereafter, a channel region is defined on the substrate by a sacrificial layer. A source/drain implanted in the substrate adjoins the channel region. A first dielectric layer is deposited on the substrate and then the sacrificial layer and a portion of first dielectric layer are stripped away. An opening is formed in the sacrificial layer to expose the channel region. Afterwards, a second dielectric layer is deposited on the first dielectric layer and the channel region.
- Performing an anisotropic etching on the second dielectric layer creates spacers connected to the sidewall of the opening. A second ion implantation is carried out so that a portion of channel region is exposed to define a second region, in which the first region contacts the second region. Specifically, after the spacers over the first region are removed, the first threshold voltage of the first region lower than the second threshold voltage of the second region is constructed.
- When a voltage applied to the gate increases, the resistance of the first region is effectively reduced the overall resistance between the source and the drain. If the turn-on voltage is higher than the threshold voltage of the first region, the first region has a sufficient low resistance. When the gate is turned off, the first region has a very high resistance to reduce leakage current between the source and drain.
- In the present invention, the first region specifically has a threshold voltage lower than that of the second region to replace the conventional source/drain extension. More importantly, the second region has a much shorter channel length for a same channel region in the conventional MOSFET.
- In summary, the present invention provides the MOSFET with a short channel structure. The first region provides a lower resistance to increase an operating current between the source/drain when the gate is turned on. The first region has a very high resistance to substantially decrease the sub-threshold current when the gate is turned off. Moreover, the junction depth of the first region is shallower than that of the conventional source/drain extension to reduce the short channel effects.
- The foregoing aspects and many of the attendant advantages of this invention will become more readily appreciated as the same becomes better understood by reference to the following detailed description when taken in conjunction with the accompanying drawings, wherein:
- FIG. 1 illustrates a cross-sectional view of a conventional MOSFET; and
- FIGS.2A-2K illustrate process cross-sectional views of a MOSFET with low a short channel structure according to the present invention.
- The present invention is directed to a MOSFET with a short channel structure to improve the shortcomings of a MOSFET used in the prior art. The present invention is suitable for an NMOS and a PMOS transistor. To illustrate the present invention, an example of the NMOS is set forth in details as follows.
- FIGS.2A-2K show process cross-sectional views of a MOSFET with a short channel structure according to the present invention. In FIG. 2A, performing a
first ion implantation 202 on asubstrate 200 obtains a doping concentration of a first threshold voltage, in which the first threshold voltage can be changed with the doping concentration. In the preferred embodiment of the present invention, the dopant of thefirst ion implantation 202 includes boron (B) which has an implanting energy range of about 5 to 70 keV and an doping concentration range of about 1×1012 cm−2 to 3×1013 cm−2. - Afterwards, a
sacrificial layer 204 is formed on thesubstrate 200. For example, the formation of thesacrificial layer 204 includes a chemical vapor deposition (CVD) and thesacrificial layer 204 has a thickness range of about 600 to 3000 angstroms. Conducting lithography and etching processes on thesacrificial layer 204 defines achannel region 206. In the preferred embodiment of the present invention, the material of thesacrificial layer 204 includes nitrides, such as silicon nitrides (Si3N4) or oxynitrides (SiOxNy). - In FIG. 2B, a source/
drain 208 formed on thesubstrate 200 near thechannel region 206 is connected to thechannel region 206, in which the dopant material of the source/drain 208 includes phosphorus (P) or arsenic (As) and has a doping concentration range of about 1×1015 cm−2 to 3×1016 cm−2. In FIG. 2C, a firstdielectric layer 210 formed on thesubstrate 200 and thesacrificial layer 204 has a thickness range of about 800 to 3000. In FIG. 2D, a portion of the firstdielectric layer 210 is removed to expose thesacrificial layer 204. For example, chemical mechanical polishing (CMP) or etching back is used to remove the portion of the firstdielectric layer 210. - In FIG. 2E, the
sacrificial layer 204 is stripped to form anopening 212 on the firstdielectric layer 210 and to expose thechannel region 206. Additionally, thefirst ion implantation 202 shown in FIG. 2A can be performed after this step. In FIG. 2F, asecond dielectric layer 214 is formed on thefirst dielectric layer 210 and thechannel region 206 to fill theopening 212 in thechannel region 206. - In FIG. 2G, conducting an anisotropic etching process on the
second dielectric layer 214 generatesspacers 216 adjacent to theopening 212 in thechannel region 206. Thechannel region 206 has afirst region 218 and asecond region 220, in which thesecond region 220 contacts thefirst region 218. Thesecond dielectric layer 214 preferably has a thickness range of about 100 to 800 angstroms. Thefirst region 218 located between thesecond region 220 and the source/drain separates thesecond region 220 and the source/drain 208. - In FIG. 2H, performing a
second ion implantation 222 obtains a second threshold voltage of thesecond region 220 in thechannel region 206, in which the second threshold voltage can be adjusted by thesecond ion implantation 222. The dopant of thesecond ion implantation 222 preferably includes boron (B) which has an implanting energy range of about 10 to 70 keV and a doping concentration range of about 1×1012 cm−2 to 3×1013 cm−2. Also, both thefirst ion implantation 202 and thesecond ion implantation 222 preferably have the same dopant of electric type, such as P-type or N-type. - In FIG. 21, the
spacers 216 in thefirst region 218 are removed to expose thefirst region 218 with the first threshold voltage. Specifically, the first threshold voltage of thefirst region 218 is lower than the second threshold voltage of thesecond region 220. Thereafter, agate dielectric layer 224 is formed on thechannel region 206. In FIG. 2J, aconductive layer 226 is simultaneously formed on thegate dielectric layer 224 and thefirst dielectric layer 210. For example, the material of theconductive layer 226 includes polysilicons and polycides. In FIG. 2K, theconductive layer 226 higher than thefirst dielectric layer 210 is removed to generate a MOSFET with a short channel structure. - In the present invention, the
first region 218 connected to thesecond region 220 is formed by thespacers 216 and thefirst region 218 has a lower threshold voltage than that of thesecond region 220. Moreover, thefirst region 218 replaces the conventional source/drain extension. Alternatively, more than two lower threshold voltage regions can be formed in thechannel region 206. - When a voltage applied to the gate increases, the resistance of the
first region 218 is effectively reduced the overall resistance between the source and thedrain 208. If the gate voltage is higher than the threshold voltage of thefirst region 218, thefirst region 218 has a low channel resistance. When the gate is turned off, thefirst region 218 has a very high channel resistance. Additionally, because thefirst region 218 and thesecond region 220 are serially connected together, the sub-threshold current passing through thechannel region 206 is preferably reduced. - In other words, when the gate of the MOSFET is turned on or off, the channel resistance in the
first region 218 will be adjusted by the gate voltage of thefirst region 218 so that the MOSFET has an improvement of operation performance. - Further, since the
first region 218 formed by a lower threshold voltage is implanted within thechannel region 206, the effective channel length of thesecond region 220 of MOSFET can be shorter than conventional channel length. Therefore, the increasing current output makes the performance of the MOSFET optimal. - In addition, since the
first region 218 separates both the source/drain 208 and thesecond region 220 having a lower doping concentration than that of thesecond region 220, it will reduce the overall junction capacitance of the source/drain of the MOSFET. Since thefirst channel region 218 with which replaces the source/drain extension is a MOSFET, the junction depth of thefirst region 218 is same as that of thesecond region 220 when the MOSFET is turned on. Therefore, the short channel effects of thesecond region 220 of the MOSFET are effectively reduced. - According to the above-mentioned, the present invention utilizes a MOSFET with a short channel structure. When the gate of the MOSFET is turned on, the channel resistance of the first region is reduced so as to reduce the overall resistance between the source and the drain. When the gate is turned off, the first region has a high channel resistance to decrease the sub-threshold current of the MOSFET. Moreover, the second region is formed by using spacers to create a short channel length so that the equivalent resistance of the source/drain extension isn't increased. The junction depth of the first region is shallower than that of the conventional source/drain extension to reduce the short channel effects of the second region of the MOSFET.
- As is understood by a person skilled in the art, the foregoing preferred embodiments of the present invention are illustrative rather than limiting of the present invention. It is intended that they cover various modifications and similar arrangements be included within the spirit and scope of the appended claims, the scope of which should be accorded the broadest interpretation so as to encompass all such modifications and similar structure.
Claims (26)
1. A method for forming a MOSFET with a short channel structure, the method comprising the steps of:
performing a first ion implantation into a substrate resulting in the substrate having a first threshold voltage;
forming a sacrificial layer on the substrate to define a channel region;
forming a source/drain on the substrate, wherein the source/drain are coupled to the channel region;
forming a first dielectric layer on the substrate and the sacrificial layer;
removing a portion of the first dielectric layer to expose the sacrificial layer;
removing the sacrificial layer to generate an opening in the first dielectric layer and to expose the channel region;
forming a second dielectric layer on the first dielectric layer and the channel region;
performing an anisotropic etching on the second dielectric layer to form a plurality of spacers adjacent to the opening, wherein a portion of the channel region of the substrate is defined as a first region and an exposed channel region;
performing a second ion implantation on the exposed channel region, resulting in the exposed channel region having a second threshold voltage and being defined as a second region;
removing the spacers of the first region, wherein the first threshold voltage of the first region is smaller than the second threshold voltage of the second region;
forming a gate dielectric layer on the channel region; and
forming a conductive layer on the gate dielectric layer and the first dielectric layer.
2. The method of claim 1 , wherein the first region is located between the second region and the source/drain to separate the second region and the source/drain.
3. The method of claim 1 , wherein the first ion implantation and the second ion implantation use a same dopant.
4. The method of claim 3 , wherein the same dopant comprises boron.
5. The method of claim 1 , wherein the first ion implantation has a doping concentration range of about 1×1012 cm−2 to 3×1013 cm−2.
6. The method of claim 1 , wherein the second ion implantation has a doping concentration range of about 1×1012 cm−2 to 3×1013 cm−2.
7. The method of claim 1 , wherein a material of the sacrificial layer comprises silicon nitrides or oxynitrides.
8. The method of claim 1 , wherein the sacrificial layer has a thickness range of about 600 to 3000 angstroms.
9. A method for forming a MOSFET with a short channel structure, the method comprising the steps of:
forming a sacrificial layer on a substrate to define a channel region;
forming a source/drain on the substrate, wherein the source/drain are coupled to the channel region;
forming a first dielectric layer on the substrate and the sacrificial layer;
removing a portion of the first dielectric layer to expose the sacrificial layer;
removing the sacrificial layer to generate an opening in the first dielectric layer and to expose the channel region;
performing a first ion implantation into the substrate resulting in the substrate having a first threshold voltage;
forming a second dielectric layer on the first dielectric layer and the channel region;
performing an anisotropic etching on the second dielectric layer to form a plurality of spacers adjacent to the opening, wherein a portion of the channel region of the substrate is defined as a first region and an exposed channel region;
performing a second ion implantation on the exposed channel region, resulting in the exposed channel region having a second threshold voltage and being defined as a second region;
removing the spacers of the first region, wherein the first threshold voltage of the first region is smaller than the second threshold voltage of the second region;
forming a gate dielectric layer on the channel region; and
forming a conductive layer on the gate dielectric layer and the first dielectric layer.
10. The method of claim 9 , wherein the first region is located between the second region and the source/drain to separate the second region and the source/drain.
11. The method of claim 9 , wherein the first ion implantation and the second ion implantation use a same dopant.
12. The method of claim 11 , wherein the same dopant comprises boron.
13. The method of claim 9 , wherein the first ion implantation has a doping concentration range of about 1×1012 cm−2 to 3×1013 cm−2.
14. The method of claim 9 , wherein the second ion implantation has a doping concentration range of about 1×1012 cm−2 to 3×1013 cm−2.
15. The method of claim 9 , wherein a material of the sacrificial layer comprises silicon nitrides or oxynitrides.
16. The method of claim 9 , wherein the sacrificial layer has a thickness range of about 600 to 3000 angstroms.
17. A MOSFET with a short channel structure, the MOSFET comprising:
a substrate;
a channel region positioned in the substrate and including a first region a second region, wherein the first region is coupled to the second region, the first region has a first threshold voltage and the second region has a second threshold voltage, and the first threshold voltage is smaller than the second threshold voltage;
a source/drain coupled to a sidewall of the channel region, wherein the first region is positioned between the second region and the source/drain to separate the second region and the source/drain;
a gate dielectric layer covering the channel region and being adjacent to the source/drain; and
a conductive layer covering the gate dielectric layer on the channel region.
18. The MOSFET of claim 17 , wherein the first region has a sufficiently low resistance when a gate of the MOSFET is turned on.
19. The MOSFET of claim 17 , wherein the first region has a sufficiently high resistance when a gate of the MOSFET is turned off.
20. The MOSFET of claim 17 , wherein the first threshold voltage is adjusted by a first ion implantation.
21. The MOSFET of claim 20 , wherein the first ion implantation has a concentration doping range of about 1×1012 cm−2 to 3×103 cm−2.
22. The MOSFET of claim 21 , wherein the second threshold voltage is adjusted by a second ion implantation.
23. The MOSFET of claim 22 , wherein the second ion implantation has a concentration doping range of about 1×1012 cm−2 to 3×1013 cm−2.
24. The MOSFET of claim 21 , wherein the first ion implantation and the second ion implantation use a same dopant of electric type.
25. The MOSFET of claim 24 , wherein the same dopant comprises boron.
26. The MOSFET of claim 17 , wherein the gate dielectric layer has a thickness range of about 5 to 70 angstroms.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/244,535 US20040053456A1 (en) | 2002-09-17 | 2002-09-17 | Mosfet with short channel structure and formation method thereof |
US10/916,111 US7060572B2 (en) | 2002-09-17 | 2004-08-11 | MOSFET with short channel structure and formation method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/244,535 US20040053456A1 (en) | 2002-09-17 | 2002-09-17 | Mosfet with short channel structure and formation method thereof |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/916,111 Division US7060572B2 (en) | 2002-09-17 | 2004-08-11 | MOSFET with short channel structure and formation method thereof |
Publications (1)
Publication Number | Publication Date |
---|---|
US20040053456A1 true US20040053456A1 (en) | 2004-03-18 |
Family
ID=31991910
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/244,535 Abandoned US20040053456A1 (en) | 2002-09-17 | 2002-09-17 | Mosfet with short channel structure and formation method thereof |
US10/916,111 Expired - Fee Related US7060572B2 (en) | 2002-09-17 | 2004-08-11 | MOSFET with short channel structure and formation method thereof |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/916,111 Expired - Fee Related US7060572B2 (en) | 2002-09-17 | 2004-08-11 | MOSFET with short channel structure and formation method thereof |
Country Status (1)
Country | Link |
---|---|
US (2) | US20040053456A1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080272422A1 (en) * | 2007-05-03 | 2008-11-06 | Dsm Solutions, Inc. | Transistor Providing Different Threshold Voltages and Method of Fabrication Thereof |
CN103247530A (en) * | 2012-02-10 | 2013-08-14 | 中芯国际集成电路制造(上海)有限公司 | Manufacturing method of semiconductor device |
US20140035046A1 (en) * | 2012-08-03 | 2014-02-06 | Fujitsu Semiconductor Limited | Semiconductor device and manufacturing method of semiconductor device |
CN104752205A (en) * | 2013-12-27 | 2015-07-01 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and forming method thereof |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7598567B2 (en) * | 2006-11-03 | 2009-10-06 | Cree, Inc. | Power switching semiconductor devices including rectifying junction-shunts |
US20110031986A1 (en) * | 2008-04-11 | 2011-02-10 | Navakanta Bhat | Sub-Threshold Capfet Sensor for Sensing Analyte, A Method and System Thereof |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5466957A (en) * | 1991-10-31 | 1995-11-14 | Sharp Kabushiki Kaisha | Transistor having source-to-drain nonuniformly-doped channel and method for fabricating the same |
US6373102B1 (en) * | 1999-09-06 | 2002-04-16 | Winbond Electronics Corp. | Process for fabricating a channel region of a transistor device with ion implantation and the transistor device formed therefrom |
US6501120B1 (en) * | 2002-01-15 | 2002-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd | Capacitor under bitline (CUB) memory cell structure employing air gap void isolation |
US20030042519A1 (en) * | 2001-09-06 | 2003-03-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Microelectronic capacitor structure embedded within microelectronic isolation region |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5856225A (en) * | 1997-11-24 | 1999-01-05 | Chartered Semiconductor Manufacturing Ltd | Creation of a self-aligned, ion implanted channel region, after source and drain formation |
JP3851752B2 (en) * | 2000-03-27 | 2006-11-29 | 株式会社東芝 | Manufacturing method of semiconductor device |
-
2002
- 2002-09-17 US US10/244,535 patent/US20040053456A1/en not_active Abandoned
-
2004
- 2004-08-11 US US10/916,111 patent/US7060572B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5466957A (en) * | 1991-10-31 | 1995-11-14 | Sharp Kabushiki Kaisha | Transistor having source-to-drain nonuniformly-doped channel and method for fabricating the same |
US6373102B1 (en) * | 1999-09-06 | 2002-04-16 | Winbond Electronics Corp. | Process for fabricating a channel region of a transistor device with ion implantation and the transistor device formed therefrom |
US20030042519A1 (en) * | 2001-09-06 | 2003-03-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Microelectronic capacitor structure embedded within microelectronic isolation region |
US6501120B1 (en) * | 2002-01-15 | 2002-12-31 | Taiwan Semiconductor Manufacturing Company, Ltd | Capacitor under bitline (CUB) memory cell structure employing air gap void isolation |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080272422A1 (en) * | 2007-05-03 | 2008-11-06 | Dsm Solutions, Inc. | Transistor Providing Different Threshold Voltages and Method of Fabrication Thereof |
WO2008137292A1 (en) * | 2007-05-03 | 2008-11-13 | Dsm Solutions, Inc. | Transistor providing different threshold voltages and method of fabrication thereof |
US20090134475A1 (en) * | 2007-05-03 | 2009-05-28 | Dsm Solutions, Inc. | Transistor Providing Different Threshold Voltages and Method of Fabrication Thereof |
US7645662B2 (en) | 2007-05-03 | 2010-01-12 | Dsm Solutions, Inc. | Transistor providing different threshold voltages and method of fabrication thereof |
US7843018B2 (en) | 2007-05-03 | 2010-11-30 | Suvolta, Inc. | Transistor providing different threshold voltages and method of fabrication thereof |
CN103247530A (en) * | 2012-02-10 | 2013-08-14 | 中芯国际集成电路制造(上海)有限公司 | Manufacturing method of semiconductor device |
US20140035046A1 (en) * | 2012-08-03 | 2014-02-06 | Fujitsu Semiconductor Limited | Semiconductor device and manufacturing method of semiconductor device |
US9147744B2 (en) * | 2012-08-03 | 2015-09-29 | Fujitsu Semiconductor Limited | Semiconductor device and manufacturing method of semiconductor device |
US9691767B2 (en) | 2012-08-03 | 2017-06-27 | Fujitsu Semiconductor Limited | Semiconductor device and manufacturing method of semiconductor device |
US10192866B2 (en) | 2012-08-03 | 2019-01-29 | Fujitsu Semiconductor Limited | Semiconductor device and manufacturing method of semiconductor device |
CN104752205A (en) * | 2013-12-27 | 2015-07-01 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and forming method thereof |
Also Published As
Publication number | Publication date |
---|---|
US7060572B2 (en) | 2006-06-13 |
US20050017307A1 (en) | 2005-01-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6512258B2 (en) | Semiconductor device and method of manufacturing same | |
US6277675B1 (en) | Method of fabricating high voltage MOS device | |
US5102816A (en) | Staircase sidewall spacer for improved source/drain architecture | |
US6812103B2 (en) | Methods of fabricating a dielectric plug in MOSFETS to suppress short-channel effects | |
US6255152B1 (en) | Method of fabricating CMOS using Si-B layer to form source/drain extension junction | |
US5534447A (en) | Process for fabricating MOS LDD transistor with pocket implant | |
EP1225622A2 (en) | Semiconductor device and method of fabricating the same | |
US7670914B2 (en) | Methods for fabricating multiple finger transistors | |
KR20080032232A (en) | Reduced electric field dmos using self-aligned trench isolation | |
KR20010092309A (en) | Decoupling capacitors and methods for forming the same | |
US20070218635A1 (en) | Fully-depleted castellated gate MOSFET device and method of manufacture thereof | |
JPH1050997A (en) | Ldmos device, and manufacture | |
US5804856A (en) | Depleted sidewall-poly LDD transistor | |
US6649461B1 (en) | Method of angle implant to improve transistor reverse narrow width effect | |
US6878582B2 (en) | Low-GIDL MOSFET structure and method for fabrication | |
US7517759B2 (en) | Method of fabricating metal oxide semiconductor device | |
US6207482B1 (en) | Integration method for deep sub-micron dual gate transistor design | |
CN108231767B (en) | Device structure with multiple nitride layers | |
US20060022281A1 (en) | Semiconductor device | |
US7060572B2 (en) | MOSFET with short channel structure and formation method thereof | |
US6162694A (en) | Method of forming a metal gate electrode using replaced polysilicon structure | |
US6063674A (en) | Method for forming high voltage device | |
US20050170576A1 (en) | Transistor with reduced short channel effects and method | |
US6228729B1 (en) | MOS transistors having raised source and drain and interconnects | |
US6046475A (en) | Structure and method for manufacturing devices having inverse T-shaped well regions |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: WINBOND ELECTRICS CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JANG, WEN-YUEH;REEL/FRAME:013296/0385 Effective date: 20020917 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |