US20040043571A1 - Buried-channel transistor with reduced leakage current - Google Patents

Buried-channel transistor with reduced leakage current Download PDF

Info

Publication number
US20040043571A1
US20040043571A1 US10/232,586 US23258602A US2004043571A1 US 20040043571 A1 US20040043571 A1 US 20040043571A1 US 23258602 A US23258602 A US 23258602A US 2004043571 A1 US2004043571 A1 US 2004043571A1
Authority
US
United States
Prior art keywords
active region
transistor
buried
channel
implant
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/232,586
Other versions
US6881634B2 (en
Inventor
Jeffrey Watt
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Monterey Research LLC
Original Assignee
Cypress Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cypress Semiconductor Corp filed Critical Cypress Semiconductor Corp
Priority to US10/232,586 priority Critical patent/US6881634B2/en
Assigned to CYPRESS SEMICONDUCTOR CORPORATION reassignment CYPRESS SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WATT, JEFFREY T.
Publication of US20040043571A1 publication Critical patent/US20040043571A1/en
Application granted granted Critical
Publication of US6881634B2 publication Critical patent/US6881634B2/en
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CYPRESS SEMICONDUCTOR CORPORATION, SPANSION LLC
Assigned to CYPRESS SEMICONDUCTOR CORPORATION, SPANSION LLC reassignment CYPRESS SEMICONDUCTOR CORPORATION PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MONTEREY RESEARCH, LLC reassignment MONTEREY RESEARCH, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CYPRESS SEMICONDUCTOR CORPORATION
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTERST. Assignors: CYPRESS SEMICONDUCTOR CORPORATION, SPANSION LLC
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78606Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
    • H01L29/78609Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device for preventing leakage current

Definitions

  • the present invention relates generally to integrated circuits, and more particularly to integrated circuit fabrication processes and structures.
  • CMOS complementary metal oxide semiconductor
  • NMOS N-channel metal oxide semiconductor
  • PMOS P-channel metal oxide semiconductor
  • the surface-channel NMOS transistor typically has good short-channel characteristics and can be scaled to gate dimensions of 0.1 um and below.
  • the buried-channel PMOS transistor typically has poor short-channel characteristics and, as a result, is designed with a larger threshold voltage than the surface-channel NMOS transistor to limit sub-threshold leakage current.
  • the threshold voltage of a PMOS transistor is typically about 0.2V larger than the threshold voltage of an NMOS transistor of the same gate length in order to produce the same off-state leakage current.
  • the larger threshold voltage of the buried-channel PMOS is generally not a problem and good performance can be achieved.
  • the higher threshold voltage starts to have a significant effect on performance.
  • CMOS integrated circuits requiring supply voltages of 2.5V and below.
  • the dual gate approach involves the use of N+ doped polysilicon gate for the NMOS transistor and P+ doped polysilicon gate for the PMOS transistor.
  • the use of P+ polysilicon produces a surface-channel PMOS transistor that improves short-channel characteristics and enables the threshold voltage of the PMOS transistor to be reduced to about the same value as the NMOS transistor.
  • the dual gate approach is not feasible in some applications.
  • the dual gate approach is not typically implemented in CMOS memory applications due to constraints imposed by the memory cell architecture and requirements.
  • many memory applications have continued to use a single N+ doped polysilicon gate material for both NMOS and PMOS transistors even as power supply voltages have scaled down to 1.8V.
  • a buried-channel transistor is fabricated by masking a portion of an active region adjacent to a trench and implanting a dopant in an exposed portion of the active region to adjust a threshold voltage of the transistor.
  • the dopant is substantially prevented from getting in a region near an edge of the trench. Among other advantages, this results in reduced leakage current.
  • FIG. 1 schematically shows a top view of a section of a substrate.
  • FIGS. 2A and 2B schematically show side cross-sectional views of the substrate of FIG. 1.
  • FIGS. 3A and 3B schematically show the sample of FIGS. 2A and 2B after implantation steps.
  • FIG. 4 schematically shows a top view of an implant mask.
  • FIG. 5 schematically shows a top view of a transistor.
  • FIGS. 6A and 6B schematically show side cross-sectional views of the transistor of FIG. 5.
  • FIG. 7 schematically shows a top view of a section of a substrate where a transistor will be fabricated in accordance with an embodiment of the present invention.
  • FIGS. 8A and 8B schematically show side cross-sectional views of the substrate of FIG. 7.
  • FIGS. 9A and 9B show the sample of FIGS. 8A and 8B after implantation steps in accordance with an embodiment of the present invention.
  • FIG. 10 schematically shows a top view of an implant mask in accordance with an embodiment of the present invention.
  • FIGS. 11A and 11B show side cross-sectional views of the sample of FIGS. 9A and 9B after a buried-channel implantation step in accordance with an embodiment of the present invention.
  • FIG. 12 schematically shows a top view of an implant mask in accordance with an embodiment of the present invention.
  • FIG. 13 schematically shows a top view of a transistor in accordance with an embodiment of the present invention.
  • FIGS. 14A and 14B schematically show side cross-sectional views of the transistor of FIG. 13.
  • FIGS. 15 and 16 show plots of experimental results.
  • the present invention relates to buried-channel transistors. Although the present invention will be described using a trench-isolated buried-channel PMOS transistor as an example, it should be noted that embodiments of the present invention may be employed in the fabrication of buried-channel transistors in general.
  • FIG. 1 schematically shows a top view of a section of a substrate, which may comprise homogenous silicon, epitaxial silicon, or silicon on insulator (SOI).
  • an active region 102 defines an area of the substrate where a transistor (e.g., transistor 550 shown in FIG. 5) will be formed.
  • Dimension D 104 represents the width of active region 102 .
  • Active region 102 may be surrounded by shallow trench isolation structures to separate the subsequently formed transistor in active region 102 from other transistors.
  • FIG. 2 which consists of FIGS. 2A and 2B, schematically shows side cross-sectional views of the substrate of FIG. 1.
  • FIG. 2A schematically shows a side cross-sectional view taken at section A-A of FIG. 1, while FIG. 2B shows a side cross-sectional view taken at section B-B.
  • the substrate is labeled as substrate 201 .
  • Trenches 202 which may be shallow trench isolation structures, may be conventionally formed in substrate 201 .
  • An implant screen oxide may be formed over active region 102 prior to subsequent implantation steps discussed below.
  • FIG. 3 which consists of FIGS. 3A and 3B, schematically shows the sample of FIG. 2 after an N-well implant (NWI), an anti-punchthrough implant (APTI), and a buried-channel implant (BCI).
  • NWI N-well implant
  • APTI anti-punchthrough implant
  • BCI buried-channel implant
  • the N-well implant forms an N-well 303 and a transistor channel by implanting an N-type dopant, such as phosphorus or arsenic, in substrate 201 .
  • the N-well implant is performed at relatively high energy to form an N-well 303 with a depth typically between about 0.5 ⁇ m and 2.0 ⁇ m and concentration between about 2.0 ⁇ 10 16 cm ⁇ 3 and 2.0 ⁇ 10 18 cm ⁇ 3 .
  • the anti-punchthrough implant forms an anti-punchthrough region 304 by implanting an N-type dopant, such as phosphorus, arsenic, or antimony, in substrate 201 .
  • the anti-punchthrough implant helps control punchthrough and short-channel effects.
  • the anti-punchthrough implant results in an anti-punchthrough region 304 with a depth typically between about 0.1 ⁇ m and 0.4 ⁇ m and a peak concentration typically between about 2.0 ⁇ 10 16 cm ⁇ 3 and 2.0 ⁇ 10 18 cm ⁇ 3 .
  • the buried-channel implant forms a buried-channel region 305 by implanting a P-type dopant, such as boron or indium, in substrate 201 .
  • a P-type dopant may be implanted using boron difluoride as a precursor.
  • the buried-channel implant is performed to adjust the threshold voltage of the transistor.
  • the buried-channel implant results in a buried-channel region 305 with a depth typically between about 0.02 ⁇ m and 0.10 ⁇ m and a peak concentration typically between about 2.0 ⁇ 10 16 cm ⁇ 3 and 2.0 ⁇ 10 18 cm ⁇ 3 .
  • FIG. 4 schematically shows a top view of an implant mask 404 over active region 102 .
  • the area inside the borders of mask 404 represents an opening in the mask. That is, mask 404 exposes active region 102 and surrounding regions.
  • Mask 404 which may be a photoresist mask, is typically formed over substrate 201 as a mask for the N-well, anti-punchthrough, and buried-channel implants of FIG. 3. Thus, the just mentioned implants are performed in active region 102 and surrounding regions. Dimension D 104 is shown in FIG. 4 for reference purposes.
  • Mask 404 may be stripped after the N-well, anti-punchthrough, and buried-channel implants.
  • FIG. 5 schematically shows a top view of a transistor 550 formed in active region 102 .
  • Dimension D 104 and mask 404 are depicted in FIG. 5 for references purposes.
  • FIG. 6A shows a side cross-sectional view of transistor 550 taken at section D-D of FIG. 5, while FIG. 6B shows a side cross-sectional view of transistor 550 taken at section C-C.
  • transistor 550 includes a source 501 , a drain 502 , and a gate 503 . Not specifically labeled is the channel of transistor 550 , which is a region under gate 503 and between source 501 and drain 502 .
  • transistor 550 is a trench-isolated buried-channel PMOS transistor. A complementary NMOS transistor is not shown for clarity of illustration.
  • Source 501 and drain 502 may be conventionally formed P-type regions with source and drain extensions, respectively.
  • a metal 504 may be coupled to source 501 by one or more plugs 507 (i.e., 507 A, 507 B, . . . ).
  • a metal 505 may be coupled to drain 502 by one or more plugs 506 (i.e., 506 A, 506 B, . . . ). Not all of plugs 506 and 507 are labeled in FIG. 5 for clarity of illustration.
  • a metal 510 may be coupled to gate 503 by a plug 508 .
  • Plugs 506 , 507 , and 508 may be of an electrically conductive material such as tungsten, for example. Plugs 506 , 507 , and 508 are in vias formed through a dielectric layer 603 , which may be a layer of silicon dioxide.
  • FIG. 6B the use of a mask 404 that exposes active region 102 and surrounding regions to the buried-channel implant results in buried-channel region 305 directly abutting edges of trenches 202 .
  • an edge of an isolation trench is also referred to as an “isolation edge”.
  • Dashed areas 605 show where buried-channel region 305 directly abuts edges of trenches 202 .
  • the inventor believes that parasitic transistor behavior may occur in dashed areas 605 because of a phenomena commonly known as “inverse narrow-width effect.” Inverse narrow-width effect results in a lower threshold voltage for narrow transistors than for wide transistors.
  • inverse narrow-width effect may result in the lowering of the threshold voltage of transistor 550 as dimension D 104 is reduced.
  • the inventors believe that inverse narrow-width effect results in parasitic transistors in dashed areas 605 , effectively having three transistors in active region 102 . This results in parasitic leakage current along the edge of a trench 202 .
  • the parasitic leakage current referred to as “isolation edge leakage current”, can dominate the overall leakage current as the width of the channel of transistor 550 is reduced. Isolation edge leakage current is also a significant problem in low-leakage devices such as static random access memory (SRAM) devices.
  • SRAM static random access memory
  • isolation edge leakage current problem is to increase the threshold voltage of all transistors in a device so that the leakage current of the narrowest transistor in the device is acceptable. However, this approach will degrade the performance of wide transistors in the device.
  • Another possible approach to the isolation edge leakage current problem is to implant a dopant, such as an N-type dopant in the case of a PMOS transistor, into the sidewall of a trench before the trench is filled with oxide. Depending on the process employed by the device manufacturer, this approach may require at least three additional steps in the trench formation process namely, mask patterning, implant, and resist strip.
  • FIGS. 7 - 14 schematically illustrate the fabrication of a buried-channel transistor in accordance with an embodiment of the present invention.
  • a top view of a section of a substrate which is labeled as “substrate 801” in subsequent figures (e.g., see FIG. 8A).
  • Substrate 801 may comprise homogenous silicon, epitaxial silicon, or silicon on insulator, for example.
  • an active region 702 defines an area of substrate 801 where a transistor (e.g., transistor 1350 of FIG. 13) will be formed.
  • Dimension D 704 represents the width of active region 702 , and thus is proportional to the width of the transistor channel formed therein.
  • Active region 702 may be surrounded by shallow trench isolation structures to separate the subsequently formed transistor in active region 702 from other transistors.
  • FIG. 8 which consists for FIGS. 8A and 8B, schematically shows side cross-sectional views of substrate 801 .
  • FIG. 8A schematically shows a side cross-sectional view taken at section E-E of FIG. 7, while FIG. 8B schematically shows a side cross-sectional view taken at section F-F.
  • Trenches 802 may be shallow trench isolation structures conventionally formed in substrate 801 , and may be filled with silicon dioxide.
  • An implant screen oxide may be formed over active region 702 prior to subsequent implantation steps discussed below.
  • a thermal anneal step may be performed after an implant step to electrically activate implanted dopants.
  • the thermal anneal step may be performed right after the implant, or at a later processing step.
  • masking steps that are not necessary to the understanding of the invention are not described for clarity of illustration.
  • FIG. 9 which consists of FIGS. 9A and 9B, shows the sample of FIG. 8 after an N-well implant, an anti-punchthrough implant, and a first buried-channel implant (BCI-1).
  • FIG. 9A is from the perspective of FIG. 8A
  • FIG. 9B is from the perspective of FIG. 8B.
  • An N-well implant may be performed on the sample of FIG. 8 to form an N-well 903 and a transistor channel in substrate 801 .
  • Examples of N-type dopants that may be implanted in substrate 801 to form N-well 903 include phosphorous and arsenic.
  • the N-well implant may be performed at relatively high energy to form an N-well 903 with a depth between about 0.5 ⁇ m and 2.0 ⁇ m and concentration between about 2.0 ⁇ 10 16 cm ⁇ 3 and 2.0 ⁇ 10 18 cm ⁇ 3 .
  • An anti-punchthrough implant may be performed on the sample of FIG. 8 by implanting an N-type dopant, such as phosphorus, arsenic, or antimony, in substrate 801 .
  • the anti-punchthrough implant helps control punchthrough and short-channel effects.
  • the anti-punchthrough implant results in an anti-punchthrough region 904 with a depth between about 0.1 ⁇ m and 0.4 ⁇ m and a peak concentration between about 2.0 ⁇ 10 16 cm ⁇ 3 and 2.0 ⁇ 10 18 cm ⁇ 3 .
  • a buried-channel implant for adjusting the threshold voltage of a transistor may be split into two steps.
  • a first buried-channel implant may be performed in substrate 801 using the same implant mask (e.g., mask 1014 of FIG. 10) as that used for the N-well and anti-punchthrough implants.
  • a second buried-channel implant may be performed using a different implant mask.
  • the mask for the second buried-channel implant preferably blocks a region near an isolation edge (e.g., see mask 1214 of FIG. 12).
  • a first buried-channel implant may be performed by implanting a P-type dopant in substrate 801 .
  • P-type dopants that may be used in the first buried-channel implant include boron and indium.
  • the first buried-channel implant may create a profile in the channel with a depth between about 0.02 ⁇ m and 0.10 ⁇ m and a peak concentration between about 2.0 ⁇ 10 16 cm ⁇ 3 and 2.0 ⁇ 10 18 cm ⁇ 3 .
  • the first buried-channel implant adjusts the threshold voltage of the transistor being formed in active region 702 .
  • FIG. 10 schematically shows a top view of an implant mask 1014 over active region 702 .
  • the area inside the borders of mask 1014 represents an opening in the mask.
  • Mask 1014 may be used as a mask for the N-well implant, anti-punchthrough implant, and first buried-channel implant of FIG. 9. Thus, the just mentioned implants are performed in active region 702 and surrounding regions.
  • Dimension D 704 is shown in FIG. 10 for reference purposes.
  • Mask 1014 which may be a photoresist mask, may be stripped after the N-well implant, anti-punchthrough implant, and first buried-channel implant.
  • FIG. 11 which consists of FIGS. 11A and 11B, shows side cross-sectional views of the sample of FIG. 9 after a second buried-channel implant (BCI-2).
  • FIG. 11A is from the perspective of FIG. 9A
  • FIG. 11B is from the perspective of FIG. 9B.
  • the second buried-channel implant may be performed by implanting a P-type dopant, such as boron or indium, in substrate 801 using an implant mask 1214 .
  • a P-type dopant may be implanted using boron difluoride as a precursor.
  • the second buried-channel implant further adjusts the threshold voltage of the transistor to be formed in active region 702 .
  • the second buried-channel implant results in a buriedchannel region 1105 with a depth between about 0.02 ⁇ m and 0.10 ⁇ m and a peak concentration between about 2.0 ⁇ 10 16 cm ⁇ 3 and 2.0 ⁇ 10 18 cm ⁇ 3 .
  • FIG. 12 schematically shows a top view of implant mask 1214 over active region 702 .
  • the area inside the borders of mask 1214 represents an opening in the mask.
  • Mask 1214 which may be a photoresist mask, may be used as a mask for the second buried-channel implant of FIG. 11.
  • Dimension D 704 is shown in FIG. 12 for reference purposes.
  • the design of mask 1214 should take into account the effects of misalignment, feature size variation of mask 1214 and a trench 802 , lateral implant straggle, and lateral diffusion.
  • mask 1214 blocks portions of active region 702 near an edge of a trench 802 . This prevents the second buried-channel implant from getting into regions near an edge of a trench 802 , thereby preventing the formation of a parasitic transistor near the isolation edge. As a result, isolation edge leakage current is reduced. As shown in FIG. 11B, the resulting buried-channel region 1105 after the second buried-channel implant does not directly abut an edge of a trench 802 along the length of active region 702 .
  • regions along the width of active region 702 do not necessarily have to be covered by mask 1214 to reduce isolation edge leakage current.
  • a dimension D 1202 (i.e., D 1202 A or D 1202 B) represents the distance between an edge of an opening of mask 1214 and an edge of a trench 802 .
  • a dimension D 1202 is also depicted in FIG. 11B.
  • a dimension D 1202 is about 0.28 ⁇ m.
  • a dimension D 1202 may also be between about 0.1 ⁇ m and 0.5 ⁇ m.
  • a dimension D 1202 may also be varied to meet the needs of specific applications.
  • Mask 1214 may be stripped from the sample of FIG. 11 after the second buried-channel implant. Thereafter, a drain, a source, a gate, and associated transistor structures may be conventionally formed in the sample of FIG. 11.
  • FIG. 13 schematically shows a top view of a transistor 1350 formed in active region 702 in accordance with an embodiment of the present invention.
  • Dimension D 704 , a dimension D 1202 , and mask 1214 are depicted in FIG. 13 for reference purposes.
  • FIG. 14A shows a side cross-sectional view of transistor 1350 taken at section G-G of FIG. 13, while FIG. 14B shows a side cross-sectional view of transistor 1350 taken at section H-H.
  • transistor 1350 includes a source 1301 , a drain 1302 , and a gate 1303 . Not specifically labeled is the channel of transistor 1350 , which is a region under gate 1303 and between source 1301 and drain 1302 .
  • transistor 1350 is a trench-isolated buried-channel PMOS transistor.
  • a complementary NMOS transistor which may have been fabricated concurrently with transistor 1350 using conventional CMOS processing, is not shown for clarity of illustration.
  • Source 1301 and drain 1302 may be conventionally formed P-type regions with source and drain extensions, respectively.
  • a metal 1304 may be coupled to source 1301 by one or more plugs 1307 (i.e., 1307 A, 1307 B, . . . ).
  • a metal 1305 may be coupled to drain 1302 by one or more plugs 1306 (i.e., 1306 A, 1306 B, . . . ). Not all of plugs 1306 and 1307 are labeled in FIG. 13 for clarity of illustration.
  • a metal 1310 may be coupled to gate 1303 by a plug 1308 .
  • Plugs 1306 , 1307 , and 1308 may be of an electrically conductive material such as tungsten, for example. Plugs 1306 , 1307 , and 1308 are in vias formed through a dielectric layer 1403 , which may be a layer of silicon dioxide.
  • gate 1303 may comprise a dielectric 1311 of silicon nitride and a gate material 1312 of polysilicon. Below gate material 1312 may be a thin oxide layer (not shown). Spacers 407 may also be formed on the sidewalls of gate 1303 . Spacers 407 may be of silicon nitride, for example. The length of gate 1303 is depicted in FIG. 13 as dimension D 1362 .
  • dashed areas 1405 of FIG. 14B Comparing dashed areas 1405 of FIG. 14B with dashed areas 605 of FIG. 6B, note that buried-channel region 1105 does not directly abut an edge of a trench 802 along the length of active region 702 . This helps minimize parasitic transistor behavior in dashed areas 1405 , thereby reducing isolation edge leakage current.
  • the just described technique for fabricating a buried-channel transistor with reduced isolation edge leakage current may be employed to fabricate different types of devices with buried-channel transistors.
  • a buried-channel transistor that only receives the first buried-channel implant step will have a relatively high threshold voltage and will still exhibit inverse narrow-width effects
  • another buried-channel, relatively narrow transistor in the same device may receive both the first and second buried-channel implants to have a relatively low threshold voltage and reduced isolation edge leakage current.
  • This approach provides more flexibility to the circuit designer as she can selectively choose transistors that need the low leakage current.
  • a single buried-channel implant that is blocked from isolation edges may be used to fabricate all buried-channel transistors in a device. This will allow all relatively narrow buried-channel transistors in the device to have reduced isolation edge leakage current.
  • the “Blocked Isolation Edge” column indicates whether the PMOS transistor received a second buried-channel implant (i.e., BCI-2) where the isolation edge is blocked (e.g., see FIG. 11B).
  • BCI-2 and Type-4 PMOS transistors received a second buried-channel implant with blocked isolation edge.
  • the distance between an edge of an opening of the blocking implant mask and an edge of the isolation trench is about 0.28 ⁇ m.
  • the “width/length” column shows the width of the active region of the PMOS transistor (e.g., see dimension D 704 of FIG. 13) and the length of its gate (e.g., see dimension D 1362 of FIG. 13).
  • a Type-1 PMOS transistor did not receive a buried-channel implant with blocked isolation edge, has an active region width of 25 ⁇ m, and has a gate length of 0.4 ⁇ m.
  • the Type-1 and Type-2 PMOS transistors represent wide transistors, while the Type-3 and Type-4 PMOS transistors represent narrow transistors.
  • FIG. 15 shows plots of experimental results for the Type-1 and Type-2 PMOS transistors.
  • the horizontal axis represents gate voltage in volts, while the vertical axis represents drain current in amps.
  • the results of FIG. 15 were obtained using the source as a voltage potential reference. Also in FIG. 15:
  • plot 1512 is for a Type-1 PMOS transistor with a drain voltage of ⁇ 1.95 volts
  • plot 1513 is for a Type-2 PMOS transistor with a drain voltage of ⁇ 1.95 volts
  • plot 1522 is for a Type-1 PMOS transistor with a drain voltage of ⁇ 0.1 volt.
  • plot 1523 is for a Type-2 PMOS transistor with a drain voltage of ⁇ 0.1 volt.
  • FIG. 16 shows plots of experimental results for the Type-3 and Type-4 PMOS transistors.
  • the horizontal axis represents gate voltage in volts, while the vertical axis represents drain current in amps.
  • the results of FIG. 16 were obtained using the source as a voltage potential reference. Also in FIG. 16:
  • plot 1612 is for a Type-3 PMOS transistor with a drain voltage of ⁇ 1.95 volts
  • plot 1613 is for a Type-4 PMOS transistor with a drain voltage of ⁇ 1.95 volts
  • plot 1622 is for a Type-3 PMOS transistor with a drain voltage of ⁇ 0.1 volt.
  • plot 1623 is for a Type-4 PMOS transistor with a drain voltage of ⁇ 0.1 volt.
  • I OFF leakage current
  • I DSAT saturation current

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

In one embodiment, a buried-channel transistor is fabricated by masking a portion of an active region adjacent to a trench and implanting a dopant in an exposed portion of the active region to adjust a threshold voltage of the transistor. By masking a portion of the active region, the dopant is substantially prevented from getting in a region near an edge of the trench. Among other advantages, this results in reduced leakage current.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates generally to integrated circuits, and more particularly to integrated circuit fabrication processes and structures. [0002]
  • 2. Description of the Background Art [0003]
  • Integrated circuits fabricated using complementary metal oxide semiconductor (CMOS) technology have traditionally employed a single N+ doped polysilicon gate material for both N-channel metal oxide semiconductor (NMOS) and P-channel metal oxide semiconductor (PMOS) transistors. Due to the work function of N+ polysilicon, this results in a surface-channel NMOS transistor and a buried-channel PMOS transistor. The surface-channel NMOS transistor typically has good short-channel characteristics and can be scaled to gate dimensions of 0.1 um and below. The buried-channel PMOS transistor typically has poor short-channel characteristics and, as a result, is designed with a larger threshold voltage than the surface-channel NMOS transistor to limit sub-threshold leakage current. Thus, the threshold voltage of a PMOS transistor is typically about 0.2V larger than the threshold voltage of an NMOS transistor of the same gate length in order to produce the same off-state leakage current. For integrated circuits using supply voltages of 3.3V or higher, the larger threshold voltage of the buried-channel PMOS is generally not a problem and good performance can be achieved. However, as the supply voltage scales below 3.3V, the higher threshold voltage starts to have a significant effect on performance. [0004]
  • To improve PMOS transistor performance, a so-called “dual gate” approach may be used to fabricate CMOS integrated circuits requiring supply voltages of 2.5V and below. The dual gate approach involves the use of N+ doped polysilicon gate for the NMOS transistor and P+ doped polysilicon gate for the PMOS transistor. The use of P+ polysilicon produces a surface-channel PMOS transistor that improves short-channel characteristics and enables the threshold voltage of the PMOS transistor to be reduced to about the same value as the NMOS transistor. Unfortunately, the dual gate approach is not feasible in some applications. For example, the dual gate approach is not typically implemented in CMOS memory applications due to constraints imposed by the memory cell architecture and requirements. As a result, many memory applications have continued to use a single N+ doped polysilicon gate material for both NMOS and PMOS transistors even as power supply voltages have scaled down to 1.8V. [0005]
  • From the foregoing, a technique for improving the performance of buried-channel transistors is highly desirable. [0006]
  • SUMMARY
  • In one embodiment, a buried-channel transistor is fabricated by masking a portion of an active region adjacent to a trench and implanting a dopant in an exposed portion of the active region to adjust a threshold voltage of the transistor. By masking a portion of the active region, the dopant is substantially prevented from getting in a region near an edge of the trench. Among other advantages, this results in reduced leakage current. [0007]
  • These and other features of the present invention will be readily apparent to persons of ordinary skill in the art upon reading the entirety of this disclosure, which includes the accompanying drawings and claims.[0008]
  • DESCRIPTION OF THE DRAWINGS
  • FIG. 1 schematically shows a top view of a section of a substrate. [0009]
  • FIGS. 2A and 2B schematically show side cross-sectional views of the substrate of FIG. 1. [0010]
  • FIGS. 3A and 3B schematically show the sample of FIGS. 2A and 2B after implantation steps. [0011]
  • FIG. 4 schematically shows a top view of an implant mask. [0012]
  • FIG. 5 schematically shows a top view of a transistor. [0013]
  • FIGS. 6A and 6B schematically show side cross-sectional views of the transistor of FIG. 5. [0014]
  • FIG. 7 schematically shows a top view of a section of a substrate where a transistor will be fabricated in accordance with an embodiment of the present invention. [0015]
  • FIGS. 8A and 8B schematically show side cross-sectional views of the substrate of FIG. 7. [0016]
  • FIGS. 9A and 9B show the sample of FIGS. 8A and 8B after implantation steps in accordance with an embodiment of the present invention. [0017]
  • FIG. 10 schematically shows a top view of an implant mask in accordance with an embodiment of the present invention. [0018]
  • FIGS. 11A and 11B show side cross-sectional views of the sample of FIGS. 9A and 9B after a buried-channel implantation step in accordance with an embodiment of the present invention. [0019]
  • FIG. 12 schematically shows a top view of an implant mask in accordance with an embodiment of the present invention. [0020]
  • FIG. 13 schematically shows a top view of a transistor in accordance with an embodiment of the present invention. [0021]
  • FIGS. 14A and 14B schematically show side cross-sectional views of the transistor of FIG. 13. [0022]
  • FIGS. 15 and 16 show plots of experimental results.[0023]
  • The use of the same reference label in different drawings indicates the same or like components. Drawings are not necessarily to scale unless otherwise noted. [0024]
  • DETAILED DESCRIPTION
  • In the present disclosure, numerous specific details are provided such as examples of materials, process steps, and structures to provide a thorough understanding of embodiments of the invention. Persons of ordinary skill in the art will recognize, however, that the invention can be practiced without one or more of the specific details. In other instances, well known details are not shown or described to avoid obscuring aspects of the invention. [0025]
  • The present invention relates to buried-channel transistors. Although the present invention will be described using a trench-isolated buried-channel PMOS transistor as an example, it should be noted that embodiments of the present invention may be employed in the fabrication of buried-channel transistors in general. [0026]
  • FIG. 1 schematically shows a top view of a section of a substrate, which may comprise homogenous silicon, epitaxial silicon, or silicon on insulator (SOI). In FIG. 1, an [0027] active region 102 defines an area of the substrate where a transistor (e.g., transistor 550 shown in FIG. 5) will be formed. Dimension D104 represents the width of active region 102. Active region 102 may be surrounded by shallow trench isolation structures to separate the subsequently formed transistor in active region 102 from other transistors.
  • FIG. 2, which consists of FIGS. 2A and 2B, schematically shows side cross-sectional views of the substrate of FIG. 1. FIG. 2A schematically shows a side cross-sectional view taken at section A-A of FIG. 1, while FIG. 2B shows a side cross-sectional view taken at section B-B. In FIG. 2, the substrate is labeled as [0028] substrate 201. Trenches 202, which may be shallow trench isolation structures, may be conventionally formed in substrate 201. An implant screen oxide may be formed over active region 102 prior to subsequent implantation steps discussed below.
  • FIG. 3, which consists of FIGS. 3A and 3B, schematically shows the sample of FIG. 2 after an N-well implant (NWI), an anti-punchthrough implant (APTI), and a buried-channel implant (BCI). FIG. 3A is from the perspective of FIG. 2A, while FIG. 3B is from the perspective of FIG. 2B. [0029]
  • The N-well implant forms an N-well [0030] 303 and a transistor channel by implanting an N-type dopant, such as phosphorus or arsenic, in substrate 201. The N-well implant is performed at relatively high energy to form an N-well 303 with a depth typically between about 0.5 μm and 2.0 μm and concentration between about 2.0×1016 cm−3 and 2.0×1018 cm−3.
  • The anti-punchthrough implant forms an [0031] anti-punchthrough region 304 by implanting an N-type dopant, such as phosphorus, arsenic, or antimony, in substrate 201. The anti-punchthrough implant helps control punchthrough and short-channel effects. The anti-punchthrough implant results in an anti-punchthrough region 304 with a depth typically between about 0.1 μm and 0.4 μm and a peak concentration typically between about 2.0×1016 cm−3 and 2.0×1018 cm−3.
  • The buried-channel implant forms a buried-[0032] channel region 305 by implanting a P-type dopant, such as boron or indium, in substrate 201. For example, a P-type dopant may be implanted using boron difluoride as a precursor. The buried-channel implant is performed to adjust the threshold voltage of the transistor. The buried-channel implant results in a buried-channel region 305 with a depth typically between about 0.02 μm and 0.10 μm and a peak concentration typically between about 2.0×1016 cm−3 and 2.0×1018 cm−3.
  • FIG. 4 schematically shows a top view of an [0033] implant mask 404 over active region 102. In FIG. 4, the area inside the borders of mask 404 represents an opening in the mask. That is, mask 404 exposes active region 102 and surrounding regions. Mask 404, which may be a photoresist mask, is typically formed over substrate 201 as a mask for the N-well, anti-punchthrough, and buried-channel implants of FIG. 3. Thus, the just mentioned implants are performed in active region 102 and surrounding regions. Dimension D104 is shown in FIG. 4 for reference purposes. Mask 404 may be stripped after the N-well, anti-punchthrough, and buried-channel implants.
  • After the implant steps, a drain, a source, a gate, and associated transistor structures may then be conventionally formed in the sample of FIG. 3. FIG. 5 schematically shows a top view of a [0034] transistor 550 formed in active region 102. Dimension D104 and mask 404 are depicted in FIG. 5 for references purposes. FIG. 6, which consists of FIGS. 6A and 6B, schematically shows side cross-sectional views of transistor 550. FIG. 6A shows a side cross-sectional view of transistor 550 taken at section D-D of FIG. 5, while FIG. 6B shows a side cross-sectional view of transistor 550 taken at section C-C.
  • Referring to FIGS. 5 and 6, [0035] transistor 550 includes a source 501, a drain 502, and a gate 503. Not specifically labeled is the channel of transistor 550, which is a region under gate 503 and between source 501 and drain 502. In this example, transistor 550 is a trench-isolated buried-channel PMOS transistor. A complementary NMOS transistor is not shown for clarity of illustration.
  • [0036] Source 501 and drain 502 may be conventionally formed P-type regions with source and drain extensions, respectively. A metal 504 may be coupled to source 501 by one or more plugs 507 (i.e., 507A, 507B, . . . ). Similarly, a metal 505 may be coupled to drain 502 by one or more plugs 506 (i.e., 506A, 506B, . . . ). Not all of plugs 506 and 507 are labeled in FIG. 5 for clarity of illustration. As shown in FIG. 6B, a metal 510 may be coupled to gate 503 by a plug 508. Plugs 506, 507, and 508 may be of an electrically conductive material such as tungsten, for example. Plugs 506, 507, and 508 are in vias formed through a dielectric layer 603, which may be a layer of silicon dioxide.
  • Referring to FIG. 6B, the use of a [0037] mask 404 that exposes active region 102 and surrounding regions to the buried-channel implant results in buried-channel region 305 directly abutting edges of trenches 202. In the present disclosure, an edge of an isolation trench is also referred to as an “isolation edge”. Dashed areas 605 show where buried-channel region 305 directly abuts edges of trenches 202. The inventor believes that parasitic transistor behavior may occur in dashed areas 605 because of a phenomena commonly known as “inverse narrow-width effect.” Inverse narrow-width effect results in a lower threshold voltage for narrow transistors than for wide transistors. That is, inverse narrow-width effect may result in the lowering of the threshold voltage of transistor 550 as dimension D104 is reduced. As it relates to the present invention, the inventors believe that inverse narrow-width effect results in parasitic transistors in dashed areas 605, effectively having three transistors in active region 102. This results in parasitic leakage current along the edge of a trench 202. The parasitic leakage current, referred to as “isolation edge leakage current”, can dominate the overall leakage current as the width of the channel of transistor 550 is reduced. Isolation edge leakage current is also a significant problem in low-leakage devices such as static random access memory (SRAM) devices.
  • One possible approach to the isolation edge leakage current problem is to increase the threshold voltage of all transistors in a device so that the leakage current of the narrowest transistor in the device is acceptable. However, this approach will degrade the performance of wide transistors in the device. Another possible approach to the isolation edge leakage current problem is to implant a dopant, such as an N-type dopant in the case of a PMOS transistor, into the sidewall of a trench before the trench is filled with oxide. Depending on the process employed by the device manufacturer, this approach may require at least three additional steps in the trench formation process namely, mask patterning, implant, and resist strip. [0038]
  • FIGS. [0039] 7-14 schematically illustrate the fabrication of a buried-channel transistor in accordance with an embodiment of the present invention. Beginning in FIG. 7, there is schematically shown a top view of a section of a substrate, which is labeled as “substrate 801” in subsequent figures (e.g., see FIG. 8A). Substrate 801 may comprise homogenous silicon, epitaxial silicon, or silicon on insulator, for example. In FIG. 7, an active region 702 defines an area of substrate 801 where a transistor (e.g., transistor 1350 of FIG. 13) will be formed. Dimension D704 represents the width of active region 702, and thus is proportional to the width of the transistor channel formed therein. Active region 702 may be surrounded by shallow trench isolation structures to separate the subsequently formed transistor in active region 702 from other transistors.
  • FIG. 8, which consists for FIGS. 8A and 8B, schematically shows side cross-sectional views of [0040] substrate 801. FIG. 8A schematically shows a side cross-sectional view taken at section E-E of FIG. 7, while FIG. 8B schematically shows a side cross-sectional view taken at section F-F. Trenches 802 may be shallow trench isolation structures conventionally formed in substrate 801, and may be filled with silicon dioxide. An implant screen oxide may be formed over active region 702 prior to subsequent implantation steps discussed below.
  • In the following discussion, well known steps that are not necessary to the understanding of the invention have been omitted for clarity of illustration. For example, as is well known, a thermal anneal step may be performed after an implant step to electrically activate implanted dopants. The thermal anneal step may be performed right after the implant, or at a later processing step. Additionally well known masking steps that are not necessary to the understanding of the invention are not described for clarity of illustration. [0041]
  • FIG. 9, which consists of FIGS. 9A and 9B, shows the sample of FIG. 8 after an N-well implant, an anti-punchthrough implant, and a first buried-channel implant (BCI-1). FIG. 9A is from the perspective of FIG. 8A, while FIG. 9B is from the perspective of FIG. 8B. [0042]
  • An N-well implant may be performed on the sample of FIG. 8 to form an N-well [0043] 903 and a transistor channel in substrate 801. Examples of N-type dopants that may be implanted in substrate 801 to form N-well 903 include phosphorous and arsenic. The N-well implant may be performed at relatively high energy to form an N-well 903 with a depth between about 0.5 μm and 2.0 μm and concentration between about 2.0×1016 cm−3 and 2.0×1018 cm−3.
  • An anti-punchthrough implant may be performed on the sample of FIG. 8 by implanting an N-type dopant, such as phosphorus, arsenic, or antimony, in [0044] substrate 801. The anti-punchthrough implant helps control punchthrough and short-channel effects. The anti-punchthrough implant results in an anti-punchthrough region 904 with a depth between about 0.1 μm and 0.4 μm and a peak concentration between about 2.0×1016 cm−3 and 2.0×1018 cm−3.
  • In accordance with an embodiment of the present invention, a buried-channel implant for adjusting the threshold voltage of a transistor may be split into two steps. A first buried-channel implant may be performed in [0045] substrate 801 using the same implant mask (e.g., mask 1014 of FIG. 10) as that used for the N-well and anti-punchthrough implants. After the first buried-channel implant, a second buried-channel implant may be performed using a different implant mask. The mask for the second buried-channel implant preferably blocks a region near an isolation edge (e.g., see mask 1214 of FIG. 12).
  • A first buried-channel implant may be performed by implanting a P-type dopant in [0046] substrate 801. Examples of P-type dopants that may be used in the first buried-channel implant include boron and indium. The first buried-channel implant may create a profile in the channel with a depth between about 0.02 μm and 0.10 μm and a peak concentration between about 2.0×1016 cm−3 and 2.0×1018 cm−3. The first buried-channel implant adjusts the threshold voltage of the transistor being formed in active region 702.
  • FIG. 10 schematically shows a top view of an [0047] implant mask 1014 over active region 702. In FIG. 10, the area inside the borders of mask 1014 represents an opening in the mask. Mask 1014 may be used as a mask for the N-well implant, anti-punchthrough implant, and first buried-channel implant of FIG. 9. Thus, the just mentioned implants are performed in active region 702 and surrounding regions. Dimension D704 is shown in FIG. 10 for reference purposes. Mask 1014, which may be a photoresist mask, may be stripped after the N-well implant, anti-punchthrough implant, and first buried-channel implant.
  • FIG. 11, which consists of FIGS. 11A and 11B, shows side cross-sectional views of the sample of FIG. 9 after a second buried-channel implant (BCI-2). FIG. 11A is from the perspective of FIG. 9A, while FIG. 11B is from the perspective of FIG. 9B. The second buried-channel implant may be performed by implanting a P-type dopant, such as boron or indium, in [0048] substrate 801 using an implant mask 1214. For example, a P-type dopant may be implanted using boron difluoride as a precursor. The second buried-channel implant further adjusts the threshold voltage of the transistor to be formed in active region 702. The second buried-channel implant results in a buriedchannel region 1105 with a depth between about 0.02 μm and 0.10 μm and a peak concentration between about 2.0×1016 cm−3 and 2.0×1018 cm−3.
  • FIG. 12 schematically shows a top view of [0049] implant mask 1214 over active region 702. In FIG. 12, the area inside the borders of mask 1214 represents an opening in the mask. Mask 1214, which may be a photoresist mask, may be used as a mask for the second buried-channel implant of FIG. 11. Dimension D704 is shown in FIG. 12 for reference purposes. As can be appreciated, the design of mask 1214 should take into account the effects of misalignment, feature size variation of mask 1214 and a trench 802, lateral implant straggle, and lateral diffusion.
  • As shown in FIG. 11B and FIG. 12, [0050] mask 1214 blocks portions of active region 702 near an edge of a trench 802. This prevents the second buried-channel implant from getting into regions near an edge of a trench 802, thereby preventing the formation of a parasitic transistor near the isolation edge. As a result, isolation edge leakage current is reduced. As shown in FIG. 11B, the resulting buried-channel region 1105 after the second buried-channel implant does not directly abut an edge of a trench 802 along the length of active region 702.
  • As shown in FIG. 11A and FIG. 12, regions along the width of active region [0051] 702 (i.e., along dimension 704) do not necessarily have to be covered by mask 1214 to reduce isolation edge leakage current.
  • In FIG. 12, a dimension D[0052] 1202 (i.e., D1202A or D1202B) represents the distance between an edge of an opening of mask 1214 and an edge of a trench 802. A dimension D1202 is also depicted in FIG. 11B. In one embodiment, a dimension D1202 is about 0.28 μm. A dimension D1202 may also be between about 0.1 μm and 0.5 μm. A dimension D1202 may also be varied to meet the needs of specific applications.
  • [0053] Mask 1214 may be stripped from the sample of FIG. 11 after the second buried-channel implant. Thereafter, a drain, a source, a gate, and associated transistor structures may be conventionally formed in the sample of FIG. 11.
  • FIG. 13 schematically shows a top view of a [0054] transistor 1350 formed in active region 702 in accordance with an embodiment of the present invention. Dimension D704, a dimension D1202, and mask 1214 are depicted in FIG. 13 for reference purposes. FIG. 14, which consists of FIGS. 14A and 14B, schematically shows side cross-sectional views of transistor 1350. FIG. 14A shows a side cross-sectional view of transistor 1350 taken at section G-G of FIG. 13, while FIG. 14B shows a side cross-sectional view of transistor 1350 taken at section H-H.
  • Referring to FIGS. 13 and 14, [0055] transistor 1350 includes a source 1301, a drain 1302, and a gate 1303. Not specifically labeled is the channel of transistor 1350, which is a region under gate 1303 and between source 1301 and drain 1302. In this example, transistor 1350 is a trench-isolated buried-channel PMOS transistor. A complementary NMOS transistor, which may have been fabricated concurrently with transistor 1350 using conventional CMOS processing, is not shown for clarity of illustration.
  • [0056] Source 1301 and drain 1302 may be conventionally formed P-type regions with source and drain extensions, respectively. A metal 1304 may be coupled to source 1301 by one or more plugs 1307 (i.e., 1307A, 1307B, . . . ). Similarly, a metal 1305 may be coupled to drain 1302 by one or more plugs 1306 (i.e., 1306A, 1306B, . . . ). Not all of plugs 1306 and 1307 are labeled in FIG. 13 for clarity of illustration. As shown in FIG. 14B, a metal 1310 may be coupled to gate 1303 by a plug 1308. Plugs 1306,1307, and 1308 may be of an electrically conductive material such as tungsten, for example. Plugs 1306, 1307, and 1308 are in vias formed through a dielectric layer 1403, which may be a layer of silicon dioxide.
  • Still referring to FIG. 14B, [0057] gate 1303 may comprise a dielectric 1311 of silicon nitride and a gate material 1312 of polysilicon. Below gate material 1312 may be a thin oxide layer (not shown). Spacers 407 may also be formed on the sidewalls of gate 1303. Spacers 407 may be of silicon nitride, for example. The length of gate 1303 is depicted in FIG. 13 as dimension D1362.
  • Comparing dashed [0058] areas 1405 of FIG. 14B with dashed areas 605 of FIG. 6B, note that buried-channel region 1105 does not directly abut an edge of a trench 802 along the length of active region 702. This helps minimize parasitic transistor behavior in dashed areas 1405, thereby reducing isolation edge leakage current.
  • As can be appreciated by those of ordinary skill in the art reading the present disclosure, the just described technique for fabricating a buried-channel transistor with reduced isolation edge leakage current may be employed to fabricate different types of devices with buried-channel transistors. For example, a buried-channel transistor that only receives the first buried-channel implant step will have a relatively high threshold voltage and will still exhibit inverse narrow-width effects, while another buried-channel, relatively narrow transistor in the same device may receive both the first and second buried-channel implants to have a relatively low threshold voltage and reduced isolation edge leakage current. This approach provides more flexibility to the circuit designer as she can selectively choose transistors that need the low leakage current. As another example, a single buried-channel implant that is blocked from isolation edges (using a [0059] mask 1214 of FIG. 12, for example) may be used to fabricate all buried-channel transistors in a device. This will allow all relatively narrow buried-channel transistors in the device to have reduced isolation edge leakage current.
  • Four different types of PMOS transistors were fabricated in one experiment. The characteristics of each type of PMOS transistor employed in the experiment are listed in Table 1. [0060]
  • TABLE 1
  • [0061]
    TABLE 1
    Blocked Isolation Edge Width/Length (μm)
    Type-1 NO 25/0.4
    Type-2 YES 25/0.4
    Type-3 NO  4/0.4
    Type-4 YES  4/0.4
  • All of the PMOS transistors in the experiment received a two-step buried-channel implant. In Table 1, the “Blocked Isolation Edge” column indicates whether the PMOS transistor received a second buried-channel implant (i.e., BCI-2) where the isolation edge is blocked (e.g., see FIG. 11B). As shown in Table 1, Type-1 and Type-3 PMOS transistors did not receive a second buried-channel implant where the isolation edge is blocked. The Type-2 and Type-4 PMOS transistors received a second buried-channel implant with blocked isolation edge. For the Type-2 and Type-4 PMOS transistors, the distance between an edge of an opening of the blocking implant mask and an edge of the isolation trench (e.g., see dimension D[0062] 1202 of FIG. 12) is about 0.28 μm.
  • The “width/length” column shows the width of the active region of the PMOS transistor (e.g., see dimension D[0063] 704 of FIG. 13) and the length of its gate (e.g., see dimension D1362 of FIG. 13). For example, a Type-1 PMOS transistor did not receive a buried-channel implant with blocked isolation edge, has an active region width of 25 μm, and has a gate length of 0.4 μm. The Type-1 and Type-2 PMOS transistors represent wide transistors, while the Type-3 and Type-4 PMOS transistors represent narrow transistors.
  • FIG. 15 shows plots of experimental results for the Type-1 and Type-2 PMOS transistors. In FIG. 15, the horizontal axis represents gate voltage in volts, while the vertical axis represents drain current in amps. The results of FIG. 15 were obtained using the source as a voltage potential reference. Also in FIG. 15: [0064]
  • (a) [0065] plot 1512 is for a Type-1 PMOS transistor with a drain voltage of −1.95 volts;
  • (b) [0066] plot 1513 is for a Type-2 PMOS transistor with a drain voltage of −1.95 volts;
  • (c) [0067] plot 1522 is for a Type-1 PMOS transistor with a drain voltage of −0.1 volt; and
  • (d) [0068] plot 1523 is for a Type-2 PMOS transistor with a drain voltage of −0.1 volt.
  • Comparing [0069] plot 1512 to plot 1513 and plot 1522 to plot 1523, blocking the isolation edge for the buried-channel implant results in reduced leakage current (see the resulting drain current) even for relatively wide transistors. This result holds true even as the magnitude of the drain voltage is decreased from 1.95 volts to 0.1 volts.
  • FIG. 16 shows plots of experimental results for the Type-3 and Type-4 PMOS transistors. In FIG. 16, the horizontal axis represents gate voltage in volts, while the vertical axis represents drain current in amps. The results of FIG. 16 were obtained using the source as a voltage potential reference. Also in FIG. 16: [0070]
  • (a) [0071] plot 1612 is for a Type-3 PMOS transistor with a drain voltage of −1.95 volts;
  • (b) [0072] plot 1613 is for a Type-4 PMOS transistor with a drain voltage of −1.95 volts;
  • (c) [0073] plot 1622 is for a Type-3 PMOS transistor with a drain voltage of −0.1 volt; and
  • (d) [0074] plot 1623 is for a Type-4 PMOS transistor with a drain voltage of −0.1 volt.
  • Comparing [0075] plot 1612 to plot 1613 and plot 1622 to plot 1623, blocking the isolation edge for the buried-channel implant results in reduced leakage current (see the resulting drain current) even more so for relatively narrow transistors than for relatively wide transistors. This result holds true even as the magnitude of the drain voltage is decreased from 1.95 volts to 0.1 volts.
  • Table 2 below summarizes the leakage current (I[0076] OFF) at VGS=0V (i.e., gate-source voltage of zero volt) and VDS=−1.95V (i.e., drain-source voltage of −1.95 volts), and saturation current (IDSAT) at VGS=VDS=−1.8V for the four types of PMOS transistors evaluated in the experiment. As shown in Table 2, performing a buried-channel implant with blocked isolation edge results in reduced leakage current even for relatively wide transistors. For relatively narrow transistors, blocking the isolation edge for the buried-channel implant may result in significant reduction in leakage current.
  • TABLE 2
  • [0077]
    TABLE 2
    Blocked Isolation
    Edge IOFF (pA/μm) IDSAT (μA/μm)
    Type-1 (wide) No −0.43 −73.3
    Type-2 (wide) Yes −0.19 −73.8
    Type-3 (narrow) No −9.05 −82.0
    Type-4 (narrow) Yes −0.35 −74.9
  • While specific embodiments of the present invention have been provided, it is to be understood that these embodiments are for illustration purposes and not limiting. Many additional embodiments will be apparent to persons of ordinary skill in the art reading this disclosure. For example, for any of the implant steps described above, a single implant may be replaced by a sequence of implants using various species, energies, and doses to optimize the resulting implant profile. The sequence of masking and implant steps may also be varied. Thus, the present invention is limited only by the following claims. [0078]

Claims (20)

What is claimed is:
1. A method of fabricating a transistor, the method comprising:
masking a portion of an active region of a transistor adjacent to a trench; and
implanting a first dopant in an exposed portion of the active region to adjust a threshold voltage of the transistor.
2. The method of claim 1 wherein the transistor comprises a buried-channel PMOS transistor.
3. The method of claim 1 further comprising:
prior to masking the portion of the active region, implanting a second dopant in the active region to form an N-well.
4. The method of claim 3 wherein implanting the second dopant results in an N-well that is about 0.5 μm to 2 μm deep.
5. The method of claim 1 wherein the first dopant is implanted in a substrate to a depth of about 0.02 μm to 0.10 μm.
6. The method of claim 1 wherein the first dopant is a P-type dopant.
7. The method of claim 1 wherein masking the portion of the active region comprises covering the portion with a photoresist.
8. The method of claim 1 further comprising:
prior to masking the portion of the active region, implanting a second dopant in the active region to prevent channel punchthrough.
9. The method of claim 1 further comprising:
prior to masking the portion of the active region, implanting a second dopant in the active region to adjust the threshold voltage of the transistor.
10. The method of claim 1 wherein the trench comprises a shallow trench isolation structure.
11. An integrated circuit structure comprising:
an active region for forming a transistor, the active region being adjacent to an isolation trench; and
a buried-channel implant region in the active region and not directly abutting an edge of the isolation trench.
12. The structure of claim 11 wherein the isolation trench comprises a shallow trench isolation structure.
13. The structure of claim 11 wherein the buried-channel implant region comprises a P-type dopant.
14. The structure of claim 13 wherein the P-type dopant is selected from a group consisting of boron and indium.
15. The structure of claim 11 wherein the active region is in a substrate selected from a group consisting of homogenous silicon, epitaxial silicon, and silicon on insulator.
16. The structure of claim 11 wherein the buried-channel implant region is about 0.02 μm to 0.10 μm deep.
17. A method of fabricating a trench-isolated, buried-channel PMOS transistor, the method comprising:
forming an N-well in an active region;
covering a portion of the active region adjacent to an edge of an isolation trench; and
implanting a first P-type dopant in an exposed portion of the active region to adjust a threshold voltage of a transistor.
18. The method of claim 17 wherein covering the portion of the active region comprises forming a photo resist mask over the active region.
19. The method of claim 17 further comprising:
prior to covering the portion of the active region, implanting a second P-type dopant in the active region to adjust the threshold voltage of the transistor.
20. The method of claim 17 further comprising:
prior to covering the portion of the active region, implanting an N-type dopant in the active region to prevent channel punchthrough.
US10/232,586 2002-08-30 2002-08-30 Buried-channel transistor with reduced leakage current Expired - Lifetime US6881634B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/232,586 US6881634B2 (en) 2002-08-30 2002-08-30 Buried-channel transistor with reduced leakage current

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/232,586 US6881634B2 (en) 2002-08-30 2002-08-30 Buried-channel transistor with reduced leakage current

Publications (2)

Publication Number Publication Date
US20040043571A1 true US20040043571A1 (en) 2004-03-04
US6881634B2 US6881634B2 (en) 2005-04-19

Family

ID=31977042

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/232,586 Expired - Lifetime US6881634B2 (en) 2002-08-30 2002-08-30 Buried-channel transistor with reduced leakage current

Country Status (1)

Country Link
US (1) US6881634B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040161901A1 (en) * 2002-12-30 2004-08-19 Dongbu Electronics Co., Ltd. Method for fabricating transistor of semiconductor device

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8569156B1 (en) 2011-05-16 2013-10-29 Suvolta, Inc. Reducing or eliminating pre-amorphization in transistor manufacture

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4906584A (en) * 1985-02-25 1990-03-06 Tektronix, Inc. Fast channel single phase buried channel CCD
US6251718B1 (en) * 1996-06-24 2001-06-26 Matsushita Electric Industrial Co., Ltd. Method for manufacturing semiconductor device
US6297082B1 (en) * 1999-08-25 2001-10-02 United Microelectronics Corp. Method of fabricating a MOS transistor with local channel ion implantation regions
US6448121B1 (en) * 2000-05-31 2002-09-10 Texas Instruments Incorporated High threshold PMOS transistor in a surface-channel process
US6548359B1 (en) * 1998-08-04 2003-04-15 Texas Instruments Incorporated Asymmetrical devices for short gate length performance with disposable sidewall

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5489794A (en) * 1992-05-22 1996-02-06 Seiko Instruments Inc. Semiconductor device
JP3386101B2 (en) * 1996-08-29 2003-03-17 シャープ株式会社 Method for manufacturing semiconductor device
US6294416B1 (en) * 1998-01-23 2001-09-25 Texas Instruments-Acer Incorporated Method of fabricating CMOS transistors with self-aligned planarization twin-well by using fewer mask counts
US6187643B1 (en) * 1999-06-29 2001-02-13 Varian Semiconductor Equipment Associates, Inc. Simplified semiconductor device manufacturing using low energy high tilt angle and high energy post-gate ion implantation (PoGI)
US6514810B1 (en) * 2001-08-01 2003-02-04 Texas Instruments Incorporated Buried channel PMOS transistor in dual gate CMOS with reduced masking steps

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4906584A (en) * 1985-02-25 1990-03-06 Tektronix, Inc. Fast channel single phase buried channel CCD
US6251718B1 (en) * 1996-06-24 2001-06-26 Matsushita Electric Industrial Co., Ltd. Method for manufacturing semiconductor device
US6548359B1 (en) * 1998-08-04 2003-04-15 Texas Instruments Incorporated Asymmetrical devices for short gate length performance with disposable sidewall
US6297082B1 (en) * 1999-08-25 2001-10-02 United Microelectronics Corp. Method of fabricating a MOS transistor with local channel ion implantation regions
US6448121B1 (en) * 2000-05-31 2002-09-10 Texas Instruments Incorporated High threshold PMOS transistor in a surface-channel process

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040161901A1 (en) * 2002-12-30 2004-08-19 Dongbu Electronics Co., Ltd. Method for fabricating transistor of semiconductor device
US6936517B2 (en) * 2002-12-30 2005-08-30 Dongbuanam Semiconductor, Inc. Method for fabricating transistor of semiconductor device

Also Published As

Publication number Publication date
US6881634B2 (en) 2005-04-19

Similar Documents

Publication Publication Date Title
US6548874B1 (en) Higher voltage transistors for sub micron CMOS processes
US5427964A (en) Insulated gate field effect transistor and method for fabricating
EP0749165B1 (en) Thin film transistor in insulated semiconductor substrate and manufacturing method thereof
KR100459872B1 (en) Buried channel transistor having trench gate and Method of manufacturing the same
US5091324A (en) Process for producing optimum intrinsic, long channel, and short channel mos devices in vlsi structures
KR100387194B1 (en) Insulated gate field effect transistor and its manufacturing method
US7145203B2 (en) Graded-junction high-voltage MOSFET in standard logic CMOS
JPH07307394A (en) Expanding drain resurf lateral dmos device
US7315067B2 (en) Native high-voltage n-channel LDMOSFET in standard logic CMOS
US20080283922A1 (en) Semiconductor device and manufacturing method thereof
US6514824B1 (en) Semiconductor device with a pair of transistors having dual work function gate electrodes
US5441906A (en) Insulated gate field effect transistor having a partial channel and method for fabricating
US10217838B2 (en) Semiconductor structure with multiple transistors having various threshold voltages
US20030127694A1 (en) Higher voltage transistors for sub micron CMOS processes
US20060284266A1 (en) High voltage N-channel LDMOS devices built in a deep submicron CMOS process
US5547894A (en) CMOS processing with low and high-current FETs
KR100485290B1 (en) Semiconductor device provided with a plurality of semiconductor elements
US6476430B1 (en) Integrated circuit
US6825530B1 (en) Zero Threshold Voltage pFET and method of making same
US20050170576A1 (en) Transistor with reduced short channel effects and method
US6881634B2 (en) Buried-channel transistor with reduced leakage current
US20070178652A1 (en) Structure and method to form source and drain regions over doped depletion regions
US6507058B1 (en) Low threshold compact MOS device with channel region formed by outdiffusion of two regions and method of making same
KR100256296B1 (en) Method for manufacturing mos transistor
US20020068409A1 (en) Method of reducing junction capacitance

Legal Events

Date Code Title Description
AS Assignment

Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WATT, JEFFREY T.;REEL/FRAME:013259/0817

Effective date: 20020829

STCF Information on status: patent grant

Free format text: PATENTED CASE

REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 4

SULP Surcharge for late payment
FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK

Free format text: SECURITY INTEREST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:035240/0429

Effective date: 20150312

AS Assignment

Owner name: CYPRESS SEMICONDUCTOR CORPORATION, CALIFORNIA

Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001

Effective date: 20160811

Owner name: SPANSION LLC, CALIFORNIA

Free format text: PARTIAL RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:039708/0001

Effective date: 20160811

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: MONTEREY RESEARCH, LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CYPRESS SEMICONDUCTOR CORPORATION;REEL/FRAME:040911/0238

Effective date: 20160811

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., NEW YORK

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE 8647899 PREVIOUSLY RECORDED ON REEL 035240 FRAME 0429. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTERST;ASSIGNORS:CYPRESS SEMICONDUCTOR CORPORATION;SPANSION LLC;REEL/FRAME:058002/0470

Effective date: 20150312