US20040038470A1 - Integrated circuit having oversized components - Google Patents
Integrated circuit having oversized components Download PDFInfo
- Publication number
- US20040038470A1 US20040038470A1 US10/395,430 US39543003A US2004038470A1 US 20040038470 A1 US20040038470 A1 US 20040038470A1 US 39543003 A US39543003 A US 39543003A US 2004038470 A1 US2004038470 A1 US 2004038470A1
- Authority
- US
- United States
- Prior art keywords
- electrical element
- integrated circuit
- electrical
- major surface
- capacitor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- This invention relates generally to integrated circuits and more particularly to components that comprise an integrated circuit.
- the general structure of an integrated circuit is known to include one or more dielectric layers on a substrate.
- each of the dielectric layers supports a metal layer, which is etched or deposited to form integrated circuit components such as resistors, capacitors, inductors, transistors, conductive traces, et cetera.
- the number of dielectric layers, and hence the number of metal layers, along with acceptable physical dimensions of the dielectric layers and metal layers are dictated by the particular type of integrated circuit technology and the corresponding integrated circuit fabrication rules.
- a CMOS integrated circuit may include multiple dielectric layers and multiple corresponding metal layers. Depending on the particular foundry rules, the size of each dielectric layer and corresponding metal layers have prescribed minimum and maximum dimensions.
- such foundry rules prescribe maximum dimensions for metal tracks formed on the metal layers.
- the maximum metal track may be 30-40 microns for a given CMOS process.
- IC foundries provide the maximum metal track dimensions to prevent over-stressing the integrated circuit and/or to ensure reliability of fabrication.
- the minimum spacing may be 1.0 microns to 3.0 microns and may further be dependent on the particular metal layer the>track is on and/or the width of adjacent tracks.
- Such foundry rules limit the ability to design certain on-chip components.
- the effective series resistance is dependent on the operating frequency of the component and is further dependent on the size of the metal track.
- the quality factor of inductors is limited to low values.
- Capacitance values of on-chip metal insulated metal capacitors are also limited due to the foundry rules. As is known, the capacitance of a capacitor is based on the area of its plates, the distance between the plates, and the dielectric properties of the dielectric material separating the plates. Since the foundry rules limit the size of the plates, the capacitor values are limited, which, in turn, limit the uses of on-chip capacitors.
- Such an integrated circuit includes electrical components that include one or more electrical elements on one or more dielectric layers.
- the electrical element which may be a winding(s) of an inductor, power source trace, gate of a transistor, source of a transistor, drain of a transistor, plate of a capacitor, resistor, electromagnetic shield, ground plane et cetera, has a geometric shape that exceeds prescribed integrated circuit manufacturing limits. For example, if the integrated circuit manufacturing limits prescribe metal tracks not to exceed 35 microns in width or length, the electrical element of the present invention has a dimension in width and length that exceeds 35 microns.
- the electrical element is fabricated to include a non-conducting region that negligibly effects the electrical characteristics.
- the electrical element may be fabricated to include a hole, a series of holes, a slot and/or a series of slots spaced within the electrical element at dimensions that are less than the integrated circuit manufacturing limits.
- FIGS. 1A and 1B illustrate a top and side view of an electrical element in accordance with the present invention
- FIG. 2 illustrates a graphical representation of a non-conducting region of an electrical element in accordance with the present invention
- FIG. 3 illustrates a graphical representation of an alternate non-conducting region of an electrical element in accordance with the present invention
- FIG. 4 illustrates a graphical represntation of yet another non-conducting region of an electrical element in accordance with the present invention
- FIG. 5 illustrates a graphical representation of an on-chip inductor in accordance with the present invention
- FIGS. 6A, B and C illustrate top, side, and bottom views of a capacitor in accordance with the present invention.
- FIG. 7 illustrates a logic diagram of a method for manufacturing an integrated circuit in accordance with the present invention.
- FIGS. 1A and B illustrate top and side view of an integrated circuit 10 that includes an electrical element 12 created on a dielectric layer 14 .
- the electrical element 12 may be used as at least one turn of an inductor, as one plate of a capacitor, as an electromagnetic shield, as a ground plane, as a power source trace, as a gate of a transistor, a source of a transistor, a drain of a transistor, or as an antenna.
- the electrical element 12 includes a non-conducting region 16 .
- the electrical element 12 has a dimension from end-to-end that is greater than integrated circuit (IC) manufacturing limits.
- the non-conducting region 16 which may be a single hole, is spaced at dimensions that are less than IC manufacturing limits. For instance, if the manufacturing limits for a CMOS process is 35 microns, the overall dimension of electrical element 12 exceeds the 35 microns. For instance, the width of the electrical element may be at least 50 microns when the electrical element 12 is used for an inductor.
- the non-conducting region 16 which may be a hole having a dimension that corresponds to minimum spacing distances for the IC foundry rules, is included within the electrical element 12 such that the IC manufacturing limits are met. For instance, if the foundry rules provide that 1-3 microns are needed for spacing between metal tracks, the non-conducting region would have a diameter of 1-3 microns. In the example of an inductor, if the width of the electrical element 12 is 50 microns, by placing the non-conducting region in the middle, (i.e., at 25 microns) with respect to each end of the electrical element, the IC manufacturing limits of 35 microns for metal tracks are substantially met.
- components such as inductors, capacitors, resistors, ground planes, electromagnetic shields, power source traces, transistors, and/or antennas may be fabricated on-chip in sizes and/or having electrical characteristics that were previously unobtainable.
- an on-chip CMOS inductor may be derived that has a quality factor of 12 or more utilizing the concepts generally depicted in FIG. 1.
- FIG. 2 illustrates the electrical element 12 that includes a plurality of holes spaced to provide the non-conducting region 16 .
- the electrical element 12 has a height and width that both exceed the IC manufacturing limits (e.g., 35 microns for metal tracks).
- the series of holes are spaced at dimensions less than the IC manufacturing limits and have a diameter that equals, or slightly exceeds the prescribed spacing requirements between metal tracks for a particular foundry rule.
- FIG. 3 illustrates the electrical element 12 that includes a slit for the non-conducting region 16 .
- the length of the slit is dependent on the width of the electrical element 12 .
- the width of the non-conducting region 16 corresponds to the prescribed foundry rules regarding spacing between metal tracks. Accordingly, the slit may be fabricated to have varying widths depending on the width of the electrical element 12 .
- FIG. 4 illustrates the electrical element 12 that includes the non-conducting region 16 , which includes a plurality of slits.
- the electrical element 12 substantially exceeds the IC manufacturing limits regarding metal track dimensions in both height and width. By spacing the slits at dimensions that are less than the IC manufacturing limits, the IC manufacturing limits are substantially met.
- the electrical elements 12 as depicted in FIGS. 1 through 4 are compliant with IC manufacturing foundry rules yet provide substantially larger conductive areas and where the size of the non-conducting region 16 has negligible effects on the electrical characteristics of the electrical element 12 .
- FIG. 5 illustrates an on-chip inductor 20 that includes the electrical element 12 fabricated as at least one turn of the on-chip inductor 20 .
- the electrical element 12 has a width that exceeds the IC manufacturing limits but has a plurality of non-conducting regions, which are depicted as slots, spaced within the electrical element at dimensions that are less than the IC manufacturing limits.
- the width of the electrical element may be approximately 50 microns yielding a quality factor of 12 at approximately 2.4 gigahertz.
- the width of the slots comprising the non-conducting region may be approximately 1 micron wide and positioned at dimensions less than 35 microns.
- the results with and without the slits provided essentially the same quality factor for both 0.18 micron (e.g., approximately 12) and 0.35 micron CMOS technologies. Since the non-conducting regions are relatively small, they do not perturb the electromagnetic properties of the inductor.
- FIGS. 6A, B and C illustrate a top, side, and bottom view of an on-chip capacitor.
- the electrical element 12 forms a 1 st plate of the on-chip capacitor and is created on dielectric layer 14 .
- the electrical element 12 includes a non-conducting region 16 , which may be implemented as depicted in FIGS. 1 through 4.
- the 2 nd plate of the on-chip capacitor is provided by electrical element 24 , which is created on dielectric layer 26 .
- the electrical element 24 includes a non-conducting region 22 , which may be implemented as depicted in FIGS. 1 through 4. In this configuration, a very large parallel plate capacitor or metal insulator metal (MIM) capacitor may be obtained.
- MIM metal insulator metal
- the dimensions of the plates may be 400 micron by 400 micron or higher, wherein the non-conducting region includes a plurality of holes having a radius of approximately 1 micron and spaced approximately 35 microns apart in both the X and Y directions.
- a 3 rd plate of a capacitor may be fabricated on a 3 rd dielectric layer and coupled to the electrical element 12 to produce a sandwich capacitor.
- FIG. 7 illustrates a logic diagram of a method for fabricating an integrated circuit in accordance with the present invention.
- the process begins at Step 30 where one or more dielectric layers are created.
- the process then proceeds to Step 32 where an electrical element having a geometric shape that includes at least one non-conducting region is fabricated on one or more of the dielectric layers.
- the non-conducting region has negligible effects on the electrical characteristics of the electrical element and provides adequate non-conducting spacing in accordance with prescribed integrated circuit manufacturing limits.
- the electrical element has at least one dimension that exceeds the prescribed integrated circuit manufacturing limits. This was generally depicted in FIGS. 1 through 4 with specific embodiments illustrated in FIGS. 5 and 6.
- the electrical element may be used as one or more windings of an inductor, a plate of a capacitor, an electromagnetic shield, a ground plane, a power source trace, a gate of a transistor, a source of a transistor and/or a drain of a transistor, or an antenna.
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This patent application is claiming priority under 35 USC § 121 to pending patent application entitled ON-CHIP INDUCTOR HAVING IMPROVED QUALITY FACTOR AND METHOD OF MANUFACTURE THEREOF, having a Serial number of 10/074,515, and a filing date of Feb. 12, 2002.
- This invention relates generally to integrated circuits and more particularly to components that comprise an integrated circuit.
- The general structure of an integrated circuit is known to include one or more dielectric layers on a substrate. As is further known, each of the dielectric layers supports a metal layer, which is etched or deposited to form integrated circuit components such as resistors, capacitors, inductors, transistors, conductive traces, et cetera. The number of dielectric layers, and hence the number of metal layers, along with acceptable physical dimensions of the dielectric layers and metal layers are dictated by the particular type of integrated circuit technology and the corresponding integrated circuit fabrication rules. For example, a CMOS integrated circuit may include multiple dielectric layers and multiple corresponding metal layers. Depending on the particular foundry rules, the size of each dielectric layer and corresponding metal layers have prescribed minimum and maximum dimensions. In addition, such foundry rules prescribe maximum dimensions for metal tracks formed on the metal layers. For instance, the maximum metal track may be 30-40 microns for a given CMOS process. As is known, IC foundries provide the maximum metal track dimensions to prevent over-stressing the integrated circuit and/or to ensure reliability of fabrication.
- As is also known, integrated circuit foundries provide minimum spacing between metal tracks. For example, the minimum spacing may be 1.0 microns to 3.0 microns and may further be dependent on the particular metal layer the>track is on and/or the width of adjacent tracks.
- Such foundry rules limit the ability to design certain on-chip components. For instance, on-chip inductors designed using CMOS technologies are limited to a quality factor (i.e., Q factor which=2(pi)fL/R, where R=the effective series resistance, L=the inductance and f is the operating frequency) of about 5 to 8 at frequencies of 2.5 gigahertz. Such a low quality factor is primarily due to a significant effective series resistance at 2.5 gigahertz. As is further known, the effective series resistance is dependent on the operating frequency of the component and is further dependent on the size of the metal track. As such, by limiting the size of metal tracks, the quality factor of inductors is limited to low values.
- Capacitance values of on-chip metal insulated metal capacitors are also limited due to the foundry rules. As is known, the capacitance of a capacitor is based on the area of its plates, the distance between the plates, and the dielectric properties of the dielectric material separating the plates. Since the foundry rules limit the size of the plates, the capacitor values are limited, which, in turn, limit the uses of on-chip capacitors.
- Therefore, a need exists for a technique to increase the effective size of metal tracks while maintaining compliance with foundry metal track rules and to allow for greater range of design of on-chip integrated circuit components.
- These needs and others are substantially met by the integrated circuit described herein. Such an integrated circuit includes electrical components that include one or more electrical elements on one or more dielectric layers. The electrical element, which may be a winding(s) of an inductor, power source trace, gate of a transistor, source of a transistor, drain of a transistor, plate of a capacitor, resistor, electromagnetic shield, ground plane et cetera, has a geometric shape that exceeds prescribed integrated circuit manufacturing limits. For example, if the integrated circuit manufacturing limits prescribe metal tracks not to exceed 35 microns in width or length, the electrical element of the present invention has a dimension in width and length that exceeds 35 microns. To achieve compliance with foundry rules, the electrical element is fabricated to include a non-conducting region that negligibly effects the electrical characteristics. For instance, the electrical element may be fabricated to include a hole, a series of holes, a slot and/or a series of slots spaced within the electrical element at dimensions that are less than the integrated circuit manufacturing limits.
- FIGS. 1A and 1B illustrate a top and side view of an electrical element in accordance with the present invention;
- FIG. 2 illustrates a graphical representation of a non-conducting region of an electrical element in accordance with the present invention;
- FIG. 3 illustrates a graphical representation of an alternate non-conducting region of an electrical element in accordance with the present invention;
- FIG. 4 illustrates a graphical represntation of yet another non-conducting region of an electrical element in accordance with the present invention;
- FIG. 5 illustrates a graphical representation of an on-chip inductor in accordance with the present invention;
- FIGS. 6A, B and C illustrate top, side, and bottom views of a capacitor in accordance with the present invention; and
- FIG. 7 illustrates a logic diagram of a method for manufacturing an integrated circuit in accordance with the present invention.
- FIGS. 1A and B illustrate top and side view of an integrated
circuit 10 that includes anelectrical element 12 created on adielectric layer 14. Theelectrical element 12 may be used as at least one turn of an inductor, as one plate of a capacitor, as an electromagnetic shield, as a ground plane, as a power source trace, as a gate of a transistor, a source of a transistor, a drain of a transistor, or as an antenna. - The
electrical element 12 includes anon-conducting region 16. As shown, theelectrical element 12 has a dimension from end-to-end that is greater than integrated circuit (IC) manufacturing limits. Thenon-conducting region 16, which may be a single hole, is spaced at dimensions that are less than IC manufacturing limits. For instance, if the manufacturing limits for a CMOS process is 35 microns, the overall dimension ofelectrical element 12 exceeds the 35 microns. For instance, the width of the electrical element may be at least 50 microns when theelectrical element 12 is used for an inductor. To provide compliance with IC manufacturing limits, thenon-conducting region 16, which may be a hole having a dimension that corresponds to minimum spacing distances for the IC foundry rules, is included within theelectrical element 12 such that the IC manufacturing limits are met. For instance, if the foundry rules provide that 1-3 microns are needed for spacing between metal tracks, the non-conducting region would have a diameter of 1-3 microns. In the example of an inductor, if the width of theelectrical element 12 is 50 microns, by placing the non-conducting region in the middle, (i.e., at 25 microns) with respect to each end of the electrical element, the IC manufacturing limits of 35 microns for metal tracks are substantially met. - By providing the
non-conducting region 12 within anelectrical element 12 that exceeds IC manufacturing limits, components, such as inductors, capacitors, resistors, ground planes, electromagnetic shields, power source traces, transistors, and/or antennas may be fabricated on-chip in sizes and/or having electrical characteristics that were previously unobtainable. For instance, an on-chip CMOS inductor may be derived that has a quality factor of 12 or more utilizing the concepts generally depicted in FIG. 1. - FIGS. 2 through 4 illustrate alternate embodiments for fabricating the non-conducting
region 16. FIG. 2 illustrates theelectrical element 12 that includes a plurality of holes spaced to provide thenon-conducting region 16. In this embodiment, theelectrical element 12 has a height and width that both exceed the IC manufacturing limits (e.g., 35 microns for metal tracks). As such, the series of holes are spaced at dimensions less than the IC manufacturing limits and have a diameter that equals, or slightly exceeds the prescribed spacing requirements between metal tracks for a particular foundry rule. - FIG. 3 illustrates the
electrical element 12 that includes a slit for thenon-conducting region 16. The length of the slit is dependent on the width of theelectrical element 12. The width of thenon-conducting region 16 corresponds to the prescribed foundry rules regarding spacing between metal tracks. Accordingly, the slit may be fabricated to have varying widths depending on the width of theelectrical element 12. - FIG. 4 illustrates the
electrical element 12 that includes thenon-conducting region 16, which includes a plurality of slits. In this embodiment, theelectrical element 12 substantially exceeds the IC manufacturing limits regarding metal track dimensions in both height and width. By spacing the slits at dimensions that are less than the IC manufacturing limits, the IC manufacturing limits are substantially met. As such, theelectrical elements 12 as depicted in FIGS. 1 through 4, are compliant with IC manufacturing foundry rules yet provide substantially larger conductive areas and where the size of thenon-conducting region 16 has negligible effects on the electrical characteristics of theelectrical element 12. - FIG. 5 illustrates an on-
chip inductor 20 that includes theelectrical element 12 fabricated as at least one turn of the on-chip inductor 20. Theelectrical element 12 has a width that exceeds the IC manufacturing limits but has a plurality of non-conducting regions, which are depicted as slots, spaced within the electrical element at dimensions that are less than the IC manufacturing limits. For instance, the width of the electrical element may be approximately 50 microns yielding a quality factor of 12 at approximately 2.4 gigahertz. The width of the slots comprising the non-conducting region may be approximately 1 micron wide and positioned at dimensions less than 35 microns. In both simulations and testing, the results with and without the slits provided essentially the same quality factor for both 0.18 micron (e.g., approximately 12) and 0.35 micron CMOS technologies. Since the non-conducting regions are relatively small, they do not perturb the electromagnetic properties of the inductor. - FIGS. 6A, B and C illustrate a top, side, and bottom view of an on-chip capacitor. In this embodiment, the
electrical element 12 forms a 1st plate of the on-chip capacitor and is created ondielectric layer 14. Theelectrical element 12 includes anon-conducting region 16, which may be implemented as depicted in FIGS. 1 through 4. The 2nd plate of the on-chip capacitor is provided byelectrical element 24, which is created ondielectric layer 26. Theelectrical element 24 includes anon-conducting region 22, which may be implemented as depicted in FIGS. 1 through 4. In this configuration, a very large parallel plate capacitor or metal insulator metal (MIM) capacitor may be obtained. For instance, the dimensions of the plates may be 400 micron by 400 micron or higher, wherein the non-conducting region includes a plurality of holes having a radius of approximately 1 micron and spaced approximately 35 microns apart in both the X and Y directions. - As one of average skill in the art will appreciate, a 3rd plate of a capacitor may be fabricated on a 3rd dielectric layer and coupled to the
electrical element 12 to produce a sandwich capacitor. - FIG. 7 illustrates a logic diagram of a method for fabricating an integrated circuit in accordance with the present invention. The process begins at
Step 30 where one or more dielectric layers are created. The process then proceeds to Step 32 where an electrical element having a geometric shape that includes at least one non-conducting region is fabricated on one or more of the dielectric layers. The non-conducting region has negligible effects on the electrical characteristics of the electrical element and provides adequate non-conducting spacing in accordance with prescribed integrated circuit manufacturing limits. The electrical element has at least one dimension that exceeds the prescribed integrated circuit manufacturing limits. This was generally depicted in FIGS. 1 through 4 with specific embodiments illustrated in FIGS. 5 and 6. Accordingly, the electrical element may be used as one or more windings of an inductor, a plate of a capacitor, an electromagnetic shield, a ground plane, a power source trace, a gate of a transistor, a source of a transistor and/or a drain of a transistor, or an antenna. - The preceding discussion has presented an integrated circuit that includes on-chip components that have electrical elements that exceed integrated circuit manufacturing limits. By including the non-conductive regions within electrical elements of such on-chip components, IC manufacturing limits may be adhered to while providing the benefits of oversized electrical elements. As one of average skill in the art will appreciate, other embodiments may be derived from the teachings of the present invention, without deviating from the scope of the claims.
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/395,430 US6812544B2 (en) | 2002-02-12 | 2003-03-24 | Integrated circuit having oversized components |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/074,515 US6709977B2 (en) | 2002-02-12 | 2002-02-12 | Integrated circuit having oversized components and method of manafacture thereof |
US10/395,430 US6812544B2 (en) | 2002-02-12 | 2003-03-24 | Integrated circuit having oversized components |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/074,515 Division US6709977B2 (en) | 2002-02-12 | 2002-02-12 | Integrated circuit having oversized components and method of manafacture thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040038470A1 true US20040038470A1 (en) | 2004-02-26 |
US6812544B2 US6812544B2 (en) | 2004-11-02 |
Family
ID=27622769
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/074,515 Ceased US6709977B2 (en) | 2002-02-12 | 2002-02-12 | Integrated circuit having oversized components and method of manafacture thereof |
US10/395,430 Expired - Lifetime US6812544B2 (en) | 2002-02-12 | 2003-03-24 | Integrated circuit having oversized components |
US10/917,021 Abandoned US20050012177A1 (en) | 2002-02-12 | 2004-08-12 | Oversized integrated circuit component |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/074,515 Ceased US6709977B2 (en) | 2002-02-12 | 2002-02-12 | Integrated circuit having oversized components and method of manafacture thereof |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/917,021 Abandoned US20050012177A1 (en) | 2002-02-12 | 2004-08-12 | Oversized integrated circuit component |
Country Status (2)
Country | Link |
---|---|
US (3) | US6709977B2 (en) |
EP (1) | EP1336991A3 (en) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6709977B2 (en) * | 2002-02-12 | 2004-03-23 | Broadcom Corporation | Integrated circuit having oversized components and method of manafacture thereof |
US7355283B2 (en) * | 2005-04-14 | 2008-04-08 | Sandisk Corporation | Rigid wave pattern design on chip carrier substrate and printed circuit board for semiconductor and electronic sub-system packaging |
US7528617B2 (en) * | 2006-03-07 | 2009-05-05 | Testmetrix, Inc. | Apparatus having a member to receive a tray(s) that holds semiconductor devices for testing |
US20080142892A1 (en) * | 2006-12-15 | 2008-06-19 | Texas Instruments Incorporated | Interconnect feature having one or more openings therein and method of manufacture therefor |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5686356A (en) * | 1994-09-30 | 1997-11-11 | Texas Instruments Incorporated | Conductor reticulation for improved device planarity |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3092893A (en) * | 1958-02-13 | 1963-06-11 | Texas Instruments Inc | Fabrication of semiconductor devices |
US3436810A (en) * | 1967-07-17 | 1969-04-08 | Jade Corp | Method of packaging integrated circuits |
JPS5745259A (en) * | 1980-09-01 | 1982-03-15 | Hitachi Ltd | Resin sealing type semiconductor device |
JPS57133655A (en) * | 1981-02-10 | 1982-08-18 | Pioneer Electronic Corp | Lead frame |
US4748537A (en) * | 1986-04-24 | 1988-05-31 | Rogers Corporation | Decoupling capacitor and method of formation thereof |
US5150193A (en) * | 1987-05-27 | 1992-09-22 | Hitachi, Ltd. | Resin-encapsulated semiconductor device having a particular mounting structure |
US4952999A (en) * | 1988-04-26 | 1990-08-28 | National Semiconductor Corporation | Method and apparatus for reducing die stress |
JPH05175191A (en) * | 1991-10-22 | 1993-07-13 | Mitsubishi Electric Corp | Laminated conductive wiring |
US5683944A (en) * | 1995-09-01 | 1997-11-04 | Motorola, Inc. | Method of fabricating a thermally enhanced lead frame |
EP0924762A3 (en) * | 1997-12-22 | 2002-04-24 | Siemens Aktiengesellschaft | Interconnections in integrated circuit devices |
US6018175A (en) * | 1998-09-03 | 2000-01-25 | Micron Technology, Inc. | Gapped-plate capacitor |
KR100582599B1 (en) * | 1999-10-25 | 2006-05-23 | 엘지.필립스 엘시디 주식회사 | Liquid crystal display and method for fabricating the same |
US7105200B2 (en) * | 2001-09-10 | 2006-09-12 | Noritake Co., Limited | Method of producing thick-film sheet member |
JP2003100749A (en) * | 2001-09-20 | 2003-04-04 | Mitsubishi Electric Corp | Semiconductor device and method of manufacturing the same |
US6847282B2 (en) * | 2001-10-19 | 2005-01-25 | Broadcom Corporation | Multiple layer inductor and method of making the same |
US6709977B2 (en) * | 2002-02-12 | 2004-03-23 | Broadcom Corporation | Integrated circuit having oversized components and method of manafacture thereof |
JP2005091082A (en) * | 2003-09-16 | 2005-04-07 | Denso Corp | Antenna-integrated navigation system |
-
2002
- 2002-02-12 US US10/074,515 patent/US6709977B2/en not_active Ceased
-
2003
- 2003-02-11 EP EP03002971A patent/EP1336991A3/en not_active Withdrawn
- 2003-03-24 US US10/395,430 patent/US6812544B2/en not_active Expired - Lifetime
-
2004
- 2004-08-12 US US10/917,021 patent/US20050012177A1/en not_active Abandoned
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5686356A (en) * | 1994-09-30 | 1997-11-11 | Texas Instruments Incorporated | Conductor reticulation for improved device planarity |
Also Published As
Publication number | Publication date |
---|---|
US6812544B2 (en) | 2004-11-02 |
US20050012177A1 (en) | 2005-01-20 |
US20030153159A1 (en) | 2003-08-14 |
US6709977B2 (en) | 2004-03-23 |
EP1336991A3 (en) | 2006-06-14 |
EP1336991A2 (en) | 2003-08-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100829201B1 (en) | Integrated circuit inductor structure and method of manufacturing an integrated circuit inductor | |
US6661316B2 (en) | High frequency printed circuit board via | |
DE69623425T2 (en) | Structure of a choke coil | |
US7974072B2 (en) | Multilayer capacitor array | |
US7742276B2 (en) | Wiring structure of laminated capacitors | |
DE102014112497B4 (en) | Functionalized redistribution layers | |
US7679926B2 (en) | Capacitors with insulating layer having embedded dielectric rods | |
US9468089B2 (en) | EBG structure, semiconductor device, and circuit board | |
US6297965B1 (en) | Wiring arrangement including capacitors for suppressing electromagnetic wave radiation from a printed circuit board | |
EP1283663A2 (en) | Printed circuit board | |
US8558120B2 (en) | Multilayer board for suppressing unwanted electromagnetic waves and noise | |
US6806793B2 (en) | MLC frequency selective circuit structures | |
US8198965B2 (en) | Grounding of magnetic cores | |
WO2006127851A2 (en) | Systems and methods for reducing circuit area | |
EP2269199B1 (en) | Planar inductive unit and an electronic device comprising a planar inductive unit | |
KR20010049422A (en) | High Frequency Module | |
US6812544B2 (en) | Integrated circuit having oversized components | |
KR101092590B1 (en) | printed circuit board having electromagnetic bandgap structure | |
US20050178583A1 (en) | Structure of a circuit board for improving the performance of routing traces | |
JP2005506679A (en) | Wiring structure | |
DE102020133161A1 (en) | Inductor module and method for manufacturing an inductor module | |
US6879223B2 (en) | Distributed constant type filter | |
KR20200052359A (en) | Inductor stack structure | |
US12033778B2 (en) | Coil component and circuit board having the same | |
US20220059278A1 (en) | Multi-terminal chip inductor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
FPAY | Fee payment |
Year of fee payment: 8 |
|
SULP | Surcharge for late payment |
Year of fee payment: 7 |
|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CONTOPANAGOS, HARRY;KOMNINAKIS, CHRISTOS;REEL/FRAME:031545/0649 Effective date: 20020205 |
|
RF | Reissue application filed |
Effective date: 20131120 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 |
|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001 Effective date: 20170119 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047196/0097 Effective date: 20180509 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED AT REEL: 047196 FRAME: 0097. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:048555/0510 Effective date: 20180905 |