US20030122253A1 - Wafer levelpackaging and chip structure - Google Patents
Wafer levelpackaging and chip structure Download PDFInfo
- Publication number
- US20030122253A1 US20030122253A1 US10/065,034 US6503402A US2003122253A1 US 20030122253 A1 US20030122253 A1 US 20030122253A1 US 6503402 A US6503402 A US 6503402A US 2003122253 A1 US2003122253 A1 US 2003122253A1
- Authority
- US
- United States
- Prior art keywords
- insulation layer
- chip
- conductive paste
- wafer
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000009413 insulation Methods 0.000 claims abstract description 58
- 229910000679 solder Inorganic materials 0.000 claims abstract description 33
- 239000000758 substrate Substances 0.000 description 19
- 238000004519 manufacturing process Methods 0.000 description 13
- 238000000034 method Methods 0.000 description 12
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- 230000008646 thermal stress Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 230000000694 effects Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 239000000945 filler Substances 0.000 description 3
- 238000004806 packaging method and process Methods 0.000 description 3
- 230000035882 stress Effects 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 239000004642 Polyimide Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000005520 cutting process Methods 0.000 description 2
- 238000010030 laminating Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 239000004065 semiconductor Substances 0.000 description 2
- 238000011144 upstream manufacturing Methods 0.000 description 2
- 229910001020 Au alloy Inorganic materials 0.000 description 1
- 229910001152 Bi alloy Inorganic materials 0.000 description 1
- PQIJHIWFHSVPMH-UHFFFAOYSA-N [Cu].[Ag].[Sn] Chemical compound [Cu].[Ag].[Sn] PQIJHIWFHSVPMH-UHFFFAOYSA-N 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- JWVAUCBYEDDGAD-UHFFFAOYSA-N bismuth tin Chemical compound [Sn].[Bi] JWVAUCBYEDDGAD-UHFFFAOYSA-N 0.000 description 1
- 239000003795 chemical substances by application Substances 0.000 description 1
- 238000005553 drilling Methods 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 239000003353 gold alloy Substances 0.000 description 1
- MSNOMDLPLDYDME-UHFFFAOYSA-N gold nickel Chemical compound [Ni].[Au] MSNOMDLPLDYDME-UHFFFAOYSA-N 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 229920006158 high molecular weight polymer Polymers 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000005304 joining Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 230000035755 proliferation Effects 0.000 description 1
- 238000010992 reflux Methods 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 238000004528 spin coating Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 229910001174 tin-lead alloy Inorganic materials 0.000 description 1
- 229910000969 tin-silver-copper Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02379—Fan-out arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05023—Disposition the whole internal layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05024—Disposition the internal layer being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05548—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15172—Fan-out arrangement of the internal vias
- H01L2924/15174—Fan-out arrangement of the internal vias in different layers of the multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
Definitions
- the present invention relates to a wafer level package. More particularly, the present invention relates to a wafer level package capable of removing the effects due to a difference in thermal expansion coefficient between a chip and corresponding circuit board within the wafer level package.
- FIG. 1 is a schematic cross-sectional side view of a conventional wafer level flip-chip package structure. As shown in FIG. 1, each flip-chip package 100 includes a silicon chip 110 , a redistribution layer structure 120 and a plurality of bumps 130 .
- the silicon chip 110 has a multiple of bonding pads 114 on the active surface 112 of the chip 110 .
- the redistribution layer structure 120 is a layer formed over the active surface 112 of the chip 110 .
- the redistribution layer 120 comprises an insulation layer 122 and a plurality of metallic circuit lines 124 .
- the metallic circuit lines 124 criss-cross each other within the insulation layer 122 and connect electrically with the bonding pads 114 .
- the bumps 130 are electrically connected to various metallic lines 124 at various locations above the redistribution circuit layer 120 .
- a flip-chip package 100 is mounted to a substrate board 140 .
- the substrate board 140 has a plurality of bump pads 144 and a plurality of solder ball pads 148 .
- the bump pads 144 are located on the upper surface 142 of the substrate board 140 while the solder ball pads 148 are located on the lower surface 146 of the substrate board 140 .
- a solder reflow process may be conducted by sprinkling a reflux agent (not shown) over the substrate board 140 and heating to join the bumps 130 on the flip-chip package 100 with the bump pads 144 on the substrate board 140 .
- filler material 150 is deposited into the space between the flip-chip package 100 and the substrate board 140 so that the bumps 130 are entirely enclosed.
- a plurality of solder balls 160 is mounted to the solder ball pads 148 on the substrate board 140 . Through the solder balls 160 , the substrate board 140 may connect electrically with a printed circuit board (not shown).
- filler material 150 must be inserted into the space between the chip 110 and the substrate 140 to prevent thermal stress resulting from heat cycles. Repeated thermal stress may lead to the breakup of bumps 130 .
- the filler material 150 is actually passed into the space slowly through capillary effect. Hence, the fill-up process is not only time-consuming and costly, but the space between the flip-chip package 100 and the substrate 140 is very often not completely filled.
- one end of the bumps 130 joins up with the redistribution circuit layer 120 over the chip 110 while the opposite end of the bump 130 joins up with the bump pads 144 on the substrate 140 .
- thermal stress between the chip 110 and the substrate 140 often leads to the production of a shear force that may break up the bump 130 in a lateral direction.
- one object of the present invention is to provide a wafer level packaging structure and fabricating process capable of reducing production cost.
- a second object of this invention is to provide a wafer level package structure and fabricating process capable of minimizing shear stress due to a difference in thermal expansion coefficient between the wafer and a substrate board.
- the invention provides a chip structure.
- the chip structure includes a wafer, an insulation layer, conductive paste, a plurality of ball pads, a solder mask and a plurality of solder balls.
- the chip has an active surface and the insulation layer is applied over the active surface of the chip.
- the insulation layer has a plurality of open windows.
- the conductive paste fills the open windows.
- the ball pads are formed over the insulation layer in electrical contact with the conductive paste.
- the solder mask covers the insulation layer but exposes the ball pads.
- the solder balls are mounted to the ball pads.
- a redistribution circuit layer may form in the space between the insulation layer and the chip.
- the redistribution circuit layer includes an insulation layer and a plurality of metallic circuit lines.
- the metallic circuit lines criss-cross each other inside the insulation layer.
- the metallic circuit lines are electrically connected to the conductive paste and the chip.
- a bump may be inserted into the open windows so that the conductive paste is in electrical contact with the bump.
- This invention also provides a method of forming a wafer level package.
- a silicon wafer is provided.
- the wafer has an active surface.
- An insulation layer is formed over the active surface of the wafer.
- a plurality of open windows is formed in the insulation layer.
- Conductive paste is passed into the open windows.
- a metallic layer is formed over the insulation layer.
- the metallic layer is patterned to form a plurality of ball pads that connect electrically with the conductive paste.
- a solder mask that exposes the ball pads is formed over the insulation layer. Solder balls are implanted on the exposed ball pads.
- the wafer together with the insulation layer is diced up to form independent chip packages.
- One preferred embodiment of this invention before forming the insulation layer over the active surface of the wafer, further includes forming a redistribution circuit layer over the active surface of the wafer.
- the insulation layer is next formed the redistribution circuit layer.
- the wafer further includes a plurality of bumps on the active surface positioned inside the opening of the insulation layer.
- the bumps are surrounded by conductive paste, the bump and corresponding solder ball are electrically connected together through the conductive paste. Because the conductive paste has good extensibility, shear stress on the bumps due to thermal stress between the wafer and a printed circuit board is minimized.
- the diced up package occupies a relatively small space. In fact, the sectional area of the package is almost identical to the chip. Furthermore, all bumps are formed inside the open windows of the insulation layer. Hence, overall thickness of the individual package is reduced.
- the chip and the substrate are fabricated separately and subsequently integrated together. This arrangement lowers the production cost of each package considerably.
- FIG. 1 is a schematic cross-sectional side view of a conventional wafer level flip-chip package structure
- FIGS. 2 to 9 are schematic cross-sectional views showing the progression of steps for producing a wafer level package according to a first preferred embodiment of this invention
- FIG. 10 is a schematic cross-sectional view showing a wafer level package structure according to a second preferred embodiment of this invention.
- FIG. 11 is a schematic cross-sectional view showing a wafer level package structure according to a third preferred embodiment of this invention.
- FIG. 12 is a schematic cross-sectional view showing a wafer level package structure according to a fourth preferred embodiment of this invention.
- FIG. 13 is a schematic cross-sectional view showing a wafer level package structure according to a fifth preferred embodiment of this invention.
- FIGS. 2 to 9 are schematic cross-sectional views showing the progression of steps for producing a wafer level package according to a first preferred embodiment of this invention.
- a silicon wafer 210 comprising of a plurality of chips 211 is provided (only a single chip is shown in FIG. 2).
- the wafer 210 has an active surface 212 .
- a plurality of bonding pads 214 is formed on the active surface 212 of the wafer 210 .
- the patterned wafer 210 also includes an active side 213 .
- the semiconductor device (not shown) and bonding pads 214 of the wafer 210 are located on the active side 213 .
- a redistribution circuit structure 220 is formed over the active surface 212 (that is, on the active side 213 of the wafer 210 ).
- the redistribution circuit structure 220 has an insulation layer 222 , a plurality of metallic circuit lines 224 and a plurality of contact points 226 .
- the contact points 226 are exposed through the upper surface 228 of the redistribution circuit structure 220 .
- the metallic circuit lines 224 crisscross inside the insulation layer 222 . Bonding pads on the wafer 210 and the contact points 226 are electrically connected through the metallic circuit lines 224 .
- a plurality of bumps 230 is formed over the contact points 226 by net printing or photolithographic plating.
- the bumps 230 are made from a material such as tin-silver-copper alloy, tin-bismuth alloy, tin-lead alloy, nickel gold alloy or gold.
- an insulation layer 240 is formed over the upper surface 228 (the active side 213 of the wafer 210 ) of the redistribution circuit structure 220 by laminating or spin-coating.
- the insulation layer 240 encloses all the bumps 230 and has an exposed upper surface 244 .
- the insulation layer 240 is made from a high molecular weight polymer such as epoxy resin, polyimide (PI).
- a plurality of open windows 242 are formed in the insulation layer 240 either by performing photolithographic and etching processes or laser drilling.
- the open windows are formed where the bumps 230 are located.
- the open windows 242 pass through the insulation layer 240 and expose the bumps 230 .
- Conductive paste 250 is applied to the open windows 242 of the insulation layer 240 so that the conductive paste 250 is electrically connected to the bumps 230 .
- the conductive paste 250 can be a silver or copper containing resin, for example.
- a metallic layer 260 is formed over the insulation layer 240 by laminating, sputtering or electroplating.
- the metallic layer 260 can be a copper layer, for example.
- the metallic layer 260 is patterned to form a plurality of ball pads 262 over the conductive paste 250 by conducting photolithographic and etching processes.
- solder mask 270 is formed over the insulation layer 240 by net printing.
- the solder mask 270 has a plurality of open windows 272 that expose the ball pads 262 .
- a plurality of solder balls 280 are mounted onto the respective ball pads 262 .
- the wafer 210 , the redistribution circuit structure 220 and the insulation layer 240 are diced up to form a plurality of independent packages 200 .
- Each independent package 200 may further be mounted to the contact pads 292 on a printed circuit board 290 via the solder balls 280 so that a structure as shown in FIG. 9 is formed.
- the conductive paste 250 surrounds the bumps 230 and is in contact with the ball pads 262 , the bumps and the solder balls 280 are electrically connected together. Because the conductive paste 250 has fairly good extensibility, deformation between the chip 210 and the printed circuit board 290 caused by differential thermal expansion has little effect on the bumps 230 . Hence, bump breakage due to shear stress in a conventional design is avoided.
- the cutout package 200 occupies a relatively small volume and the sectional area of the package 200 is almost identical to the sectional area of the chip 210 .
- the bumps 230 are enclosed within the open windows 242 of the insulation layer 240 .
- overall thickness of the package 200 is also reduced.
- the chip and the substrate of the wafer level package structure are separately fabricated before being put together. Thus, production cost is further lowered.
- the smallest distance for joining solder balls onto a printed circuit board is between 300 ⁇ m to 500 ⁇ m.
- minimum distance of separation between bonding pads can be as small as 50 ⁇ m. Consequently, a redistribution layer is required to redistribute the contact points so that the printed circuit board has sufficient space for mounting necessary solder balls.
- the redistribution circuit structure aside from the one described in the aforementioned first embodiment, may include others as follows.
- FIG. 10 is a schematic cross-sectional view showing a wafer level package structure according to a second preferred embodiment of this invention.
- the insulation layer 340 is directly formed over the active surface 312 of the wafer 310 . Open windows in the insulation layer 340 expose the bonding pads 314 .
- the metallic layer 360 is patterned into a plurality of circuits 364 and a plurality of ball pads 362 . The ball pads are redistributed to suitable locations for bonding solder balls 380 .
- each opening 342 in the insulation layer 340 may be designed to be free of bumps so that the opening 342 is entirely filled by the conductive paste 350 .
- FIG. 11 is a schematic cross-sectional view showing a wafer level package structure according to a third preferred embodiment of this invention.
- bumps 330 are produced inside the open windows 342 of the insulation layer 340 . Because the bumps 330 are made of metal, electrical conductivity is greater than the conductive paste 350 . Hence, the addition of bumps has the advantage of increasing overall conductivity of the package 300 . Since the package has all the other components identical to the second embodiment, detailed description is omitted.
- FIG. 12 is a schematic cross-sectional view showing a wafer level package structure according to a fourth preferred embodiment of this invention.
- locations of bumps 430 may not correspond with the contact points of a printed circuit board (not shown).
- Circuit redistribution may be carried out during the fabrication of the metallic layer 460 so that ball pads 462 and contact points on the printed circuit board match.
- the ball pads 462 and conductive paste 450 are electrically connected together through the circuit lines 464 .
- each opening 442 in the insulation layer 440 may be designed to be free of bumps so that the opening 442 is entirely filled by the conductive paste 450 .
- circuit redistribution is carried out using either a redistribution circuit structure or a metallic layer so that all ball pads match the position of contact points on a printed circuit board while enough space is reserved between neighboring ball pads for mounting solder balls.
- the scope of application for this invention is not limited as such.
- the bonding pads on a chip may be designed in such a way that the locations of all the bonding pads match the contact points on a printed circuit board (not shown) exactly.
- FIG. 13 is a schematic cross-sectional view showing a wafer level package structure according to a fifth preferred embodiment of this invention.
- the bonding pads 514 are located in positions that correspond to the contact points on a printed circuit board, there is no need to fabricate a redistribution circuit structure on the active surface 512 of the chip 510 .
- the ball pads 562 are formed inside the open windows 542 of the insulation layer 540 above the conductive paste 550 and the solder balls 580 are mounted to the bonding pads 514 .
- a bump may form inside the opening 542 of the insulation layer 540 to increase electrical conductivity of the package.
- the wafer level packaging method of this invention can be applied so that the chip package can mount directly to a printed circuit board through solder balls.
- the open windows within the insulation layer may or may not contain bumps.
- the idea of putting conductive paste into the open windows of an insulation layer can have other applications such as in the fabrication of a substrate board.
- the invention at least has the following advantages:
- each bump is surrounded by conductive paste, electric current is able to pass from the bump to the solder ball via the glue. Because conductive paste has good extensibility, thermal stress caused by deformation between the chip and the circuit board caused by heat is annulled. Hence, contact failure due to bump breakage in a conventional package design is entirely avoided.
- the final cutout package has a relatively small volume, and the sectional area of the package is almost identical to the sectional area of the chip. Moreover, the bumps are enclosed inside the open windows of the insulation layer so that overall thickness of the package is reduced.
- the wafer level package structure and manufacturing procedure can reduce the production cost.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Wire Bonding (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
A chip structure comprises a wafer, an insulation layer, some conductive paste, a plurality of ball pads, a solder mask and a plurality of solder balls. The wafer has an active surface. The insulation layer is formed over the active surface of the wafer. The insulation layer has a plurality of open windows. The conductive paste fills the open windows. The ball pads are formed over the insulation layer in electrical connection with the conductive paste. The solder mask formed over the insulation layer. The solder mask exposes the ball pads. A solder ball is mounted to each ball pad.
Description
- This application is a divisional application, and claims the priority benefit of U.S. application Ser. No. 10/063,572, filed May 3, 2002.
- 1. Field of Invention
- The present invention relates to a wafer level package. More particularly, the present invention relates to a wafer level package capable of removing the effects due to a difference in thermal expansion coefficient between a chip and corresponding circuit board within the wafer level package.
- 2. Description of Related Art
- In this information proliferation age, the electronic equipment has become an indispensable tool in our daily life. Integrated circuit devices are incorporated into many types of products for commercial, educational, recreational and other uses. Following the rapid advance in electronic manufacturing technologies and the integration of powerful functions, all kinds of personalized products have been developed. In general, the development of miniaturized electronic products is the major trend. Thus, in the semiconductor industry, the trend is also towards the production of high-density packages. To produce high-density packages, chip scale package techniques are often employed. With such techniques, the ultimate size of a package differs not too much from the size of the enclosed chip. There are several production methods for forming a chip scale package, in which the most common method is the so-called wafer level packaging. As the name implies, the chip is fully packaged when the wafer is diced up into separate chips.
- To produce a wafer level package, a wafer comprising a plurality of chips with scribe lines cutting across the area between neighboring chips is provided. Thereafter, a redistribution layer is formed over the active surface of the wafer. Bumps are formed at various locations over the redistribution layer. Finally, the wafer is cut up into individual chips. The cutting process also cuts up the redistribution layer structures between neighboring chips to form independent flip chip packages such as the one shown in FIG. 1. FIG. 1 is a schematic cross-sectional side view of a conventional wafer level flip-chip package structure. As shown in FIG. 1, each flip-
chip package 100 includes a silicon chip 110, aredistribution layer structure 120 and a plurality of bumps 130. The silicon chip 110 has a multiple ofbonding pads 114 on theactive surface 112 of the chip 110. Theredistribution layer structure 120 is a layer formed over theactive surface 112 of the chip 110. Theredistribution layer 120 comprises an insulation layer 122 and a plurality of metallic circuit lines 124. The metallic circuit lines 124 criss-cross each other within the insulation layer 122 and connect electrically with thebonding pads 114. The bumps 130 are electrically connected to various metallic lines 124 at various locations above theredistribution circuit layer 120. - In general, a flip-
chip package 100 is mounted to asubstrate board 140. Thesubstrate board 140 has a plurality ofbump pads 144 and a plurality ofsolder ball pads 148. Thebump pads 144 are located on theupper surface 142 of thesubstrate board 140 while thesolder ball pads 148 are located on thelower surface 146 of thesubstrate board 140. A solder reflow process may be conducted by sprinkling a reflux agent (not shown) over thesubstrate board 140 and heating to join the bumps 130 on the flip-chip package 100 with thebump pads 144 on thesubstrate board 140. Thereafter,filler material 150 is deposited into the space between the flip-chip package 100 and thesubstrate board 140 so that the bumps 130 are entirely enclosed. A plurality ofsolder balls 160 is mounted to thesolder ball pads 148 on thesubstrate board 140. Through thesolder balls 160, thesubstrate board 140 may connect electrically with a printed circuit board (not shown). - Since the silicon chip 110 and the
substrate board 140 are made from different materials and hence each has different thermal expansion coefficient,filler material 150 must be inserted into the space between the chip 110 and thesubstrate 140 to prevent thermal stress resulting from heat cycles. Repeated thermal stress may lead to the breakup of bumps 130. However, because the gap between the chip 110 and thesubstrate 140 is very small, thefiller material 150 is actually passed into the space slowly through capillary effect. Hence, the fill-up process is not only time-consuming and costly, but the space between the flip-chip package 100 and thesubstrate 140 is very often not completely filled. Furthermore, one end of the bumps 130 joins up with theredistribution circuit layer 120 over the chip 110 while the opposite end of the bump 130 joins up with thebump pads 144 on thesubstrate 140. Thus, thermal stress between the chip 110 and thesubstrate 140 often leads to the production of a shear force that may break up the bump 130 in a lateral direction. - Accordingly, one object of the present invention is to provide a wafer level packaging structure and fabricating process capable of reducing production cost.
- A second object of this invention is to provide a wafer level package structure and fabricating process capable of minimizing shear stress due to a difference in thermal expansion coefficient between the wafer and a substrate board.
- To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a chip structure. The chip structure includes a wafer, an insulation layer, conductive paste, a plurality of ball pads, a solder mask and a plurality of solder balls. The chip has an active surface and the insulation layer is applied over the active surface of the chip. The insulation layer has a plurality of open windows. The conductive paste fills the open windows. The ball pads are formed over the insulation layer in electrical contact with the conductive paste. The solder mask covers the insulation layer but exposes the ball pads. The solder balls are mounted to the ball pads.
- According to one preferred embodiment of this invention, a redistribution circuit layer may form in the space between the insulation layer and the chip. The redistribution circuit layer includes an insulation layer and a plurality of metallic circuit lines. The metallic circuit lines criss-cross each other inside the insulation layer. The metallic circuit lines are electrically connected to the conductive paste and the chip. In addition, a bump may be inserted into the open windows so that the conductive paste is in electrical contact with the bump.
- This invention also provides a method of forming a wafer level package. First, a silicon wafer is provided. The wafer has an active surface. An insulation layer is formed over the active surface of the wafer. A plurality of open windows is formed in the insulation layer. Conductive paste is passed into the open windows. A metallic layer is formed over the insulation layer. The metallic layer is patterned to form a plurality of ball pads that connect electrically with the conductive paste. A solder mask that exposes the ball pads is formed over the insulation layer. Solder balls are implanted on the exposed ball pads. Finally, the wafer together with the insulation layer is diced up to form independent chip packages.
- One preferred embodiment of this invention, before forming the insulation layer over the active surface of the wafer, further includes forming a redistribution circuit layer over the active surface of the wafer. The insulation layer is next formed the redistribution circuit layer. The wafer further includes a plurality of bumps on the active surface positioned inside the opening of the insulation layer.
- In the wafer level package structure, since the bumps are surrounded by conductive paste, the bump and corresponding solder ball are electrically connected together through the conductive paste. Because the conductive paste has good extensibility, shear stress on the bumps due to thermal stress between the wafer and a printed circuit board is minimized. The diced up package occupies a relatively small space. In fact, the sectional area of the package is almost identical to the chip. Furthermore, all bumps are formed inside the open windows of the insulation layer. Hence, overall thickness of the individual package is reduced. In addition, according to the wafer level package manufacturing process of this invention, the chip and the substrate are fabricated separately and subsequently integrated together. This arrangement lowers the production cost of each package considerably.
- It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings,
- FIG. 1 is a schematic cross-sectional side view of a conventional wafer level flip-chip package structure;
- FIGS. 2 to 9 are schematic cross-sectional views showing the progression of steps for producing a wafer level package according to a first preferred embodiment of this invention;
- FIG. 10 is a schematic cross-sectional view showing a wafer level package structure according to a second preferred embodiment of this invention;
- FIG. 11 is a schematic cross-sectional view showing a wafer level package structure according to a third preferred embodiment of this invention;
- FIG. 12 is a schematic cross-sectional view showing a wafer level package structure according to a fourth preferred embodiment of this invention; and
- FIG. 13 is a schematic cross-sectional view showing a wafer level package structure according to a fifth preferred embodiment of this invention.
- Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
- FIGS. 2 to 9 are schematic cross-sectional views showing the progression of steps for producing a wafer level package according to a first preferred embodiment of this invention. First, as shown in FIG. 2, a
silicon wafer 210 comprising of a plurality ofchips 211 is provided (only a single chip is shown in FIG. 2). Thewafer 210 has anactive surface 212. A plurality ofbonding pads 214 is formed on theactive surface 212 of thewafer 210. The patternedwafer 210 also includes anactive side 213. The semiconductor device (not shown) andbonding pads 214 of thewafer 210 are located on theactive side 213. - A
redistribution circuit structure 220 is formed over the active surface 212 (that is, on theactive side 213 of the wafer 210). Theredistribution circuit structure 220 has aninsulation layer 222, a plurality ofmetallic circuit lines 224 and a plurality of contact points 226. The contact points 226 are exposed through theupper surface 228 of theredistribution circuit structure 220. Themetallic circuit lines 224 crisscross inside theinsulation layer 222. Bonding pads on thewafer 210 and the contact points 226 are electrically connected through the metallic circuit lines 224. A plurality ofbumps 230 is formed over the contact points 226 by net printing or photolithographic plating. Thebumps 230 are made from a material such as tin-silver-copper alloy, tin-bismuth alloy, tin-lead alloy, nickel gold alloy or gold. - As shown in FIG. 3, an
insulation layer 240 is formed over the upper surface 228 (theactive side 213 of the wafer 210) of theredistribution circuit structure 220 by laminating or spin-coating. Theinsulation layer 240 encloses all thebumps 230 and has an exposedupper surface 244. Theinsulation layer 240 is made from a high molecular weight polymer such as epoxy resin, polyimide (PI). - As shown in FIG. 4, a plurality of
open windows 242 are formed in theinsulation layer 240 either by performing photolithographic and etching processes or laser drilling. The open windows are formed where thebumps 230 are located. Theopen windows 242 pass through theinsulation layer 240 and expose thebumps 230.Conductive paste 250 is applied to theopen windows 242 of theinsulation layer 240 so that theconductive paste 250 is electrically connected to thebumps 230. Theconductive paste 250 can be a silver or copper containing resin, for example. - As shown in FIG. 5, a
metallic layer 260 is formed over theinsulation layer 240 by laminating, sputtering or electroplating. Themetallic layer 260 can be a copper layer, for example. - As shown in FIG. 6, the
metallic layer 260 is patterned to form a plurality ofball pads 262 over theconductive paste 250 by conducting photolithographic and etching processes. - As shown in FIG. 7, a
solder mask 270 is formed over theinsulation layer 240 by net printing. Thesolder mask 270 has a plurality ofopen windows 272 that expose theball pads 262. - As shown in FIG. 8, a plurality of
solder balls 280 are mounted onto therespective ball pads 262. Finally, thewafer 210, theredistribution circuit structure 220 and theinsulation layer 240 are diced up to form a plurality ofindependent packages 200. Eachindependent package 200 may further be mounted to thecontact pads 292 on a printedcircuit board 290 via thesolder balls 280 so that a structure as shown in FIG. 9 is formed. - In the aforementioned wafer level package structure, since the
conductive paste 250 surrounds thebumps 230 and is in contact with theball pads 262, the bumps and thesolder balls 280 are electrically connected together. Because theconductive paste 250 has fairly good extensibility, deformation between thechip 210 and the printedcircuit board 290 caused by differential thermal expansion has little effect on thebumps 230. Hence, bump breakage due to shear stress in a conventional design is avoided. - The
cutout package 200 occupies a relatively small volume and the sectional area of thepackage 200 is almost identical to the sectional area of thechip 210. In addition, thebumps 230 are enclosed within theopen windows 242 of theinsulation layer 240. Hence, overall thickness of thepackage 200 is also reduced. Furthermore, the chip and the substrate of the wafer level package structure are separately fabricated before being put together. Thus, production cost is further lowered. - According to current technological limits, the smallest distance for joining solder balls onto a printed circuit board is between 300 μm to 500 μm. However, minimum distance of separation between bonding pads can be as small as 50 μm. Consequently, a redistribution layer is required to redistribute the contact points so that the printed circuit board has sufficient space for mounting necessary solder balls. The redistribution circuit structure, aside from the one described in the aforementioned first embodiment, may include others as follows.
- FIG. 10 is a schematic cross-sectional view showing a wafer level package structure according to a second preferred embodiment of this invention. As shown in FIG. 10, the
insulation layer 340 is directly formed over theactive surface 312 of thewafer 310. Open windows in theinsulation layer 340 expose thebonding pads 314. Through photolithographic and etching processes, themetallic layer 360 is patterned into a plurality ofcircuits 364 and a plurality ofball pads 362. The ball pads are redistributed to suitable locations forbonding solder balls 380. Furthermore, each opening 342 in theinsulation layer 340 may be designed to be free of bumps so that theopening 342 is entirely filled by theconductive paste 350. Since bumps are not required, steps for fabricating bumps can be eliminated to reduce production cost. FIG. 11 is a schematic cross-sectional view showing a wafer level package structure according to a third preferred embodiment of this invention. In FIG. 11,bumps 330 are produced inside theopen windows 342 of theinsulation layer 340. Because thebumps 330 are made of metal, electrical conductivity is greater than theconductive paste 350. Hence, the addition of bumps has the advantage of increasing overall conductivity of thepackage 300. Since the package has all the other components identical to the second embodiment, detailed description is omitted. - FIG. 12 is a schematic cross-sectional view showing a wafer level package structure according to a fourth preferred embodiment of this invention. When an upstream manufacturer fabricates a
redistribution circuit structure 420, locations ofbumps 430 may not correspond with the contact points of a printed circuit board (not shown). Circuit redistribution may be carried out during the fabrication of themetallic layer 460 so thatball pads 462 and contact points on the printed circuit board match. Theball pads 462 andconductive paste 450 are electrically connected together through the circuit lines 464. Furthermore, each opening 442 in theinsulation layer 440 may be designed to be free of bumps so that theopening 442 is entirely filled by theconductive paste 450. - In all the aforementioned embodiments, circuit redistribution is carried out using either a redistribution circuit structure or a metallic layer so that all ball pads match the position of contact points on a printed circuit board while enough space is reserved between neighboring ball pads for mounting solder balls. However, the scope of application for this invention is not limited as such. In fact, the bonding pads on a chip may be designed in such a way that the locations of all the bonding pads match the contact points on a printed circuit board (not shown) exactly. FIG. 13 is a schematic cross-sectional view showing a wafer level package structure according to a fifth preferred embodiment of this invention. Since the
bonding pads 514 are located in positions that correspond to the contact points on a printed circuit board, there is no need to fabricate a redistribution circuit structure on theactive surface 512 of thechip 510. Theball pads 562 are formed inside theopen windows 542 of theinsulation layer 540 above theconductive paste 550 and thesolder balls 580 are mounted to thebonding pads 514. In addition, a bump may form inside theopening 542 of theinsulation layer 540 to increase electrical conductivity of the package. - Hence, it does not matter whether an upstream manufacturer has fabricated bumps on the chip package or not, the wafer level packaging method of this invention can be applied so that the chip package can mount directly to a printed circuit board through solder balls. Moreover, according to this invention, the open windows within the insulation layer may or may not contain bumps. In addition, aside from the aforementioned applications, the idea of putting conductive paste into the open windows of an insulation layer can have other applications such as in the fabrication of a substrate board.
- In conclusion, the invention at least has the following advantages:
- 1. Since each bump is surrounded by conductive paste, electric current is able to pass from the bump to the solder ball via the glue. Because conductive paste has good extensibility, thermal stress caused by deformation between the chip and the circuit board caused by heat is annulled. Hence, contact failure due to bump breakage in a conventional package design is entirely avoided.
- 2. The final cutout package has a relatively small volume, and the sectional area of the package is almost identical to the sectional area of the chip. Moreover, the bumps are enclosed inside the open windows of the insulation layer so that overall thickness of the package is reduced.
- 3. The wafer level package structure and manufacturing procedure can reduce the production cost.
- It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims (5)
16. A chip package structure, comprising:
a chip having an active side;
an insulation layer on the active side of the chip, wherein the insulation layer has a plurality of open windows that pass through the insulation layer;
a plurality of conductive paste plugs, wherein each of the conductive paste plugs is formed in the respective open window;
a patterned metallic layer with a plurality of ball pads on the insulation layer, wherein the ball pads are electrically connected to the conductive paste plugs;
a solder mask over the insulation layer to expose the ball pads; and
a plurality of solder balls, wherein each of the solder balls is mounted to the respective ball pad.
17. The chip package structure of claim 16 , wherein the structure further includes a redistribution circuit layer between the insulation layer and the chip, wherein the redistribution circuit layer comprises an insulation layer and a plurality of metallic circuit lines which criss-cross inside the insulation layer and connect electrically with the conductive paste plugs and the chip.
18. The chip package structure of claim 16 , wherein the structure also includes a plurality of bumps enclosed inside the open windows and connect electrically with the conductive paste plugs.
19. An insulation structure having at least one conductive paste plug therein to be installed inside a chip package structure, comprising:
an insulation layer on the active side of a chip, wherein the insulation layer has at least one open window; and
conductive paste that completely filling the open window.
20. The insulation structure of claim 19 , wherein the structure further includes at least one bump inside the open window to connect electrically with the conductive paste.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/065,034 US20030122253A1 (en) | 2001-12-28 | 2002-09-12 | Wafer levelpackaging and chip structure |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW090132737A TWI280641B (en) | 2001-12-28 | 2001-12-28 | Chip structure |
| TW90132737 | 2001-12-28 | ||
| US10/063,572 US6596560B1 (en) | 2001-12-28 | 2002-05-03 | Method of making wafer level packaging and chip structure |
| US10/065,034 US20030122253A1 (en) | 2001-12-28 | 2002-09-12 | Wafer levelpackaging and chip structure |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/063,572 Division US6596560B1 (en) | 2001-12-28 | 2002-05-03 | Method of making wafer level packaging and chip structure |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20030122253A1 true US20030122253A1 (en) | 2003-07-03 |
Family
ID=21680075
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/063,572 Expired - Lifetime US6596560B1 (en) | 2001-12-28 | 2002-05-03 | Method of making wafer level packaging and chip structure |
| US10/065,034 Abandoned US20030122253A1 (en) | 2001-12-28 | 2002-09-12 | Wafer levelpackaging and chip structure |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/063,572 Expired - Lifetime US6596560B1 (en) | 2001-12-28 | 2002-05-03 | Method of making wafer level packaging and chip structure |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US6596560B1 (en) |
| TW (1) | TWI280641B (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030222326A1 (en) * | 2002-06-03 | 2003-12-04 | Hiroko Koike | Terminal, semiconductor device, terminal forming method and flip chip semiconductor device manufactrring method |
| CN102456585A (en) * | 2010-10-25 | 2012-05-16 | 三星半导体(中国)研究开发有限公司 | Solder ball transferring tool and transferring method for narrow-interval solder ball attach |
| US9245862B1 (en) * | 2013-02-12 | 2016-01-26 | Amkor Technology, Inc. | Electronic component package fabrication method and structure |
Families Citing this family (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6762115B2 (en) * | 1998-12-21 | 2004-07-13 | Megic Corporation | Chip structure and process for forming the same |
| JP2001053178A (en) * | 1999-06-02 | 2001-02-23 | Japan Radio Co Ltd | Electronic component in which electronic circuit device is sealed and mounted on circuit board, and method of manufacturing the same |
| US6798073B2 (en) * | 2001-12-13 | 2004-09-28 | Megic Corporation | Chip structure and process for forming the same |
| US7180184B2 (en) * | 2002-11-22 | 2007-02-20 | Yu-Nung Shen | Conductive bump for semiconductor device and method for making the same |
| US7387827B2 (en) * | 2002-12-17 | 2008-06-17 | Intel Corporation | Interconnection designs and materials having improved strength and fatigue life |
| US7329861B2 (en) * | 2003-10-14 | 2008-02-12 | Micron Technology, Inc. | Integrally packaged imaging module |
| JP3953027B2 (en) * | 2003-12-12 | 2007-08-01 | ソニー株式会社 | Semiconductor device and manufacturing method thereof |
| US7446399B1 (en) * | 2004-08-04 | 2008-11-04 | Altera Corporation | Pad structures to improve board-level reliability of solder-on-pad BGA structures |
| US7189594B2 (en) * | 2004-09-10 | 2007-03-13 | Agency For Science, Technology And Research | Wafer level packages and methods of fabrication |
| US20060076681A1 (en) * | 2004-10-13 | 2006-04-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor package substrate for flip chip packaging |
| US7547969B2 (en) | 2004-10-29 | 2009-06-16 | Megica Corporation | Semiconductor chip with passivation layer comprising metal interconnect and contact pads |
| JP4452217B2 (en) * | 2005-07-04 | 2010-04-21 | 富士通マイクロエレクトロニクス株式会社 | Semiconductor device |
| US7397121B2 (en) * | 2005-10-28 | 2008-07-08 | Megica Corporation | Semiconductor chip with post-passivation scheme formed over passivation layer |
| US20070284758A1 (en) * | 2006-05-22 | 2007-12-13 | General Electric Company | Electronics package and associated method |
| US20090008764A1 (en) * | 2007-07-02 | 2009-01-08 | Hsin-Hui Lee | Ultra-Thin Wafer-Level Contact Grid Array |
| US7923845B2 (en) * | 2007-09-28 | 2011-04-12 | Oracle America, Inc. | Alignment features for proximity communication |
| KR101517598B1 (en) * | 2008-07-21 | 2015-05-06 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
| KR101652386B1 (en) * | 2009-10-01 | 2016-09-12 | 삼성전자주식회사 | Integrated circuit chip and method of manufacturing the same and flip chip package having the integrated chip and method of manufacturing the same |
| KR101113501B1 (en) * | 2009-11-12 | 2012-02-29 | 삼성전기주식회사 | Manufacturing method of semiconductor package |
| JP5532137B2 (en) * | 2010-08-18 | 2014-06-25 | 株式会社村田製作所 | ESD protection device |
| US8685761B2 (en) * | 2012-02-02 | 2014-04-01 | Harris Corporation | Method for making a redistributed electronic device using a transferrable redistribution layer |
| CN103579013B (en) * | 2012-07-23 | 2016-03-23 | 东莞市锐祥智能卡科技有限公司 | Two interface chip scolding tin is for gluing method and device thereof |
| KR102711421B1 (en) * | 2019-09-19 | 2024-09-30 | 삼성전자주식회사 | A semiconductor package |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5872051A (en) * | 1995-08-02 | 1999-02-16 | International Business Machines Corporation | Process for transferring material to semiconductor chip conductive pads using a transfer substrate |
| US6245594B1 (en) * | 1997-08-05 | 2001-06-12 | Micron Technology, Inc. | Methods for forming conductive micro-bumps and recessed contacts for flip-chip technology and method of flip-chip assembly |
| US6426241B1 (en) * | 1999-11-12 | 2002-07-30 | International Business Machines Corporation | Method for forming three-dimensional circuitization and circuits formed |
-
2001
- 2001-12-28 TW TW090132737A patent/TWI280641B/en not_active IP Right Cessation
-
2002
- 2002-05-03 US US10/063,572 patent/US6596560B1/en not_active Expired - Lifetime
- 2002-09-12 US US10/065,034 patent/US20030122253A1/en not_active Abandoned
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030222326A1 (en) * | 2002-06-03 | 2003-12-04 | Hiroko Koike | Terminal, semiconductor device, terminal forming method and flip chip semiconductor device manufactrring method |
| US7019405B2 (en) * | 2002-06-03 | 2006-03-28 | Shinko Electric Industries Co., Ltd. | Terminal, semiconductor device, terminal forming method and flip chip semiconductor device manufacturing method |
| CN102456585A (en) * | 2010-10-25 | 2012-05-16 | 三星半导体(中国)研究开发有限公司 | Solder ball transferring tool and transferring method for narrow-interval solder ball attach |
| US9245862B1 (en) * | 2013-02-12 | 2016-01-26 | Amkor Technology, Inc. | Electronic component package fabrication method and structure |
Also Published As
| Publication number | Publication date |
|---|---|
| US20030124768A1 (en) | 2003-07-03 |
| TWI280641B (en) | 2007-05-01 |
| US6596560B1 (en) | 2003-07-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6596560B1 (en) | Method of making wafer level packaging and chip structure | |
| KR100800478B1 (en) | Multilayer semiconductor package and manufacturing method thereof | |
| US7045391B2 (en) | Multi-chips bumpless assembly package and manufacturing method thereof | |
| US7338891B2 (en) | Semiconductor chip, mounting structure thereof, and methods for forming a semiconductor chip and printed circuit board for the mounting structure thereof | |
| EP0704895B1 (en) | Process for manufacturing semiconductor device and semiconductor wafer | |
| US8058100B2 (en) | Method for fabricating chip scale package structure with metal pads exposed from an encapsulant | |
| US5147210A (en) | Polymer film interconnect | |
| US5783870A (en) | Method for connecting packages of a stacked ball grid array structure | |
| US8952527B2 (en) | Semiconductor device and manufacturing method thereof | |
| US6489687B1 (en) | Semiconductor device and method of manufacturing the same, manufacturing device, circuit board, and electronic equipment | |
| US6667190B2 (en) | Method for high layout density integrated circuit package substrate | |
| EP1032041A2 (en) | Semiconductor device comprising an internal wiring pattern | |
| US20040021211A1 (en) | Microelectronic adaptors, assemblies and methods | |
| KR100969441B1 (en) | Printed circuit board mounted with semiconductor chip and manufacturing method | |
| JP2001319992A (en) | Wiring board, semiconductor device, and manufacturing method thereof | |
| US5863812A (en) | Process for manufacturing a multi layer bumped semiconductor device | |
| KR100345166B1 (en) | Wafer level stack package and method of fabricating the same | |
| US6596620B2 (en) | BGA substrate via structure | |
| WO2002007218A1 (en) | Multi-metal layer circuit | |
| KR100843705B1 (en) | Semiconductor chip package having metal bumps and manufacturing method thereof | |
| US20060097400A1 (en) | Substrate via pad structure providing reliable connectivity in array package devices | |
| US7045893B1 (en) | Semiconductor package and method for manufacturing the same | |
| US20080043447A1 (en) | Semiconductor package having laser-embedded terminals | |
| US6320127B1 (en) | Method and structure for reducing the incidence of voiding in an underfill layer of an electronic component package | |
| US7427558B2 (en) | Method of forming solder ball, and fabricating method and structure of semiconductor package using the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |