US20020197882A1 - Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates - Google Patents

Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates Download PDF

Info

Publication number
US20020197882A1
US20020197882A1 US09/885,587 US88558701A US2002197882A1 US 20020197882 A1 US20020197882 A1 US 20020197882A1 US 88558701 A US88558701 A US 88558701A US 2002197882 A1 US2002197882 A1 US 2002197882A1
Authority
US
United States
Prior art keywords
layer
nitrogen
forming
oxygen
annealing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/885,587
Other versions
US6503846B1 (en
Inventor
Hiroaki Niimi
James Chambers
Rajesh Khamankar
Douglas Grider
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US09/885,587 priority Critical patent/US6503846B1/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHAMBERS, JAMES J., KHAMANKAR, RAJESH, NIIMI, HIROAKI
Publication of US20020197882A1 publication Critical patent/US20020197882A1/en
Application granted granted Critical
Publication of US6503846B1 publication Critical patent/US6503846B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02321Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer
    • H01L21/02329Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of nitrogen
    • H01L21/02332Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of nitrogen into an oxide layer, e.g. changing SiO to SiON
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02126Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
    • H01L21/0214Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material containing Si, O, and at least one of H, N, C, F, or other non-metal elements, e.g. SiOC, SiOC:H or SiONC the material being a silicon oxynitride, e.g. SiON or SiON:H
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02321Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer
    • H01L21/02323Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of oxygen
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02337Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02337Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour
    • H01L21/0234Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour treatment by exposure to a plasma
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28185Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation with a treatment, e.g. annealing, after the formation of the gate insulator and before the formation of the definitive gate conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28202Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3143Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers
    • H01L21/3144Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers on silicon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/518Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material

Definitions

  • the present invention is related in general to the field of electronic systems and semiconductor devices and more specifically to the fabrication and processing of ultra-thin gate dielectric layers.
  • the scaling of the components in the lateral dimension requires vertical scaling as well so as to achieve adequate device performance.
  • This vertical scaling requires the thickness of the gate dielectric, commonly silicon dioxide (SiO2) to be reduced.
  • Thinning of the gate dielectric provides a smaller barrier to dopant diffusion from a poly-silicon gate structure (or metal diffusion from a metal gate structure) through the underlying dielectric, often resulting in devices with diminished electrical performance and reliability.
  • interfaces with their unwelcome electronic states and carrier traps may finally dominate the electrical characteristics.
  • silicon nitride As the gate dielectric layer instead of silicon dioxide.
  • Silicon nitride has a higher dielectric constant than typical thermally grown SiO2 and provides greater resistance to impurity diffusion.
  • the electrical properties of standard deposited silicon nitride films are far inferior to thermal oxides.
  • One approach for silicon nitride films as gate insulators employs an oxide layer between the nitride layer and the substrate; see Xie-wen Wang et al., “Highly Reliable Silicon Nitride Thin Films Made by Jet Vapor Deposition”, Japan J. Appl. Phys., vol.34, pp. 955-958, 1995. Unfortunately, this technique has numerous practical shortcomings.
  • Another approach of maintaining the benefit of the electrical properties of the oxide film while also getting the barrier properties of a nitride film is to incorporate nitrogen into a gate oxide layer.
  • this is accomplished by a nitrided oxide process involving ammonia to penetrate the gate oxide at temperatures in excess of 1000° C. Once the high temperature reaction has begun, it is difficult to control the concentration of the nitrogen incorporated into the gate oxide. Excessive nitrogen near the interface between the semiconductor substrate and the gate oxide can adversely affect the threshold voltage and degrade the channel mobility of the device due to charged interface traps associated with the nitrogen.
  • An embodiment of the present invention is a method of forming an ultra-thin dielectric layer, the method comprising the steps of: providing a substrate having a semiconductor surface; forming an oxygen-containing layer on the semiconductor surface; exposing the oxygen-containing layer to a nitrogen-containing plasma to create a uniform nitrogen distribution throughout the oxygen-containing layer; and re-oxidizing and annealing the layer to stabilize the nitrogen distribution, heal plasma-induced damage, and reduce interfacial defect density.
  • This annealing step is selected from a group of four re-oxidizing techniques:
  • annealing by a spike-like temperature rise preferably less than 1 s at 1000 to 1150° C.
  • nitrogen-comprising atmosphere preferably N2/O2 or N2O/H2
  • Another embodiment of the present invention is a method of forming a transistor having a conductive gate structure disposed on an ultra-thin gate dielectric layer, the method comprising the steps of: Providing a substrate having a semiconductor surface; providing an ultra-thin oxygen-containing dielectric layer, preferably SiO2 or an oxynitride, on the semiconductor surface; subjecting the dielectric layer to a nitrogen-containing plasma so that a uniform nitrogen distribution is created throughout the oxygen-containing layer; subjecting the nitrided oxygen-containing layer to an annealing and re-oxidation step selected from techniques listed above; and wherein the gate dielectric layer is comprised of the annealed dielectric layer having the uniform and stabilized nitrogen distribution.
  • the conductive gate structure is comprised of doped poly-silicon or a metal. Forming the source, drain and contacts completes the transistor.
  • Another embodiment of the present invention is a method of forming a capacitor having a capacitor dielectric comprising the steps of: Providing a substrate having a semiconductor surface; forming a first electrode over the semiconductor surface; providing an ultra-thin dielectric layer on the first electrode, the dielectric layer comprised of an oxide, preferably SiO2 or an oxynitride; subjecting the dielectric layer to a nitrogen-containing plasma so that nitrogen is uniformly distributed throughout the layer; annealing the dielectric layer; forming a second electrode on the dielectric layer; wherein the capacitor dielectric layer is comprised of the annealed dielectric layer having the uniform and stabilized nitrogen distribution.
  • FIGS. 1, 2 and 3 are schematic cross sections of an integrated circuit structure as it is fabricated following the flow of process steps 1 , 2 and 3 of the first embodiment of the invention.
  • FIG. 2 further indicates details of the nitridation process step.
  • FIG. 3 further indicates options and details of the re-oxidation and annealing process step.
  • FIG. 4 shows schematic cross sections of an integrated circuit structure as it is fabricated following the process flow of the second embodiment of the invention.
  • FIG. 5 shows schematic cross sections of an integrated circuit structure as it is fabricated following the process flow of the third embodiment of the invention.
  • FIG. 6 is a graph illustrating the amounts and locations of nitrogen and oxygen in a silicon dioxide layer, as they contribute to the nitridation technique of the invention.
  • FIG. 7 is a graph illustrating the amounts and locations of nitrogen and oxygen in an ultra-thin silicon dioxide layer for the optimized nitridation technique of the invention.
  • FIG. 8 is a temperature profile of the sequential H2/N2 and O2N2 annealing process of the invention.
  • FIG. 9A is a temperature profile of the conventional rapid thermal annealing process.
  • FIG. 9B is a temperature profile of the temperature “spike” annealing process of the invention.
  • FIG. 10 is a temperature profile of the rapid ammonia annealing process of the invention.
  • FIG. 11 is a temperature profile of the H2/N2O mixture annealing process of the invention.
  • the present invention is related to U.S. Pat. No. 6,136,654, issued on Oct. 24, 2000 (Kraft et al., “Method of Forming Thin Silicon Nitride or Silicon Oxynitride Gate Dielectrics”).
  • FIGS. 1, 2 and 3 illustrate the 3-step process flow of growing, nitriding, and annealing ultra-thin oxide layers according to the invention.
  • the following description is centered around two embodiments of the invention, the process features and the formation of a gate dielectric, the methods of the invention are not limited to gate dielectrics.
  • the embodiments can be used to form other layers required in the production of semiconductor devices.
  • the invention can be used to form the dielectric material in a capacitor structure, or to isolate conductive structures.
  • the semiconductor does not necessarily have to be silicon (n-type or p-type), but may be silicon germanium, gallium arsenide or another III-V compound, or another compound material used in semiconductor device manufacturing.
  • the substrate 101 is preferably a silicon substrate or an epitaxial silicon layer formed on a silicon substrate. It may generally be a substrate with a semiconductor surface 102 .
  • An insulating layer 103 is formed on surface 102 .
  • Layer 103 contains oxygen, and is preferably silicon dioxide SiO2.
  • Other oxygen-containing insulating materials for layer 103 include oxynitride and other insulators.
  • layer 103 is grown by the process step 104 of rapid thermal oxidation in a furnace. The preferred thickness range is between 0.8 and 2.0 nm. Consequently, layer 103 is classified as “ultra-thin”. While the following description of the invention also holds for deposited insulating layers 103 , the electrical quality of deposited ultra-thin oxygen-containing layers has so far been inferior to thermally grown layers.
  • the process step 204 of plasma nitridation of layer 103 is illustrated.
  • the oxygen-containing layer 103 is exposed to plasma 201 which contains nitrogen.
  • a preferred gas composition of the plasma is 75% helium and 25% nitrogen at a pressure of 20 to 80 mTorr.
  • the plasma nitrogen concentration may vary from 10% to 25%, with helium providing the balance. Instead of helium, neon or argon may be chosen.
  • a source of nitrogen is introduced into the plasma to form the nitrogen-containing plasma.
  • the source of nitrogen comprises a material selected from a group consisting of N2, NH3, NO, N2O, and a mixture thereof.
  • the plasma operates at 10 to 50 W for 10 to 60 s.
  • the substrate can be unbiased in which case the ionized substances are accelerated by the plasma potential (which is typically on the order of 20 V) and then implanted into the insulating surface.
  • a bias voltage can be applied to the substrate to further accelerate the ions from the plasma and implant them deeper into the insulating layer. Either a dc or a rf bias voltage can be used to bias the substrate.
  • the plasma nitridation process creates a uniform nitrogen distribution throughout layer 103 . Details about the method and the results are described in more detail in FIGS. 6 and 7.
  • the oxygen-containing insulating layer with uniform nitrogen distribution throughout is subjected to the process step 304 of annealing and re-oxidation, another important aspect of the present invention.
  • This annealing step 304 is selected from a group of four re-oxidizing techniques:
  • Step 310 Consecutive annealing in a mixture of H2 and N2, and the a mixture of O2 and N2. Detail described in FIG. 8.
  • Step 311 Annealing by a “spike”-like temperature rise in nitrogen-comprising atmosphere. Detail described in FIGS. 9A and 9B.
  • Step 312 Annealing by rapid thermal heating in ammonia of reduced pressure. Detail described in FIG. 10.
  • Step 313 Annealing in an oxidizer/hydrogen mixture (preferably a H2/N2O mixture). Detail described in FIG. 11.
  • any one of these four re-oxidation techniques of the present invention provides healing of the plasma-induced damage, stabilization of the nitrogen distribution, and reduction the interfacial defect density.
  • the reduced interface state density provides higher carrier mobility (for instance, electron mobility) in the channel of the transistor formed with the stabilized dielectric layer as gate dielectric.
  • Gate insulator 103 is formed on semiconductor substrate 101 (preferably a silicon substrate or a silicon epitaxial layer) preferably in a thermal growing process as described above.
  • the preferred result is an ultra-thin (about 0.8 to 2.0 nm thick) oxygen-containing layer such as silicon dioxide or oxynitride.
  • the substrate is subjected to a nitrogen-containing plasma 201 , provided by a nitrogen-containing source such as N2, NH3, NO, or N2O. This nitridation process results in a layer 301 having a uniform distribution of nitrogen throughout the oxygen-containing layer.
  • a conductive gate structure 402 is deposited and patterned on the gate dielectric layer 401 .
  • gate structure 402 is comprised of doped poly-silicon or metal.
  • source and drain of the transistor are formed, together with their respective contacts (not shown in FIG. 4).
  • the process flow of forming a capacitor having an ultra-thin capacitor dielectric layer is schematically shown.
  • a small portion of the integrated circuit provides first electrode 501 deposited over the semiconductor surface 502 of substrate 503 .
  • the dielectric layer 504 is then deposited over the first electrode 501 .
  • it is an ultra-thin silicon dioxide or oxynitride layer in the thickness range 0.8 to 2.0 nm.
  • the arrangement is subjected to an oxygen-containing plasma 505 , provided by a nitrogen-containing source such as N2, NH3, NO, or N2O. This nitridation process results in a layer 506 having a uniform distribution of nitrogen throughout the oxygen-containing layer.
  • a second electrode 507 is formed on the dielectric layer 506 , completing the fabrication of a capacitor with the ultra-thin dielectric layer 506 .
  • a preferred plasma of this invention is a mixture of 75% He and 25% nitrogen at a pressure of 20 to 80 mTorr, operated at an rf power of 100 to 300 W and a flow rate of 200 to 400 standard cm3/min for 10 to 60 s.
  • the SIMS profiles examples in FIG. 6 indicate, as expected, a practically uniform oxygen concentration in relatively thick oxide layers (profile 610 , uniform to a depth of about 1.7 nm) as well as ultra-thin layers (profile 611 , uniform to a depth of about 1.0 nm).
  • profile 610 a practically uniform oxygen concentration in relatively thick oxide layers
  • ultra-thin layers profile 611 , uniform to a depth of about 1.0 nm.
  • the observed oxygen uniformity is confirmed by profile 702 in FIG. 7.
  • the combination of the examples of uniform nitrogen and oxygen distributions of FIGS. 6 and 7 results in a homogeneous SiON distribution in ultra-thin oxide layers.
  • FIG. 8 illustrates the temperature-time sequence (not to scale) of the annealing and re-oxidation method using consecutively a mixture of H2 and N2 and then O2 and N2 according to the present invention.
  • This method is intended to heal plasma-induced damage after the nitrogen-containing plasma exposure of ultra-thin oxygen-containing layers (0.8 to 2.0 nm).
  • the N2/H2 mixture contains a maximum of 20% H2 (a successful concentration may only be 1%) with the balance N2, and the O2N2 mixture contains a maximum of 20% O2 with the balance N2.
  • the preferred exposure time 801 and 802 in FIG.
  • the preferred temperature 803 is selected between 600 and 1000° C., and for the O2/N2 mixture between 800 and 1000° C. It is essential that these two annealing steps are executed consecutively without substantial delay between them. Under these annealing conditions, plasma-induced damage of the layer can be healed, resulting in reduction of interfacial defect density and thus improvement of channel carrier mobility, the nitrogen distribution stabilized, and oxide-regrowth minimized.
  • FIGS. 9A and 9B compare the temperature-time sequences (not to scale) of the annealing and re-oxidation method of this invention using a “spike”-like temperature exposure in nitrogen-comprising gas with the conventional rapid thermal method. Both FIGS. 9A and 9B plot the temperature-time diagram of the process depicted.
  • temperature T 1 (designated 901 ) is between 600 and 1000° C.
  • time-span t 1 (designated 902 ) is between 5 and 60 s.
  • This method tends to result in a non-uniform nitrogen distribution in the oxide layer, with a nitrogen-containing portion close to the surface, and a nitrogen-deficient SiO2 or SiO portion at the interface to the semiconductor substrate.
  • the heating ramp 903 is not critical for this process.
  • the temperature “spike” process of the present invention uses a temperature up-ramp rate 910 of 25 to 200° C./s and a down-ramp rate 911 of 25 to 100° C./s.
  • the peak temperature T 2 of 1000 to 1150° C. is rapidly reached and rapidly departed from.
  • the time t 2 (designated 912 ) at the peak temperature is less than 1 s.
  • the nitrogen-comprising gas mixture is selected from a group consisting of O2/N2, O2He, O2Ne, O2Ar, and H2/N2O.
  • the O2N2 mixture contains a maximum of 20% O2 with the balance N2, and the H2/N2O mixture contains a maximum 20% H2 with the balance N2O.
  • undesirable interface states can be minimized, resulting in high channel carrier mobility; the nitrogen distribution is uniform and stabilized, with low if any excess oxide at the interface; and plasma-induced damage of the oxide layer is healed.
  • a nitrided oxide process involves ammonia to penetrate the gate oxide at temperatures in excess of 1000° C. Once the high temperature reaction has begun, it is difficult to control the concentration of the nitrogen incorporated into the gate oxide. Excessive nitrogen near the interface between the semiconductor substrate and the gate oxide can adversely affect the threshold voltage and degrade the channel mobility of the device through Coulomb effects of the fixed charge and interface trap charge associated with the nitrogen on the carriers within the channel region.
  • this invention uses ammonia for an annealing process of ultra-thin oxide layers under much different conditions.
  • the process is depicted in the temperature/time plot of FIG. 10.
  • the process operates at the temperature T 1 of only 600 to 1000° C. (designated 1001 in FIG. 10) for a time-span t 1 (designated 1002 ) of 5 to 60 s.
  • the up-ramp rate of 25 to 80° C./s is relatively fast.
  • the down-ramp rate is arbitrary.
  • the dry ammonia is operated at the reduced pressure of 2 to 50 Torr.
  • This ammonia annealing process stabilizes uniform nitrogen distribution (which would be more difficult to achieve in N2O gas). Further, it minimizes the plasma nitridation damage and the fixed interface state density and charges. The re-oxidation is negligible.
  • FIG. 11 illustrates the temperature/time sequence (not to scale) of the annealing and re-oxidation method using the oxidizer and hydrogen mixture of N2O and H2.
  • the N2O is replacing O2 in order to keep the re-oxidation rate at a minimum while stabilizing the nitrogen distribution.
  • the oxidizer and hydrogen mixture may also comprise NO and H2, or O2 and H2.
  • the preferred mixture contains 0.5 to 30% H2 (preferred content 1%) with the balance being N2O.
  • the anneal step in N2O and H2 comprises a time-span t 1 (designated as 1102 ) of 5 to 60 s at the temperature T 1 (designated as 1101 ) of 800 to 1000° C.
  • the oxidizer and hydrogen mixture is flowing at 1 to 20 standard liters/min at 2 to 50 Torr.
  • This oxidizer and hydrogen mixture stabilizes the nitrogen distribution in the ultra-thin oxide layer and creates low interface state density, resulting in higher carrier (especially electron) mobility in the transistor channel.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • General Chemical & Material Sciences (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Ceramic Engineering (AREA)
  • Plasma & Fusion (AREA)
  • Formation Of Insulating Films (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

An embodiment of the present invention is a method of forming an ultra-thin dielectric layer, the method comprising the steps of: providing a substrate having a semiconductor surface; forming an oxygen-containing layer on the semiconductor surface; exposing the oxygen-containing layer to a nitrogen-containing plasma to create a uniform nitrogen distribution throughout the oxygen-containing layer; and re-oxidizing and annealing the layer to stabilize the nitrogen distribution, heal plasma-induced damage, and reduce interfacial defect density.
This annealing step is selected from a group of four re-oxidizing techniques:
Consecutive annealing in a mixture of H2 and N2 (preferably less than 20% H2), and then a mixture of O2 and N2 (preferably less than 20% O2);
annealing by a spike-like temperature rise (preferably less than 1 s at 1000 to 1150° C.) in nitrogen-comprising atmosphere (preferably N2/O2 or N2O/H2);
annealing by rapid thermal heating in ammonia of reduced pressure (preferably at 600 to 1000° C. for 5 to 60 s);
annealing in an oxidizer/hydrogen mixture (preferably N2O with 1% H2) for 5 to 60 s at 800 to 1050° C.

Description

    FIELD OF THE INVENTION
  • The present invention is related in general to the field of electronic systems and semiconductor devices and more specifically to the fabrication and processing of ultra-thin gate dielectric layers. [0001]
  • DESCRIPTION OF THE RELATED ART
  • The trend in semiconductor technology to double the functional complexity of its products every 18 months (Moore's “law”), which is still valid today after having dominated the industry for the last three decades, has several implicit consequences. First, the cost per functional unit should drop with each generation of complexity so that the cost of the product with its doubled functionality would increase only slightly. Second, the higher product complexity should largely be achieved by shrinking the feature sizes of the chip components while holding the package dimensions constant; preferably, even the packages should shrink. Third, the increased functional complexity should be paralleled by an equivalent increase in reliability of the product. And fourth, but not least, the best financial profit rewards were held out for the ones who were ahead in the marketplace in reaching the complexity goal together with offering the most flexible products for application. [0002]
  • The scaling of the components in the lateral dimension requires vertical scaling as well so as to achieve adequate device performance. This vertical scaling requires the thickness of the gate dielectric, commonly silicon dioxide (SiO2) to be reduced. Thinning of the gate dielectric provides a smaller barrier to dopant diffusion from a poly-silicon gate structure (or metal diffusion from a metal gate structure) through the underlying dielectric, often resulting in devices with diminished electrical performance and reliability. In ultra-thin dielectric layers, interfaces with their unwelcome electronic states and carrier traps may finally dominate the electrical characteristics. [0003]
  • One way of reducing these problems is to use silicon nitride as the gate dielectric layer instead of silicon dioxide. Silicon nitride has a higher dielectric constant than typical thermally grown SiO2 and provides greater resistance to impurity diffusion. However, the electrical properties of standard deposited silicon nitride films are far inferior to thermal oxides. One approach for silicon nitride films as gate insulators employs an oxide layer between the nitride layer and the substrate; see Xie-wen Wang et al., “Highly Reliable Silicon Nitride Thin Films Made by Jet Vapor Deposition”, Japan J. Appl. Phys., vol.34, pp. 955-958, 1995. Unfortunately, this technique has numerous practical shortcomings. [0004]
  • Another approach of maintaining the benefit of the electrical properties of the oxide film while also getting the barrier properties of a nitride film is to incorporate nitrogen into a gate oxide layer. In known technology, this is accomplished by a nitrided oxide process involving ammonia to penetrate the gate oxide at temperatures in excess of 1000° C. Once the high temperature reaction has begun, it is difficult to control the concentration of the nitrogen incorporated into the gate oxide. Excessive nitrogen near the interface between the semiconductor substrate and the gate oxide can adversely affect the threshold voltage and degrade the channel mobility of the device due to charged interface traps associated with the nitrogen. [0005]
  • As described by S. V. Hattangady et al., “Controlled Nitrogen Incorporation at the Gate Oxide Surface”, Appl.Phys.Lett. vol. 66. p.3495, 1995, a high pressure and low power process provides nitrogen incorporation specifically at the gate/conductor interface. The long exposure time to the plasma increases the probability of charge-induced damage to the oxide and reduces the production throughput. [0006]
  • In U.S. Pat. No. 6,136,654, issued on Oct. 24, 2000 (Kraft et al., “Method of Forming Thin Silicon Nitride or Silicon Oxynitride Gate Dielectrics”), the SiO2 (or oxynitride) layer is subjected to a nitrogen-containing plasma so that the nitrogen is either incorporated into the SiO2 layer or forms a nitride layer at the surface of the substrate. The source of nitrogen in the plasma is comprised of a material consisting of N2, NH3, NO, N2O, or mixtures thereof. This method provides a non-uniform nitrogen distribution in the SiO2 layer and is applicable to relatively thick oxide layers (1 to 15 nm) ; it is not suitable for ultra-thin SiO2 layers (0.5 to 2 nm). [0007]
  • An urgent need has, therefore, arisen for a coherent, low-cost method of plasma nitridation and re-oxidation and damage healing of ultra-thin gate oxide layers. The method should further produce excellent electrical device performance, mechanical stability and high reliability. The fabrication method should be simple, yet flexible enough for different semiconductor product families and a wide spectrum of design and process variations. Preferably, these innovations should be accomplished without extending production cycle time, and using the installed equipment, so that no investment in new manufacturing machines is needed. [0008]
  • SUMMARY OF THE INVENTION
  • An embodiment of the present invention is a method of forming an ultra-thin dielectric layer, the method comprising the steps of: providing a substrate having a semiconductor surface; forming an oxygen-containing layer on the semiconductor surface; exposing the oxygen-containing layer to a nitrogen-containing plasma to create a uniform nitrogen distribution throughout the oxygen-containing layer; and re-oxidizing and annealing the layer to stabilize the nitrogen distribution, heal plasma-induced damage, and reduce interfacial defect density. [0009]
  • This annealing step is selected from a group of four re-oxidizing techniques: [0010]
  • Consecutive annealing in a mixture of H2 and N2 (preferably less than 20% H2), and then a mixture of O2 and N2 (preferably less than 20% O2); [0011]
  • annealing by a spike-like temperature rise (preferably less than 1 s at 1000 to 1150° C.) in nitrogen-comprising atmosphere (preferably N2/O2 or N2O/H2); [0012]
  • annealing by rapid thermal heating in ammonia of reduced pressure (preferably at 600 to 1000° C. for 5 to 60 s); [0013]
  • annealing in an oxidizer/hydrogen mixture (preferably N2O with 1% H2) for 5 to 60 s at 800 to 1050° C. [0014]
  • Another embodiment of the present invention is a method of forming a transistor having a conductive gate structure disposed on an ultra-thin gate dielectric layer, the method comprising the steps of: Providing a substrate having a semiconductor surface; providing an ultra-thin oxygen-containing dielectric layer, preferably SiO2 or an oxynitride, on the semiconductor surface; subjecting the dielectric layer to a nitrogen-containing plasma so that a uniform nitrogen distribution is created throughout the oxygen-containing layer; subjecting the nitrided oxygen-containing layer to an annealing and re-oxidation step selected from techniques listed above; and wherein the gate dielectric layer is comprised of the annealed dielectric layer having the uniform and stabilized nitrogen distribution. Preferably, the conductive gate structure is comprised of doped poly-silicon or a metal. Forming the source, drain and contacts completes the transistor. [0015]
  • Another embodiment of the present invention is a method of forming a capacitor having a capacitor dielectric comprising the steps of: Providing a substrate having a semiconductor surface; forming a first electrode over the semiconductor surface; providing an ultra-thin dielectric layer on the first electrode, the dielectric layer comprised of an oxide, preferably SiO2 or an oxynitride; subjecting the dielectric layer to a nitrogen-containing plasma so that nitrogen is uniformly distributed throughout the layer; annealing the dielectric layer; forming a second electrode on the dielectric layer; wherein the capacitor dielectric layer is comprised of the annealed dielectric layer having the uniform and stabilized nitrogen distribution. [0016]
  • It is a technical advantage of the present invention that it is equally applicable to NMOS and PMOS transistors with ultra-thin gate oxides. The invention is well suited for the continuing trend of device miniaturization. [0017]
  • The technical advances represented by the invention, as well as the aspects thereof, will become apparent from the following description of the preferred embodiments of the invention, when considered in conjunction with the accompanying drawings and the novel features set forth in the appended claims. [0018]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1, 2 and [0019] 3 are schematic cross sections of an integrated circuit structure as it is fabricated following the flow of process steps 1, 2 and 3 of the first embodiment of the invention.
  • FIG. 2 further indicates details of the nitridation process step. [0020]
  • FIG. 3 further indicates options and details of the re-oxidation and annealing process step. [0021]
  • FIG. 4 shows schematic cross sections of an integrated circuit structure as it is fabricated following the process flow of the second embodiment of the invention. [0022]
  • FIG. 5 shows schematic cross sections of an integrated circuit structure as it is fabricated following the process flow of the third embodiment of the invention. [0023]
  • FIG. 6 is a graph illustrating the amounts and locations of nitrogen and oxygen in a silicon dioxide layer, as they contribute to the nitridation technique of the invention. [0024]
  • FIG. 7 is a graph illustrating the amounts and locations of nitrogen and oxygen in an ultra-thin silicon dioxide layer for the optimized nitridation technique of the invention. [0025]
  • FIG. 8 is a temperature profile of the sequential H2/N2 and O2N2 annealing process of the invention. [0026]
  • FIG. 9A is a temperature profile of the conventional rapid thermal annealing process. [0027]
  • FIG. 9B is a temperature profile of the temperature “spike” annealing process of the invention. [0028]
  • FIG. 10 is a temperature profile of the rapid ammonia annealing process of the invention. FIG. 11 is a temperature profile of the H2/N2O mixture annealing process of the invention. [0029]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • The present invention is related to U.S. Pat. No. 6,136,654, issued on Oct. 24, 2000 (Kraft et al., “Method of Forming Thin Silicon Nitride or Silicon Oxynitride Gate Dielectrics”). [0030]
  • FIGS. 1, 2 and [0031] 3 illustrate the 3-step process flow of growing, nitriding, and annealing ultra-thin oxide layers according to the invention. The following description is centered around two embodiments of the invention, the process features and the formation of a gate dielectric, the methods of the invention are not limited to gate dielectrics. The embodiments can be used to form other layers required in the production of semiconductor devices. For example, the invention can be used to form the dielectric material in a capacitor structure, or to isolate conductive structures. Furthermore, the semiconductor does not necessarily have to be silicon (n-type or p-type), but may be silicon germanium, gallium arsenide or another III-V compound, or another compound material used in semiconductor device manufacturing.
  • In FIG. 1, the [0032] substrate 101 is preferably a silicon substrate or an epitaxial silicon layer formed on a silicon substrate. It may generally be a substrate with a semiconductor surface 102. An insulating layer 103 is formed on surface 102. Layer 103 contains oxygen, and is preferably silicon dioxide SiO2. Other oxygen-containing insulating materials for layer 103 include oxynitride and other insulators. Preferably, layer 103 is grown by the process step 104 of rapid thermal oxidation in a furnace. The preferred thickness range is between 0.8 and 2.0 nm. Consequently, layer 103 is classified as “ultra-thin”. While the following description of the invention also holds for deposited insulating layers 103, the electrical quality of deposited ultra-thin oxygen-containing layers has so far been inferior to thermally grown layers.
  • In FIG. 2, the [0033] process step 204 of plasma nitridation of layer 103 is illustrated. The oxygen-containing layer 103 is exposed to plasma 201 which contains nitrogen. A preferred gas composition of the plasma is 75% helium and 25% nitrogen at a pressure of 20 to 80 mTorr. The plasma nitrogen concentration may vary from 10% to 25%, with helium providing the balance. Instead of helium, neon or argon may be chosen. A source of nitrogen is introduced into the plasma to form the nitrogen-containing plasma. The source of nitrogen comprises a material selected from a group consisting of N2, NH3, NO, N2O, and a mixture thereof. The plasma operates at 10 to 50 W for 10 to 60 s. The substrate can be unbiased in which case the ionized substances are accelerated by the plasma potential (which is typically on the order of 20 V) and then implanted into the insulating surface. A bias voltage can be applied to the substrate to further accelerate the ions from the plasma and implant them deeper into the insulating layer. Either a dc or a rf bias voltage can be used to bias the substrate.
  • It is an important aspect of the present invention that the plasma nitridation process creates a uniform nitrogen distribution throughout [0034] layer 103. Details about the method and the results are described in more detail in FIGS. 6 and 7.
  • In FIG. 3, the oxygen-containing insulating layer with uniform nitrogen distribution throughout, designated [0035] 301, is subjected to the process step 304 of annealing and re-oxidation, another important aspect of the present invention. This annealing step 304 is selected from a group of four re-oxidizing techniques:
  • Step [0036] 310: Consecutive annealing in a mixture of H2 and N2, and the a mixture of O2 and N2. Detail described in FIG. 8.
  • Step [0037] 311: Annealing by a “spike”-like temperature rise in nitrogen-comprising atmosphere. Detail described in FIGS. 9A and 9B.
  • Step [0038] 312: Annealing by rapid thermal heating in ammonia of reduced pressure. Detail described in FIG. 10.
  • Step [0039] 313: Annealing in an oxidizer/hydrogen mixture (preferably a H2/N2O mixture). Detail described in FIG. 11.
  • Any one of these four re-oxidation techniques of the present invention provides healing of the plasma-induced damage, stabilization of the nitrogen distribution, and reduction the interfacial defect density. The reduced interface state density, in turn, provides higher carrier mobility (for instance, electron mobility) in the channel of the transistor formed with the stabilized dielectric layer as gate dielectric. [0040]
  • Referring to the embodiment of FIG. 4, the process flow of forming a transistor gate having an ultra-thin gate dielectric layer is schematically shown. [0041] Gate insulator 103 is formed on semiconductor substrate 101 (preferably a silicon substrate or a silicon epitaxial layer) preferably in a thermal growing process as described above. The preferred result is an ultra-thin (about 0.8 to 2.0 nm thick) oxygen-containing layer such as silicon dioxide or oxynitride. Next, the substrate is subjected to a nitrogen-containing plasma 201, provided by a nitrogen-containing source such as N2, NH3, NO, or N2O. This nitridation process results in a layer 301 having a uniform distribution of nitrogen throughout the oxygen-containing layer.
  • In order for [0042] dielectric layer 301 to be used as a transistor gate dielectric, a conductive gate structure 402 is deposited and patterned on the gate dielectric layer 401. Typically, gate structure 402 is comprised of doped poly-silicon or metal. Finally, source and drain of the transistor are formed, together with their respective contacts (not shown in FIG. 4).
  • Referring to the embodiment of FIG. 5, the process flow of forming a capacitor having an ultra-thin capacitor dielectric layer is schematically shown. A small portion of the integrated circuit provides [0043] first electrode 501 deposited over the semiconductor surface 502 of substrate 503. The dielectric layer 504 is then deposited over the first electrode 501. Preferably, it is an ultra-thin silicon dioxide or oxynitride layer in the thickness range 0.8 to 2.0 nm. The arrangement is subjected to an oxygen-containing plasma 505, provided by a nitrogen-containing source such as N2, NH3, NO, or N2O. This nitridation process results in a layer 506 having a uniform distribution of nitrogen throughout the oxygen-containing layer. A second electrode 507 is formed on the dielectric layer 506, completing the fabrication of a capacitor with the ultra-thin dielectric layer 506.
  • The formation of a uniform SiON layer by plasma nitridation according to this invention is shown in more detail in the examples of the Time-of-Flight Secondary Ion Mass Spectroscopy (ToF SIMS) profiles of FIGS. 6 and 7. In both figures, the nitrogen concentration (in %) is plotted as a function of depth (measured in nm) on the left hand side, and the oxygen concentration (in %) as a function of depth (in nm) on the right hand side. A preferred plasma of this invention is a mixture of 75% He and 25% nitrogen at a pressure of 20 to 80 mTorr, operated at an rf power of 100 to 300 W and a flow rate of 200 to 400 standard cm3/min for 10 to 60 s. [0044]
  • It has been observed that for relatively thick (2 to 3 nm) oxide layers, charged metastable nitrogen plasma ions create a top surface nitridation; see [0045] region 602 of curve 601 in FIG. 6. In contrast, for ultra-thin (0.8 to 2 nm) oxide layers, these charged metastable nitrogen ions create an interfacial nitridation, see region 604 of curve 603. For the nitrogen profile in ultra-thin SiO2 layers of FIG. 7, this effect is combined with the distribution of the neutral metastable nitrogen ions. These ions create a maximum of implanted nitrogen close to the surface. N2+ radical generation is suppressed. Consequently, the combined nitrogen profile 701 of these distributions exhibits an approximately uniform nitrogen concentration from the surface to a depth of about 1.5 nm, resulting in an homogeneous nitrogen distribution in the ultrathin SiO2 layer.
  • For the oxygen distribution, the SIMS profiles examples in FIG. 6 indicate, as expected, a practically uniform oxygen concentration in relatively thick oxide layers ([0046] profile 610, uniform to a depth of about 1.7 nm) as well as ultra-thin layers (profile 611, uniform to a depth of about 1.0 nm). For ultra-thin layers, the observed oxygen uniformity is confirmed by profile 702 in FIG. 7. The combination of the examples of uniform nitrogen and oxygen distributions of FIGS. 6 and 7 results in a homogeneous SiON distribution in ultra-thin oxide layers.
  • FIG. 8 illustrates the temperature-time sequence (not to scale) of the annealing and re-oxidation method using consecutively a mixture of H2 and N2 and then O2 and N2 according to the present invention. This method is intended to heal plasma-induced damage after the nitrogen-containing plasma exposure of ultra-thin oxygen-containing layers (0.8 to 2.0 nm). The N2/H2 mixture contains a maximum of 20% H2 (a successful concentration may only be 1%) with the balance N2, and the O2N2 mixture contains a maximum of 20% O2 with the balance N2. For each one of these mixtures, the preferred exposure time ([0047] 801 and 802 in FIG. 8) is between 5 and 60 s, the pressure 2 to 50 Torr, and the flow rate 1 to 20 standard liters/min. For the N2/H2 mixture, the preferred temperature 803 is selected between 600 and 1000° C., and for the O2/N2 mixture between 800 and 1000° C. It is essential that these two annealing steps are executed consecutively without substantial delay between them. Under these annealing conditions, plasma-induced damage of the layer can be healed, resulting in reduction of interfacial defect density and thus improvement of channel carrier mobility, the nitrogen distribution stabilized, and oxide-regrowth minimized.
  • FIGS. 9A and 9B compare the temperature-time sequences (not to scale) of the annealing and re-oxidation method of this invention using a “spike”-like temperature exposure in nitrogen-comprising gas with the conventional rapid thermal method. Both FIGS. 9A and 9B plot the temperature-time diagram of the process depicted. For the conventional rapid thermal process in FIG. 9A, temperature T[0048] 1 (designated 901) is between 600 and 1000° C., and the time-span t1 (designated 902) is between 5 and 60 s. This method tends to result in a non-uniform nitrogen distribution in the oxide layer, with a nitrogen-containing portion close to the surface, and a nitrogen-deficient SiO2 or SiO portion at the interface to the semiconductor substrate. The heating ramp 903 is not critical for this process.
  • In contrast, the temperature “spike” process of the present invention (FIG. 9B) uses a temperature up-[0049] ramp rate 910 of 25 to 200° C./s and a down-ramp rate 911 of 25 to 100° C./s. Thus, the peak temperature T2 of 1000 to 1150° C. is rapidly reached and rapidly departed from. The time t2 (designated 912) at the peak temperature is less than 1 s. The nitrogen-comprising gas mixture is selected from a group consisting of O2/N2, O2He, O2Ne, O2Ar, and H2/N2O. Preferably, the O2N2 mixture contains a maximum of 20% O2 with the balance N2, and the H2/N2O mixture contains a maximum 20% H2 with the balance N2O. With this annealing method, undesirable interface states can be minimized, resulting in high channel carrier mobility; the nitrogen distribution is uniform and stabilized, with low if any excess oxide at the interface; and plasma-induced damage of the oxide layer is healed.
  • As stated above, in known technology a nitrided oxide process involves ammonia to penetrate the gate oxide at temperatures in excess of 1000° C. Once the high temperature reaction has begun, it is difficult to control the concentration of the nitrogen incorporated into the gate oxide. Excessive nitrogen near the interface between the semiconductor substrate and the gate oxide can adversely affect the threshold voltage and degrade the channel mobility of the device through Coulomb effects of the fixed charge and interface trap charge associated with the nitrogen on the carriers within the channel region. [0050]
  • In contrast to the nitridation process of known technology, this invention uses ammonia for an annealing process of ultra-thin oxide layers under much different conditions. The process is depicted in the temperature/time plot of FIG. 10. The process operates at the temperature T[0051] 1 of only 600 to 1000° C. (designated 1001 in FIG. 10) for a time-span t1 (designated 1002) of 5 to 60 s. The up-ramp rate of 25 to 80° C./s is relatively fast. The down-ramp rate is arbitrary. The dry ammonia is operated at the reduced pressure of 2 to 50 Torr.
  • This ammonia annealing process stabilizes uniform nitrogen distribution (which would be more difficult to achieve in N2O gas). Further, it minimizes the plasma nitridation damage and the fixed interface state density and charges. The re-oxidation is negligible. [0052]
  • FIG. 11 illustrates the temperature/time sequence (not to scale) of the annealing and re-oxidation method using the oxidizer and hydrogen mixture of N2O and H2. Here, the N2O is replacing O2 in order to keep the re-oxidation rate at a minimum while stabilizing the nitrogen distribution. But in principle, the oxidizer and hydrogen mixture may also comprise NO and H2, or O2 and H2. The preferred mixture contains 0.5 to 30% H2 (preferred [0053] content 1%) with the balance being N2O.
  • As FIG. 11 shows, the anneal step in N2O and H2 comprises a time-span t[0054] 1 (designated as 1102) of 5 to 60 s at the temperature T1 (designated as 1101) of 800 to 1000° C. The oxidizer and hydrogen mixture is flowing at 1 to 20 standard liters/min at 2 to 50 Torr.
  • This oxidizer and hydrogen mixture stabilizes the nitrogen distribution in the ultra-thin oxide layer and creates low interface state density, resulting in higher carrier (especially electron) mobility in the transistor channel. [0055]
  • While this invention has been described in reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments. [0056]

Claims (17)

We claim:
1. A method for forming an integrated circuit structure, comprising the steps of:
providing a substrate having a semiconductor surface;
forming an oxygen-containing layer on said semiconductor surface;
forming a uniform nitrogen distribution throughout said oxygen-containing layer; and
re-oxidizing said layer by a spike-like nitrogen-comprising anneal step for healing plasma-induced damage, minimizing interfacial energy states, and avoiding silicon dioxide at the silicon interface.
2. The method according to claim 1 wherein said oxygen-containing layer is an ultra-thin silicon dioxide layer in the thickness range from 0.6 to 2.0 nm.
3. The method according to claim 1 wherein said oxygen-containing layer is an oxynitride layer.
4. The method according to claim 1 wherein said step of forming an oxide is a rapid thermal oxidation.
5. The method according to claim 1 wherein said nitrogen-comprising anneal step contains a gas mixture selected from a group consisting of O2/N2, O2He, O2Ne, O2Ar, and H2/N2O.
6. The method according to claim 5 wherein said O2/N2 mixture contains maximum 20% O2 with the balance N2, and said H2/N2O mixture contains maximum 20% H2 with the balance N2O.
7. The method according to claim 1 wherein said anneal step comprises less than 1 s at 1000 to 1150° C. in O2/N2 or H2/N2O.
8. The method according to claim 1 wherein the ramp rates of the temperature spike comprise an up-ramp of 25 to 200° C./s and a down ramp of 25 to 100° C./s.
9. The method according to claim 1 wherein said reduced interface state density provides higher carrier mobility in the channel of said transistor.
10. The method according to claim 1 wherein said integrated circuit structure includes a transistor having a conductive gate structure disposed on a gate dielectric layer;
wherein said dielectric layer, after annealing and re-oxidizing, forms said gate dielectric layer; and further comprising the step of:
forming said conductive gate structure upon said gate dielectric layer.
11. The method according to claim 10 wherein said conductive gate is comprised of doped poly-silicon.
12. The method according to claim 10 wherein said gate dielectric is an ultra-thin silicon dioxide layer.
13. The method according to claim 10 further comprising the steps of forming source and drain and their respective contacts to complete said transistor.
14. The method according to claim 1 wherein said integrated circuit structure includes a capacitor having a capacitor dielectric; and further comprising the steps of:
forming a first electrode over said substrate, said semiconductor surface present at said first electrode; and
forming a second electrode on said dielectric layer;
wherein said dielectric layer forms said capacitor dielectric.
15. An integrated circuit having a component as produced by the method of claim 1.
16. The circuit according to claim 15 wherein said component is a transistor.
17. The circuit according to claim 15 wherein said component is a capacitor.
US09/885,587 2001-06-20 2001-06-20 Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates Expired - Lifetime US6503846B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/885,587 US6503846B1 (en) 2001-06-20 2001-06-20 Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/885,587 US6503846B1 (en) 2001-06-20 2001-06-20 Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates

Publications (2)

Publication Number Publication Date
US20020197882A1 true US20020197882A1 (en) 2002-12-26
US6503846B1 US6503846B1 (en) 2003-01-07

Family

ID=25387257

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/885,587 Expired - Lifetime US6503846B1 (en) 2001-06-20 2001-06-20 Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates

Country Status (1)

Country Link
US (1) US6503846B1 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003096382A2 (en) * 2002-05-08 2003-11-20 Dana Corporation Methods and apparatus for plasma processing control
US20040107796A1 (en) * 2002-12-04 2004-06-10 Satyendra Kumar Plasma-assisted melting
US20050130448A1 (en) * 2003-12-15 2005-06-16 Applied Materials, Inc. Method of forming a silicon oxynitride layer
KR100620172B1 (en) 2002-12-30 2006-09-01 동부일렉트로닉스 주식회사 Method for improving membranous in gate oxide
US20060292844A1 (en) * 2005-06-27 2006-12-28 Applied Materials, Inc. Manufacturing method for two-step post nitridation annealing of plasma nitrided gate dielectric
US20070010103A1 (en) * 2005-07-11 2007-01-11 Applied Materials, Inc. Nitric oxide reoxidation for improved gate leakage reduction of sion gate dielectrics
US20070298622A1 (en) * 2004-11-05 2007-12-27 Hitachi Kokusai Electric Inc, Producing Method of Semiconductor Device
US20080305647A1 (en) * 2005-09-29 2008-12-11 Kabushiki Kaisha Toshiba Method for Manufacturing a Semiconductor Device
US7964514B2 (en) 2006-03-02 2011-06-21 Applied Materials, Inc. Multiple nitrogen plasma treatments for thin SiON dielectrics
CN113808939A (en) * 2020-06-15 2021-12-17 长鑫存储技术有限公司 Method for forming silicon dioxide film and method for forming metal gate

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6933248B2 (en) * 2000-10-19 2005-08-23 Texas Instruments Incorporated Method for transistor gate dielectric layer with uniform nitrogen concentration
US20050181625A1 (en) * 2001-09-28 2005-08-18 Grider Douglas T. Method for transistor gate dielectric layer with uniform nitrogen concentration
US20030080389A1 (en) * 2001-10-31 2003-05-01 Jerry Hu Semiconductor device having a dielectric layer with a uniform nitrogen profile
KR20030044394A (en) * 2001-11-29 2003-06-09 주식회사 하이닉스반도체 Method for fabricating semiconductor device with dual gate dielectric layer
US6610571B1 (en) * 2002-02-07 2003-08-26 Taiwan Semiconductor Manufacturing Company Approach to prevent spacer undercut by low temperature nitridation
US6660659B1 (en) * 2002-06-12 2003-12-09 Applied Materials, Inc. Plasma method and apparatus for processing a substrate
KR100464424B1 (en) * 2002-07-05 2005-01-03 삼성전자주식회사 Method for fabricating gate dielectrics with lowered device leakage current
WO2004009861A2 (en) * 2002-07-19 2004-01-29 Asm America, Inc. Method to form ultra high quality silicon-containing compound layers
US7294582B2 (en) * 2002-07-19 2007-11-13 Asm International, N.V. Low temperature silicon compound deposition
US6897131B2 (en) * 2002-09-20 2005-05-24 Applied Materials, Inc. Advances in spike anneal processes for ultra shallow junctions
US7092287B2 (en) * 2002-12-18 2006-08-15 Asm International N.V. Method of fabricating silicon nitride nanodots
JP4485754B2 (en) * 2003-04-08 2010-06-23 パナソニック株式会社 Manufacturing method of semiconductor device
US7345001B2 (en) * 2004-06-24 2008-03-18 Texas Instruments Incorporated Gate dielectric having a flat nitrogen profile and method of manufacture therefor
US7202186B2 (en) * 2003-07-31 2007-04-10 Tokyo Electron Limited Method of forming uniform ultra-thin oxynitride layers
US7405125B2 (en) * 2004-06-01 2008-07-29 Macronix International Co., Ltd. Tunnel oxynitride in flash memories
US7955646B2 (en) * 2004-08-09 2011-06-07 Applied Materials, Inc. Elimination of flow and pressure gradients in low utilization processes
US7253084B2 (en) * 2004-09-03 2007-08-07 Asm America, Inc. Deposition from liquid sources
US7966969B2 (en) * 2004-09-22 2011-06-28 Asm International N.V. Deposition of TiN films in a batch reactor
US7629267B2 (en) * 2005-03-07 2009-12-08 Asm International N.V. High stress nitride film and method for formation thereof
US20060270166A1 (en) * 2005-05-31 2006-11-30 Liang-Gi Yao Laser spike annealing for gate dielectric materials
US7268088B2 (en) * 2005-08-04 2007-09-11 Texas Instruments Incorporated Formation of low leakage thermally assisted radical nitrided dielectrics
US7704865B2 (en) * 2005-08-23 2010-04-27 Macronix International Co., Ltd. Methods of forming charge-trapping dielectric layers for semiconductor memory devices
US20070054048A1 (en) * 2005-09-07 2007-03-08 Suvi Haukka Extended deposition range by hot spots
WO2007075369A1 (en) * 2005-12-16 2007-07-05 Asm International N.V. Low temperature doped silicon layer formation
US7691757B2 (en) 2006-06-22 2010-04-06 Asm International N.V. Deposition of complex nitride films
KR100831570B1 (en) * 2006-12-27 2008-05-21 동부일렉트로닉스 주식회사 Flash memory device and method for manufacturing thereof
US7629256B2 (en) * 2007-05-14 2009-12-08 Asm International N.V. In situ silicon and titanium nitride deposition
US7851307B2 (en) 2007-08-17 2010-12-14 Micron Technology, Inc. Method of forming complex oxide nanodots for a charge trap
US8198184B2 (en) * 2008-09-30 2012-06-12 Texas Instruments Incorporated Method to maximize nitrogen concentration at the top surface of gate dielectrics
US8012876B2 (en) * 2008-12-02 2011-09-06 Asm International N.V. Delivery of vapor precursor from solid source
US7833906B2 (en) 2008-12-11 2010-11-16 Asm International N.V. Titanium silicon nitride deposition

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6001741A (en) * 1998-04-15 1999-12-14 Lucent Technologies Inc. Method for making field effect devices and capacitors with improved thin film dielectrics and resulting devices
US6184110B1 (en) * 1998-04-30 2001-02-06 Sharp Laboratories Of America, Inc. Method of forming nitrogen implanted ultrathin gate oxide for dual gate CMOS devices
US6228779B1 (en) * 1998-11-06 2001-05-08 Novellus Systems, Inc. Ultra thin oxynitride and nitride/oxide stacked gate dielectrics fabricated by high pressure technology
US6258730B1 (en) * 1999-02-09 2001-07-10 Advanced Micro Devices, Inc. Ultra-thin gate oxide formation using an N2O plasma
US6294442B1 (en) * 1999-12-10 2001-09-25 National Semiconductor Corporation Method for the formation of a polysilicon layer with a controlled, small silicon grain size during semiconductor device fabrication
US6933248B2 (en) * 2000-10-19 2005-08-23 Texas Instruments Incorporated Method for transistor gate dielectric layer with uniform nitrogen concentration

Cited By (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003096382A3 (en) * 2002-05-08 2004-07-15 Dana Corp Methods and apparatus for plasma processing control
WO2003096382A2 (en) * 2002-05-08 2003-11-20 Dana Corporation Methods and apparatus for plasma processing control
US20040107796A1 (en) * 2002-12-04 2004-06-10 Satyendra Kumar Plasma-assisted melting
KR100620172B1 (en) 2002-12-30 2006-09-01 동부일렉트로닉스 주식회사 Method for improving membranous in gate oxide
US20070087583A1 (en) * 2003-12-15 2007-04-19 Applied Materials, Inc. Method of forming a silicon oxynitride layer
US20050130448A1 (en) * 2003-12-15 2005-06-16 Applied Materials, Inc. Method of forming a silicon oxynitride layer
US7569502B2 (en) 2003-12-15 2009-08-04 Applied Materials, Inc. Method of forming a silicon oxynitride layer
US20070298622A1 (en) * 2004-11-05 2007-12-27 Hitachi Kokusai Electric Inc, Producing Method of Semiconductor Device
US7795156B2 (en) * 2004-11-05 2010-09-14 Hitachi Kokusai Electric Inc. Producing method of semiconductor device
US7429538B2 (en) 2005-06-27 2008-09-30 Applied Materials, Inc. Manufacturing method for two-step post nitridation annealing of plasma nitrided gate dielectric
US20060292844A1 (en) * 2005-06-27 2006-12-28 Applied Materials, Inc. Manufacturing method for two-step post nitridation annealing of plasma nitrided gate dielectric
US20070010103A1 (en) * 2005-07-11 2007-01-11 Applied Materials, Inc. Nitric oxide reoxidation for improved gate leakage reduction of sion gate dielectrics
US20080305647A1 (en) * 2005-09-29 2008-12-11 Kabushiki Kaisha Toshiba Method for Manufacturing a Semiconductor Device
US7772129B2 (en) * 2005-09-29 2010-08-10 Kabushiki Kaisha Toshiba Method for manufacturing a semiconductor device
US20110003481A1 (en) * 2005-09-29 2011-01-06 Kabushiki Kaisha Toshiba Method for manufacturing a semiconductor device
US8557717B2 (en) 2005-09-29 2013-10-15 Kabushiki Kaisha Toshiba Method for manufacturing a semiconductor device
US7964514B2 (en) 2006-03-02 2011-06-21 Applied Materials, Inc. Multiple nitrogen plasma treatments for thin SiON dielectrics
CN113808939A (en) * 2020-06-15 2021-12-17 长鑫存储技术有限公司 Method for forming silicon dioxide film and method for forming metal gate

Also Published As

Publication number Publication date
US6503846B1 (en) 2003-01-07

Similar Documents

Publication Publication Date Title
US6503846B1 (en) Temperature spike for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates
US6632747B2 (en) Method of ammonia annealing of ultra-thin silicon dioxide layers for uniform nitrogen profile
US6548366B2 (en) Method of two-step annealing of ultra-thin silicon dioxide layers for uniform nitrogen profile
US6610614B2 (en) Method for uniform nitridization of ultra-thin silicon dioxide layers in transistor gates
US6136654A (en) Method of forming thin silicon nitride or silicon oxynitride gate dielectrics
US6773999B2 (en) Method for treating thick and thin gate insulating film with nitrogen plasma
US7658973B2 (en) Tailoring nitrogen profile in silicon oxynitride using rapid thermal annealing with ammonia under ultra-low pressure
US6821873B2 (en) Anneal sequence for high-κ film property optimization
US5880040A (en) Gate dielectric based on oxynitride grown in N2 O and annealed in NO
US7429540B2 (en) Silicon oxynitride gate dielectric formation using multiple annealing steps
US7109559B2 (en) Nitrided ultra thin gate dielectrics
US7429538B2 (en) Manufacturing method for two-step post nitridation annealing of plasma nitrided gate dielectric
US20080090425A9 (en) Two-step post nitridation annealing for lower EOT plasma nitrided gate dielectrics
KR100645306B1 (en) Method of treating substrate
US20030111678A1 (en) CVD deposition of M-SION gate dielectrics
KR19980063857A (en) Thin silicon nitride or silicon oxynitride gate dielectric formation method
US7923360B2 (en) Method of forming dielectric films
JP2004048001A (en) Forming method of silicon nitride oxide/gate insulation film
US6780719B2 (en) Method for annealing ultra-thin, high quality gate oxide layers using oxidizer/hydrogen mixtures
US6642156B2 (en) Method for forming heavy nitrogen-doped ultra thin oxynitride gate dielectrics
US7476916B2 (en) Semiconductor device having a mis-type fet, and methods for manufacturing the same and forming a metal oxide film
WO2006009025A1 (en) Semiconductor device and semiconductor device manufacturing method
US20020187651A1 (en) Method for making a semiconductor device
US20040002183A1 (en) CVD deposition of M-ON gate dielectrics

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NIIMI, HIROAKI;CHAMBERS, JAMES J.;KHAMANKAR, RAJESH;REEL/FRAME:012185/0803

Effective date: 20010710

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12