US20020110980A1 - Method for forming capacitor of a dram having a wall protection structure - Google Patents

Method for forming capacitor of a dram having a wall protection structure Download PDF

Info

Publication number
US20020110980A1
US20020110980A1 US09/783,867 US78386701A US2002110980A1 US 20020110980 A1 US20020110980 A1 US 20020110980A1 US 78386701 A US78386701 A US 78386701A US 2002110980 A1 US2002110980 A1 US 2002110980A1
Authority
US
United States
Prior art keywords
dielectric layer
polysilicon
capacitor
wall structure
depositing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/783,867
Other versions
US6455371B1 (en
Inventor
Yu-Ju Yang
Yu-Hong Huang
Ching-ming Lee
Kuo-Yuh Yang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
United Microelectronics Corp
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/783,867 priority Critical patent/US6455371B1/en
Assigned to UNITED MICROELECTRONICS CORP reassignment UNITED MICROELECTRONICS CORP ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, CHING-MING, YANG, YU-JU, YANG, KUO-YUH, HUANG, Yu-hong
Publication of US20020110980A1 publication Critical patent/US20020110980A1/en
Application granted granted Critical
Publication of US6455371B1 publication Critical patent/US6455371B1/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes

Definitions

  • the invention relates to DRAM, and more particularly to a capacitor of a DRAM cell.
  • a DRAM cell is generally constituted of a metal-oxide-semiconductor (MOS) field effect transistor and a capacitor connected to the MOS field effect transistor.
  • MOS metal-oxide-semiconductor
  • the amount of storage capacitance in the limited area of a DRAM cell is very important in application.
  • a three-dimensional structure has been proposed to provide a stacked capacitor over a bit line (COB), and to increase a height of a storage node electrode constituted of a lower plate of the stacked capacitor.
  • a DRAM cell with a conventional COB structure is shown in FIG. 1.
  • a semiconductor substrate 100 is provided and thereon multitude of gate structure (word line) 120 are formed. Of course, there may be some source/drain regions and isolation device (not shown), such as field oxide, are formed in and on the semiconductor substrate 100 .
  • a tungsten silicide layer 130 is on the gate structures 120 and a first inter-polysilicon dielectric layer (IPD 1 ) 110 is deposited on the tungsten silicide layer 130 and the semiconductor substrate 100 .
  • a bit line structure 140 constituted of polysilicon deposited in and on the contact hole in the first inter-polysilicon dielectric layer 110 may be shown.
  • a second inter-polysilicon dielectric layer (IPD 2 ) 160 is subsequently deposited on the first inter-polysilicon dielectric layer 110 and the tungsten silicide layer 150 . Furthermore, a multitude of capacitor node structures 170 are constituted of polysilicon in and on the contact holds in both the first and the second inter-polysilicon layer ( 110 and 160 ).
  • capacitor node structures 170 are so protrudent that they are susceptible to the following cleaning process and removed out. The removal of the capacitor node structures may result in damages in some characteristics.
  • the capacitor node structures in a DRAM cell are formed between multitude of wall structures constituted of inter-polysilicon layer.
  • the capacitor node structures can be protected from water or mega-sonic flow during cleaning steps.
  • a method for forming capacitor of a dynamic random access memory cell comprises providing a substrate and the word line structures formed thereon.
  • a first dielectric layer is deposited on the substrate and the word line structures.
  • a first polysilicon layer is deposited to form bit line contacts and bit lines.
  • a second dielectric layer is formed on the first dielectric layer and the bit lines.
  • the partial second dielectric layer is removed to form at least a wall structure in the second dielectric layer.
  • the partial second dielectric layer and partial first dielectric layer are removed to form a capacitor contact opening.
  • a second polysilicon is deposited into the capacitor contact opening and on the wall structure and the second dielectric layer.
  • the partial second polysilicon is removed to form a capacitor node whereby a side-wall of the capacitor node is adjacent to the wall structure.
  • FIG. 1 is a cross-sectional schematic diagram illustrating a DRAM cell of a COB structure in accordance with the prior art.
  • FIGS. 2 A- 2 E are a series of cross-sectional schematic diagrams illustrating a DRAM cell of a COB structure manufactured in accordance with the present invention.
  • the semiconductor devices of the present invention are applicable to a board range of semiconductor devices and can be fabricated from a variety of semiconductor materials. While the invention is described in terms of a single preferred embodiment, those skilled in the art will recognize that many steps described below can be altered without departing from the spirit and scope of the invention.
  • a method for forming a memory device comprises providing a semiconductor substrate and thereon a plurality of gate structures formed.
  • a first dielectric layer is deposited on the semiconductor substrate and the gate structures.
  • the first dielectric layer is then etched to form a plurality of first contact openings.
  • a first polysilicon is deposited into the first contact openings and on the first dielectric layer to form a plurality of first contacts and first conductive lines on the first dielectric layer.
  • the first conductive lines are connected to the first contacts.
  • the second dielectric layer is etched to form at least a wall structure in the second dielectric layer.
  • the second dielectric layer and the first dielectric layer are etched to form a second contact opening.
  • a second polysilicon is deposited into the second opening and on the wall structure and the second dielectric layer.
  • the second polysilicon is planarized and the second polysilicon is etched to form a second conductive node whereby a side-wall of the second conductive node is adjacent to the wall structure.
  • FIGS. 2 A- 2 E One embodiment of the present invention is depicted in FIGS. 2 A- 2 E.
  • a semiconductor substrate 10 is provided and thereon a multitude of devices 12 , such as gate structures (word line), are formed. Of course, there may be some source/drain regions and isolation device (not shown), such as field oxide, are formed in and on the semiconductor substrate 10 .
  • a tungsten silicide layer 13 is on the gate structures 12 and then a first dielectric layer 11 , such as inter-polysilicon dielectric (IPD) or polycide, is deposited on the tungsten silicide layer 13 and the semiconductor substrate 10 .
  • IPD inter-polysilicon dielectric
  • conductive lines 14 such as bit lines, constituted of polysilicon deposited in and on the contact holes in the first dielectric layer 11 may be shown. Further, a tungsten silicide layer 15 is also formed on the conductive lines 14 .
  • a second dielectric layer 25 such as inter-polysilicon dielectric layer, is subsequently deposited over the first dielectric layer 11 and the tungsten silicide layer 15 .
  • the second dielectric layer 25 is constituted of a first portion 16 and a second portion 17 for the following illustrations.
  • the first portion 16 and the second portion 17 are the second dielectric layer 25 .
  • a mask of wall structures 18 is on the second portion 17 for forming a multitude of wall structures.
  • the second portion 17 of the second dielectric layer 25 are etched by using the mask of wall structures 18 as an etch mask.
  • a multitude of wall structures 19 are remained after etch of the second portion 17 .
  • the wall structures 19 are also constituted of the second dielectric layer 25 and protruded on the first portion 16 of the second dielectric layer 25 .
  • a pattern of capacitor contacts (not shown) is first transferred on the first portion 16 . Then the first portion 16 of the second dielectric layer 25 and the first dielectric layer 11 are etched to form some capacitor contact openings. Next, a polysilicon layer 20 , such as silicon nitride, is deposited into the capacitor contact openings, the wall structures 19 , and the first portion 16 of the second dielectric layer 25 to form the capacitor contacts 22 .
  • a polysilicon layer 20 such as silicon nitride
  • the polysilicon layer 20 is first planarized by the method of chemical mechanical polishing.
  • a pattern of capacitor node structures (not shown) is transferred on the polysilicon layer 20 and thereafter the polysilicon layer 20 is etched to form multitude of capacitor node structures 21 connected to the capacitor contacts 22 .
  • the wall structures 19 are parallel to and around the capacitor node structures 21 .
  • the wall structures 19 can protect the capacitor node structures 21 from water or mega-sonic flow during the subsequent clean step and further reduce the risk of removal of the capacitor node structures 21 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)

Abstract

The present invention provides a method for forming capacitor of a dynamic random access memory cell. The method comprises providing a substrate and the word line structures formed thereon. A first dielectric layer is deposited on the substrate and the word line structures. A first polysilicon layer is deposited to form bit line contacts and bit lines. A second dielectric layer is formed on the first dielectric layer and the bit lines. The partial second dielectric layer is removed to form at least a wall structure in the second dielectric layer. The partial second dielectric layer and partial first dielectric layer are removed to form a capacitor contact opening. A second polysilicon is deposited into the capacitor contact opening and on the wall structure and the second dielectric layer. The partial second polysilicon is removed to form a capacitor node whereby a side-wall of the capacitor node is adjacent to the wall structure.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The invention relates to DRAM, and more particularly to a capacitor of a DRAM cell. [0002]
  • 2. Description of the Prior Art [0003]
  • A DRAM cell is generally constituted of a metal-oxide-semiconductor (MOS) field effect transistor and a capacitor connected to the MOS field effect transistor. With the increase of an integration density, the occupied area of each memory cell in a plan is decreased. However, the amount of storage capacitance in the limited area of a DRAM cell is very important in application. Recently, a three-dimensional structure has been proposed to provide a stacked capacitor over a bit line (COB), and to increase a height of a storage node electrode constituted of a lower plate of the stacked capacitor. [0004]
  • A DRAM cell with a conventional COB structure is shown in FIG. 1. A [0005] semiconductor substrate 100 is provided and thereon multitude of gate structure (word line) 120 are formed. Of course, there may be some source/drain regions and isolation device (not shown), such as field oxide, are formed in and on the semiconductor substrate 100. A tungsten silicide layer 130 is on the gate structures 120 and a first inter-polysilicon dielectric layer (IPD 1) 110 is deposited on the tungsten silicide layer 130 and the semiconductor substrate 100. A bit line structure 140 constituted of polysilicon deposited in and on the contact hole in the first inter-polysilicon dielectric layer 110 may be shown. A second inter-polysilicon dielectric layer (IPD 2) 160 is subsequently deposited on the first inter-polysilicon dielectric layer 110 and the tungsten silicide layer 150. Furthermore, a multitude of capacitor node structures 170 are constituted of polysilicon in and on the contact holds in both the first and the second inter-polysilicon layer (110 and 160).
  • However, those [0006] capacitor node structures 170 are so protrudent that they are susceptible to the following cleaning process and removed out. The removal of the capacitor node structures may result in damages in some characteristics.
  • SUMMARY OF THE INVENTION
  • It is an object of the present invention to provide a method of protecting the capacitor structures of a DRAM cell. The capacitor node structures in a DRAM cell are formed between multitude of wall structures constituted of inter-polysilicon layer. [0007]
  • It is another object of the present invention to provide a method of reducing the removal of the capacitor structures during DRAM manufacture process. The capacitor node structures can be protected from water or mega-sonic flow during cleaning steps. [0008]
  • In the present invention, a method for forming capacitor of a dynamic random access memory cell. The method comprises providing a substrate and the word line structures formed thereon. A first dielectric layer is deposited on the substrate and the word line structures. A first polysilicon layer is deposited to form bit line contacts and bit lines. A second dielectric layer is formed on the first dielectric layer and the bit lines. The partial second dielectric layer is removed to form at least a wall structure in the second dielectric layer. The partial second dielectric layer and partial first dielectric layer are removed to form a capacitor contact opening. A second polysilicon is deposited into the capacitor contact opening and on the wall structure and the second dielectric layer. The partial second polysilicon is removed to form a capacitor node whereby a side-wall of the capacitor node is adjacent to the wall structure.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • A better understanding of the invention may be derived by reading the following detailed description with reference to the accompanying drawing wherein: [0010]
  • FIG. 1 is a cross-sectional schematic diagram illustrating a DRAM cell of a COB structure in accordance with the prior art; and [0011]
  • FIGS. [0012] 2A-2E are a series of cross-sectional schematic diagrams illustrating a DRAM cell of a COB structure manufactured in accordance with the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENT
  • The semiconductor devices of the present invention are applicable to a board range of semiconductor devices and can be fabricated from a variety of semiconductor materials. While the invention is described in terms of a single preferred embodiment, those skilled in the art will recognize that many steps described below can be altered without departing from the spirit and scope of the invention. [0013]
  • Furthermore, there is shown a representative portion of a semiconductor structure of the present invention in enlarged, cross-sections of the two dimensional views at several stages of fabrication. The drawings are not necessarily to scale, as the thickness of the various layers are shown for clarify of illustration and should not be interpreted in a limiting sense. Accordingly, these regions will have dimensions, including length, width and depth, when fabricated in an actual device. [0014]
  • In the present invention, a method for forming a memory device comprises providing a semiconductor substrate and thereon a plurality of gate structures formed. A first dielectric layer is deposited on the semiconductor substrate and the gate structures. The first dielectric layer is then etched to form a plurality of first contact openings. Next, a first polysilicon is deposited into the first contact openings and on the first dielectric layer to form a plurality of first contacts and first conductive lines on the first dielectric layer. The first conductive lines are connected to the first contacts. Next, the second dielectric layer is etched to form at least a wall structure in the second dielectric layer. The second dielectric layer and the first dielectric layer are etched to form a second contact opening. A second polysilicon is deposited into the second opening and on the wall structure and the second dielectric layer. The second polysilicon is planarized and the second polysilicon is etched to form a second conductive node whereby a side-wall of the second conductive node is adjacent to the wall structure. [0015]
  • One embodiment of the present invention is depicted in FIGS. [0016] 2A-2E. Shown in FIG. 2A, a semiconductor substrate 10 is provided and thereon a multitude of devices 12, such as gate structures (word line), are formed. Of course, there may be some source/drain regions and isolation device (not shown), such as field oxide, are formed in and on the semiconductor substrate 10. A tungsten silicide layer 13 is on the gate structures 12 and then a first dielectric layer 11, such as inter-polysilicon dielectric (IPD) or polycide, is deposited on the tungsten silicide layer 13 and the semiconductor substrate 10. Next, a multitude of conductive lines 14, such as bit lines, constituted of polysilicon deposited in and on the contact holes in the first dielectric layer 11 may be shown. Further, a tungsten silicide layer 15 is also formed on the conductive lines 14.
  • Referring to FIG. 2B, a second [0017] dielectric layer 25, such as inter-polysilicon dielectric layer, is subsequently deposited over the first dielectric layer 11 and the tungsten silicide layer 15. To be specific, in FIG. 2B, the second dielectric layer 25 is constituted of a first portion 16 and a second portion 17 for the following illustrations. In fact, the first portion 16 and the second portion 17 are the second dielectric layer 25. Next, a mask of wall structures 18 is on the second portion 17 for forming a multitude of wall structures.
  • Next, as a key step of the present invention depicted in FIG. 2C, the [0018] second portion 17 of the second dielectric layer 25 are etched by using the mask of wall structures 18 as an etch mask. A multitude of wall structures 19 are remained after etch of the second portion 17. The wall structures 19 are also constituted of the second dielectric layer 25 and protruded on the first portion 16 of the second dielectric layer 25.
  • Next, a pattern of capacitor contacts (not shown) is first transferred on the [0019] first portion 16. Then the first portion 16 of the second dielectric layer 25 and the first dielectric layer 11 are etched to form some capacitor contact openings. Next, a polysilicon layer 20, such as silicon nitride, is deposited into the capacitor contact openings, the wall structures 19, and the first portion 16 of the second dielectric layer 25 to form the capacitor contacts 22.
  • Next, referring to FIG. 2E, the polysilicon layer [0020] 20 is first planarized by the method of chemical mechanical polishing. A pattern of capacitor node structures (not shown) is transferred on the polysilicon layer 20 and thereafter the polysilicon layer 20 is etched to form multitude of capacitor node structures 21 connected to the capacitor contacts 22. To be specific, the wall structures 19 are parallel to and around the capacitor node structures 21. The wall structures 19 can protect the capacitor node structures 21 from water or mega-sonic flow during the subsequent clean step and further reduce the risk of removal of the capacitor node structures 21.
  • While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments. [0021]

Claims (9)

What is claimed is:
1. A method for forming a capacitor of a dynamic random access memory cell, said method comprising:
providing a substrate;
forming a plurality of word line structures on said substrate;
depositing a first dielectric layer on said substrate and said word line structures;
removing partial said first dielectric layer to form a plurality of bit line contact openings;
forming a first polysilicon layer into said bit line contact openings and on said first dielectric layer to form a plurality of bit line contacts in said first dielectric layer and a plurality of bit lines on said bit line contacts;
forming a second dielectric layer on said first dielectric layer and said bit lines;
removing partial said second dielectric layer to form at least a wall structure in said second dielectric layer;
removing partial said second dielectric layer and partial said first dielectric layer to form a capacitor contact opening;
depositing a second polysilicon into said capacitor contact opening and on said wall structure and said second dielectric layer; and
removing partial said second polysilicon to form a capacitor node whereby a side wall of said capacitor node is adjacent to said wall structure.
2. The method according to claim 1, wherein said word line structures comprise a tungsten silicide layer thereon.
3. The method according to claim 1, wherein said bit lines comprise a tungsten silicide layer thereon.
4. The method according to claim 1, wherein said first dielectric layer comprises an inter-polysilicon dielectric layer.
5. The method according to claim 1, wherein said second dielectric layer comprises an inter-polysilicon dielectric layer.
6. A method for forming a memory device, said method comprising:
providing a semiconductor substrate and thereon a plurality of gate structures formed;
depositing a first dielectric layer on said semiconductor substrate and said gate structures;
etching said first dielectric layer to form a plurality of first contact openings;
depositing a first polysilicon into said first contact openings and on said first dielectric layer to form a plurality of first contacts and first conductive lines on said first dielectric layer, said first conductive lines connected to said first contacts;
depositing a second dielectric layer on said first dielectric layer and said first conductive lines;
etching said second dielectric layer to form at least a wall structure in said second dielectric layer;
etching said second dielectric layer and said first dielectric layer to form a second contact opening;
depositing a second polysilicon into said second opening and on said wall structure and said second dielectric layer;
planarizing said second polysilicon; and
etching said second polysilicon to form a second conductive node whereby a side wall of said second conductive node is adjacent to said wall structure.
7. The method according to claim 6, wherein said first dielectric layer comprises depositing an inter-polysilicon dielectric layer.
8. The method according to claim 6, wherein said second dielectric layer comprises depositing an inter-polysilicon dielectric layer.
9. The method according to claim 6, wherein said planarizing step is implemented by the method of chemical mechanical polishing.
US09/783,867 2001-02-15 2001-02-15 Method for forming capacitor of a DRAM having a wall protection structure Expired - Fee Related US6455371B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/783,867 US6455371B1 (en) 2001-02-15 2001-02-15 Method for forming capacitor of a DRAM having a wall protection structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/783,867 US6455371B1 (en) 2001-02-15 2001-02-15 Method for forming capacitor of a DRAM having a wall protection structure

Publications (2)

Publication Number Publication Date
US20020110980A1 true US20020110980A1 (en) 2002-08-15
US6455371B1 US6455371B1 (en) 2002-09-24

Family

ID=25130646

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/783,867 Expired - Fee Related US6455371B1 (en) 2001-02-15 2001-02-15 Method for forming capacitor of a DRAM having a wall protection structure

Country Status (1)

Country Link
US (1) US6455371B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7375027B2 (en) 2004-10-12 2008-05-20 Promos Technologies Inc. Method of providing contact via to a surface

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7781819B2 (en) * 2001-05-31 2010-08-24 Samsung Electronics Co., Ltd. Semiconductor devices having a contact plug and fabrication methods thereof
KR100408410B1 (en) * 2001-05-31 2003-12-06 삼성전자주식회사 Semiconductor device having MIM capacitor and fabrication method thereof

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR960005251B1 (en) * 1992-10-29 1996-04-23 삼성전자주식회사 Manufacture of memory device
TW351016B (en) * 1997-11-25 1999-01-21 United Microelectronics Corp Manufacturing method of capacitor of D-RAMs
US6008084A (en) * 1998-02-27 1999-12-28 Vanguard International Semiconductor Corporation Method for fabricating low resistance bit line structures, along with bit line structures exhibiting low bit line to bit line coupling capacitance
US6255161B1 (en) * 2000-10-06 2001-07-03 Nanya Technology Corporation Method of forming a capacitor and a contact plug

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7375027B2 (en) 2004-10-12 2008-05-20 Promos Technologies Inc. Method of providing contact via to a surface

Also Published As

Publication number Publication date
US6455371B1 (en) 2002-09-24

Similar Documents

Publication Publication Date Title
CN110581103B (en) Semiconductor element and manufacturing method thereof
US5956587A (en) Method for crown type capacitor in dynamic random access memory
US5192703A (en) Method of making tungsten contact core stack capacitor
US7101783B2 (en) Method for forming bit-line of semiconductor device
US5240871A (en) Corrugated storage contact capacitor and method for forming a corrugated storage contact capacitor
US6200898B1 (en) Global planarization process for high step DRAM devices via use of HF vapor etching
KR100392210B1 (en) Embedded vertical dram cells and dual workfunction logic gates
KR20010087207A (en) Semiconductor integrated circuit device and the process of manufacturing the same
KR20000023044A (en) Method of manufacturing a semiconductor integrated circuit device
EP0512463A1 (en) Process for manufacturing dynamic random access memories
US5851878A (en) Method of forming a rugged polysilicon fin structure in DRAM
JP3640763B2 (en) Manufacturing method of capacitor of semiconductor memory device
KR100863780B1 (en) Method of producing semiconductor integrated circuit device and semiconductor integrated circuit device
US5874335A (en) Method of fabricating DRAM capacitors
US6352896B1 (en) Method of manufacturing DRAM capacitor
US6597033B1 (en) Semiconductor memory device and manufacturing method thereof
US6136646A (en) Method for manufacturing DRAM capacitor
US20020090792A1 (en) Method for forming inner-cylindrical capacitor without top electrode mask
US6455371B1 (en) Method for forming capacitor of a DRAM having a wall protection structure
US6479355B2 (en) Method for forming landing pad
US6130128A (en) Method of fabricating crown capacitor
US20020109169A1 (en) Capacitor of a DRAM having a wall protection structure
US6010932A (en) Fork-like memory structure for ULSI DRAM and method of fabrication
US6753252B2 (en) Contact plug formation for devices with stacked capacitors
US5879988A (en) Capacitor of a DRAM cell and method of making same

Legal Events

Date Code Title Description
AS Assignment

Owner name: UNITED MICROELECTRONICS CORP, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, YU-JU;HUANG, YU-HONG;LEE, CHING-MING;AND OTHERS;REEL/FRAME:011556/0703;SIGNING DATES FROM 20010117 TO 20010201

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20060924