US20020105362A1 - Generator of neuron transfer function and its derivative - Google Patents

Generator of neuron transfer function and its derivative Download PDF

Info

Publication number
US20020105362A1
US20020105362A1 US09/741,447 US74144700A US2002105362A1 US 20020105362 A1 US20020105362 A1 US 20020105362A1 US 74144700 A US74144700 A US 74144700A US 2002105362 A1 US2002105362 A1 US 2002105362A1
Authority
US
United States
Prior art keywords
output
transistors
neuron circuit
current
terminal connected
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/741,447
Other versions
US6429699B1 (en
Inventor
Bingxue Shi
Chun Lu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Winbond Electronics Corp
Original Assignee
Winbond Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Winbond Electronics Corp filed Critical Winbond Electronics Corp
Priority to US09/741,447 priority Critical patent/US6429699B1/en
Assigned to WINBOND ELECTRONICS CORP. reassignment WINBOND ELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LU, CHUN, SHI, BINGXUE
Application granted granted Critical
Publication of US6429699B1 publication Critical patent/US6429699B1/en
Publication of US20020105362A1 publication Critical patent/US20020105362A1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06NCOMPUTING ARRANGEMENTS BASED ON SPECIFIC COMPUTATIONAL MODELS
    • G06N3/00Computing arrangements based on biological models
    • G06N3/02Neural networks
    • G06N3/04Architecture, e.g. interconnection topology
    • G06N3/048Activation functions

Definitions

  • This invention relates to an artificial neural network (ANN), particularly to a neuron component and its activation function including the derivative.
  • ANN artificial neural network
  • One of the artificial neural networks' most important components is the neuron, whose performance and complexity greatly affect the whole net.
  • its activation function is found to be the sigmoid.
  • Most of the analog implementations have used differential pair for generating the required function.
  • both a non-linear function and its derivative are required.
  • Neurons that can meet the requirement have been presented. Most of these have voltage inputs and the current outputs.
  • an object of the invention is to provide a novel neuron circuit, which has current input and voltage outputs and is built with strong-inversion biased transistors, thereby realizing both a neuron activation function and its derivative.
  • Another object of the invention is to provide a novel neuron circuit, which enables threshold and gain factor adjustability and has high noise immunity.
  • Another object of the invention is to provide a novel neuron circuit, which is very beneficial to on-chip learning neural networks.
  • the neuron circuit comprises: a pair of transistors having a first common terminal connected to a first input voltage, a second common terminal connected to a first output, a first gate connected to a second input voltage, and a second gate connected to a third input voltage; a surface field-effect transistor having a first terminal and a third gate connected together to the first output, which is connected to a first current source, and a second terminal connected to a second current source; and a first differential pair of transistors, having a third common terminal connected to a third current source, a first gate connected to the first output, a second gate connected to a fourth input voltage, a first terminal connected to a first load to form a connecting point as a second output, and a second terminal connected to a second load; a second differential pair of transistors, having a fourth common terminal connected to the third current source, a third gate connected to the first gate
  • a neuron circuit design is the key point for the performance. In the invention with simple neuron circuit design, it can easily reach a requirement of errorless effect and decrease the time delay to within 1 ns.
  • the circuit also has a large dynamic range and a high noise immunity using the adjustable threshold and gain factor. Therefore, these features make it quite fit for hardware realization besides its programmability.
  • FIG. 1 is a schematic diagram of a neuron circuit of the invention
  • FIG. 2 a is a diagram of comparing a simulated neuron transfer function curve to a fitted sigmoid curve of FIG. 1;
  • FIG. 2 b is a diagram of a relative error curve of FIG. 2 a;
  • FIG. 3 a is a diagram of comparing a simulated derivative curve to the derivative curve of the simulated neuron of the invention
  • FIG. 3 b is a diagram of a relative error curve of FIG. 3 a ;
  • FIG. 4 is a diagram of simulated neuron transfer function curves with different thresholds of the invention.
  • FIG. 5 is a diagram of activation curves under different gains of the invention.
  • the invention provides a novel neuron circuit with adjustable threshold and gain factor and high noise immunity, which is very beneficial to on-chip learning neural networks.
  • the neuron circuit comprises: a pair of transistors M 1 , M 2 , a surface field-effect transistor Ms, and at least one differential pair composed of identical transistors M 3 , M 4 .
  • a pair of transistors M 1 , M 2 having a first common terminal A and a second common terminal B, a surface field-effect transistor Ms having a first terminal S and a gate Gs concurrently connected to the output B of the pair M 1 , M 2 , and at least one differential pair composed of identical transistors M 3 , M 4 , which one gate G 3 of identical transistors M 3 , M 4 is connected to the output B of the pair M 1 , M 2 and the other D is connected to a fixed input voltage V ref2 or V ref2 + ⁇ V, together with the active loads to realize the actual sigmoidal shaped non-linearity.
  • V out (1) outputs the sigmoidal transfer function. (V out (2) ⁇ V out (1)) realizes its approximate derivative.
  • V ref1 is carefully chosen so that both transistors M 1 and M 2 are working in their linear range.
  • the formed linear resistor R AB can be controlled by the gate voltage of both transistors V N and V p .
  • a surface field-effect transistor Ms which is a current-controlled transistor, is connected to the output of the frame 1 , and its gate current source of the transistor Ms is used to adjust the output voltage of the neuron circuit, wherein the output voltage is the desired sigmoidal transfer function.
  • a simple differential pair composed of identical transistors, for example M 3 and M 4 of the frame 2 , together with the active loads, for example Acs of the frame 2 , realize the actual sigmoidal shaped non-linearity.
  • One port of the differential pair is connected to point B and the other is connected to a fixed voltage V ref2 or V ref2 + ⁇ V.
  • I ref1 and I ref2 are fixed current sources. The referenced current directions are shown as the arrows in FIG. 1.
  • is the transconductance parameter for transistors M 3 and M 4 .
  • I AB I in +I ref1 .
  • V d V d0
  • V out (1) remains the low saturation voltage.
  • V B descends tardily and V out (1) increases slowly.
  • V d ⁇ V 1 V out reaches and remains the high saturation level.
  • FIG. 2( a ) shows the neuron transfer function and its fitted sigmoid curve. Their relative error is not more than 3% as shown in FIG. 2( b ).
  • V deriv is available by subtracting V out (1) from V out (2).
  • V deriv ⁇ VV′ out ⁇ V out ( V B ( I in ) ⁇ V ref2 + ⁇ V ) ⁇ V out ( V B ( I in ) ⁇ V ref2 ) V out (2) ⁇ V out (1) (2)
  • FIG. 3( a ) shows the derivative found by simulation of the circuitry in FIG. 1 and the derivative of the simulated neuron transfer function.
  • the solid line in FIG. 3( b ) shows that the relative error between them is less than 5%.
  • FIG. 4 shows the simulated neuron transfer functions with different thresholds.
  • Equation 5 shows that the bigger (V N ⁇ V P ) is, the less R AB is. That is, the less the slope of V B versus I in is. This means that V out1 increases more slowly, i.e. the gain factor is smaller.

Abstract

This invention relates to an artificial neural network (ANN), particularly to a neuron circuit and its activation function including the derivative. The neuron circuit capable of generating an adjustable sigmoid-like function and a good approximation of its derivative, comprises: a current generator for generating a current; a current-controlled transistor for changing an output voltage according to the current from the current generator; and at least one differential pair of transistors for generating the adjustable sigmoid-like function output and the good approximation of its derivative by the changed output voltage.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • This invention relates to an artificial neural network (ANN), particularly to a neuron component and its activation function including the derivative. [0002]
  • 2. Description of the Related Art [0003]
  • One of the artificial neural networks' most important components is the neuron, whose performance and complexity greatly affect the whole net. In many literatures, its activation function is found to be the sigmoid. Most of the analog implementations have used differential pair for generating the required function. In some cases, such as on-chip back-propagation learning, both a non-linear function and its derivative are required. Neurons that can meet the requirement have been presented. Most of these have voltage inputs and the current outputs. Since most of the applications employ current output synapses and voltage output neurons in order to enable the summation of those currents by simply connecting them together at the input of the neuron and to diverge signals from a neuron to a large quantity of synapses, these circuits a little bit inconvenient. In addition, some circuits are biased in the subthreshold region, so its driving capability is quite limited. [0004]
  • SUMMARY OF THE INVENTION
  • Therefore, an object of the invention is to provide a novel neuron circuit, which has current input and voltage outputs and is built with strong-inversion biased transistors, thereby realizing both a neuron activation function and its derivative. [0005]
  • Another object of the invention is to provide a novel neuron circuit, which enables threshold and gain factor adjustability and has high noise immunity. [0006]
  • Another object of the invention is to provide a novel neuron circuit, which is very beneficial to on-chip learning neural networks. [0007]
  • To realize the above and other objects, the invention provides a novel neuron circuit, which is very beneficial to on-chip learning neural networks. The neuron circuit comprises: a pair of transistors having a first common terminal connected to a first input voltage, a second common terminal connected to a first output, a first gate connected to a second input voltage, and a second gate connected to a third input voltage; a surface field-effect transistor having a first terminal and a third gate connected together to the first output, which is connected to a first current source, and a second terminal connected to a second current source; and a first differential pair of transistors, having a third common terminal connected to a third current source, a first gate connected to the first output, a second gate connected to a fourth input voltage, a first terminal connected to a first load to form a connecting point as a second output, and a second terminal connected to a second load; a second differential pair of transistors, having a fourth common terminal connected to the third current source, a third gate connected to the first gate of the first differential pair of transistors output, a fourth gate connected to a fifth input voltage, a third terminal connected to a third load to form a connecting point as a third output, and a fourth terminal connected to a fourth load. [0008]
  • In the neural network, a neuron circuit design is the key point for the performance. In the invention with simple neuron circuit design, it can easily reach a requirement of errorless effect and decrease the time delay to within 1 ns. The circuit also has a large dynamic range and a high noise immunity using the adjustable threshold and gain factor. Therefore, these features make it quite fit for hardware realization besides its programmability.[0009]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention will become apparent by referring to the following detailed description of a preferred embodiment with reference to the accompanying drawings, wherein: [0010]
  • FIG. 1 is a schematic diagram of a neuron circuit of the invention; [0011]
  • FIG. 2[0012] a is a diagram of comparing a simulated neuron transfer function curve to a fitted sigmoid curve of FIG. 1;
  • FIG. 2[0013] b is a diagram of a relative error curve of FIG. 2a;
  • FIG. 3[0014] a is a diagram of comparing a simulated derivative curve to the derivative curve of the simulated neuron of the invention;
  • FIG. 3[0015] b is a diagram of a relative error curve of FIG. 3a; and
  • FIG. 4 is a diagram of simulated neuron transfer function curves with different thresholds of the invention; [0016]
  • FIG. 5 is a diagram of activation curves under different gains of the invention.[0017]
  • DETAILED DESCRIPTION OF THE INVENTION
  • To realize the above and other objects, the invention provides a novel neuron circuit with adjustable threshold and gain factor and high noise immunity, which is very beneficial to on-chip learning neural networks. [0018]
  • Refer to FIG. 1, illustrating a neuron circuit of the invention. In FIG. 1, the neuron circuit comprises: a pair of transistors M[0019] 1, M2, a surface field-effect transistor Ms, and at least one differential pair composed of identical transistors M3, M4.
  • As shown in FIG. 1, a pair of transistors M[0020] 1, M2 having a first common terminal A and a second common terminal B, a surface field-effect transistor Ms having a first terminal S and a gate Gs concurrently connected to the output B of the pair M1, M2, and at least one differential pair composed of identical transistors M3, M4, which one gate G3 of identical transistors M3, M4 is connected to the output B of the pair M1, M2 and the other D is connected to a fixed input voltage Vref2 or Vref2+ΔV, together with the active loads to realize the actual sigmoidal shaped non-linearity.
  • In the proposed neuron circuit schematic, as shown in FIG. 1, V[0021] out(1) outputs the sigmoidal transfer function. (Vout(2)−Vout(1)) realizes its approximate derivative. In the dash frame 1, which functions as a current generator, Vref1 is carefully chosen so that both transistors M1 and M2 are working in their linear range. The formed linear resistor RAB can be controlled by the gate voltage of both transistors VN and Vp. A surface field-effect transistor Ms, which is a current-controlled transistor, is connected to the output of the frame 1, and its gate current source of the transistor Ms is used to adjust the output voltage of the neuron circuit, wherein the output voltage is the desired sigmoidal transfer function. In the case that the dash dot frame 2 outputs the desired sigmoidal transfer function while the dash dot frame 3 outputs its derivative, a simple differential pair composed of identical transistors, for example M3 and M4 of the frame 2, together with the active loads, for example Acs of the frame 2, realize the actual sigmoidal shaped non-linearity. One port of the differential pair is connected to point B and the other is connected to a fixed voltage Vref2 or Vref2+ΔV. Iref1 and Iref2 are fixed current sources. The referenced current directions are shown as the arrows in FIG. 1.
  • Assuming that M[0022] 3, M4 are operating in saturation and follow an ideal square law. Vs is the input differential voltage, i.e. Vd=VB−VD, then I d3 ( V d ) = ( I ref2 / 2 ) + ( ( β V d 4 I ref2 β - V d 2 ) / 4 ) ( 1 )
    Figure US20020105362A1-20020808-M00001
  • With [0023] V d0 2 I ref2 β V d - 2 I ref2 β V d1 .
    Figure US20020105362A1-20020808-M00002
  • Here β is the transconductance parameter for transistors M[0024] 3 and M4. IAB=Iin+Iref1. When Iin is small, Vd>Vd0, Vout(1) remains the low saturation voltage. As Iin increasing, VB descends tardily and Vout(1) increases slowly. When Vd<V1, Vout reaches and remains the high saturation level.
  • To verify that it operates correctly, the proposed circuit is simulated with HSPICE (Highly Optional Simulation Program Integrated Circuit Emphasis) in the art, using level [0025] 47 transistor models for a standard 1.2 μm CMOS process. FIG. 2(a) shows the neuron transfer function and its fitted sigmoid curve. Their relative error is not more than 3% as shown in FIG. 2(b).
  • Using the forward difference method, the approximate derivative voltage V[0026] deriv is available by subtracting Vout(1) from Vout(2).
  • V deriv ≡ΔVV′ out ≅V out(V B(I in)−V ref2 +ΔV)−V out(V B(I in)−V ref2)=V out(2)−V out(1)   (2)
  • Here ΔV is a fixed small value. FIG. 3([0027] a) shows the derivative found by simulation of the circuitry in FIG. 1 and the derivative of the simulated neuron transfer function. The solid line in FIG. 3(b) shows that the relative error between them is less than 5%.
  • The great power of an artificial neural network derives from its ability to be adapted to the unknown and changing environment. Therefore, good programmability is of fundamental importance. It is known that a sigmoid function can be given by [0028]
  • f(X)=1/(1+exp(−α(X·W)+Θ))
  • where X is the input matrix, W is the weight matrix, α is the gain factor and Θ is the bias weight vector. Different applications may need a difference between αand Θ. This can be realized by varying I[0029] ref1, VN and Vp.
  • When I[0030] ref1 changes, the bias weight also changes. As Iref1 increases, the current Iin needed to satisfy VB−Vref2>V d0 decreases, so the transfer curve shifts to the left. In the same way, when Iref1 decreases, the curve shifts to the right. FIG. 4 shows the simulated neuron transfer functions with different thresholds.
  • When both transistors M[0031] 1 and M2 are working in their linear range and their sizes are chosen in such a way that β12, the relation between the current IAB and VAB can be written as
  • I AB =I 1 +I 21 V AB[(V N −V T1)−(V p −|V T2|) ]  (4)
  • So, [0032]
  • R AB=1/{β1 V AB[(V N −V P)−(V T1 +|V T2|)]}  (5)
  • Equation 5 shows that the bigger (V[0033] N−VP) is, the less RAB is. That is, the less the slope of VB versus Iin is. This means that Vout1 increases more slowly, i.e. the gain factor is smaller.
  • Different transfer functions with various gain factors are described in FIG. 5. Note that the saturation levels of the sigmoid remain constant for different gain values, in contrast to most implementations in the prior art. This ensures that for different gain values, the input range of synapse in subsequent layer is completely used. [0034]
  • By utilizing the proposed neuron circuit that generates both an adjustable sigmoid-like function and a good approximation of its derivative has only a delay of within 1 ns in operation and speediness. Besides, the simple circuit composed of transistors as mentioned above, which works in the strong-inversion range, also has a large dynamic range and a high noise immunity. This is quite fit for hardware realization. [0035]
  • Although the present invention has been described in its preferred embodiment, it is not intended to limit the invention to the precise embodiment disclosed herein. Those who are skilled in this technology can still make various alterations and modifications without departing from the scope and spirit of this invention. Therefore, the scope of the present invention shall be defined and protected by the following claims and their equivalents. [0036]

Claims (11)

What is claimed is:
1. A neuron circuit, capable of generating an adjustable sigmoid-like function and a good approximation of its derivative, comprising:
a current generator for generating a current by the different input voltages;
a current-controlled transistor for changing an output voltage according to the current from the current generator; and
at least one differential pair of transistors for generating the adjustable sigmoid-like function output and the good approximation of its derivative by the changed output voltage.
2. The neuron circuit of claim 1, wherein the current generator is a complementary pair of transistors with different input voltages from the gate electrodes.
3. The neuron circuit of claim 1, wherein the current-controlled transistor is a surface field-effect transistor.
4. The neuron circuit of claim 1, wherein the differential pair of transistors are respectively connected to a load to form an identified side to each other.
5. The neuron circuit of claim 4, wherein the load is any active device.
6. A neuron circuit, comprising:
a pair of transistors having a first common terminal connected to a first input voltage, a second common terminal connected to a first output, a first gate connected to a second input voltage, and a second gate connected to a third input voltage;
a surface field-effect transistor having a first terminal and a third gate connected together to the first output, which is connected to a first current source, and a second terminal connected to a second current source;
a first differential pair of transistors, having a third common terminal connected to a third current source, a first gate connected to the first output, a second gate connected to a fourth input voltage, a first terminal connected to a first load to form a connecting point as a second output, and a second terminal connected to a second load; and
a second differential pair of transistors, having a fourth common terminal connected to the third current source, a third gate connected to the first gate of the first differential pair of transistors output, a fourth gate connected to a fifth input voltage, a third terminal connected to a third load to form a connecting point as a third output, and a fourth terminal connected to a fourth load.
7. The neuron circuit of claim 6, wherein the first differential pair of transistors and the second differential pair of transistors are identified in configuration.
8. The neuron circuit of claim 6, wherein both of the fourth input voltage and the fifth input voltage are constant values and have a fixed voltage difference.
9. The neuron circuit of claim 6, wherein the second output outputs a sigmoidal transfer function while the third output outputs an approximate derivative of the sigmoidal transfer function.
10. The neuron circuit of claim 6, wherein the second output outputs an approximate derivative of a sigmoidal transfer function while the third output outputs the sigmoidal transfer function.
11. The neuron circuit of claim 6, wherein all loads are identified and each comprises:
a first transistor, having a first terminal connected to an power voltage, a second terminal, and a gate connected to the second terminal; and
a second transistor, having a first terminal connected to the second terminal of the first transistor, a second terminal connected to the respective transistor of the corresponding differential pair of transistors, and a gate connected to the second terminal.
US09/741,447 2000-12-19 2000-12-19 Generator of neuron transfer function and its derivative Expired - Lifetime US6429699B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/741,447 US6429699B1 (en) 2000-12-19 2000-12-19 Generator of neuron transfer function and its derivative

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/741,447 US6429699B1 (en) 2000-12-19 2000-12-19 Generator of neuron transfer function and its derivative

Publications (2)

Publication Number Publication Date
US6429699B1 US6429699B1 (en) 2002-08-06
US20020105362A1 true US20020105362A1 (en) 2002-08-08

Family

ID=24980747

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/741,447 Expired - Lifetime US6429699B1 (en) 2000-12-19 2000-12-19 Generator of neuron transfer function and its derivative

Country Status (1)

Country Link
US (1) US6429699B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015193539A1 (en) * 2014-06-18 2015-12-23 Micro Analog Systems Oy Method and integrated circuit for temperature compensation of oscillator, and temperature-compensated oscillator unit

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6959109B2 (en) * 2002-06-20 2005-10-25 Identix Incorporated System and method for pose-angle estimation
US6664818B1 (en) * 2002-11-13 2003-12-16 Winbond Electronics Corporation Current controlled sigmoid neural circuit
US6809558B1 (en) * 2003-05-29 2004-10-26 Winbond Electronics Corporation Push-pull output neuron circuit
US7279988B1 (en) 2005-03-17 2007-10-09 Rf Micro Devices, Inc. Digital frequency locked loop and phase locked loop frequency synthesizer
EP2055152A4 (en) * 2006-08-17 2010-09-22 Koninkl Philips Electronics Nv Method and apparatus for reducing thermal stress in light-emitting elements
US9503017B1 (en) 2009-09-29 2016-11-22 Qorvo Us, Inc. Infrastructure-grade integrated voltage controlled oscillator (VCO) with linear tuning characteristics and low phase noise
TWI429195B (en) * 2010-12-08 2014-03-01 Ind Tech Res Inst Power circuit and dc to dc converter thereof

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB9123585D0 (en) * 1991-11-06 1992-01-02 Medical Res Council Silicon neuron
WO1996042050A1 (en) * 1995-06-09 1996-12-27 Siemens Aktiengesellschaft Circuit for comparing two electrical quantities provided by a first neuron mos field effect transistor and a reference source
US6229376B1 (en) * 1999-01-06 2001-05-08 Hendrik Mario Geysen Electronic array and methods
US6242988B1 (en) * 1999-09-29 2001-06-05 Lucent Technologies Inc. Spiking neuron circuit

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2015193539A1 (en) * 2014-06-18 2015-12-23 Micro Analog Systems Oy Method and integrated circuit for temperature compensation of oscillator, and temperature-compensated oscillator unit
CN106537781A (en) * 2014-06-18 2017-03-22 微型模拟系统公司 Method and integrated circuit for temperature compensation of oscillator, and temperature-compensated oscillator unit
EP3158644A4 (en) * 2014-06-18 2018-02-21 Micro Analog Systems OY Method and integrated circuit for temperature compensation of oscillator, and temperature-compensated oscillator unit

Also Published As

Publication number Publication date
US6429699B1 (en) 2002-08-06

Similar Documents

Publication Publication Date Title
EP0349007B1 (en) Semiconductor integrated circuit for neural network
US5010512A (en) Neural network having an associative memory that learns by example
US6429699B1 (en) Generator of neuron transfer function and its derivative
Babacan et al. FCS based memristor emulator with associative learning circuit application
JP2760543B2 (en) Multiple feedback circuit
US6876989B2 (en) Back-propagation neural network with enhanced neuron characteristics
US6275075B1 (en) Current comparator
Lu et al. Circuit design of an adjustable neuron activation function and its derivative
US20210216856A1 (en) Switched artificial synapse
Kothapalli Artificial neural networks as aids in circuit design
Churcher et al. Generic analog neural computation-the Epsilon chip
Jain Design and Simulation of Fuzzy System Using Two Stage CMOS Operational Amplifier.
Al-Ruwaihi CMOS analogue neurone circuit with programmable activation functions utilising MOS transistors with optimised process/device parameters
Soleimani et al. Design of current-mode modular programmable analog CMOS FLC
US5625752A (en) Artificial neural system with binary weighting by equal resistor network
US6809558B1 (en) Push-pull output neuron circuit
Azizian et al. Implementation of a programmable neuron in 0.35 μm CMOS process for multi-layer ANN applications
US20200034577A1 (en) Semiconductor device
Gupta et al. Asymmetric cross-coupled differential pair configuration to realize neuron activation function and its derivative
Archana et al. Design of CMOS current mode and voltage mode Winner Take all circuit on 180nm technology
Ghosh et al. OTA-based neural network architectures with on-chip tuning of synapses
Sasaki et al. A novel implementation of fuzzy logic controller using new meet operation
Haycock et al. Hardware implementation of a pulse-stream neural network
Lu et al. A programmable on-chip BP learning neural network with enhanced neuron characteristics
Varshavsky et al. Beta-CMOS artificial neuron and implementability limits

Legal Events

Date Code Title Description
AS Assignment

Owner name: WINBOND ELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHI, BINGXUE;LU, CHUN;REEL/FRAME:011385/0458

Effective date: 20001109

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12