US20020102774A1 - Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates - Google Patents

Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates Download PDF

Info

Publication number
US20020102774A1
US20020102774A1 US10/035,727 US3572701A US2002102774A1 US 20020102774 A1 US20020102774 A1 US 20020102774A1 US 3572701 A US3572701 A US 3572701A US 2002102774 A1 US2002102774 A1 US 2002102774A1
Authority
US
United States
Prior art keywords
gate
floating gate
erase
transistor
overlapping
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/035,727
Inventor
Dah-Bin Kao
Loc Hoang
Albert Wu
Tung-Yi Chan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Winbond Electronics Corp
Original Assignee
Winbond Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Winbond Electronics Corp filed Critical Winbond Electronics Corp
Priority to US10/035,727 priority Critical patent/US20020102774A1/en
Assigned to WINBOND ELECTRONICS CORPORATION reassignment WINBOND ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WU, ALBERT T., HOANG, LOC B., CHAN, TUNG-YI, KAO, DAH-BIN
Publication of US20020102774A1 publication Critical patent/US20020102774A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0416Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and no select transistor, e.g. UV EPROM
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention generally relates to memory cells and arrays, and, in particular, to flash memory cells and arrays.
  • non-volatile memory technologies have been disclosed in prior art.
  • U.S. Pat. No. 4,203,158 a non-volatile electrically alterable semiconductor memory devices is disclosed.
  • electrical alterability is achieved by Fowler-Nordheim tunneling of charges between a floating gate and the silicon substrate through a very thin dielectric.
  • the thin dielectric is an oxide layer with a thickness of less than 100 angstroms.
  • such a device requires a floating gate transistor and a separate select transistor for each storage site.
  • each storage site or cell is large due to the number of transistors required for each cell.
  • another disadvantage is the reliability and manufacturability problem associated with the thin oxide tunnel element between the substrate and the floating gate.
  • U.S. Pat. Nos. 4,274,012 and 4,599,706 seek to overcome the program of reliability and manufacturability of the thin oxide tunnel element by storing charges on a floating gate through the mechanism of Fowler-Nordheim tunneling of charges between the floating gate and other polysilicon gates.
  • the tunneling of charges would be through a relatively thick inter-polyoxide. Tunneling through thick oxide (thicker than the oxide layer disclosed in U.S. Pat. No. 4,203,158) is made possible by the locally enhanced field from the asperities on the surface of the polycrystalline silicon floating gate. Since the tunnel oxide is much thicker than that of the tunnel oxide between the floating gate and the substrate, the oxide layer is allegedly more reliable and manufacturable.
  • this type of device normally require three layers of polysilicon gates which makes manufacturing difficult.
  • voltage during programming is quite high and demands stringent control on the oxide integrity.
  • a select gate and a floating gate are formed on the surface portion of the substrate between a source region and the drain region also acting as a control gate through a gate oxide film. A part of a channel current is injected into the floating gate at the surface portion under the edge of the floating gate covered by the select gate.
  • U.S. Pat. No. 4,698,787 discloses a device that is programmable as if it were an EPROM and erasable like and EEPROM. Although such a device requires the use of only a single transistor for each cell, it is believed that it suffers from the requirement of high programming current which makes it difficult to utilize on-chip high voltage generation for programming and erasing. Further, it is believed that such a device requires tight distribution program/erase thresholds during device generation, which results in low manufacturability yield.
  • a split gate single transistor electrically programmable and erasable memory cell has a source, a drain with a channel region therebetween, defined on a substrate.
  • a first insulating layer is over the source, channel and drain regions.
  • a floating gate is positioned on top of the first insulation layer over a portion of the channel region and over a portion of the drain region.
  • a second insulating layer has a top wall which is over the floating gate, and a side wall which is adjacent thereto.
  • a control gate has a first portion which is over the first insulating layer and immediately adjacent to the side wall of the second insulating layer.
  • the control gate has a second portion which is over the top wall of the second insulating layer and is over the floating gate. Erasure of the cell is accomplished by the mechanism of Fowler-Nordheim tunneling from the floating gate through the second insulating layer to the control gate. Programming is accomplished by electrons from the source migrating through the channel region underneath the control gate and then by abrupt potential drop injecting through the first insulating layer into the floating gate.
  • U.S. Pat. No. 5,045,488 discloses a method for making an electrically programmable and erasable memory device having a re-crystallized floating gate.
  • a substrate is first defined.
  • a first layer of dielectric material is grown over the substrate.
  • a layer of polycrystalline silicon or amorphous silicon is deposited over the first layer.
  • the layer of silicon is covered with a protective material and is annealed to form re-crystallized silicon.
  • a portion of the protective material is removed to define a floating gate region.
  • Masking oxide is grown on the floating gate region.
  • the remainder of the protective material with the re-crystallized silicon thereunder is removed.
  • a second layer of dielectric material is formed over the floating gate and over the substrate, immediately adjacent to the floating gate.
  • a control gate is patterned and is formed. The drain and source regions are then defined in the substrate.
  • the scaling limit to the memory cell size of some of the above described split gate technologies can be partially attributed to the dual functional role of the control gate where the control gate serves both as the control gate as well as the erase gate.
  • the control gate operates as the erase gate
  • the voltage applied to the control gate can be as high as 14 volts.
  • the gate oxide must be greater than about 200 ⁇ . This gate oxide thickness requirement (under the control gate) limits the scaling of memory cells.
  • the present invention provides for a transistor structure having a dedicated erase gate where the transistor can be used as a memory cell.
  • the presently preferred embodiment of the transistor comprises a floating gate disposed on a substrate and having a control gate and an erase gate overlapping said floating gate, with drain and source regions doped on the substrate.
  • the gate oxide underneath the control gate can be made thinner and can have a thickness that is conducive to the scaling of the transistor.
  • the overall cell size of the transistor remains the same and the program and read operation can remain the same. Both the common source and buried bitline architecture can be used.
  • a memory circuit using the transistors of the present invention is disclosed as well for flash memory circuit applications.
  • An advantage of the present invention is that it provides a novel transistor structure that can be scaled without being limited by the structure of the transistor.
  • Another advantage of the present invention is that it provides a method for manufacturing such a transistor structure.
  • Yet another advantage of the present invention is that it provides a memory array using the transistors of the present invention.
  • Still another advantage of the present invention is that it provides a transistor structure having a dedicated erase gate without increasing the cell size of the transistor.
  • FIG. 1 illustrates a schematic of the transistor of the present invention
  • FIG. 2 illustrates the schematic for a pair of the transistors of the present invention
  • FIGS. 3 a - 3 d illustrate cross-sectional views of the transistor structure during various steps of the fabrication process
  • FIG. 4 illustrates an alternative embodiment of the floating gate
  • FIGS. 5 a - 5 d illustrate cross-sectional views of the transistor structure during various steps of an alternate fabrication process
  • FIG. 6 illustrates a circuit schematic for a memory circuit using the transistors of the present invention.
  • FIGS. 7 a - 7 f illustrate cross-sectional views of a structure during various steps of a fabrication process in forming a minute opening.
  • FIG. 1 illustrates the circuit symbol for a presently preferred transistor structure of the present invention having a drain terminal 10 , a source terminal 12 , a control gate 14 , an erase gate 16 , and a floating gate 18 .
  • Table 1 the general voltage levels for the respective operations are disclosed.
  • the drain terminal and erase gate are connected to ground, a 12 volt potential is applied to the source terminal and a 2 volt potential is applied to the control gate.
  • the floating gate is coupled to the high voltage provided at the source region, and hot carriers under the floating gate and the control gate are produced in the channel region and injected into the floating gate at the corner of the floating gate as indicated at 19 .
  • the source terminal and the erase gate are connected to ground, a 2 volt potential is applied to the drain terminal, and a 4 volt potential is applied to the control gate.
  • the drain and source terminal and the control gate are connected to ground and a 14 volt potential is applied to the erase gate.
  • electrons are removed from the floating gate to the erase gate through the Fowler-Nordheim tunneling process.
  • FIG. 2 illustrates a schematic diagram of a pair of transistors of the present invention.
  • FIG. 3 a illustrates a cross-sectional view of a substrate 40 having a first insulation layer 42 disposed thereon and having two floating gates, 44 and 46 , patterned over said first insulation layer 42 .
  • a source region 48 doped between said two floating gates 44 and 46 .
  • the processing steps for forming the structure illustrated in FIG. 3 a is commonly known and variations on the various aspects of the floating gate can be incorporated as well. For example, referring to FIG. 4, a floating gate having pointed edges 50 can be patterned and used in the present invention.
  • a second insulation layer 51 is grown or deposited over the structure of FIG. 3 a in order to insulate the floating gates from a second layer of polysilicon 52 deposited over the entire area.
  • the second poly-silicon layer 52 is patterned and etched to define the two control gates, 54 and 56 , and the erase gate 58 .
  • the respective drain regions, 58 and 60 are formed. The processing steps described above show the fabrication of the transistor pair illustrated in FIG. 2.
  • FIGS. 5 a - 5 d illustrate yet another processing method for fabricating the transistor pair shown in FIG. 2.
  • initial processing steps for fabricating the structure illustrated in FIG. 5 a are performed.
  • this structure there is a substrate 70 having floating gates, 72 and 74 respectively, disposed thereon and separated therefrom by a first insulation layer 71 .
  • control gates 76 and 78 disposed on top of and overlapping said floating gates 72 and 74 and separated therefrom by a second insulation layer 79 .
  • a region 80 between said floating gates 72 and 74 is doped as a source region. From this structure, referring to FIG.
  • a third insulation layer 82 is provided and blanketed over the entire structure to separate a third poly-silicon layer 84 from the rest of the structure.
  • this third poly-silicon layer is then patterned to be the erase gate 86 in the shape shown in the figure. After the erase gate 86 is etched, two regions of the substrate is doped to form the drain regions 88 and 90 . In this manner, the desired transistor structure is formed.
  • FIG. 5 d An alternate structure (FIG. 5 d ) can be etched from the structure shown in FIG. 5 b.
  • the erase gate 87 is etched in a manner that is about flush with the control gate 76 and 78 . After this etching step, drain regions 89 and 91 are formed.
  • Transistors of the present invention can be laid out in a memory array using the above described process.
  • FIG. 6 illustrates such a memory array using the transistor-pairs of the present invention.
  • data is received at the input buffer 94 and transmitted to the column address decoder 96 and row address decoder 98 . Based on the data received, it would be a read or write operation to the designated cells.
  • the row decoder controls the control gates through the word-lines (WLx), and controls the erase gates through the erase-lines (ELx), and the source regions through the source lines in response to the data received.
  • the column decoder likewise controls the drain lines.
  • a common erase line can be provided to erase the entire memory block to simplify the row address decoder.
  • the control circuit row and column decoders
  • the column decoder 96 senses the data stored in the active memory cells and these signals are sampled by the sense amplifier 95 and placed in the output buffer 97 for output.
  • Table 2 lists the operating voltages for each respective line for performing the desired operations.
  • One or more selected memory cells can be operated by properly applying the necessary voltage potential to the respective lines.
  • FIG. 7 a a structure having a substrate 100 , a first insulating layer 102 , a floating gate 104 , and a second polysilicon layer 106 is illustrated.
  • the floating gate 104 is made from a first polysilicon layer.
  • the second polysilicon layer 106 is laid over the floating gate 104 and the first insulating layer 102 over the substrate 100 .
  • a second insulation layer 108 is laid over the second polysilicon layer 106 .
  • a third polysilicon layer 110 also referred to as the sacrificial layer.
  • a photo-resist mask 112 is provided over selected areas of the second polysilicon layer 110 in such a manner to create the desired opening.
  • the thickness of the sacrificial polysilicon is chosen according to the desired dimension of the sub-minimum feature gap.
  • the third polysilicon layer 110 is etched to create the block structures indicated at 114 .
  • an oxide layer 116 is deposited over the entire area. Referring to FIG. 7 e, this oxide layer is etched to create spacers indicated at 118 - 121 . These spacers serve as the mask for creating the sub-minimum feature gap on the second polysilicon layer 106 .
  • the spacers are created from a well controlled process because of the etch selectivity between the insulation layer and the polysilicon layer.
  • the width of the ultimate gap or opening is determined by the width of the spacers and the gap in the sacrificial polysilicon layer.
  • the width of the spacer is in turn determined by the thickness of the deposited third insulation layer and the thickness of the underlying sacrificial layer.
  • the spacers are used as masks to allow a sub-minimum gap to be etched in the second polysilicon layer, taking advantage of the etch selectivity of polysilicon layer over the insulation layer which can be as high as 30 to 1 or 100 to 1.
  • the second insulation layer first deposited on the second polysilicon layer also serves an etch stop for the polysilicon etch.
  • the insulation layer can also be patterned to allow other patterns to be etched in the second polysilicon other than the small gap.
  • the structure indicated at 126 can be used as the select gate and the structure indicated at 128 can be used as the erase gate.
  • the material for the polysilicon layers and the sacrificial layer can be of any material (not limited to polysilicon) but they should have similar etching rates.
  • the material for the insulation layer can be of any material, it should have dissimilar etching rate from that of the polysilicon layer and the sacrificial layer.
  • the layer for creating the structures indicated at 128 and 106 can be referred to as a first layer.
  • the layer indicated at 108 and 109 can be referred to as a second layer.
  • the layer for creating the structures indicated at 114 can be referred to as a third layer.
  • the layer for creating the spacers indicated at 118 , 119 , 120 , and 121 can be referred to as the fourth layer.
  • these four layers may be deposited and etched on any underlying structure in any form or shape.
  • the first and third layers can be of any material and should have similar etching rate; the second and fourth layers can be of any material and should have similar etching rate.
  • the material for the first and third layers versus the material for the second and fourth layers should have highly dissimilar etching rates. Materials for these layers include and are not limited to polysilicon, oxide, nitride, and metal.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

A transistor structure having a dedicated erase gate where the transistor can be used as a memory cell is disclosed. The presently preferred embodiment of the transistor comprises a floating gate disposed on a substrate and having a control gate and an erase gate overlapping said floating gate, with drain and source regions doped on the substrate. By providing a dedicated erase gate, the gate oxide underneath the control gate can be made thinner and can have a thickness that is conducive to the scaling of the transistor. The overall cell size of the transistor remains the same and the program and read operation can remain the same. Both the common source and buried bitline architecture can be used, namely twin well or triple well architectures. A memory circuit using the transistors of the present invention is disclosed as well for flash memory circuit applications.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a divisional of and claims priority to co-pending U.S. patent application Ser. No. 09/256,265, filed Feb. 23, 1999, entitled, “Method And Apparatus For Split Gate Source Side Injection Flash Memory Cell And Array With Dedicated Erase Gates”.[0001]
  • FIELD OF THE INVENTION
  • The present invention generally relates to memory cells and arrays, and, in particular, to flash memory cells and arrays. [0002]
  • BACKGROUND OF THE INVENTION
  • Several non-volatile memory technologies have been disclosed in prior art. For example, in U.S. Pat. No. 4,203,158, a non-volatile electrically alterable semiconductor memory devices is disclosed. In that device, electrical alterability is achieved by Fowler-Nordheim tunneling of charges between a floating gate and the silicon substrate through a very thin dielectric. Typically, the thin dielectric is an oxide layer with a thickness of less than 100 angstroms. However, such a device requires a floating gate transistor and a separate select transistor for each storage site. Thus, necessarily, each storage site or cell is large due to the number of transistors required for each cell. Further, another disadvantage is the reliability and manufacturability problem associated with the thin oxide tunnel element between the substrate and the floating gate. [0003]
  • U.S. Pat. Nos. 4,274,012 and 4,599,706 seek to overcome the program of reliability and manufacturability of the thin oxide tunnel element by storing charges on a floating gate through the mechanism of Fowler-Nordheim tunneling of charges between the floating gate and other polysilicon gates. The tunneling of charges would be through a relatively thick inter-polyoxide. Tunneling through thick oxide (thicker than the oxide layer disclosed in U.S. Pat. No. 4,203,158) is made possible by the locally enhanced field from the asperities on the surface of the polycrystalline silicon floating gate. Since the tunnel oxide is much thicker than that of the tunnel oxide between the floating gate and the substrate, the oxide layer is allegedly more reliable and manufacturable. However, this type of device normally require three layers of polysilicon gates which makes manufacturing difficult. In addition, voltage during programming is quite high and demands stringent control on the oxide integrity. [0004]
  • In the non-volatile semiconductor memory disclosed in U.S. Pat. No. 4,616,340, a select gate and a floating gate are formed on the surface portion of the substrate between a source region and the drain region also acting as a control gate through a gate oxide film. A part of a channel current is injected into the floating gate at the surface portion under the edge of the floating gate covered by the select gate. [0005]
  • U.S. Pat. No. 4,698,787 discloses a device that is programmable as if it were an EPROM and erasable like and EEPROM. Although such a device requires the use of only a single transistor for each cell, it is believed that it suffers from the requirement of high programming current which makes it difficult to utilize on-chip high voltage generation for programming and erasing. Further, it is believed that such a device requires tight distribution program/erase thresholds during device generation, which results in low manufacturability yield. [0006]
  • In U.S. Pat. No. 5,023,694, floating gates with sharp edges are illustrated where the edges facilitate the tunneling of electrons between the floating gate and the control gate. [0007]
  • In U.S. Pat. No. 5,029,130, a split gate single transistor electrically programmable and erasable memory cell is disclosed. The single transistor has a source, a drain with a channel region therebetween, defined on a substrate. A first insulating layer is over the source, channel and drain regions. A floating gate is positioned on top of the first insulation layer over a portion of the channel region and over a portion of the drain region. A second insulating layer has a top wall which is over the floating gate, and a side wall which is adjacent thereto. A control gate has a first portion which is over the first insulating layer and immediately adjacent to the side wall of the second insulating layer. The control gate has a second portion which is over the top wall of the second insulating layer and is over the floating gate. Erasure of the cell is accomplished by the mechanism of Fowler-Nordheim tunneling from the floating gate through the second insulating layer to the control gate. Programming is accomplished by electrons from the source migrating through the channel region underneath the control gate and then by abrupt potential drop injecting through the first insulating layer into the floating gate. [0008]
  • U.S. Pat. No. 5,045,488 discloses a method for making an electrically programmable and erasable memory device having a re-crystallized floating gate. In that method, a substrate is first defined. A first layer of dielectric material is grown over the substrate. A layer of polycrystalline silicon or amorphous silicon is deposited over the first layer. The layer of silicon is covered with a protective material and is annealed to form re-crystallized silicon. A portion of the protective material is removed to define a floating gate region. Masking oxide is grown on the floating gate region. The remainder of the protective material with the re-crystallized silicon thereunder is removed. A second layer of dielectric material is formed over the floating gate and over the substrate, immediately adjacent to the floating gate. A control gate is patterned and is formed. The drain and source regions are then defined in the substrate. [0009]
  • The scaling limit to the memory cell size of some of the above described split gate technologies can be partially attributed to the dual functional role of the control gate where the control gate serves both as the control gate as well as the erase gate. When the control gate operates as the erase gate, the voltage applied to the control gate can be as high as 14 volts. Under such scenario, in order for the memory cell to behave properly, the gate oxide must be greater than about 200 Å. This gate oxide thickness requirement (under the control gate) limits the scaling of memory cells. [0010]
  • Therefore, it would be desirable to have a novel memory cell having a structure that does not have such a limit on the scaling of the memory cell. It would be also desirable to have a method for fabricating such a memory cell and array. [0011]
  • SUMMARY OF THE INVENTION
  • It is therefore an object of the present invention to provide a novel transistor structure that can be scaled without being limited by the structure of the transistor. [0012]
  • It is another object of the present invention to provide a method for manufacturing such a transistor structure. [0013]
  • It is yet another object of the present invention to provide a memory array using the transistors of the present invention. [0014]
  • It is still another object of the present invention to provide a transistor structure having a dedicated erase gate without increasing the cell size of the transistor. [0015]
  • Briefly, the present invention provides for a transistor structure having a dedicated erase gate where the transistor can be used as a memory cell. The presently preferred embodiment of the transistor comprises a floating gate disposed on a substrate and having a control gate and an erase gate overlapping said floating gate, with drain and source regions doped on the substrate. By providing a dedicated erase gate, the gate oxide underneath the control gate can be made thinner and can have a thickness that is conducive to the scaling of the transistor. The overall cell size of the transistor remains the same and the program and read operation can remain the same. Both the common source and buried bitline architecture can be used. A memory circuit using the transistors of the present invention is disclosed as well for flash memory circuit applications. [0016]
  • An advantage of the present invention is that it provides a novel transistor structure that can be scaled without being limited by the structure of the transistor. [0017]
  • Another advantage of the present invention is that it provides a method for manufacturing such a transistor structure. [0018]
  • Yet another advantage of the present invention is that it provides a memory array using the transistors of the present invention. [0019]
  • Still another advantage of the present invention is that it provides a transistor structure having a dedicated erase gate without increasing the cell size of the transistor. [0020]
  • These and other features and advantages of the present invention will become well understood upon examining the figures and reading the following detailed description of the invention.[0021]
  • IN THE DRAWINGS
  • FIG. 1 illustrates a schematic of the transistor of the present invention; [0022]
  • FIG. 2 illustrates the schematic for a pair of the transistors of the present invention; [0023]
  • FIGS. 3[0024] a-3 d illustrate cross-sectional views of the transistor structure during various steps of the fabrication process;
  • FIG. 4 illustrates an alternative embodiment of the floating gate; [0025]
  • FIGS. 5[0026] a-5 d illustrate cross-sectional views of the transistor structure during various steps of an alternate fabrication process;
  • FIG. 6 illustrates a circuit schematic for a memory circuit using the transistors of the present invention; and [0027]
  • FIGS. 7[0028] a-7 f illustrate cross-sectional views of a structure during various steps of a fabrication process in forming a minute opening.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In a presently preferred embodiment of the present invention, a novel structure for a transistor that can be used as a memory cell and the fabrication methods thereof are disclosed. FIG. 1 illustrates the circuit symbol for a presently preferred transistor structure of the present invention having a [0029] drain terminal 10, a source terminal 12, a control gate 14, an erase gate 16, and a floating gate 18. In operating such a transistor, referring to Table 1, the general voltage levels for the respective operations are disclosed.
    TABLE 1
    Terminal
    Operation Drain Source Control Erase
    Program 0 V 12 V  2 V 0 V
    Read 2 V 0 V 4 V 0 V
    Erase 0 V 0 V 0  14 V 
  • In the program operation, the drain terminal and erase gate are connected to ground, a 12 volt potential is applied to the source terminal and a 2 volt potential is applied to the control gate. The floating gate is coupled to the high voltage provided at the source region, and hot carriers under the floating gate and the control gate are produced in the channel region and injected into the floating gate at the corner of the floating gate as indicated at [0030] 19. In the read operation, the source terminal and the erase gate are connected to ground, a 2 volt potential is applied to the drain terminal, and a 4 volt potential is applied to the control gate. In the erase operation, the drain and source terminal and the control gate are connected to ground and a 14 volt potential is applied to the erase gate. Here, electrons are removed from the floating gate to the erase gate through the Fowler-Nordheim tunneling process.
  • FIG. 2 illustrates a schematic diagram of a pair of transistors of the present invention. In this configuration, there is an erase [0031] gate 20 disposed between the two transistors. A control gate, 22 and 24 respectively, for each of the transistors; a floating gate, 26 and 28 respectively, for each transistor; a drain terminal, 30 and 32 respectively, for each transistor; and a common source terminal 34.
  • In fabricating the pair of transistors illustrated in FIG. 2, referring to FIGS. 3[0032] a-3 d, a series of processing steps are carried out. FIG. 3a illustrates a cross-sectional view of a substrate 40 having a first insulation layer 42 disposed thereon and having two floating gates, 44 and 46, patterned over said first insulation layer 42. A source region 48 doped between said two floating gates 44 and 46. The processing steps for forming the structure illustrated in FIG. 3a is commonly known and variations on the various aspects of the floating gate can be incorporated as well. For example, referring to FIG. 4, a floating gate having pointed edges 50 can be patterned and used in the present invention.
  • In the next steps, referring to FIG. 3[0033] b, a second insulation layer 51 is grown or deposited over the structure of FIG. 3a in order to insulate the floating gates from a second layer of polysilicon 52 deposited over the entire area. Next, referring to FIG. 3c, the second poly-silicon layer 52 is patterned and etched to define the two control gates, 54 and 56, and the erase gate 58. In the next step, referring to FIG. 3d, the respective drain regions, 58 and 60, are formed. The processing steps described above show the fabrication of the transistor pair illustrated in FIG. 2.
  • FIGS. 5[0034] a-5 d illustrate yet another processing method for fabricating the transistor pair shown in FIG. 2. In this alternate method in fabricating the transistor of the present invention, initial processing steps for fabricating the structure illustrated in FIG. 5a are performed. In this structure, there is a substrate 70 having floating gates, 72 and 74 respectively, disposed thereon and separated therefrom by a first insulation layer 71. Over said floating gates 72 and 74, there are control gates 76 and 78 disposed on top of and overlapping said floating gates 72 and 74 and separated therefrom by a second insulation layer 79. A region 80 between said floating gates 72 and 74 is doped as a source region. From this structure, referring to FIG. 5b, a third insulation layer 82 is provided and blanketed over the entire structure to separate a third poly-silicon layer 84 from the rest of the structure. Referring to FIG. 5c, this third poly-silicon layer is then patterned to be the erase gate 86 in the shape shown in the figure. After the erase gate 86 is etched, two regions of the substrate is doped to form the drain regions 88 and 90. In this manner, the desired transistor structure is formed.
  • An alternate structure (FIG. 5[0035] d) can be etched from the structure shown in FIG. 5b. In this case, referring to FIG. 5d, the erase gate 87 is etched in a manner that is about flush with the control gate 76 and 78. After this etching step, drain regions 89 and 91 are formed.
  • Transistors of the present invention can be laid out in a memory array using the above described process. FIG. 6 illustrates such a memory array using the transistor-pairs of the present invention. In this memory array circuit, data is received at the [0036] input buffer 94 and transmitted to the column address decoder 96 and row address decoder 98. Based on the data received, it would be a read or write operation to the designated cells. The row decoder controls the control gates through the word-lines (WLx), and controls the erase gates through the erase-lines (ELx), and the source regions through the source lines in response to the data received. The column decoder likewise controls the drain lines. With respect to the erase gates, a common erase line can be provided to erase the entire memory block to simplify the row address decoder. Note that the control circuit (row and column decoders) can be varied as desired in controlling the various lines to the memory cells. In reading the data from the memory circuit, the column decoder 96 senses the data stored in the active memory cells and these signals are sampled by the sense amplifier 95 and placed in the output buffer 97 for output.
  • In operating such a memory array, Table 2 lists the operating voltages for each respective line for performing the desired operations. [0037]
    TABLE 2
    Operation
    Electrode Program Erase Read
    WL (Selected) 2 V 0 V 4 V
    Erase Gate (Selected) 0 V 14 V  0 V
    Source (Selected) 12 V  0 V 0 V
    Drain (Selected) 0 V 0 V 2 V
    WL (Not-Selected) 0 V 0 V 0 V
    Erase Gate (Not-Selected) 0 V 0 V 0 V
    Source (Not-Selected) 0 V 0 V 0 V
    Drain (Not-Selected) 3 V 0 V 0 V
  • As is shown by Table 2, in operating the one or more memory cells, there are four lines associated with each of the memory cells, the word line (WL), erase gate line (EL), source line (SL), and the bit line (BL or drain line). One or more selected memory cells can be operated by properly applying the necessary voltage potential to the respective lines. [0038]
  • As the geometry of transistor devices continues to decrease in size, in order to create minute openings in devices (for example, the openings illustrated in FIG. 5[0039] d between 78 and 87 or 76 and 87), conventional fabrication methods are no longer capable of creating these openings. A new method must be invented to overcome this problem. As part of the present invention, a method for creating minute openings (or sub-minimum feature) in devices is presented.
  • Referring to FIG. 7[0040] a, a structure having a substrate 100, a first insulating layer 102, a floating gate 104, and a second polysilicon layer 106 is illustrated. Note that the floating gate 104 is made from a first polysilicon layer. The second polysilicon layer 106 is laid over the floating gate 104 and the first insulating layer 102 over the substrate 100. Referring to FIG. 7b, a second insulation layer 108 is laid over the second polysilicon layer 106. Over the second insulation layer 108 is a third polysilicon layer 110 (also referred to as the sacrificial layer). A photo-resist mask 112 is provided over selected areas of the second polysilicon layer 110 in such a manner to create the desired opening. The thickness of the sacrificial polysilicon is chosen according to the desired dimension of the sub-minimum feature gap. In the next step, referring to FIG. 7c, the third polysilicon layer 110 is etched to create the block structures indicated at 114. With this structure, referring to FIG. 7d, an oxide layer 116 is deposited over the entire area. Referring to FIG. 7e, this oxide layer is etched to create spacers indicated at 118-121. These spacers serve as the mask for creating the sub-minimum feature gap on the second polysilicon layer 106. The spacers are created from a well controlled process because of the etch selectivity between the insulation layer and the polysilicon layer. The width of the ultimate gap or opening is determined by the width of the spacers and the gap in the sacrificial polysilicon layer. The width of the spacer is in turn determined by the thickness of the deposited third insulation layer and the thickness of the underlying sacrificial layer. Finally, in the next step, referring to FIG. 7f, exposed polysilicon areas are etched away to create the ultimate desired opening indicated at 124. More specifically, the sacrificial polysilicon layer is totally removed. The spacers are used as masks to allow a sub-minimum gap to be etched in the second polysilicon layer, taking advantage of the etch selectivity of polysilicon layer over the insulation layer which can be as high as 30 to 1 or 100 to 1. The second insulation layer first deposited on the second polysilicon layer also serves an etch stop for the polysilicon etch. The insulation layer can also be patterned to allow other patterns to be etched in the second polysilicon other than the small gap. In relating to the novel transistor of the present invention, the structure indicated at 126 can be used as the select gate and the structure indicated at 128 can be used as the erase gate.
  • Note that although the above described method refers to polysilicon layers, insulation layers, and a sacrificial layer, it is important to note that the material for the polysilicon layers and the sacrificial layer can be of any material (not limited to polysilicon) but they should have similar etching rates. Similarly, while the material for the insulation layer can be of any material, it should have dissimilar etching rate from that of the polysilicon layer and the sacrificial layer. Furthermore, as part of the disclosure and practice of the present invention in creating minute openings, it may be practiced on any two types of material with dissimilar etching rates. For example, referring to FIG. 7[0041] f, the layer for creating the structures indicated at 128 and 106 can be referred to as a first layer. The layer indicated at 108 and 109 can be referred to as a second layer. Referring to FIG. 7e, the layer for creating the structures indicated at 114 can be referred to as a third layer. Referring back to FIG. 7f, the layer for creating the spacers indicated at 118, 119, 120, and 121 can be referred to as the fourth layer. In accordance with the present invention, these four layers may be deposited and etched on any underlying structure in any form or shape.
  • Generally speaking, the first and third layers can be of any material and should have similar etching rate; the second and fourth layers can be of any material and should have similar etching rate. However, the material for the first and third layers versus the material for the second and fourth layers should have highly dissimilar etching rates. Materials for these layers include and are not limited to polysilicon, oxide, nitride, and metal. [0042]
  • Although the present invention has been described in terms of specific embodiments it is anticipated that alterations and modifications thereof will no doubt become apparent to those skilled in the art. It is therefore intended that the following claims be interpreted as covering all such alterations and modifications as fall within the true spirit and scope of the invention.[0043]

Claims (10)

I claim:
1. A method for fabricating a transistor, comprising the steps of:
a) providing a substrate;
b) defining a channel region;
c) growing field oxide in defined areas;
d) providing a first insulating layer;
e) depositing a first poly-silicon layer;
f) defining from said first poly-silicon layer a floating gate generally positioned over said channel region;
g) doping a source region;
h) providing a second insulating layer;
i) depositing a second poly-silicon layer;
j) defining a control gate and an erase gate; and
k) doping a drain region.
2. A method as recited in claim 1 wherein said control gate is generally positioned on a first side of said floating gate and overlapping said floating gate.
3. A method as recited in claim 1 wherein said erase gate is generally positioned on a second side of said floating gate and overlapping said floating gate.
4. A method as recited in claim 3 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and said control gate.
5. A method as recited in claim 3 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and about flush with said control gate.
6. A method for fabricating a memory array comprising a plurality of rows and columns of interconnected memory cells wherein the control gates of memory cells in the same rows are connected by a common word-line and the erase gates of the memory cells in the same columns are connected by a common erase line, and the source regions of memory cells in the same rows are connected by a common source line, and drain regions of memory cells in the same columns are connected by a common drain lines, comprising the steps of:
a) providing a substrate;
b) defining a channel region;
c) growing field oxide in defined areas;
d) providing a first insulating layer;
e) depositing a first poly-silicon layer;
f) defining from said first poly-silicon layer a floating gate generally positioned over said channel region;
g) doping a source region;
h) providing a second insulating layer;
i) depositing a second poly-silicon layer;
j) defining a control gate and an erase gate; and
k) doping a drain region.
7. A method as recited in claim 6 wherein said control gate is generally positioned on a first side of said floating gate and overlapping said floating gate.
8. A method as recited in claim 6 wherein said erase gate is generally positioned on a second side of said floating gate and overlapping said floating gate.
9. A method as recited in claim 8 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and said control gate.
10. A method as recited in claim 8 wherein said erase gate is generally positioned on said second side of said floating gate and overlapping said floating gate and about flush with said control gate.
US10/035,727 1999-02-23 2001-10-18 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates Abandoned US20020102774A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/035,727 US20020102774A1 (en) 1999-02-23 2001-10-18 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/256,265 US6876031B1 (en) 1999-02-23 1999-02-23 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates
US10/035,727 US20020102774A1 (en) 1999-02-23 2001-10-18 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/256,265 Division US6876031B1 (en) 1999-02-23 1999-02-23 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates

Publications (1)

Publication Number Publication Date
US20020102774A1 true US20020102774A1 (en) 2002-08-01

Family

ID=22971593

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/256,265 Expired - Lifetime US6876031B1 (en) 1999-02-23 1999-02-23 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates
US10/035,727 Abandoned US20020102774A1 (en) 1999-02-23 2001-10-18 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/256,265 Expired - Lifetime US6876031B1 (en) 1999-02-23 1999-02-23 Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates

Country Status (1)

Country Link
US (2) US6876031B1 (en)

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2004040583A1 (en) * 2002-10-28 2004-05-13 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
WO2007121343A2 (en) * 2006-04-13 2007-10-25 Sandisk Corporation Methods of making flash memory cell arrays having dual control gates per memory cell charge storage element
CN100421253C (en) * 2002-10-07 2008-09-24 西利康存储技术股份有限公司 Flash memory cells and fabrication process thereof
US20090218042A1 (en) * 2006-03-03 2009-09-03 Quantum Global Technologies, Llc. Methods For Producing Quartz Parts With Low Defect And Impurity Densities For Use In Semiconductor Processing
WO2015032195A1 (en) * 2013-09-06 2015-03-12 苏州东微半导体有限公司 Manufacturing method for semi-floating gate device
US20170098474A1 (en) * 2015-10-05 2017-04-06 Silicon Storage Technology, Inc. Fully Depleted Silicon On Insulator Flash Memory Design
WO2018151988A1 (en) * 2017-02-14 2018-08-23 Microchip Technology Incorporated Non-volatile flash memory cell
US20190206881A1 (en) * 2018-01-02 2019-07-04 Microchip Technology Incorporated Memory Cell With A Flat-Topped Floating Gate Structure
US20220352190A1 (en) * 2021-01-22 2022-11-03 United Microelectronics Corp. Flash and fabricating method of the same
US11652162B2 (en) * 2016-04-20 2023-05-16 Silicon Storage Technology, Inc. Method of forming a three-gate non-volatile flash memory cell using two polysilicon deposition steps

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100598047B1 (en) * 2004-09-30 2006-07-07 삼성전자주식회사 Device for non-volatile memory and method for fabricating thereof
KR100614644B1 (en) * 2004-12-30 2006-08-22 삼성전자주식회사 Non-volatile memory device, method of fabricating and operating the same
TWI275095B (en) * 2005-12-13 2007-03-01 Powerchip Semiconductor Corp Erasing method of non-volatile memory
US7692973B2 (en) * 2006-03-31 2010-04-06 Semiconductor Energy Laboratory Co., Ltd Semiconductor device
KR20130104270A (en) * 2012-03-13 2013-09-25 삼성전자주식회사 Split gate type nonvolatile memory device and semiconductor device with embedded split gate type nonvolatile memory device
US10347728B1 (en) * 2018-01-02 2019-07-09 Microchip Technology Incorporated Memory cell with asymmetric word line and erase gate for decoupled program erase performance

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4099196A (en) * 1977-06-29 1978-07-04 Intel Corporation Triple layer polysilicon cell
JPH0712062B2 (en) * 1987-09-09 1995-02-08 三菱電機株式会社 Method of manufacturing semiconductor memory device
USRE35838E (en) * 1987-12-28 1998-07-07 Kabushiki Kaisha Toshiba Electrically erasable programmable read-only memory with NAND cell structure
US4998220A (en) * 1988-05-03 1991-03-05 Waferscale Integration, Inc. EEPROM with improved erase structure
US5216269A (en) * 1989-03-31 1993-06-01 U.S. Philips Corp. Electrically-programmable semiconductor memories with buried injector region
KR930000869B1 (en) * 1989-11-30 1993-02-08 삼성전자 주식회사 Flash type eeprom device which is able to eliminate page
JP2807304B2 (en) * 1990-02-19 1998-10-08 株式会社東芝 Nonvolatile semiconductor device
JPH04241468A (en) * 1991-01-14 1992-08-28 Sharp Corp Electrically erasable non-volatile semiconductor memory device and manufacture thereof
US5583810A (en) * 1991-01-31 1996-12-10 Interuniversitair Micro-Elektronica Centrum Vzw Method for programming a semiconductor memory device
US5293328A (en) * 1992-01-15 1994-03-08 National Semiconductor Corporation Electrically reprogrammable EPROM cell with merged transistor and optiumum area
JPH0883855A (en) * 1994-09-13 1996-03-26 Mitsubishi Electric Corp Nonvolatile semiconductor memory and fabrication thereof
KR0144895B1 (en) * 1995-04-27 1998-07-01 김광호 Manufacturing method of nonvolatile memory device
US5579259A (en) * 1995-05-31 1996-11-26 Sandisk Corporation Low voltage erase of a flash EEPROM system having a common erase electrode for two individually erasable sectors
KR100221619B1 (en) * 1996-12-28 1999-09-15 구본준 A fabrication method of flash memory cell
DE69832019T2 (en) * 1997-09-09 2006-07-20 Interuniversitair Micro-Electronica Centrum Vzw Method for erasing and programming a memory in low-voltage applications and low-power applications
US6125060A (en) * 1998-05-05 2000-09-26 Chang; Ming-Bing Flash EEPROM device employing polysilicon sidewall spacer as an erase gate
US6274436B1 (en) * 1999-02-23 2001-08-14 Winbond Electronics Corporation Method for forming minute openings in semiconductor devices
US6355527B1 (en) * 1999-05-19 2002-03-12 Taiwan Semiconductor Manufacturing Company Method to increase coupling ratio of source to floating gate in split-gate flash

Cited By (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100421253C (en) * 2002-10-07 2008-09-24 西利康存储技术股份有限公司 Flash memory cells and fabrication process thereof
US7303956B2 (en) 2002-10-28 2007-12-04 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
US8334180B2 (en) 2002-10-28 2012-12-18 Sandisk Technologies Inc Flash memory cell arrays having dual control gates per memory cell charge storage element
US20060176736A1 (en) * 2002-10-28 2006-08-10 Eliyahou Harari Flash Memory Cell Arrays Having Dual Control Gates Per Memory Cell Charge Storage Element
US20060187714A1 (en) * 2002-10-28 2006-08-24 Eliyahou Harari Flash Memory Cell Arrays Having Dual Control Gates Per Memory Cell Charge Storage Element
WO2004040583A1 (en) * 2002-10-28 2004-05-13 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
US20060202256A1 (en) * 2002-10-28 2006-09-14 Eliyahou Harari Flash Memory Cell Arrays Having Dual Control Gates Per Memory Cell Charge Storage Element
US7075823B2 (en) 2002-10-28 2006-07-11 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
US7994004B2 (en) 2002-10-28 2011-08-09 Sandisk Technologies Inc. Flash memory cell arrays having dual control gates per memory cell charge storage element
US20060205120A1 (en) * 2002-10-28 2006-09-14 Eliyahou Harari Flash Memory Cell Arrays Having Dual Control Gates Per Memory Cell Charge Storage Element
US6888755B2 (en) 2002-10-28 2005-05-03 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
US7486555B2 (en) 2002-10-28 2009-02-03 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
US7502261B2 (en) 2002-10-28 2009-03-10 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
CN1720588B (en) * 2002-10-28 2010-04-28 桑迪士克股份有限公司 Flash memory cell arrays having dual control gates per memory cell charge storage element
US7638834B2 (en) 2002-10-28 2009-12-29 Sandisk Corporation Flash memory cell arrays having dual control gates per memory cell charge storage element
US20100047982A1 (en) * 2002-10-28 2010-02-25 Eliyahou Harari Flash Memory Cell Arrays Having Dual Control Gates Per Memory Cell Charge Storage Element
US20090218042A1 (en) * 2006-03-03 2009-09-03 Quantum Global Technologies, Llc. Methods For Producing Quartz Parts With Low Defect And Impurity Densities For Use In Semiconductor Processing
WO2007121343A3 (en) * 2006-04-13 2007-12-21 Sandisk Corp Methods of making flash memory cell arrays having dual control gates per memory cell charge storage element
WO2007121343A2 (en) * 2006-04-13 2007-10-25 Sandisk Corporation Methods of making flash memory cell arrays having dual control gates per memory cell charge storage element
US7951669B2 (en) 2006-04-13 2011-05-31 Sandisk Corporation Methods of making flash memory cell arrays having dual control gates per memory cell charge storage element
WO2015032195A1 (en) * 2013-09-06 2015-03-12 苏州东微半导体有限公司 Manufacturing method for semi-floating gate device
CN104425388A (en) * 2013-09-06 2015-03-18 苏州东微半导体有限公司 Manufacturing method of semi-floating gate device and device
US9472561B2 (en) 2013-09-06 2016-10-18 Su Zhou Oriental Semiconductor Co., Ltd. Manufacturing method for semi-floating gate device
US20170098474A1 (en) * 2015-10-05 2017-04-06 Silicon Storage Technology, Inc. Fully Depleted Silicon On Insulator Flash Memory Design
TWI618069B (en) * 2015-10-05 2018-03-11 超捷公司 Fully depleted silicon on insulator flash memory design
US9972395B2 (en) * 2015-10-05 2018-05-15 Silicon Storage Technology, Inc. Row and column decoders comprising fully depleted silicon-on-insulator transistors for use in flash memory systems
US10297327B2 (en) 2015-10-05 2019-05-21 Silicon Storage Technology, Inc. Sensing amplifier comprising fully depleted silicon-on-insulator transistors for reading a selected flash memory cell in an array of flash memory cells
US11652162B2 (en) * 2016-04-20 2023-05-16 Silicon Storage Technology, Inc. Method of forming a three-gate non-volatile flash memory cell using two polysilicon deposition steps
WO2018151988A1 (en) * 2017-02-14 2018-08-23 Microchip Technology Incorporated Non-volatile flash memory cell
CN110024084A (en) * 2017-02-14 2019-07-16 密克罗奇普技术公司 Non-volatile flash memory unit
US10700171B2 (en) 2017-02-14 2020-06-30 Microchip Technology Incorporated Non-volatile flash memory cell
DE112018000825B4 (en) 2017-02-14 2023-01-19 Microchip Technology Incorporated Flash memory array and method of making same
US10700077B2 (en) * 2018-01-02 2020-06-30 Microchip Technology Incorporated Memory cell with a flat-topped floating gate structure
US20190206881A1 (en) * 2018-01-02 2019-07-04 Microchip Technology Incorporated Memory Cell With A Flat-Topped Floating Gate Structure
DE112018006749B4 (en) 2018-01-02 2024-09-12 Microchip Technology Incorporated FLAT-TOP FLOATING GATE MEMORY CELL AND METHOD FOR MANUFACTURING THE SAME
US20220352190A1 (en) * 2021-01-22 2022-11-03 United Microelectronics Corp. Flash and fabricating method of the same
US11690220B2 (en) * 2021-01-22 2023-06-27 United Microelectronics Corp. Flash and fabricating method of the same

Also Published As

Publication number Publication date
US6876031B1 (en) 2005-04-05

Similar Documents

Publication Publication Date Title
US5793079A (en) Single transistor non-volatile electrically alterable semiconductor memory device
US5453393A (en) Method for forming a high density EEPROM cell array with improved access time
US5776810A (en) Method for forming EEPROM with split gate source side injection
US5397726A (en) Segment-erasable flash EPROM
US5654917A (en) Process for making and programming a flash memory array
KR0126235B1 (en) A semiconductor memory device capable of electrically erasing/writing information and manufactureing method of the same
US5640031A (en) Spacer flash cell process
US6876031B1 (en) Method and apparatus for split gate source side injection flash memory cell and array with dedicated erase gates
US5986934A (en) Semiconductor memory array with buried drain lines and methods therefor
US5225362A (en) Method of manufacturing a full feature high density EEPROM cell with poly tunnel spacer
JPH0786530A (en) Alternate metal/source virtually grounding type flash eprom cell array
US5293331A (en) High density EEPROM cell with tunnel oxide stripe
US5414286A (en) Nonvolatile memory, method of fabricating the same, and method of reading information from the same
EP0573169A1 (en) Segment-erasable flash EPROM
US5863822A (en) Method of making non-volatile semiconductor memory devices having large capacitance between floating and control gates
JP2989760B2 (en) Flash memory cell and method of manufacturing the same
US5576232A (en) Fabrication process for flash memory in which channel lengths are controlled
US6680507B2 (en) Dual bit isolation scheme for flash memory devices having polysilicon floating gates
US6274436B1 (en) Method for forming minute openings in semiconductor devices
JPH0794613A (en) Semiconductor device and manufacture thereof
US5604141A (en) Method for forming virtual-ground flash EPROM array with reduced cell pitch in the X direction
JP4224148B2 (en) Nonvolatile semiconductor device manufacturing method
US5032533A (en) Method of making a nonvolatile memory cell with field-plate switch
US6573140B1 (en) Process for making a dual bit memory device with isolated polysilicon floating gates
US5057446A (en) Method of making an EEPROM with improved capacitive coupling between control gate and floating gate

Legal Events

Date Code Title Description
AS Assignment

Owner name: WINBOND ELECTRONICS CORPORATION, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KAO, DAH-BIN;WU, ALBERT T.;HOANG, LOC B.;AND OTHERS;REEL/FRAME:012847/0557;SIGNING DATES FROM 20011018 TO 20011116

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION