US20020067168A1 - Line impedance calibration using actual impedance determination - Google Patents

Line impedance calibration using actual impedance determination Download PDF

Info

Publication number
US20020067168A1
US20020067168A1 US09/727,751 US72775100A US2002067168A1 US 20020067168 A1 US20020067168 A1 US 20020067168A1 US 72775100 A US72775100 A US 72775100A US 2002067168 A1 US2002067168 A1 US 2002067168A1
Authority
US
United States
Prior art keywords
line
circuit
node
conductance
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/727,751
Other versions
US6459277B1 (en
Inventor
D.C. Sessions
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NXP BV
Original Assignee
Philips Semiconductors Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Semiconductors Inc filed Critical Philips Semiconductors Inc
Priority to US09/727,751 priority Critical patent/US6459277B1/en
Assigned to PHILIPS SEMICONDUCTORS, INC. reassignment PHILIPS SEMICONDUCTORS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SESSIONS, D.C.
Priority to PCT/EP2001/013732 priority patent/WO2002045264A2/en
Publication of US20020067168A1 publication Critical patent/US20020067168A1/en
Assigned to KONINKLIJKE PHILIPS ELECTRONICS N.V. reassignment KONINKLIJKE PHILIPS ELECTRONICS N.V. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PHILIPS SEMICONDUCTORS, INC.
Application granted granted Critical
Publication of US6459277B1 publication Critical patent/US6459277B1/en
Assigned to NXP B.V. reassignment NXP B.V. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KONINKLIJKE PHILIPS ELECTRONICS N.V.
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H11/00Networks using active elements
    • H03H11/02Multiple-port networks
    • H03H11/28Impedance matching networks
    • H03H11/30Automatic matching of source impedance to load impedance
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H7/00Multiple-port networks comprising only passive electrical elements as network components
    • H03H7/38Impedance-matching networks
    • H03H7/40Automatic matching of load impedance to source impedance
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03878Line equalisers; line build-out devices
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/03Shaping networks in transmitter or receiver, e.g. adaptive shaping networks
    • H04L25/03878Line equalisers; line build-out devices
    • H04L25/03885Line equalisers; line build-out devices adaptive

Definitions

  • the present invention relates generally to transmission line impedance matching and, more particularly, to actual determination of the line impedance of a transmission line for signaling at nontrivial rates.
  • Transmission line impedance matching is an important part of virtually every high-frequency circuit operation, including both analog and digital signal transmissions.
  • the source and load ends (or “nodes”) of the conductor should be properly terminated in order to prevent intolerable overshoot, undershoot, and reflections.
  • the severity of these undesirable effects increases with the length of the conductor, and the rate at which data can be transmitted over the conductor becomes more limited.
  • the impedance of both the source and load ends should be matched to the characteristic impedance of the conductor.
  • the output impedance of the transmitting node and the input impedance of the receiving node typically differ from the characteristic impedance of the interconnecting transmission line, or the conductive path, carrying the signal.
  • each of the terminating nodes acts as a source when the node is sending a signal and each acts as a load when the node is receiving a signal, and a single impedance alteration does not typically provide the correct impedance matching for both transmission directions.
  • Another specific implementation is directed to a process of calibrating impedance of a line connecting first and second nodes, comprising: driving the line to a steady-state voltage using a first current having a magnitude greater than zero; subsequently driving the current to a zero magnitude from the first node and therein presenting a transient voltage on the line; at the first node, indicating a voltage level of the line in response to the transient, comparing the line voltage level to a reference voltage, and then adjusting the impedance at the second node.
  • FIG. 1 is a block diagram of a transmission line impedance matching arrangement useful in illustrating a specific example implementation of the present invention
  • FIG. 2 is a diagram of another example circuit that is an alternative to the arrangement of FIG. 1 and is also in accordance with the present invention
  • the present invention has a variety of high-speed signaling applications where realizing precise matching of line impedance is beneficial.
  • the present invention has been found to be advantageously useful for a wide variety of applications including, among many others, cable communications, various data-bussing arrangements, and the interconnection of two chips on a printed circuit/wire board. While the present invention is not necessarily limited to such applications, various aspects of the invention can be appreciated through a discussion of a few example embodiments relating to such environments.
  • One example embodiment of the present invention includes a signal driving circuit which is electrically connected to a far end termination circuit through a transmission line carrying signals at a relatively high speed.
  • the termination impedance matches the characteristic impedance (Z 0 ) of the line, which is dependent on the built-in and parasitic attributes of the line.
  • Z 0 characteristic impedance
  • these line attributes can be viewed as an equivalent circuit that includes the distributed series inductance and capacitance along the line length plus the parallel shunt capacitance and shunt conductance at the termination node.
  • calibration of such a line can be achieved by appropriately adjusting the impedance at the termination circuit in response to driving the line to a steady-state voltage using a first current and then driving the current to a zero magnitude and therein presenting a transient on the line.
  • the proper adjustment can be made to the impedance at the far end circuit.
  • FIG. 1 illustrates another specific example embodiment of the present invention involving a printed wire board (“PWB”) having communication channel 10 and termination potential 12 arranged to interconnect a signal driving circuit 14 with a terminating circuit 16 .
  • PWB printed wire board
  • the first communication channel 10 corresponds to the transmission line, as discussed above, having characteristic impedance Z 0 .
  • the termination potential 12 is used to return signal current between the signal driving circuit 14 and the terminating circuit 16 .
  • an optional second communication channel 18 is used to pass data for adjusting the impedance at the node interfacing the signal driving circuit 14 with the first communication channel 10 .
  • the impedance at the node interfacing the signal driving circuit 14 is adjusted automatically using the third communication channel 18 as a feed-back channel.
  • this impedance is adjusted less directly by further processing calibration data before adjusting the impedance either automatically or manually.
  • the exact nature of the channel 18 is not significant to the invention.
  • the second communication channel 18 is used to as an input for a control circuit 20 adapted to control a variable-impedance device 22 connected to a supply, depicted as V 1 .
  • the variable-impedance device 22 may be of any sort, including but not limited to: a MOS transistor with substrate bias; a MOS transistor with analog gate-voltage control; a multiple MOS transistors with variable-number enablement; or a set of switchable resistors.
  • An example circuit including a set of switchable (MOS-based or otherwise) resistors controlled by a CPU data bus is disclosed and described in connection with U.S. Pat. No. 6,118,384, entitled “Battery Monitor with Software Trim,” to Sheldon et al.
  • control circuit 20 can be implemented using a port controlled by a CPU (internal to the block 20 ), or by discrete logic responding to the data fed back along the communication channel 18 and controlling a multi-bit state logic circuit such as a set of flip-flops. Any of the above approaches, and others, can be used as may be dictated by economics, technology availability, convenience, and/or the preference of the designer.
  • variable-impedance device 22 is adjusted to calibrate the impedance it presents to the first communication channel 10 .
  • These conditions are defined by analyzing the first communication channel 10 in response to the signal driving circuit 14 driving the line first to a steady-state voltage using a first current and then to a zero magnitude current. Releasing this drive induces a transient voltage that is evaluated to determine whether the impedance presented by the variable-impedance device 22 should be increased or decreased and/or the magnitude of such a change.
  • variable-impedance device 22 is controlled by using a comparator circuit 30 coupled to each of the first communication channel 10 and termination potential 12 to determine whether the impedance presented by the variable-impedance device 22 should be incremented or decremented by an amount as defined by the design of the control circuit 20 .
  • the voltage level of the line in response to the transient voltage is thus fed to the positive input port of the comparator circuit 30 and its negative input port is fed by the reference voltage V 1 via the termination potential 12 .
  • V 1 the reference voltage
  • the proper incremental adjustment can be made to the impedance at the signal driving circuit.
  • the 1 includes an optional interface circuit 24 for translating the voltage level at the output of the comparator circuit 30 to the control circuit 20 .
  • the exact location of the interface circuit is not critical nor is the implementation of the interface circuit 24 . The location and implementation of each is determined by such design parameters as the levels presented at the output of the comparator circuit 30 and the input levels required by the control circuit 20 .
  • the comparator circuit 30 need only be fast enough to resolve the difference in a time frame that is short compared to the line propagation.
  • the comparator circuit 30 is implemented as a differential amplifier in which the output is in proportion to the differences between voltages applied to its two inputs.
  • the signal driving circuit 14 can also be implemented in different ways. As shown in FIG. 1, this current source for driving the first communications path 10 includes a switchable driver 32 that is capable of assuming both low-impedance and high-impedance states.
  • the switchable driver 32 can be implemented, for example, by using: one or more MOS transistors configured as either common-drain or common-source; or one or more bipolar transistors configured as either grounded-emitter or grounded-collector.
  • the switchable driver 32 is shown representatively using a PMOS transistor (or as a set of common-source transistors) having its source terminal connected to a positive supply V 2 and its drain terminal connected to the node interconnecting the positive input of the voltage comparator circuit 30 and termination potential 12 .
  • the operation of the circuit of FIG. 1 commences with variable-impedance device 22 enabled and presenting an initial or default impedance value between the first communication path 10 and the termination potential 12 . While not necessary for all applications, the initial or default impedance value can be approximated using conventional approaches and the incremental level and number of changes effected by the control circuit 20 can be minimized.
  • the switchable driver 32 is also placed in a low-impedance state, thereby presenting an effective impedance R 2 to the first communication path 10 and driving it to a steady-state value of
  • the switchable driver 32 is placed in a high-impedance state, therein forcing the line current to zero and inducing a transient voltage
  • V 2 Assuming that V 2 >V 1 : if R 1 equals Z 0 , the voltage of the node T 1 will be equal to V 1 , which is the threshold point for the comparator circuit 30 . If R 1 is greater then Z 0 , the comparator circuit 30 will detect a positive difference, and if R 1 is less than Z 0 , the comparator circuit 30 will detect a negative difference. In response to this comparison, the interface circuit 24 causes the control circuit 20 to adjust the impedance of the variable-impedance device 22 for an improved interface between the impedance presented to by signal driving circuit 14 and the characteristic impedance of the line, or first communication path 10 . The process can be repeated until an acceptable match is accomplished.
  • variable-impedance device 22 may have a first complementary device (not shown) driving to V 2 and the switchable driver 32 may have a second complementary device (not shown) driving to V 1 .
  • the process for adjusting the first complementary device may be the complement of that discussed above for the illustrated variable-impedance device 22 or any of many alternative secondary calibration methods.
  • FIG. 2 illustrates an alternative embodiment that is useful for accommodating non-linearities in the variable-impedance device 22 . Due to these non-linearities, it is helpful that its initial state be as near as possible to its normal operating point, which can be achieved by adjusting the strength of the switchable driver 32 .
  • This adjustment can be accomplished using a variety of approaches; as one example, a second comparator circuit 34 can be added as shown in FIG. 2. The output of the second comparator circuit 34 is used to adjust the initial potential at node T 1 to V REF through a switchable bias circuit (not shown).
  • this approach has the added benefit of matching the first complementary device to the line; the second comparator circuit 34 may also be used (and therefore already designed into the circuit) as a line receiver.

Abstract

An approach for impedance matching a transmission line includes using the actual line impedance. According to one example embodiment, the impedance of a line connecting first and second nodes is calibrated by first driving the line to a steady-state voltage using a first current having a magnitude greater than zero, driving the current to a zero magnitude from the first node and therein inducing a voltage transient. The resultant voltage level on the line at the first node is then measured and analyzed relative to a reference voltage. The result of the comparison is then used to adjust the conductance at the second node.

Description

    FIELD OF THE INVENTION
  • The present invention relates generally to transmission line impedance matching and, more particularly, to actual determination of the line impedance of a transmission line for signaling at nontrivial rates. [0001]
  • BACKGROUND OF THE INVENTION
  • Transmission line impedance matching is an important part of virtually every high-frequency circuit operation, including both analog and digital signal transmissions. For example, with the transmission of such signals over a simple conductor (which can be virtually any circuit bearing a signal-carrying path), the source and load ends (or “nodes”) of the conductor should be properly terminated in order to prevent intolerable overshoot, undershoot, and reflections. In the presence of impedance mismatch, the severity of these undesirable effects increases with the length of the conductor, and the rate at which data can be transmitted over the conductor becomes more limited. [0002]
  • The impedance of both the source and load ends should be matched to the characteristic impedance of the conductor. The output impedance of the transmitting node and the input impedance of the receiving node typically differ from the characteristic impedance of the interconnecting transmission line, or the conductive path, carrying the signal. When the transmission line is used for bidirectional signal communication, it will be appreciated that each of the terminating nodes acts as a source when the node is sending a signal and each acts as a load when the node is receiving a signal, and a single impedance alteration does not typically provide the correct impedance matching for both transmission directions. [0003]
  • A multitude of techniques have been used to address impedance mismatch issues for a variety of applications including high-quality cable-matched interfaces, radio-frequency couplers, and large data networks using unshielded twisted pair cable. Many of these applications involve the transmission of signals at speeds that are sensitive, or “high” relative to the application's tolerance for the above-mentioned undesirable effects. Reliable signaling for these applications requires that the line drivers, the line terminators or both, be matched to the transmission line impedance. Because of the difficulty of determining the actual line impedance, the prevailing practice has been to specify values for the line, the drivers and the terminators independently and to trade off the loss of signal integrity from mismatches against the cost of reducing them. For example, in attempting to effect an impedance match between an I/O pin of an IC to a printed-circuit board conductor, it is common to approximate the nominal impedance of the conductor based on specified values of operation for the conductor and the circuits connected to either end, and then to terminate one of these ends with a resistor based on the approximated nominal impedance. This practice is disadvantageous, however, due to the inaccuracies ensuing from both the approximation and the specified values of operation. [0004]
  • Accordingly, there is a need for an improved transmission line impedance-matching technique that lessens the inaccuracies resulting from this trade off. [0005]
  • SUMMARY
  • According to various aspects of the present invention, embodiments thereof are exemplified in the form of methods and arrangements concerning approaches for line-impedance matching that involve a more direct manner of determining the line impedance for calibration purposes. It has been discovered that calibration of such a line can be achieved by appropriately adjusting the impedance at the signal terminating circuit in response to driving the line to a steady-state voltage using a first current, and then releasing this current and therein presenting a transient on the line. By properly evaluating the voltage level of the line in response to the transient, the proper adjustment can be made to the impedance at the signal terminating circuit. [0006]
  • Another specific implementation is directed to a process of calibrating impedance of a line connecting first and second nodes, comprising: driving the line to a steady-state voltage using a first current having a magnitude greater than zero; subsequently driving the current to a zero magnitude from the first node and therein presenting a transient voltage on the line; at the first node, indicating a voltage level of the line in response to the transient, comparing the line voltage level to a reference voltage, and then adjusting the impedance at the second node. [0007]
  • The above summary is not intended to provide an overview of all aspects of the present invention. Other aspects of the present invention are exemplified and described in connection with the detailed description.[0008]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Various aspects and advantages of the present invention will become apparent upon reading the following detailed description of various embodiments and upon reference to the drawings in which: [0009]
  • FIG. 1 is a block diagram of a transmission line impedance matching arrangement useful in illustrating a specific example implementation of the present invention; [0010]
  • FIG. 2 is a diagram of another example circuit that is an alternative to the arrangement of FIG. 1 and is also in accordance with the present invention;[0011]
  • While the invention is amenable to various modifications and alternative forms, specifics thereof have been shown by way of example in the drawings and will be described in detail. It should be understood, however, that the intention is not to limit the invention to any particular embodiment described. On the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims. [0012]
  • DETAILED DESCRIPTION
  • The present invention has a variety of high-speed signaling applications where realizing precise matching of line impedance is beneficial. The present invention has been found to be advantageously useful for a wide variety of applications including, among many others, cable communications, various data-bussing arrangements, and the interconnection of two chips on a printed circuit/wire board. While the present invention is not necessarily limited to such applications, various aspects of the invention can be appreciated through a discussion of a few example embodiments relating to such environments. [0013]
  • One example embodiment of the present invention includes a signal driving circuit which is electrically connected to a far end termination circuit through a transmission line carrying signals at a relatively high speed. In this example application, it is important that the termination impedance matches the characteristic impedance (Z[0014] 0) of the line, which is dependent on the built-in and parasitic attributes of the line. Looking at the termination node from this perspective, these line attributes can be viewed as an equivalent circuit that includes the distributed series inductance and capacitance along the line length plus the parallel shunt capacitance and shunt conductance at the termination node. In connection with the present invention, it has been discovered that calibration of such a line can be achieved by appropriately adjusting the impedance at the termination circuit in response to driving the line to a steady-state voltage using a first current and then driving the current to a zero magnitude and therein presenting a transient on the line. By properly evaluating the voltage level of the line in response to the transient, achieved for example by comparing the line voltage level to a reference voltage, the proper adjustment can be made to the impedance at the far end circuit.
  • FIG. 1 illustrates another specific example embodiment of the present invention involving a printed wire board (“PWB”) having [0015] communication channel 10 and termination potential 12 arranged to interconnect a signal driving circuit 14 with a terminating circuit 16.
  • The [0016] first communication channel 10 corresponds to the transmission line, as discussed above, having characteristic impedance Z0. The termination potential 12 is used to return signal current between the signal driving circuit 14 and the terminating circuit 16.
  • According to another aspect of the present invention, an optional [0017] second communication channel 18 is used to pass data for adjusting the impedance at the node interfacing the signal driving circuit 14 with the first communication channel 10. In various applications, the impedance at the node interfacing the signal driving circuit 14 is adjusted automatically using the third communication channel 18 as a feed-back channel. In another approach, this impedance is adjusted less directly by further processing calibration data before adjusting the impedance either automatically or manually. The exact nature of the channel 18 is not significant to the invention.
  • In the example embodiment of FIG. 1, the [0018] second communication channel 18 is used to as an input for a control circuit 20 adapted to control a variable-impedance device 22 connected to a supply, depicted as V1. The variable-impedance device 22 may be of any sort, including but not limited to: a MOS transistor with substrate bias; a MOS transistor with analog gate-voltage control; a multiple MOS transistors with variable-number enablement; or a set of switchable resistors. An example circuit including a set of switchable (MOS-based or otherwise) resistors controlled by a CPU data bus is disclosed and described in connection with U.S. Pat. No. 6,118,384, entitled “Battery Monitor with Software Trim,” to Sheldon et al. Thus, using a set of switcbable resistors to define the impedance presented by the variable-impedance device 22, the control circuit 20 can be implemented using a port controlled by a CPU (internal to the block 20), or by discrete logic responding to the data fed back along the communication channel 18 and controlling a multi-bit state logic circuit such as a set of flip-flops. Any of the above approaches, and others, can be used as may be dictated by economics, technology availability, convenience, and/or the preference of the designer.
  • Accordingly, in response to certain conditions, the variable-[0019] impedance device 22 is adjusted to calibrate the impedance it presents to the first communication channel 10. These conditions are defined by analyzing the first communication channel 10 in response to the signal driving circuit 14 driving the line first to a steady-state voltage using a first current and then to a zero magnitude current. Releasing this drive induces a transient voltage that is evaluated to determine whether the impedance presented by the variable-impedance device 22 should be increased or decreased and/or the magnitude of such a change.
  • As shown in FIG. 1, the variable-[0020] impedance device 22 is controlled by using a comparator circuit 30 coupled to each of the first communication channel 10 and termination potential 12 to determine whether the impedance presented by the variable-impedance device 22 should be incremented or decremented by an amount as defined by the design of the control circuit 20. The voltage level of the line in response to the transient voltage is thus fed to the positive input port of the comparator circuit 30 and its negative input port is fed by the reference voltage V1 via the termination potential 12. By comparing the voltage level of the line to this reference voltage, the proper incremental adjustment can be made to the impedance at the signal driving circuit. In the illustrated example, FIG. 1 includes an optional interface circuit 24 for translating the voltage level at the output of the comparator circuit 30 to the control circuit 20. The exact location of the interface circuit is not critical nor is the implementation of the interface circuit 24. The location and implementation of each is determined by such design parameters as the levels presented at the output of the comparator circuit 30 and the input levels required by the control circuit 20. The comparator circuit 30 need only be fast enough to resolve the difference in a time frame that is short compared to the line propagation. In one example implementation, the comparator circuit 30 is implemented as a differential amplifier in which the output is in proportion to the differences between voltages applied to its two inputs.
  • The [0021] signal driving circuit 14 can also be implemented in different ways. As shown in FIG. 1, this current source for driving the first communications path 10 includes a switchable driver 32 that is capable of assuming both low-impedance and high-impedance states. The switchable driver 32 can be implemented, for example, by using: one or more MOS transistors configured as either common-drain or common-source; or one or more bipolar transistors configured as either grounded-emitter or grounded-collector. In this example illustration, the switchable driver 32 is shown representatively using a PMOS transistor (or as a set of common-source transistors) having its source terminal connected to a positive supply V2 and its drain terminal connected to the node interconnecting the positive input of the voltage comparator circuit 30 and termination potential 12.
  • In a more specific embodiment, the operation of the circuit of FIG. 1 commences with variable-[0022] impedance device 22 enabled and presenting an initial or default impedance value between the first communication path 10 and the termination potential 12. While not necessary for all applications, the initial or default impedance value can be approximated using conventional approaches and the incremental level and number of changes effected by the control circuit 20 can be minimized. The switchable driver 32 is also placed in a low-impedance state, thereby presenting an effective impedance R2 to the first communication path 10 and driving it to a steady-state value of
  • V1+(R1*(V2−V1)/(R1+R2))
  • and passing a current of [0023]
  • (V2−V1)/(R1+R2)
  • through the line. Once the current has settled, the [0024] switchable driver 32 is placed in a high-impedance state, therein forcing the line current to zero and inducing a transient voltage
  • Z 0*(V1−V2)/(R1+R2)
  • on the line. This transient voltage will bring the line at the node T[0025] 1 connecting to the negative input port of the comparator 30 to a potential defined by
  • V1+((R1−Z 0)*(V2−V1)/(R1+R2)).
  • Assuming that V[0026] 2>V1: if R1 equals Z0, the voltage of the node T1 will be equal to V1, which is the threshold point for the comparator circuit 30. If R1 is greater then Z0, the comparator circuit 30 will detect a positive difference, and if R1 is less than Z0, the comparator circuit 30 will detect a negative difference. In response to this comparison, the interface circuit 24 causes the control circuit 20 to adjust the impedance of the variable-impedance device 22 for an improved interface between the impedance presented to by signal driving circuit 14 and the characteristic impedance of the line, or first communication path 10. The process can be repeated until an acceptable match is accomplished.
  • Since the devices at either end of the transmission line drive both high and low impedance levels, the variable-[0027] impedance device 22 may have a first complementary device (not shown) driving to V2 and the switchable driver 32 may have a second complementary device (not shown) driving to V1. The process for adjusting the first complementary device may be the complement of that discussed above for the illustrated variable-impedance device 22 or any of many alternative secondary calibration methods.
  • As a variation to the arrangement illustrated in FIG. 1, FIG. 2 illustrates an alternative embodiment that is useful for accommodating non-linearities in the variable-[0028] impedance device 22. Due to these non-linearities, it is helpful that its initial state be as near as possible to its normal operating point, which can be achieved by adjusting the strength of the switchable driver 32. This adjustment can be accomplished using a variety of approaches; as one example, a second comparator circuit 34 can be added as shown in FIG. 2. The output of the second comparator circuit 34 is used to adjust the initial potential at node T1 to VREF through a switchable bias circuit (not shown). When combined with the above-discussed first complementary device, this approach has the added benefit of matching the first complementary device to the line; the second comparator circuit 34 may also be used (and therefore already designed into the circuit) as a line receiver.
  • The various embodiments described above are provided by way of illustration only and are not intended to limit the invention. Those skilled in the art will readily recognize various modifications and changes that may be made to the present invention without strictly following the example embodiments and applications illustrated and described herein. For example, analyzing the line voltage relative to the reference voltage can be performed using means other than an analog comparator; alternatively, the corresponding signals can be translated to precise digital values and processing accordingly. These and other variations are considered to be aspects of the present invention as defined by the following claims. [0029]

Claims (21)

What is claimed is:
1. A method of calibrating impedance of a line connecting first and second nodes, comprising:
driving the line to a steady-state voltage using a first current having a magnitude greater than zero;
subsequently driving the current to a zero magnitude from the first node and therein presenting a transient voltage on the line;
at the first node, indicating a voltage level of the line in response to presenting a transient voltage on the line;
analyzing the line voltage level relative to a reference voltage; and
responsive to this comparison, adjusting the impedance at the second node.
2. The method of claim 1, wherein driving the line to a steady-state voltage includes presenting a relatively high conductance to the line, and wherein driving the current to a zero magnitude includes removing the relatively high conductance presented to the line.
3. The method of claim 2, further including providing a current driver circuit coupled to the line, and wherein presenting a relatively high conductance to the line includes controlling the current driver circuit.
4. The method of claim 2, further including providing a current driver circuit coupled to the line, and wherein removing the relatively high conductance presented to the line includes controlling the current driver circuit.
5. The method of claim 1, wherein adjusting the conductance at the second node further includes automatically adjusting the conductance of said at least one of the first and second nodes in response to a differential comparison of the line voltage level relative to the reference voltage.
6. The method of claim 5, wherein automatically adjusting the conductance includes feeding data back from the comparison to the second node.
7. The method of claim 5, further including using a conductance controller to adjust the conductance at the second node, and wherein feeding data back from the comparison includes feeding the data to the conductance controller.
8. The method of claim 1, further including providing a current driver circuit coupled to the line, and using the current driver circuit to control the conductance presented to the line.
9. A circuit arrangement including a line connecting first and second nodes, the arrangement comprising:
means for driving the line to a steady-state voltage using a first current having a magnitude greater than zero;
means for driving the current to a zero magnitude from the first node therein presenting a transient voltage on the line;
means for indicating a voltage level of the line at the first node in response to presenting a transient voltage on the line;
means for analyzing the line voltage level relative to a reference voltage; and
means, responsive to the analysis means, for adjusting the impedance at the second node.
10. The circuit arrangement of claim 9, further including first means for controlling conductance presented to the line.
11. The circuit arrangement of claim 9, further including a comparator circuit.
12. The circuit arrangement of claim 11, wherein the comparator circuit includes a differential amplifier.
13. A circuit arrangement including a line connecting first and second nodes, the arrangement comprising:
a selectively controllable current source coupled to the line and adapted to drive the line to a steady-state voltage using a first current having a magnitude greater than zero, the selectively controllable current source including a control port adapted to receive a selectively provided input, the selectively controllable current source further adapted to respond to the selectively provided input by driving the current to a zero magnitude from the first node and presenting a transient voltage on the line;
a comparison circuit, responsive to the line current for indicating a voltage level of the line at the first node and responsive to a reference voltage, the comparison circuit adapted to indicate magnitude of the line voltage level relative to the reference voltage; and
a selectable impedance circuit adapted to respond to this comparison by adjusting the conductance at the second node.
14. The circuit arrangement of claim 13, wherein the selectively controllable current source comprises a transistor circuit including the control port, and wherein the transistor circuit is adapted to respond to a bi-level signal by activating and deactivating the source according to the state of the bi-level signal.
15. The circuit arrangement of claim 13, wherein the selectively controllable current source is further adapted to control conductance presented to the line.
16. The circuit arrangement of claim 15, wherein the selectively controllable current source is further adapted to remove a high conductance presented to the line.
17. The circuit arrangement of claim 13, further including a feedback path adapted to carry a signal from the comparison circuit to the selectable impedance circuit.
18. The circuit arrangement of claim 17, wherein the feedback path and the comparison circuit are adapted to automatically cause the selectable impedance circuit to adjust the conductance.
19. For use in calibrating a transmission line connecting first and second nodes, a circuit arrangement comprising:
a selectively controllable current source coupled to the line and adapted to drive the line to a steady-state voltage using a first current having a magnitude greater than zero, the selectively controllable current source including a control port adapted to receive a selectively provided input, the selectively controllable current source further adapted to respond to the selectively provided input by driving the current to a zero magnitude from the first node and presenting a transient voltage on the line;
a comparision circuit, responsive to the line current for indicating a voltage level of the line at the first node and responsive to a reference voltage, the comparision circuit adapted to indicate magnitude of the line voltage level relative to the reference voltage; and
wherein a conductance at the second node is altered in response to the magnitude indication.
20. The circuit arrangement of claim 19, further comprising a selectively controllable current source coupled to the line and adapted to adjust the conductance of the source.
21. The circuit arrangement of claim 19, wherein the comparison circuit includes a differential amplifier.
US09/727,751 2000-12-01 2000-12-01 Line impedance calibration using actual impedance determination Expired - Fee Related US6459277B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/727,751 US6459277B1 (en) 2000-12-01 2000-12-01 Line impedance calibration using actual impedance determination
PCT/EP2001/013732 WO2002045264A2 (en) 2000-12-01 2001-11-23 Line impedance calibration using actual impedance determination

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/727,751 US6459277B1 (en) 2000-12-01 2000-12-01 Line impedance calibration using actual impedance determination

Publications (2)

Publication Number Publication Date
US20020067168A1 true US20020067168A1 (en) 2002-06-06
US6459277B1 US6459277B1 (en) 2002-10-01

Family

ID=24923918

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/727,751 Expired - Fee Related US6459277B1 (en) 2000-12-01 2000-12-01 Line impedance calibration using actual impedance determination

Country Status (2)

Country Link
US (1) US6459277B1 (en)
WO (1) WO2002045264A2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070013395A1 (en) * 2005-06-24 2007-01-18 Desai Jayen J On-die impedance calibration
US20070018624A1 (en) * 2005-07-22 2007-01-25 Yigang Guo Current mode control with feed-forward for power devices
DE102020133489A1 (en) 2020-12-15 2022-06-15 Audi Aktiengesellschaft Electrical system for a motor vehicle and motor vehicle

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1972952A1 (en) * 2007-03-19 2008-09-24 Interuniversitair Micro-Elektronica Centrum Vzw ESD test system calibration
WO2010032214A2 (en) * 2008-09-18 2010-03-25 David Denoon-Stevens Communication network

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2745067A (en) * 1951-06-28 1956-05-08 True Virgil Automatic impedance matching apparatus
EP0542321A3 (en) 1991-09-23 1993-06-09 Schlumberger Technologies, Inc. Method and circuit for controlling voltage reflections on transmission lines
GB9308168D0 (en) 1993-04-20 1993-06-02 Madge Network Limited Impedance matching
FR2709217B1 (en) * 1993-08-19 1995-09-15 Bull Sa Method and device for impedance adaptation for a transmitter and / or receiver, integrated circuit and transmission system using them.
JPH07135513A (en) * 1993-09-17 1995-05-23 Fujitsu Ltd Method and device for termination control for current drive circuit
JP3189546B2 (en) 1993-12-28 2001-07-16 株式会社日立製作所 Transmitter / receiver circuit
US5448182A (en) 1994-05-02 1995-09-05 Motorola Inc. Driver circuit with self-adjusting impedance matching
WO1996018239A2 (en) 1994-12-08 1996-06-13 Philips Electronics N.V. Terminating transmission line impedance-matching circuit
US5621335A (en) 1995-04-03 1997-04-15 Texas Instruments Incorporated Digitally controlled output buffer to incrementally match line impedance and maintain slew rate independent of capacitive output loading
US5559441A (en) 1995-04-19 1996-09-24 Hewlett-Packard Company Transmission line driver with self adjusting output impedance
JPH0993165A (en) * 1995-09-22 1997-04-04 Internatl Business Mach Corp <Ibm> Impedance matching device
EP0882258B1 (en) 1995-12-29 2000-07-26 Advanced Micro Devices, Inc. Reset circuit for a battery-powered integrated circuit and method of resetting such integrated circuit
US5789937A (en) 1996-08-14 1998-08-04 International Business Machines Corporation Impedence self-adjusting driver circuit
US5793223A (en) 1996-08-26 1998-08-11 International Business Machines Corporation Reference signal generation in a switched current source transmission line driver/receiver system
US6051989A (en) 1997-05-30 2000-04-18 Lucent Technologies Inc. Active termination of a conductor for bi-directional signal transmission
JP3579856B2 (en) 1997-07-08 2004-10-20 株式会社日立製作所 Semiconductor integrated circuit system
US5942922A (en) * 1998-04-07 1999-08-24 Credence Systems Corporation Inhibitable, continuously-terminated differential drive circuit for an integrated circuit tester

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070013395A1 (en) * 2005-06-24 2007-01-18 Desai Jayen J On-die impedance calibration
US7391221B2 (en) * 2005-06-24 2008-06-24 Hewlett-Packard Development Company, L.P. On-die impedance calibration
US20070018624A1 (en) * 2005-07-22 2007-01-25 Yigang Guo Current mode control with feed-forward for power devices
WO2007015889A2 (en) * 2005-07-22 2007-02-08 Fairchild Semiconductor Corporation Current mode control with feed-forward for power devices
WO2007015889A3 (en) * 2005-07-22 2008-01-03 Fairchild Semiconductor Current mode control with feed-forward for power devices
US7615978B2 (en) * 2005-07-22 2009-11-10 Fairchild Semiconductor Corporation Current mode control with feed-forward for power devices
CN101273318B (en) * 2005-07-22 2013-01-02 美国快捷半导体有限公司 Current mode control with feed-forward for power devices
DE102020133489A1 (en) 2020-12-15 2022-06-15 Audi Aktiengesellschaft Electrical system for a motor vehicle and motor vehicle

Also Published As

Publication number Publication date
WO2002045264A2 (en) 2002-06-06
US6459277B1 (en) 2002-10-01
WO2002045264A3 (en) 2002-09-19

Similar Documents

Publication Publication Date Title
KR100213411B1 (en) Precision switchable bus terminator circuit
US5608312A (en) Source and sink voltage regulator for terminators
US5793223A (en) Reference signal generation in a switched current source transmission line driver/receiver system
KR100297045B1 (en) Output high voltage clamping circuit using low voltage differential swing in case of overload
CN112838971A (en) CAN communication under cable breaking condition
WO2003017112A2 (en) Circuit and method for interfacing to a bus channel
US7835453B2 (en) Differential transmitter circuit
US6741095B2 (en) Data transmission system, circuit and method
US20060234650A1 (en) Low voltage differential signaling transceiver
US20060217079A1 (en) Low voltage differential signaling transceiver
US5546017A (en) Hot insertable active SCSI terminator
US20230155628A1 (en) Rejection of End-of-Packet Dribble in High Speed Universal Serial Bus Repeaters
US5455523A (en) Method and apparatus for non-linear transmission line termination
JP3476465B2 (en) CMOS BTL compatible bus and transmission line driver
US7486085B2 (en) Calibration circuit for resistance component
US6459277B1 (en) Line impedance calibration using actual impedance determination
US5414583A (en) Current source bus terminator with voltage clamping and steady state power reduction
JP3498944B2 (en) Input buffer circuit with cable detection function
US7965100B1 (en) Transmitter with internal compensation for variance in differential data line impedance
US20030107449A1 (en) Conductive path compensation for matching output driver impedance
US7148699B1 (en) Technique for calibrating electronic devices
US20030081663A1 (en) Interface circuit of differential signaling system
EP1269326B1 (en) Method and apparatus for reducing back-to-back voltage glitch on high speed data bus
US6693465B1 (en) Open input sense for differential receiver
KR19980702361A (en) Pseudo-AUI Line Driver and Receiver Cells for Internet Applications

Legal Events

Date Code Title Description
AS Assignment

Owner name: PHILIPS SEMICONDUCTORS, INC., NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SESSIONS, D.C.;REEL/FRAME:011362/0824

Effective date: 20001128

AS Assignment

Owner name: KONINKLIJKE PHILIPS ELECTRONICS N.V., NETHERLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PHILIPS SEMICONDUCTORS, INC.;REEL/FRAME:013145/0041

Effective date: 20020725

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:018635/0787

Effective date: 20061117

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20141001