US20020025599A1 - Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball - Google Patents
Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball Download PDFInfo
- Publication number
- US20020025599A1 US20020025599A1 US09/941,384 US94138401A US2002025599A1 US 20020025599 A1 US20020025599 A1 US 20020025599A1 US 94138401 A US94138401 A US 94138401A US 2002025599 A1 US2002025599 A1 US 2002025599A1
- Authority
- US
- United States
- Prior art keywords
- solder
- solder interconnection
- layer
- interconnection layer
- microelectronic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/4853—Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05573—Single external layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05639—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05644—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05655—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05671—Chromium [Cr] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/1308—Plural core members being stacked
- H01L2224/13082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13575—Plural coating layers
- H01L2224/1358—Plural coating layers being stacked
- H01L2224/13583—Three-layer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/1354—Coating
- H01L2224/13599—Material
- H01L2224/136—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/13671—Chromium [Cr] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00013—Fully indexed content
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01011—Sodium [Na]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01012—Magnesium [Mg]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01018—Argon [Ar]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01023—Vanadium [V]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01024—Chromium [Cr]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01049—Indium [In]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01051—Antimony [Sb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01054—Xenon [Xe]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01075—Rhenium [Re]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/156—Material
- H01L2924/15786—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2924/15787—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19042—Component type being an inductor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19043—Component type being a resistor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/03—Conductive materials
- H05K2201/0332—Structure of the conductor
- H05K2201/0364—Conductor shape
- H05K2201/0379—Stacked conductors
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/1025—Metallic discs
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/20—Details of printed circuits not provided for in H05K2201/01 - H05K2201/10
- H05K2201/2081—Compound repelling a metal, e.g. solder
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/03—Metal processing
- H05K2203/0315—Oxidising metal
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- the present invention relates generally to methods for forming solder interconnection structures for directly interconnecting microelectronic substrates within microelectronic fabrications. More particularly, the present invention relates to methods for forming, with attenuated physical stress and strain, solder interconnection structures for directly interconnecting microelectronic substrates within microelectronic fabrications.
- solder interconnection method which employs a solder interconnection structure positioned interposed between a pair of opposing bond pads fabricated within a corresponding pair of microelectronic substrates desired to be directly interconnected, where upon thermal annealing and reflow of the solder interconnection structure positioned interposed between the pair of opposing bond pads there is formed a reflowed solder interconnection structure formed interposed between the pair of opposing bond pads, which reflowed solder interconnection structure electrically and mechanically directly interconnects the pair of microelectronic substrates.
- solder interconnection methods and solder interconnection structures are quite common in the art of microelectronic fabrication, such solder interconnection methods and solder interconnection structures are nonetheless not entirely without problems in the art of microelectronic fabrication.
- solder interconnection structures for use when directly interconnecting microelectronic substrates employed within microelectronic fabrications in a fashion such as to attenuate thermally induced physical stress and strain within corresponding thermally reflowed solder interconnection structures with respect to microelectronic substrates which are directly interconnected with those thermally reflowed solder interconnection structures.
- solder interconnection method discloses a cost effective solder interconnection method and a resulting solder interconnection structure interconnected microelectronic fabrication comprising a semiconductor substrate directly interconnected with an additional microelectronic substrate.
- the solder interconnection method employs forming a series of solder interconnection layers upon a corresponding series of bond pads formed over multiple integrated circuit die within a single semiconductor substrate, wherein the single semiconductor substrate is encapsulated with a resin prior to parting the semiconductor substrate to form the integrated circuit die having formed thereover the solder interconnection layers formed upon the bond pads.
- Agarwala et al. in U.S. Pat. No. 5,130,779, disclose: (1) a solder interconnection structure with an enhanced aspect ratio for use within a microelectronic fabrication for directly interconnecting, with attenuated physical stress and strain, a pair of microelectronic substrates within the microelectronic fabrication; and (2) a method for forming the solder interconnection structure with the enhanced aspect ratio for use within the microelectronic fabrication for directly interconnecting, with attenuated physical stress and strain, the pair of microelectronic substrates within the microelectronic fabrication.
- the solder interconnection method employs forming upon at least one solder interconnection layer employed within the solder interconnection structure, prior to thermal reflow of the solder interconnection layer: (1) a capping or encapsulant metal layer, or in the alternative; (2) a sidewall spacer layer, such that upon thermal reflow of the at least one solder interconnection layer the at least one solder interconnection layer is not susceptible to thermal reflow induced collapse.
- Petroz in U.S. Pat. No. 5,225,634, discloses a hybrid circuit microelectronic fabrication comprising a pair of microelectronic substrates directly interconnected with a series electrical interconnection layers, wherein the hybrid circuit microelectronic fabrication is fabricated absent thermally induced physical stress or strain of the pair of microelectronic substrates with respect to the series of electrical interconnection layers.
- the hybrid circuit microelectronic fabrication realizes the foregoing object by employing when fabricating the hybrid circuit microelectronic fabrication: (1) electrical interconnection layers which are formed as spheres which are non-adherent to pairs of counter opposed bond pads upon which they are landed within the corresponding pair of microelectronic substrates within the hybrid circuit microelectronic fabrication; and (2) bond pads which are formed as tracks upon which the spherical electrical interconnection layers may freely rotate.
- Tsukamoto in U.S. Pat. No. 5,640,052, discloses a solder interconnection structure for use when directly interconnecting a pair of microelectronic substrates within a microelectronic fabrication, where the solder interconnection structure provides for attenuated thermally induced physical stress and strain of the pair of microelectronic substrate with respect to the solder interconnection structure when directly interconnecting the pair of microelectronic substrates within the microelectronic fabrication while employing the solder interconnection structure.
- the solder interconnection structure employs a metal core layer having formed thereupon a solder interconnection layer which bridges to a pair of bond pads formed within the pair of microelectronic substrates, where the solder interconnection layer which bridges to the pair of bond pads formed within the pair of microelectronic substrates is formed with an hourglass shape.
- solder interconnection structures for directly interconnecting a pair of microelectronic substrates within a microelectronic fabrication, where upon thermal reflow to form a reflowed solder interconnection structure, the reflowed solder interconnection structure is formed with attenuated thermally induced physically stress and strain with respect to the pair of microelectronic substrates.
- a first object of the present invention is to provide a method for forming for use within a microelectronic fabrication a solder interconnection structure for directly interconnecting a pair of microelectronic substrates within the microelectronic fabrication.
- a second object of the present invention is to provide a method in accord with the first object of the present invention, wherein the solder interconnection structure is formed such that upon reflow to form a reflowed solder interconnection structure directly interconnecting the pair of microelectronic substrates within the microelectronic fabrication, the reflowed solder interconnection structure is formed with attenuated physical stress and strain with respect to the pair of microelectronic substrates.
- a third object of the present invention is to provide a method in accord with the first object of the present invention or the second object of the present invention, which method is readily commercially implemented.
- a method for forming a solder interconnection structure To practice the method of the present invention, there is first provided a substrate having formed thereover a bond pad. There is then formed upon the bond pad a first solder interconnection layer. There is then formed over the first solder interconnection layer an annular solder non-wettable copper oxide layer which does not cover an upper dome portion of the first solder interconnection layer. Finally, there is then formed over the upper dome portion of the first solder interconnection layer and not upon the annular solder non-wettable copper oxide layer a second solder interconnection layer.
- the present invention also contemplates a solder interconnection structure formed in accord with the method of the present invention.
- solder interconnection structure for use within a microelectronic fabrication a solder interconnection structure, wherein the solder interconnection structure is formed such that upon reflow to form a reflowed solder interconnection structure directly interconnecting a pair of microelectronic substrates within the microelectronic fabrication the reflowed solder interconnection structure is formed with attenuated physical stress and strain with respect to the pair of microelectronic substrates.
- the method of the present invention realizes the foregoing object by employing when forming the solder interconnection structure a first solder interconnection layer having formed annularly thereover and not covering an upper dome portion of the first solder interconnection layer an annular solder non-wettable copper oxide layer, such that when forming within the solder interconnection structure a second solder interconnection layer over the first solder interconnection layer, the second solder interconnection layer is constrained over the upper dome area of the first solder interconnection layer due to non-wetting with the annular solder non-wetting copper oxide layer.
- the present invention thus provides a solder interconnection structure of enhanced height in comparison with a conventional solder interconnection structure, wherein the enhanced height of the solder interconnection structure provides upon reflow a reflowed solder interconnection structure with attenuated physical stress and strain with respect to a pair of microelectronic substrates which are directly interconnected while employing the reflowed solder interconnection structure of the present invention.
- the method of the present invention is readily commercially implemented.
- the present invention employs methods as are either generally known in the art of microelectronic fabrication, or readily adapted to the art of microelectronic fabrication. Since it is a process control and materials selection which provides at least in part the present invention, rather than the existence of methods and materials which provides the present invention, the method of the present invention is readily commercially implemented.
- FIG. 1, FIG. 2, FIG. 3, FIG. 4, FIG. 5, FIG. 6 and FIG. 7 show a series of schematic cross-sectional diagrams illustrating the results of forming, in accord with a preferred embodiment of the present invention, a reflowed solder interconnection structure interconnecting a pair of microelectronic substrates within a microelectronic fabrication in accord with the present invention.
- solder interconnection structure for use within a microelectronic fabrication a solder interconnection structure, wherein the solder interconnection structure is formed such that upon reflow to form a reflowed solder interconnection structure directly interconnecting a pair of microelectronic substrates within the microelectronic fabrication, the reflowed solder interconnection structure is formed with attenuated physical stress and strain with respect to the pair of microelectronic substrates.
- the method of the present invention realizes the foregoing object by employing when forming the solder interconnection structure a first solder interconnection layer having formed annularly thereover but not covering an upper dome portion of the first solder interconnection layer an annular solder non-wettable copper oxide layer, such that when forming within the solder interconnection structure a second solder interconnection layer over the first solder interconnection layer, the second solder interconnection layer is constrained over the upper dome area of the first solder interconnection layer due to non-wetting with the annular solder non-wetting copper oxide layer.
- the method of the present invention also contemplates a solder interconnection structure formed in accord with the method of the present invention.
- the solder interconnection structure of the present invention may be employed for forming solder interconnections directly between various types of microelectronic substrates employed within various types of microelectronic fabrications.
- the solder interconnection structure of the present invention may be employed for forming solder interconnections directly between microelectronic substrates including but not limited to silicon microelectronic substrates, ceramic microelectronic substrates and composite microelectronic substrates (such as but not limited to glass-ceramic composite microelectronic substrates and filled organic polymer composite microelectronic substrates), as employed within microelectronic fabrications including but not limited to integrated circuit microelectronic fabrications, hybrid circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, display image array optoelectronic microelectronic fabrications and sensor image array optoelectronic microelectronic fabrications.
- FIG. 1 to FIG. 7 there is shown a series of schematic cross-sectional diagrams illustrating the results of progressive stages in forming in accord with a preferred embodiment of the present invention a reflowed solder interconnection structure interconnecting a pair of microelectronic substrates in accord with the present invention.
- Shown in FIG. 1 is a schematic cross-sectional diagram of the microelectronic fabrication at an early stage in its fabrication in accord with the preferred embodiment of the present invention.
- FIG. 1 Shown in FIG. 1 is a first substrate 10 having formed thereover a series of first bond pads 12 a , 12 b and 12 c , each in turn having formed thereupon a corresponding first solder interconnection layer 14 a , 14 b or 14 c which in the aggregate comprise a series of first solder interconnection layers 14 a , 14 b and 14 c.
- each of the first substrate 10 , the series of first bond pad layers 12 a , 12 b and 12 c and the corresponding series of first solder interconnection layers 14 a , 14 b and 14 c may be formed employing methods and materials as are conventional in the art of microelectronic fabrication.
- the first substrate 10 may be selected from the group of substrates including but not limited to silicon substrates, ceramic substrates and composite substrates of the types as described above, which, as noted above, may be employed within microelectronic fabrications including but not limited to integrated circuit microelectronic fabrications, hybrid circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, sensor image array optoelectronic microelectronic fabrications and display image array optoelectronic microelectronic fabrications.
- the substrate 10 may comprise a substrate alone as employed within the microelectronic fabrication, or in the preferred alternative, the substrate 10 may comprise the substrate as employed within the microelectronic fabrication, where the substrate has formed thereupon and/or thereover any of several additional microelectronic layers as are conventionally employed within the microelectronic fabrication within which is employed the substrate.
- additional microelectronic layers may be formed from microelectronic materials including but not limited to microelectronic conductor materials, microelectronic semiconductor materials and microelectronic dielectric materials.
- the substrate 10 typically but not exclusively when the substrate 10 comprises a semiconductor substrate employed within a semiconductor integrated circuit microelectronic fabrication, has formed therein and/or thereupon microelectronic devices as are conventional within the microelectronic fabrication within which is employed the substrate 10 .
- microelectronic devices may include, but are not limited to resistors, transistors, diodes and capacitors.
- the series of first bond pads 12 a , 12 b and 12 c may be formed from any of several bond pad materials as are conventional in the art of microelectronic fabrication, such bond pad materials including but not limited to aluminum, aluminum alloy, copper and copper alloy bond pad materials.
- bond pad materials including but not limited to aluminum, aluminum alloy, copper and copper alloy bond pad materials.
- each of the first bond pads 12 a , 12 b and 12 c is formed of a bidirectional linewidth of from about 50 to about 150 microns and a pitch spacing of from about 150 to about 300 microns, as well as a thickness of from about 4,000 to about 15,000 angstroms.
- each of the first bond pads 12 a , 12 b and 12 c may also have: (1) formed aligned thereupon additional bonding enhancement layers and anti-corrosion layers, such as but not limited to nickel layers, gold layers, chromium layers and silver layers, as are conventional in the art of microelectronic fabrication, as well as; (2) dielectric passivation layers encapsulating the peripheries of each of the first bond pads 12 a , 12 b and 12 c.
- additional bonding enhancement layers and anti-corrosion layers such as but not limited to nickel layers, gold layers, chromium layers and silver layers, as are conventional in the art of microelectronic fabrication, as well as;
- dielectric passivation layers encapsulating the peripheries of each of the first bond pads 12 a , 12 b and 12 c.
- each of the first solder interconnection layers 14 a , 14 b and 14 b may be formed of solder interconnection materials as are conventional in the art of microelectronic fabrication, such solder interconnection materials being selected from the group of solder interconnection materials including but not limited to lead solder interconnection materials, lead-tin alloy solder interconnection materials, lead-antimony alloy solder interconnection materials, lead-indium alloy solder interconnection materials and higher order alloys incorporating lead-tin alloy solder interconnection materials, lead-antimony alloy solder interconnection materials and lead-indium alloy solder interconnection materials.
- the first solder interconnection layers 14 a , 14 b and 14 c are each formed of a comparatively higher melting lead-tin alloy solder interconnection material, having a lead content of from about 90 to about 97 weight percent and a tin content of from about 3 to about 10 weight percent, as is otherwise generally conventional in the art of microelectronic fabrication.
- the series of first solder interconnection layers 14 a , 14 b and 14 c may be formed employing methods as are conventional in the art of microelectronic fabrication, including but not limited to plating methods, screening methods and solder pre-form attachment methods. Similarly, as is illustrated within the schematic cross-sectional diagram of FIG.
- the series of first solder interconnection layers 14 a , 14 b and 14 c is preferably reflowed to provide each of the first solder interconnection layers 14 a , 14 b and 14 c of a truncated spherical shape which simultaneously provides effective connection of each of the first solder interconnection layers 14 a , 14 b and 14 c to the corresponding series of bond pads 12 a , 12 b and 12 c , although such reflow is not necessarily essential within all embodiments of the present invention.
- first solder interconnection layer 14 a , 14 b and 14 c is formed of the higher melting point lead-tin alloy solder, as disclosed above, of from about 90 to about 97 weight percent lead and from about 3 to about 10 weight percent tin
- a typical and preferably first solder interconnection layer 14 a , 14 b and 14 c reflow temperature is from about 280 to about 360 degrees centigrade.
- each first solder interconnection layer 14 a , 14 b or 14 c within the series of first solder interconnection layers 14 a , 14 b and 14 c is formed to a maximum thickness of from about 50 to about 150 microns with the truncated spherical shape as illustrated within the schematic cross-sectional diagram of FIG. 1.
- FIG. 2 there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 1.
- the series of photoresist lift off layers 15 a , 15 b , 15 c and 15 d may be formed employing methods and materials as are conventional in the art of microelectronic fabrication, including photoresist deposition, exposure and development methods as are conventional in the art of microelectronic fabrication, in conjunction with photoresist materials selected from the general groups of photoresist materials including but not limited to positive photoresist materials and negative photoresist materials.
- the series of photoresist lift off layers 15 a , 15 b , 15 c and 15 d is formed to a thickness sufficient to encapsulate the bottom of each first solder interconnection layer 14 a , 14 b or 14 c within the series of first solder interconnection layers 14 a , 14 b and 14 c .
- this will provide each of the patterned photoresist lift off layers 15 a , 15 b , 15 c and 15 d of a median thickness in a range of from about 2 to about 15 microns.
- a blanket barrier layer 16 Shown also within FIG. 2 formed upon exposed portions of the series of photoresist lift off layers 15 a , 15 b , 15 c and 15 d and upon exposed portions of the series of first solder interconnection layers 14 a , 14 b and 14 c is a blanket barrier layer 16 , wherein the blanket barrier layer 16 in turn has formed thereupon a blanket copper layer 18 .
- the blanket barrier layer 16 although in general optional within the present invention is nonetheless desirable under circumstances where it is desirable to limit interdiffusion of the solder interconnection material from which is formed the series of first solder interconnection layers 14 a , 14 b and 14 c with adjoining layers, such as the blanket copper layer 18 within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 2.
- the blanket copper layer 18 is formed of copper formed to a thickness of from about 2,000 to about 10,000 angstroms upon the blanket barrier layer 16 .
- both the blanket barrier layer 16 and the blanket copper layer 18 may be formed employing methods as are conventional in the art of microelectronic fabrication, including but not limited to thermally assisted evaporation methods, electron beam assisted evaporation methods and physical vapor deposition (PVD) sputtering methods.
- FIG. 3 there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 2.
- FIG. 3 Shown in FIG. 3 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 2, but wherein the patterned photoresist lift off layers 15 a , 15 b , 15 c and 15 d have been dissolved, taking with them corresponding overlying portions of the blanket barrier layer 16 and the blanket copper layer 18 , and thus leaving remaining a series of patterned barrier layers 16 a , 16 b and 16 c having formed aligned thereupon a series of patterned copper layers 18 a , 18 b and 18 c both of which are formed covering an upper portion of each of the corresponding first solder interconnection layers 14 a , 14 b and 14 c.
- a photoresist stripper solution conventional in the art of microelectronic fabrication as is employed for stripping the photoresist material from which is formed the photoresist lift off layers 15 a , 15 b , 15 c and 15 d , provided that the photoresist stripper solution does not corrode, erode, delaminate or otherwise degrade the series of patterned barrier layers 16 a , 16 b and 16 c , the series of patterned copper layers 18 a , 18 b and 18 c and remaining structures within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 3.
- FIG. 4 there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 3.
- FIG. 4 Shown in FIG. 4 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 3, but wherein each of the patterned copper layers 18 a , 18 b and 18 c has been partially oxidized to form a corresponding depleted patterned copper layer 18 a′ , 18 b′ or 18 c′ , while simultaneously forming a corresponding patterned copper oxide layer 20 a , 20 b or 20 c adherent thereto.
- the series of patterned copper layers 18 a , 18 b and 18 c may be partially oxidized to form the series of depleted patterned copper layers 18 a′ , 18 b′ and 18 c′ and the corresponding series of patterned copper oxide layers 20 a , 20 b and 20 c adherent thereto while employing methods as are conventional in the art of microelectronic fabrication, while similarly also assuring that neither the patterned barrier layers 16 a , 16 b and 16 c nor any of the remaining structures within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated within FIG. 4 are corroded, eroded, delaminated or otherwise degraded.
- any of several oxidation methods may be employed for forming from the series of patterned copper layers 18 a , 18 b and 18 c the series of depleted patterned copper layers 18 a′ , 18 b′ and 18 c′ having the corresponding series of patterned copper oxide layers 20 a , 20 b and 20 c , adherent thereto, including but not limited to wet chemical oxidation methods, thermal oxidation methods and oxygen containing plasma oxidation methods, for the preferred embodiment of the present invention, the patterned copper layers 18 a , 18 b and 18 c are oxidized to form the series of depleted patterned copper layers 18 a′ , 18 b′ and 18 c′ and the corresponding series of patterned copper oxide layers 20 a , 20 b and 20 c adherent thereto while employing a wet chemical oxidation method employing a mixture of sodium chlorite and sodium hydroxide blend at: (1) a temperature of form about 150° F. to about 170° F.; (2)
- the series of patterned copper layers 18 a , 18 b and 18 c is partially and selectively oxidized to form the series of depleted patterned copper layers 18 a′ , 18 b′ and 18 c′ , while the series of patterned copper oxide layers 20 a , 20 b and 20 c formed adherent thereto are each formed to an increase of weight from 0.18 mg/cm 2 to 0.5 mg/c because of the oxidation process.
- FIG. 5 there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 4.
- FIG. 5 Shown in FIG. 5 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 4, but wherein each of the patterned copper oxide layers 20 a , 20 b and 20 c has been anisotropically etched within an anisotropic etchant 21 to form therefrom a corresponding series of etched patterned copper oxide layers 20 a′ , 20 a′′ , 20 b′ , 20 b′′ , 20 c′ and 20 c′′ formed in an annular position over each of the corresponding first solder interconnection layers 14 a , 14 b and 14 c , and leaving exposed a corresponding etched depleted patterned copper layer 18 a′′ , 18 b′′ or 18 c′′ .
- the etched patterned copper oxide layers 20 a′ , 20 a′′ , 20 b′ , 20 b′′ , 20 c′ and 20 c′′ are etched such that they do not cover an upper dome portion of each of the first solder interconnection layers 14 a , 14 b and 14 c .
- each of the etched patterned copper oxide layers 20 a′ , 20 a′′ , 20 b′ , 20 b′′ , 20 c′ and 20 c′′ is formed with a maximum thickness at its outermost edge of from about 50 to about 200 angstroms.
- the inert sputtering ion anisotropic etchant employs an argon inert sputtering ion, although other inert sputtering ions, such as but not limited to xenon and krypton inert sputtering ions, may also be employed.
- an anisotropic sputtering method which employs the anisotropic etchant 21 also employs: (1) a reactor chamber pressure of from about 0.001 to about 0.015 torr; (2) a source radio frequency power of from about 50 to about 1,000 watts at a source radio frequency of 13.56 MHZ; (3) a substrate 10 temperature of from about 20 to about 75 degrees centigrade; and (4) an argon flow rate of from about 2 to about 50 standard cubic centimeters per minute (sccm).
- FIG. 6 there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 5.
- FIG. 6 Shown in FIG. 6 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 5, but wherein there is formed upon each of the etched depleted patterned copper layers 18 a′′ , 18 b′′ and 18 c′′ a corresponding second solder interconnection layer 22 a , 22 b or 22 c , where the corresponding second solder interconnection layers 22 a , 22 b and 22 c are constrained by the series of etched patterned copper oxide layers 20 a′ , 20 a′′ .
- the series of second solder interconnection layers 22 a , 22 b and 22 c has a contact angle of less than about 15 degrees therewith, more preferably from about 5 to about 30.
- the series of second solder interconnection layers 22 a , 22 b and 22 c has a contact angle of greater than about 90 degrees therewith, more preferably from about 70 to about 120. All contact angles are intended to be measured for the series of second solder interconnection layers 22 a , 22 b and 22 c in a reflowed molten state.
- the series of second solder interconnection layers 22 a , 22 b and 22 c may be formed employing methods and materials generally analogous to the methods and materials employed for forming the series of first solder interconnection layers 14 a , 14 b and 14 c .
- the series of second solder interconnection layers 22 a , 22 b and 22 c is formed of a lower melting point lead-tin alloy solder material in comparison with the higher melting point lead-tin alloy solder material from which is formed the series of first solder interconnection layers 14 a , 14 b and 14 c .
- the lower melting point lead-tin alloy solder material has a lead content of from about 34 to about 40 weight percent and a tin content of from about 60 to about 66 weight percent, thus providing a reflow temperature of from about 200 to about 230 degrees centigrade.
- each of the second solder interconnection layers 22 a , 22 b and 22 c is formed to a thickness of from about 50 to about 125 microns.
- FIG. 7 there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 6.
- FIG. 7 Shown in FIG. 7 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 6, but wherein there has been positioned contacting the series of second solder interconnection layers 22 a , 22 b and 22 c a second substrate 24 having formed thereupon a series of second bond pads 26 a , 26 b and 26 c , and wherein upon thermal annealing and reflow, the second solder interconnection layers 22 a , 22 b and 22 c collapse to form a corresponding series of collapsed second solder interconnection layers 22 a′ , 22 b′ and 22 c′ , which in addition to being wetted to the series of etched depleted patterned copper layers 18 a′′ , 18 b′′ and 18 c′′ are also wetted to the series of second bond pads 26 a , 26 b and 26 c.
- the series of second bond pads 26 a , 26 b and 26 c may be formed employing methods, materials and dimensions analogous or equivalent to the methods, materials and dimensions employed for forming the series of first bond pads 12 a , 12 b and 12 c .
- the second substrate 24 may be selected from the group of substrates analogous to the group of substrates from which the first substrate 10 may be selected.
- the first substrate 10 is a semiconductor substrate and the second substrate 24 is an organic substrate.
- the series of reflowed solder interconnection structures provides for attenuated physical stress and strain within the series of reflowed solder interconnection structures with respect to the pair of substrates comprising the first substrate 10 and the second substrate 24 since the series of reflowed solder interconnection structures is formed with a series of annular copper oxide layers which attenuates wetting of a reflowed second solder interconnection layer within a reflowed solder interconnection structure with respect to a reflowed first solder interconnection layer within the reflowed solder interconnection structure.
Abstract
Description
- 1. Field of the Invention
- The present invention relates generally to methods for forming solder interconnection structures for directly interconnecting microelectronic substrates within microelectronic fabrications. More particularly, the present invention relates to methods for forming, with attenuated physical stress and strain, solder interconnection structures for directly interconnecting microelectronic substrates within microelectronic fabrications.
- 2. Description of the Related Art
- Microelectronic fabrications are formed from microelectronic substrates over which are formed patterned microelectronic conductor layers which are separated by microelectronic dielectric layers.
- As a method for directly interconnecting microelectronic substrates of various varieties, it is common in the art of microelectronic fabrication to employ a solder interconnection method which employs a solder interconnection structure positioned interposed between a pair of opposing bond pads fabricated within a corresponding pair of microelectronic substrates desired to be directly interconnected, where upon thermal annealing and reflow of the solder interconnection structure positioned interposed between the pair of opposing bond pads there is formed a reflowed solder interconnection structure formed interposed between the pair of opposing bond pads, which reflowed solder interconnection structure electrically and mechanically directly interconnects the pair of microelectronic substrates. Commonly, although not exclusively, within the solder interconnection method: (1) the solder interconnection structure is formed as a truncated spherical shape formed flattened upon one of the bond pads formed upon one of the microelectronic substrates; and (2) the reflowed solder interconnection structure is formed as a barrel shape bridging between the pair of bond pads formed within the corresponding pair of microelectronic substrates.
- While such solder interconnection methods and solder interconnection structures are quite common in the art of microelectronic fabrication, such solder interconnection methods and solder interconnection structures are nonetheless not entirely without problems in the art of microelectronic fabrication.
- In particular, as microelectronic fabrication integration levels have increased and microelectronic fabrication functionality has also increased, so too has the absolute density and the areal density of solder interconnection structures employed within advanced microelectronic fabrications for directly interconnecting advanced microelectronic substrates within advanced microelectronic fabrications. While such increased absolute density and such increased areal density of solder interconnection structures is essential for providing advanced microelectronic fabrications with enhanced functionality, such increased absolute density of solder interconnection structures, and in particular such increased areal density of solder interconnection structures, is nonetheless problematic insofar as increased areal density of a conventional solder interconnection structure typically limits the height of the conventional solder interconnection structure since the conventional solder interconnection structure is, as noted above, typically formed with a truncated spherical shape formed upon a bond pad. Similarly, solder interconnection structures formed of limited height when employed within microelectronic fabrication for directly interconnecting microelectronic substrates within microelectronic fabrications are undesirable insofar as corresponding reflowed solder interconnection structures of limited height are generally insufficient to adequately deflect and dissipate thermally induced physical stress and strain encountered incident to fabrication and/or operation of a microelectronic fabrication comprised of a pair of reflowed solder interconnection structure interconnected microelectronic substrates.
- It is thus desirable within the art of microelectronic fabrication to fabricate solder interconnection structures for use when directly interconnecting microelectronic substrates employed within microelectronic fabrications in a fashion such as to attenuate thermally induced physical stress and strain within corresponding thermally reflowed solder interconnection structures with respect to microelectronic substrates which are directly interconnected with those thermally reflowed solder interconnection structures.
- It is similarly towards the foregoing object that the present invention is directed.
- Various methods and materials have been disclosed within the art of microelectronic fabrication for forming, with desirable properties, interconnection structures for directly interconnecting microelectronic substrates within microelectronic fabrications.
- For example, Michelle M. Hou, in “Super CSP: The Wafer Level Package,” Semiconductor Packaging Symposium, Session V: Chipscale Packaging, SEMI (1998), pp. F-1 to F-10, discloses a cost effective solder interconnection method and a resulting solder interconnection structure interconnected microelectronic fabrication comprising a semiconductor substrate directly interconnected with an additional microelectronic substrate. The solder interconnection method employs forming a series of solder interconnection layers upon a corresponding series of bond pads formed over multiple integrated circuit die within a single semiconductor substrate, wherein the single semiconductor substrate is encapsulated with a resin prior to parting the semiconductor substrate to form the integrated circuit die having formed thereover the solder interconnection layers formed upon the bond pads.
- In addition, Agarwala et al., in U.S. Pat. No. 5,130,779, disclose: (1) a solder interconnection structure with an enhanced aspect ratio for use within a microelectronic fabrication for directly interconnecting, with attenuated physical stress and strain, a pair of microelectronic substrates within the microelectronic fabrication; and (2) a method for forming the solder interconnection structure with the enhanced aspect ratio for use within the microelectronic fabrication for directly interconnecting, with attenuated physical stress and strain, the pair of microelectronic substrates within the microelectronic fabrication. The solder interconnection method employs forming upon at least one solder interconnection layer employed within the solder interconnection structure, prior to thermal reflow of the solder interconnection layer: (1) a capping or encapsulant metal layer, or in the alternative; (2) a sidewall spacer layer, such that upon thermal reflow of the at least one solder interconnection layer the at least one solder interconnection layer is not susceptible to thermal reflow induced collapse.
- Further, Petroz, in U.S. Pat. No. 5,225,634, discloses a hybrid circuit microelectronic fabrication comprising a pair of microelectronic substrates directly interconnected with a series electrical interconnection layers, wherein the hybrid circuit microelectronic fabrication is fabricated absent thermally induced physical stress or strain of the pair of microelectronic substrates with respect to the series of electrical interconnection layers. The hybrid circuit microelectronic fabrication realizes the foregoing object by employing when fabricating the hybrid circuit microelectronic fabrication: (1) electrical interconnection layers which are formed as spheres which are non-adherent to pairs of counter opposed bond pads upon which they are landed within the corresponding pair of microelectronic substrates within the hybrid circuit microelectronic fabrication; and (2) bond pads which are formed as tracks upon which the spherical electrical interconnection layers may freely rotate.
- Finally, Tsukamoto, in U.S. Pat. No. 5,640,052, discloses a solder interconnection structure for use when directly interconnecting a pair of microelectronic substrates within a microelectronic fabrication, where the solder interconnection structure provides for attenuated thermally induced physical stress and strain of the pair of microelectronic substrate with respect to the solder interconnection structure when directly interconnecting the pair of microelectronic substrates within the microelectronic fabrication while employing the solder interconnection structure. To realize the foregoing object, the solder interconnection structure employs a metal core layer having formed thereupon a solder interconnection layer which bridges to a pair of bond pads formed within the pair of microelectronic substrates, where the solder interconnection layer which bridges to the pair of bond pads formed within the pair of microelectronic substrates is formed with an hourglass shape.
- Desirable in the art of microelectronic fabrication are additional methods and materials which may be employed for forming within the art of microelectronic fabrication solder interconnection structures for directly interconnecting a pair of microelectronic substrates within a microelectronic fabrication, where upon thermal reflow to form a reflowed solder interconnection structure, the reflowed solder interconnection structure is formed with attenuated thermally induced physically stress and strain with respect to the pair of microelectronic substrates.
- It is towards the foregoing object that the present invention is directed.
- A first object of the present invention is to provide a method for forming for use within a microelectronic fabrication a solder interconnection structure for directly interconnecting a pair of microelectronic substrates within the microelectronic fabrication.
- A second object of the present invention is to provide a method in accord with the first object of the present invention, wherein the solder interconnection structure is formed such that upon reflow to form a reflowed solder interconnection structure directly interconnecting the pair of microelectronic substrates within the microelectronic fabrication, the reflowed solder interconnection structure is formed with attenuated physical stress and strain with respect to the pair of microelectronic substrates.
- A third object of the present invention is to provide a method in accord with the first object of the present invention or the second object of the present invention, which method is readily commercially implemented.
- In accord with the objects of the present invention, there is provided by the present invention a method for forming a solder interconnection structure. To practice the method of the present invention, there is first provided a substrate having formed thereover a bond pad. There is then formed upon the bond pad a first solder interconnection layer. There is then formed over the first solder interconnection layer an annular solder non-wettable copper oxide layer which does not cover an upper dome portion of the first solder interconnection layer. Finally, there is then formed over the upper dome portion of the first solder interconnection layer and not upon the annular solder non-wettable copper oxide layer a second solder interconnection layer.
- The present invention also contemplates a solder interconnection structure formed in accord with the method of the present invention.
- There is provided by the present invention a method for forming for use within a microelectronic fabrication a solder interconnection structure, wherein the solder interconnection structure is formed such that upon reflow to form a reflowed solder interconnection structure directly interconnecting a pair of microelectronic substrates within the microelectronic fabrication the reflowed solder interconnection structure is formed with attenuated physical stress and strain with respect to the pair of microelectronic substrates. The method of the present invention realizes the foregoing object by employing when forming the solder interconnection structure a first solder interconnection layer having formed annularly thereover and not covering an upper dome portion of the first solder interconnection layer an annular solder non-wettable copper oxide layer, such that when forming within the solder interconnection structure a second solder interconnection layer over the first solder interconnection layer, the second solder interconnection layer is constrained over the upper dome area of the first solder interconnection layer due to non-wetting with the annular solder non-wetting copper oxide layer. The present invention thus provides a solder interconnection structure of enhanced height in comparison with a conventional solder interconnection structure, wherein the enhanced height of the solder interconnection structure provides upon reflow a reflowed solder interconnection structure with attenuated physical stress and strain with respect to a pair of microelectronic substrates which are directly interconnected while employing the reflowed solder interconnection structure of the present invention.
- The method of the present invention is readily commercially implemented. The present invention employs methods as are either generally known in the art of microelectronic fabrication, or readily adapted to the art of microelectronic fabrication. Since it is a process control and materials selection which provides at least in part the present invention, rather than the existence of methods and materials which provides the present invention, the method of the present invention is readily commercially implemented.
- The objects, features and advantages of the present invention are understood within the context of the Description of the Preferred Embodiment, as set forth below. The Description of the Preferred Embodiment is understood within the context of the accompanying drawings, which form a material part of this disclosure, wherein:
- FIG. 1, FIG. 2, FIG. 3, FIG. 4, FIG. 5, FIG. 6 and FIG. 7 show a series of schematic cross-sectional diagrams illustrating the results of forming, in accord with a preferred embodiment of the present invention, a reflowed solder interconnection structure interconnecting a pair of microelectronic substrates within a microelectronic fabrication in accord with the present invention.
- There is provided by the present invention a method for forming for use within a microelectronic fabrication a solder interconnection structure, wherein the solder interconnection structure is formed such that upon reflow to form a reflowed solder interconnection structure directly interconnecting a pair of microelectronic substrates within the microelectronic fabrication, the reflowed solder interconnection structure is formed with attenuated physical stress and strain with respect to the pair of microelectronic substrates. The method of the present invention realizes the foregoing object by employing when forming the solder interconnection structure a first solder interconnection layer having formed annularly thereover but not covering an upper dome portion of the first solder interconnection layer an annular solder non-wettable copper oxide layer, such that when forming within the solder interconnection structure a second solder interconnection layer over the first solder interconnection layer, the second solder interconnection layer is constrained over the upper dome area of the first solder interconnection layer due to non-wetting with the annular solder non-wetting copper oxide layer.
- The method of the present invention also contemplates a solder interconnection structure formed in accord with the method of the present invention.
- The solder interconnection structure of the present invention may be employed for forming solder interconnections directly between various types of microelectronic substrates employed within various types of microelectronic fabrications. The solder interconnection structure of the present invention may be employed for forming solder interconnections directly between microelectronic substrates including but not limited to silicon microelectronic substrates, ceramic microelectronic substrates and composite microelectronic substrates (such as but not limited to glass-ceramic composite microelectronic substrates and filled organic polymer composite microelectronic substrates), as employed within microelectronic fabrications including but not limited to integrated circuit microelectronic fabrications, hybrid circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, display image array optoelectronic microelectronic fabrications and sensor image array optoelectronic microelectronic fabrications.
- Referring now to FIG. 1 to FIG. 7, there is shown a series of schematic cross-sectional diagrams illustrating the results of progressive stages in forming in accord with a preferred embodiment of the present invention a reflowed solder interconnection structure interconnecting a pair of microelectronic substrates in accord with the present invention. Shown in FIG. 1 is a schematic cross-sectional diagram of the microelectronic fabrication at an early stage in its fabrication in accord with the preferred embodiment of the present invention.
- Shown in FIG. 1 is a
first substrate 10 having formed thereover a series offirst bond pads solder interconnection layer solder interconnection layers - Within the preferred embodiment of the present invention, each of the
first substrate 10, the series of firstbond pad layers solder interconnection layers - In that regard, within the preferred embodiment of the present invention with respect to the
first substrate 10, thefirst substrate 10 may be selected from the group of substrates including but not limited to silicon substrates, ceramic substrates and composite substrates of the types as described above, which, as noted above, may be employed within microelectronic fabrications including but not limited to integrated circuit microelectronic fabrications, hybrid circuit microelectronic fabrications, ceramic substrate microelectronic fabrications, solar cell optoelectronic microelectronic fabrications, sensor image array optoelectronic microelectronic fabrications and display image array optoelectronic microelectronic fabrications. - Although not specifically illustrated within the schematic cross-sectional diagram of FIG. 1, the
substrate 10 may comprise a substrate alone as employed within the microelectronic fabrication, or in the preferred alternative, thesubstrate 10 may comprise the substrate as employed within the microelectronic fabrication, where the substrate has formed thereupon and/or thereover any of several additional microelectronic layers as are conventionally employed within the microelectronic fabrication within which is employed the substrate. Such additional microelectronic layers may be formed from microelectronic materials including but not limited to microelectronic conductor materials, microelectronic semiconductor materials and microelectronic dielectric materials. - Similarly, although also not specifically illustrated within the schematic cross-sectional diagram of FIG. 1, the
substrate 10, typically but not exclusively when thesubstrate 10 comprises a semiconductor substrate employed within a semiconductor integrated circuit microelectronic fabrication, has formed therein and/or thereupon microelectronic devices as are conventional within the microelectronic fabrication within which is employed thesubstrate 10. Such microelectronic devices may include, but are not limited to resistors, transistors, diodes and capacitors. - Within the preferred embodiment of the present invention with respect to the series of
first bond pads first bond pads first bond pads first bond pads first bond pads - Finally, within the preferred embodiment of the present invention with respect to the series of first solder interconnection layers14 a, 14 b and 14 c each of the first solder interconnection layers 14 a, 14 b and 14 b may be formed of solder interconnection materials as are conventional in the art of microelectronic fabrication, such solder interconnection materials being selected from the group of solder interconnection materials including but not limited to lead solder interconnection materials, lead-tin alloy solder interconnection materials, lead-antimony alloy solder interconnection materials, lead-indium alloy solder interconnection materials and higher order alloys incorporating lead-tin alloy solder interconnection materials, lead-antimony alloy solder interconnection materials and lead-indium alloy solder interconnection materials. For the preferred embodiment of the present invention, the first solder interconnection layers 14 a, 14 b and 14 c are each formed of a comparatively higher melting lead-tin alloy solder interconnection material, having a lead content of from about 90 to about 97 weight percent and a tin content of from about 3 to about 10 weight percent, as is otherwise generally conventional in the art of microelectronic fabrication.
- The series of first solder interconnection layers14 a, 14 b and 14 c may be formed employing methods as are conventional in the art of microelectronic fabrication, including but not limited to plating methods, screening methods and solder pre-form attachment methods. Similarly, as is illustrated within the schematic cross-sectional diagram of FIG. 1, the series of first solder interconnection layers 14 a, 14 b and 14 c is preferably reflowed to provide each of the first solder interconnection layers 14 a, 14 b and 14 c of a truncated spherical shape which simultaneously provides effective connection of each of the first solder interconnection layers 14 a, 14 b and 14 c to the corresponding series of
bond pads solder interconnection layer solder interconnection layer - Referring now to FIG. 2, there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 1.
- Shown in FIG. 2, is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 1, but wherein, in a first instance, there is formed interposed between the series of
first bond pads - The series of photoresist lift off layers15 a, 15 b, 15 c and 15 d may be formed employing methods and materials as are conventional in the art of microelectronic fabrication, including photoresist deposition, exposure and development methods as are conventional in the art of microelectronic fabrication, in conjunction with photoresist materials selected from the general groups of photoresist materials including but not limited to positive photoresist materials and negative photoresist materials. Typically and preferably, the series of photoresist lift off layers 15 a, 15 b, 15 c and 15 d is formed to a thickness sufficient to encapsulate the bottom of each first
solder interconnection layer - Shown also within FIG. 2 formed upon exposed portions of the series of photoresist lift off layers15 a, 15 b, 15 c and 15 d and upon exposed portions of the series of first solder interconnection layers 14 a, 14 b and 14 c is a blanket barrier layer 16, wherein the blanket barrier layer 16 in turn has formed thereupon a
blanket copper layer 18. - Within the preferred embodiment of the present invention with respect to the blanket barrier layer16, the blanket barrier layer 16, although in general optional within the present invention is nonetheless desirable under circumstances where it is desirable to limit interdiffusion of the solder interconnection material from which is formed the series of first solder interconnection layers 14 a, 14 b and 14 c with adjoining layers, such as the
blanket copper layer 18 within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 2. Thus, within the preferred embodiment of the present invention, the blanket barrier layer 16 is formed of a barrier material which is both conductive and not susceptible to interdiffusion with the higher melting point lead-tin solder material from which is formed the series of first solder interconnection layers 14 a, 14 b and 14 c. Although, as disclosed within Agarawala et al, as cited within the Description of the Related Art (the disclosure of all of which related art is incorporated herein fully by reference) any of several barrier materials may be employed to effect the foregoing desired result, for the preferred embodiment of the present invention, the barrier material is preferably a chromium barrier material. Typically and preferably, the blanket barrier layer 16 is formed to a thickness of from about 200 to about 800 angstroms. - Finally, within the preferred embodiment of the present invention with respect to the
blanket copper layer 18, typically and preferably, theblanket copper layer 18 is formed of copper formed to a thickness of from about 2,000 to about 10,000 angstroms upon the blanket barrier layer 16. - Within the preferred embodiment of the present invention, both the blanket barrier layer16 and the
blanket copper layer 18 may be formed employing methods as are conventional in the art of microelectronic fabrication, including but not limited to thermally assisted evaporation methods, electron beam assisted evaporation methods and physical vapor deposition (PVD) sputtering methods. - Referring now to FIG. 3, there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 2.
- Shown in FIG. 3 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 2, but wherein the patterned photoresist lift off layers15 a, 15 b, 15 c and 15 d have been dissolved, taking with them corresponding overlying portions of the blanket barrier layer 16 and the
blanket copper layer 18, and thus leaving remaining a series of patterned barrier layers 16 a, 16 b and 16 c having formed aligned thereupon a series of patterned copper layers 18 a, 18 b and 18 c both of which are formed covering an upper portion of each of the corresponding first solder interconnection layers 14 a, 14 b and 14 c. - Within the preferred embodiment of the present invention, to form the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 3 from the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 2 there may be employed a photoresist stripper solution conventional in the art of microelectronic fabrication as is employed for stripping the photoresist material from which is formed the photoresist lift off layers15 a, 15 b, 15 c and 15 d, provided that the photoresist stripper solution does not corrode, erode, delaminate or otherwise degrade the series of patterned barrier layers 16 a, 16 b and 16 c, the series of patterned copper layers 18 a, 18 b and 18 c and remaining structures within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 3.
- Referring now to FIG. 4, there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 3.
- Shown in FIG. 4 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 3, but wherein each of the patterned copper layers18 a, 18 b and 18 c has been partially oxidized to form a corresponding depleted patterned copper layer 18 a′, 18 b′ or 18 c′, while simultaneously forming a corresponding patterned
copper oxide layer - Within the preferred embodiment of the present invention, the series of patterned copper layers18 a, 18 b and 18 c may be partially oxidized to form the series of depleted patterned copper layers 18 a′, 18 b′ and 18 c′ and the corresponding series of patterned copper oxide layers 20 a, 20 b and 20 c adherent thereto while employing methods as are conventional in the art of microelectronic fabrication, while similarly also assuring that neither the patterned barrier layers 16 a, 16 b and 16 c nor any of the remaining structures within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated within FIG. 4 are corroded, eroded, delaminated or otherwise degraded. Thus, while any of several oxidation methods may be employed for forming from the series of patterned copper layers 18 a, 18 b and 18 c the series of depleted patterned copper layers 18 a′, 18 b′ and 18 c′ having the corresponding series of patterned copper oxide layers 20 a, 20 b and 20 c, adherent thereto, including but not limited to wet chemical oxidation methods, thermal oxidation methods and oxygen containing plasma oxidation methods, for the preferred embodiment of the present invention, the patterned copper layers 18 a, 18 b and 18 c are oxidized to form the series of depleted patterned copper layers 18 a′, 18 b′ and 18 c′ and the corresponding series of patterned copper oxide layers 20 a, 20 b and 20 c adherent thereto while employing a wet chemical oxidation method employing a mixture of sodium chlorite and sodium hydroxide blend at: (1) a temperature of form about 150° F. to about 170° F.; (2) an immersion treatment time of from about 2.9 to about 3.1 minutes; and (3) a sodium chlorite and sodium hydroxide concentration within a surfactant additive solution of from about 18 to about 22 weight percent.
- Typically and preferably, within the preferred embodiment of the present invention, the series of patterned copper layers18 a, 18 b and 18 c is partially and selectively oxidized to form the series of depleted patterned copper layers 18 a′, 18 b′ and 18 c′, while the series of patterned copper oxide layers 20 a, 20 b and 20 c formed adherent thereto are each formed to an increase of weight from 0.18 mg/cm2 to 0.5 mg/c because of the oxidation process.
- Referring now to FIG. 5, there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 4.
- Shown in FIG. 5 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 4, but wherein each of the patterned copper oxide layers20 a, 20 b and 20 c has been anisotropically etched within an
anisotropic etchant 21 to form therefrom a corresponding series of etched patterned copper oxide layers 20 a′, 20 a″, 20 b′, 20 b″, 20 c′ and 20 c″ formed in an annular position over each of the corresponding first solder interconnection layers 14 a, 14 b and 14 c, and leaving exposed a corresponding etched depleted patterned copper layer 18 a″, 18 b″ or 18 c″. Within the preferred embodiment of the present invention, the etched patterned copper oxide layers 20 a′, 20 a″, 20 b′, 20 b″, 20 c′ and 20 c″ are etched such that they do not cover an upper dome portion of each of the first solder interconnection layers 14 a, 14 b and 14 c. Similarly, each of the etched patterned copper oxide layers 20 a′, 20 a″, 20 b′, 20 b″, 20 c′ and 20 c″ is formed with a maximum thickness at its outermost edge of from about 50 to about 200 angstroms. Yet similarly, it is desirable within the present invention to not completely anisotropically etch through the series of depleted patterned copper layers 18 a′, 18 b′, and 18 c′ when forming the series of etched depleted patterned copper layers 18 a″, 18 b″ and 18 c″, since in so doing there may be exposed the series of patterned barrier layers 16 a, 16 b and 16 c which will not necessarily be readily wettable with a series of second solder interconnection layers subsequently formed within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 5. - Typically and preferably, although not exclusively, the
anisotropic etchant 21 employs an inert sputtering ion anisotropic etchant, although other anisotropic etchants, such as but not limited to reactive ion anisotropic etchants, may also be employed when forming from series of patterned copper oxide layers 20 a, 20 b and 20 b within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 4 the series of etched patterned copper oxide layers 20 a′, 20 a″, 20 b′, 20 b″, 20 c′ and 20 c″ within the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 5. Typically and preferably the inert sputtering ion anisotropic etchant employs an argon inert sputtering ion, although other inert sputtering ions, such as but not limited to xenon and krypton inert sputtering ions, may also be employed. - Typically and preferably an anisotropic sputtering method which employs the
anisotropic etchant 21 also employs: (1) a reactor chamber pressure of from about 0.001 to about 0.015 torr; (2) a source radio frequency power of from about 50 to about 1,000 watts at a source radio frequency of 13.56 MHZ; (3) asubstrate 10 temperature of from about 20 to about 75 degrees centigrade; and (4) an argon flow rate of from about 2 to about 50 standard cubic centimeters per minute (sccm). - Referring now to FIG. 6, there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 5.
- Shown in FIG. 6 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 5, but wherein there is formed upon each of the etched depleted patterned copper layers18 a″, 18 b″ and 18 c″ a corresponding second
solder interconnection layer 22 a, 22 b or 22 c, where the corresponding second solder interconnection layers 22 a, 22 b and 22 c are constrained by the series of etched patterned copper oxide layers 20 a′, 20 a″. 20 b′, 20 b″, 20 c′ and 20 c″ since the solder interconnection material from which is formed the series of second solder interconnection layers 22 a, 22 b and 22 c wets the surface of the etched depleted patterned copper layers 18 a″, 18 b″ and 18 c″, but does not substantially wet the surfaces of the etched patterned copper oxide layers 20 a′, 20 a″, 20 b′, 20 b″, 20 c′ and 20 c″. - Within the context of the present invention, it is intended that by “wetting” the surface of the etched depleted patterned copper layers18 a″, 18 b″ and 18 c″ the series of second solder interconnection layers 22 a, 22 b and 22 c has a contact angle of less than about 15 degrees therewith, more preferably from about 5 to about 30. Similarly, within the context of the present invention, it is intended that by “not substantially wetting” the series of etched patterned copper oxide layers 20 a′, 20 a″, 20 b′, 20 b″, 20 c′ and 20 c″ the series of second solder interconnection layers 22 a, 22 b and 22 c has a contact angle of greater than about 90 degrees therewith, more preferably from about 70 to about 120. All contact angles are intended to be measured for the series of second solder interconnection layers 22 a, 22 b and 22 c in a reflowed molten state.
- Within the preferred embodiment of the present invention, the series of second solder interconnection layers22 a, 22 b and 22 c may be formed employing methods and materials generally analogous to the methods and materials employed for forming the series of first solder interconnection layers 14 a, 14 b and 14 c. Preferably, although not exclusively, the series of second solder interconnection layers 22 a, 22 b and 22 c is formed of a lower melting point lead-tin alloy solder material in comparison with the higher melting point lead-tin alloy solder material from which is formed the series of first solder interconnection layers 14 a, 14 b and 14 c. Typically and preferably, the lower melting point lead-tin alloy solder material has a lead content of from about 34 to about 40 weight percent and a tin content of from about 60 to about 66 weight percent, thus providing a reflow temperature of from about 200 to about 230 degrees centigrade. Finally, each of the second solder interconnection layers 22 a, 22 b and 22 c is formed to a thickness of from about 50 to about 125 microns.
- Referring now to FIG. 7, there is shown a schematic cross-sectional diagram illustrating the results of further processing of the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 6.
- Shown in FIG. 7 is a schematic cross-sectional diagram of a microelectronic fabrication otherwise equivalent to the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 6, but wherein there has been positioned contacting the series of second solder interconnection layers22 a, 22 b and 22 c a second substrate 24 having formed thereupon a series of
second bond pads 26 a, 26 b and 26 c, and wherein upon thermal annealing and reflow, the second solder interconnection layers 22 a, 22 b and 22 c collapse to form a corresponding series of collapsed second solder interconnection layers 22 a′, 22 b′ and 22 c′, which in addition to being wetted to the series of etched depleted patterned copper layers 18 a″, 18 b″ and 18 c″ are also wetted to the series ofsecond bond pads 26 a, 26 b and 26 c. - Within the preferred embodiment of the present invention the series of
second bond pads 26 a, 26 b and 26 c may be formed employing methods, materials and dimensions analogous or equivalent to the methods, materials and dimensions employed for forming the series offirst bond pads first substrate 10 may be selected. Within the preferred embodiment of the present invention, typically and preferably, thefirst substrate 10 is a semiconductor substrate and the second substrate 24 is an organic substrate. - Upon forming the microelectronic fabrication whose schematic cross-sectional diagram is illustrated in FIG. 7, there is formed a microelectronic fabrication having formed therein a series of three reflowed solder interconnection structures bridging from the series of
first bond pads second bond pads 26 a, 26 b and 26 c. Within the present invention, the series of reflowed solder interconnection structures provides for attenuated physical stress and strain within the series of reflowed solder interconnection structures with respect to the pair of substrates comprising thefirst substrate 10 and the second substrate 24 since the series of reflowed solder interconnection structures is formed with a series of annular copper oxide layers which attenuates wetting of a reflowed second solder interconnection layer within a reflowed solder interconnection structure with respect to a reflowed first solder interconnection layer within the reflowed solder interconnection structure. - Similarly, as is understood by a person skilled in the art, although the preferred embodiment of the present invention illustrates the present invention within the context of a bi-layer solder interconnection layer solder interconnection structure, the present invention also encompasses higher order multi-layer solder interconnection layer solder interconnection structures which may be formed incident to multiple successive practice of the present invention with respect to solder interconnection layers when forming a multi-layer solder interconnection layer solder interconnection structure.
- As is similarly understood by a person skilled in the art, the preferred embodiment of the present invention is illustrative of the present invention rather than limiting of the present invention. Revisions and modifications may be made to methods, materials, structures and dimensions through which is provided the preferred embodiment of the present invention, while still providing embodiments which are within the spirit and scope of the present invention, in accord with the accompanying claims.
Claims (18)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/941,384 US6424037B1 (en) | 1999-11-30 | 2001-08-28 | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/450,545 US6281041B1 (en) | 1999-11-30 | 1999-11-30 | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball |
US09/941,384 US6424037B1 (en) | 1999-11-30 | 2001-08-28 | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/450,545 Division US6281041B1 (en) | 1999-11-30 | 1999-11-30 | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020025599A1 true US20020025599A1 (en) | 2002-02-28 |
US6424037B1 US6424037B1 (en) | 2002-07-23 |
Family
ID=23788511
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/450,545 Expired - Fee Related US6281041B1 (en) | 1999-11-30 | 1999-11-30 | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball |
US09/941,384 Expired - Fee Related US6424037B1 (en) | 1999-11-30 | 2001-08-28 | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/450,545 Expired - Fee Related US6281041B1 (en) | 1999-11-30 | 1999-11-30 | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball |
Country Status (1)
Country | Link |
---|---|
US (2) | US6281041B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110312119A1 (en) * | 2003-08-01 | 2011-12-22 | Sunpower Corporation | Etching of solar cell materials |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6897567B2 (en) * | 2000-07-31 | 2005-05-24 | Romh Co., Ltd. | Method of making wireless semiconductor device, and leadframe used therefor |
TWI245402B (en) * | 2002-01-07 | 2005-12-11 | Megic Corp | Rod soldering structure and manufacturing process thereof |
TWI284376B (en) * | 2002-02-21 | 2007-07-21 | Advanced Semiconductor Eng | Bump manufacturing method |
US6911726B2 (en) * | 2002-06-07 | 2005-06-28 | Intel Corporation | Microelectronic packaging and methods for thermally protecting package interconnects and components |
US6893799B2 (en) * | 2003-03-06 | 2005-05-17 | International Business Machines Corporation | Dual-solder flip-chip solder bump |
US8390126B2 (en) * | 2003-10-03 | 2013-03-05 | Motorola Mobility Llc | Method and arrangement for reduced thermal stress between substrates |
TWI273664B (en) * | 2004-03-26 | 2007-02-11 | Advanced Semiconductor Eng | Bumping process, bump structure, packaging process and package structure |
US20060014705A1 (en) * | 2004-06-30 | 2006-01-19 | Howitz Konrad T | Compositions and methods for selectively activating human sirtuins |
US7413110B2 (en) * | 2005-02-16 | 2008-08-19 | Motorola, Inc. | Method for reducing stress between substrates of differing materials |
JP5004549B2 (en) * | 2006-10-27 | 2012-08-22 | 新光電気工業株式会社 | Method for mounting electronic component on substrate and method for forming solder surface |
JP4116055B2 (en) * | 2006-12-04 | 2008-07-09 | シャープ株式会社 | Semiconductor device |
US7955898B2 (en) | 2007-03-13 | 2011-06-07 | Micron Technology, Inc. | Packaged microelectronic devices and methods for manufacturing packaged microelectronic devices |
US7838954B2 (en) * | 2008-01-16 | 2010-11-23 | International Business Machines Corporation | Semiconductor structure with solder bumps |
US20100101639A1 (en) * | 2008-10-24 | 2010-04-29 | Epistar Corporation | Optoelectronic device having a multi-layer solder and manufacturing method thereof |
KR20100095268A (en) * | 2009-02-20 | 2010-08-30 | 삼성전자주식회사 | Semiconductor package and method for manufacturing the same |
JP5534155B2 (en) * | 2009-11-13 | 2014-06-25 | 日本電気株式会社 | Device and device manufacturing method |
US8282846B2 (en) * | 2010-02-27 | 2012-10-09 | National Semiconductor Corporation | Metal interconnect structure with a side wall spacer that protects an ARC layer and a bond pad from corrosion and method of forming the metal interconnect structure |
US9142533B2 (en) * | 2010-05-20 | 2015-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Substrate interconnections having different sizes |
US9646923B2 (en) | 2012-04-17 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices, methods of manufacture thereof, and packaged semiconductor devices |
US9425136B2 (en) | 2012-04-17 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Conical-shaped or tier-shaped pillar connections |
US9299674B2 (en) | 2012-04-18 | 2016-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump-on-trace interconnect |
US9111817B2 (en) | 2012-09-18 | 2015-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump structure and method of forming same |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0229850B1 (en) * | 1985-07-16 | 1992-06-10 | Nippon Telegraph and Telephone Corporation | Connection terminals between substrates and method of producing the same |
US5130779A (en) | 1990-06-19 | 1992-07-14 | International Business Machines Corporation | Solder mass having conductive encapsulating arrangement |
FR2669500B1 (en) | 1990-11-16 | 1996-06-14 | Commissariat Energie Atomique | HYBRID CIRCUIT FORMED BY TWO CIRCUITS WHOSE TRACKS ARE CONNECTED BY ELECTRICAL CONNECTION BALLS |
US5261593A (en) * | 1992-08-19 | 1993-11-16 | Sheldahl, Inc. | Direct application of unpackaged integrated circuit to flexible printed circuit |
US5426072A (en) * | 1993-01-21 | 1995-06-20 | Hughes Aircraft Company | Process of manufacturing a three dimensional integrated circuit from stacked SOI wafers using a temporary silicon substrate |
JP2716336B2 (en) | 1993-03-10 | 1998-02-18 | 日本電気株式会社 | Integrated circuit device |
US5854514A (en) | 1996-08-05 | 1998-12-29 | International Buisness Machines Corporation | Lead-free interconnection for electronic devices |
US5953623A (en) * | 1997-04-10 | 1999-09-14 | International Business Machines Corporation | Ball limiting metal mask and tin enrichment of high melting point solder for low temperature interconnection |
SG93192A1 (en) * | 1999-01-28 | 2002-12-17 | United Microelectronics Corp | Face-to-face multi chip package |
-
1999
- 1999-11-30 US US09/450,545 patent/US6281041B1/en not_active Expired - Fee Related
-
2001
- 2001-08-28 US US09/941,384 patent/US6424037B1/en not_active Expired - Fee Related
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110312119A1 (en) * | 2003-08-01 | 2011-12-22 | Sunpower Corporation | Etching of solar cell materials |
US9553229B2 (en) * | 2003-08-01 | 2017-01-24 | Sunpower Corporation | Etching of solar cell materials |
Also Published As
Publication number | Publication date |
---|---|
US6281041B1 (en) | 2001-08-28 |
US6424037B1 (en) | 2002-07-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6424037B1 (en) | Process to make a tall solder ball by placing a eutectic solder ball on top of a high lead solder ball | |
US6605524B1 (en) | Bumping process to increase bump height and to create a more robust bump structure | |
US7456090B2 (en) | Method to reduce UBM undercut | |
TWI582930B (en) | Integrated circuit device and packaging assembly | |
US8003512B2 (en) | Structure of UBM and solder bumps and methods of fabrication | |
US7667336B2 (en) | Semiconductor device and method for manufacturing the same | |
US6756294B1 (en) | Method for improving bump reliability for flip chip devices | |
US6853076B2 (en) | Copper-containing C4 ball-limiting metallurgy stack for enhanced reliability of packaged structures and method of making same | |
TWI406375B (en) | Pillar structure having a non-planar surface for semiconductor devices | |
TWI441295B (en) | Plasma treatment for semiconductor devices | |
US6703069B1 (en) | Under bump metallurgy for lead-tin bump over copper pad | |
US8420522B2 (en) | Semiconductor device and manufacturing method of the same | |
JP3387083B2 (en) | Semiconductor device and manufacturing method thereof | |
US6913946B2 (en) | Method of making an ultimate low dielectric device | |
KR100411576B1 (en) | Copper pad structure | |
KR20030023571A (en) | Improved adhesion by plasma conditioning of semiconductor chip surfaces | |
TW200924090A (en) | Protected solder ball joints in wafer level chip-scale packaging | |
US6448171B1 (en) | Microelectronic fabrication having formed therein terminal electrode structure providing enhanced passivation and enhanced bondability | |
US6544878B2 (en) | Microelectronic fabrication having formed therein terminal electrode structure providing enhanced barrier properties | |
US20080251916A1 (en) | UBM structure for strengthening solder bumps | |
CN102931100A (en) | Formation method of semiconductor packaging structure | |
TWI419285B (en) | Bump structure on a substrate and method for manufacturing the same | |
CN102931159A (en) | Semiconductor packaging structure | |
JP2009231682A (en) | Semiconductor device and manufacturing method thereof | |
JP2002222898A (en) | Semiconductor device and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
REMI | Maintenance fee reminder mailed | ||
REIN | Reinstatement after maintenance fee payment confirmed | ||
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20060723 |
|
FEPP | Fee payment procedure |
Free format text: PETITION RELATED TO MAINTENANCE FEES FILED (ORIGINAL EVENT CODE: PMFP); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PETITION RELATED TO MAINTENANCE FEES GRANTED (ORIGINAL EVENT CODE: PMFG); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
PRDP | Patent reinstated due to the acceptance of a late maintenance fee |
Effective date: 20080801 |
|
AS | Assignment |
Owner name: HON HAI PRECISION INDUSTRY CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:APTOS CORPORATION;REEL/FRAME:022494/0700 Effective date: 20090323 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140723 |