US20020000602A1 - V-shaped flash memory structure - Google Patents

V-shaped flash memory structure Download PDF

Info

Publication number
US20020000602A1
US20020000602A1 US09/538,995 US53899500A US2002000602A1 US 20020000602 A1 US20020000602 A1 US 20020000602A1 US 53899500 A US53899500 A US 53899500A US 2002000602 A1 US2002000602 A1 US 2002000602A1
Authority
US
United States
Prior art keywords
substrate
shaped
gate
flash memory
oxide layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/538,995
Inventor
Robin Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
United Microelectronics Corp
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Assigned to UNITED MICROELECTRONICS CORP. reassignment UNITED MICROELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, ROBIN
Publication of US20020000602A1 publication Critical patent/US20020000602A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • H10B41/23Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42324Gate electrodes for transistors with a floating gate
    • H01L29/42336Gate electrodes for transistors with a floating gate with one gate at least partly formed in a trench
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • H01L29/7884Programmable transistors with only two possible levels of programmation charging by hot carrier injection
    • H01L29/7885Hot carrier injection from the channel
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention relates to a semiconductor device structure. More particularly, the present invention relates to a V-shaped flash memory structure.
  • EPROM erasable programmable read only memory
  • EEPROM electrical erasable programmable read only memory
  • flash memory Because input data are retained when power is turned off, they are ideal storage media for operational programs.
  • a flash memory unit includes a floating gate for storing electric charges and a control gate for controlling the access of data.
  • the floating gate is formed in the space within the control gate.
  • the floating gate is normally in a floating state because the gate is not connected to any external circuit.
  • the control gate is electrically connected to a word line and the drain terminal of a flash memory unit is electrically connected to a bit line.
  • one object of the present invention is to provide a V-shaped flash memory structure capable of increasing the level of integration as well as efficiency in programming and erasing. Furthermore, through an increase in the overlapping area between the floating gate and the control gate in each flash memory cell, capacitor coupling is increased and operating voltage is lowered.
  • the invention provides a V-shaped flash memory cell structure.
  • the flash memory cell structure is formed above a substrate.
  • the structure at least includes a source terminal, a tunnel oxide layer, a floating gate, a dielectric layer, a control gate and a common drain terminal.
  • the source terminal is buried within the substrate.
  • the tunnel oxide layer is formed above the substrate.
  • the tunnel oxide layer has a V-shaped wedge section embedded in the substrate, whose tip is connected to the source terminal.
  • the tunnel oxide layer has two side wings that extend from the upper comers on each side of the V-shaped wedge section.
  • the floating gate is above the tunnel oxide layer and has a profile conformal to the tunnel oxide layer.
  • the dielectric layer is above the floating gate and has a profile conformal to the floating gate.
  • the control gate is above the dielectric layer.
  • the common drain region is in the substrate next to the tunnel oxide layer.
  • the V-shaped structure of this invention increases the level of integration of flash memory and the overlapping area between the floating gate and the control gate. Hence, capacitor coupling is increased and operating voltage is lowered. In addition, the provision of two channels in the V-shaped structure increases programming and erasing efficiency of each flash memory unit.
  • FIG. 1 is a schematic top view showing the layout of a flash memory unit according to one preferred embodiment of this invention
  • FIGS. 2A through 2F are schematic cross-sectional views along line I-I′ of FIG. 1 showing the progression of steps for producing the flash memory unit according to this invention
  • FIG. 3 is a cross-sectional view related to FIG. 2F showing how sidewall spacers are used to increase the width of a word line contact plug;
  • FIG. 4 is a cross-sectional view showing the flash memory structure according to this invention.
  • FIG. 5 is an equivalent circuit diagram of an array of flash memory units each having a V-shaped gate structure according to this invention.
  • FIG. 1 is a schematic top view showing the layout of a flash memory unit according to one preferred embodiment of this invention.
  • a plurality of longitudinal device isolation structures 102 such as field oxide or shallow trench isolation (STI) is formed in a semiconductor substrate 100 .
  • the device isolation structures 102 provide the necessary isolation between adjacent flash memory cells.
  • a source line SL is embedded within the substrate 100 (FIG. 2A) and connected to a column address register at the peripheral region of the memory cell array.
  • the V-shaped word line stack gate WL structure is formed above the buried source line SL.
  • the word line stack gate WL is also connected to the column address register at the peripheral region of the memory cell array.
  • a bit line BL is electrically connected to the drain region (location of the contact plug 146 ) in the substrate 100 on each side of word line WL via a contact plug 146 .
  • the bit line BL runs in a direction vertical to the word line stack gate WL and the buried source line SL.
  • the bit line BL is electrically connected to a row address register at the peripheral region of the memory cell array.
  • each flash memory unit in this invention has a smaller dimension than the flash memory unit in a conventional flash memory layout, overall level of integration of the flash memory is greatly increased.
  • FIGS. 2A through 2F are schematic cross-sectional views along line I-I′ of FIG. 1 showing the progression of steps for producing the flash memory unit according to this invention.
  • a substrate 100 is provided.
  • Device isolation structures 102 for example, field oxide (FOX) layers or shallow trench isolation (STI) structures are formed in the substrate 100 .
  • a hard mask layer 114 and mask spacers 118 are formed over the substrate 100 .
  • the hard mask layer 114 and the mask spacers 118 can be formed using silicon nitride, for example.
  • a buffer layer 112 is formed in the space between the hard mask layer 114 and the substrate 100 while another buffer layer 116 is formed between the mask spacer 118 and the hard mask layer 114 . These buffer layers 112 and 116 lower the stress between the hard mask layer 114 and the mask spacers 118 .
  • the hard mask layer 114 , the mask spacers 118 together with the buffers 112 and 116 are formed by sequentially depositing silicon oxide and silicon nitride over the substrate 100 to form a silicon oxide and a silicon nitride layer.
  • the oxide layer and nitride layer are patterned to form the buffer layer 112 and the hard mask layer 114 .
  • a conformal silicon oxide layer and a silicon nitride layer are next formed over the substrate 100 .
  • the conformal oxide layer and the conformal nitride layer are sequentially etched to form the buffer 116 and the mask spacers 118 .
  • an ion implantation is conducted implanting ions into the substrate 100 to form a buried source line 120 while using the hard mask layer 114 and the mask spacers 118 as a mask.
  • Depth of the buried source line 120 can be adjusted according to the dimensions of the desired flash memory unit. For example, if the width of separation w between two neighboring mask spacers 118 is 0.15 ⁇ m, implanted depth of the source line 120 should be between 0.2 to 0.4 ⁇ m.
  • V-shaped trench 122 is formed in the substrate 100 .
  • a slant-etching technique for example, is used to etch the substrate 100 such that the bottom section of the V-shaped trench 122 is ultimately in contact with the source line 120 .
  • the bottom section of the V-shaped trench may be flattened somewhat due to local processing conditions. However, a flattening of the trench bottom is unlikely to have any serious effect on the structure or performance of the flash memory.
  • the hard mask layer 114 , the mask spacers 118 and the buffer layer 112 and 116 are removed. If the mask layers are nitride layers and the buffer layers are oxide layers, the nitride layers are removed by phosphoric acid (H 3 PO 4 ) solution while the oxide layers are removed by diluted hydrogen fluoride (HF) solution.
  • H 3 PO 4 phosphoric acid
  • HF diluted hydrogen fluoride
  • a V-shaped word line stack gate structure 130 is formed above the V-shaped trench 122 .
  • the word line stack gate 130 includes a tunnel oxide layer 132 , a floating gate 134 , a dielectric layer 136 and a control gate 138 . Since a conventional word line stack is directly formed over the substrate, no V-shaped structure is formed.
  • the lower portion of the stack gate structure 130 has a V-shaped profile because a V-shaped trench 122 is formed in a previous step.
  • the stack gate structure 130 is formed in a manner very similar to the fabrication of the stack gate of a conventional ETOX flash memory. For example, a conformal silicon oxide layer and a conformal doped polysilicon layer are sequentially formed over the substrate 100 to serve as the tunnel oxide layer 132 and the floating gate 134 . Conventional photolithographic and etching techniques are next used to pattern the oxide layer and the doped polysilicon layer. Hence, a plurality of parallel conductive lines perpendicular to the buried source line 120 (buried source line SL in FIG. 1) is formed in the active region between the device isolation structures 102 .
  • a thin conformal dielectric layer such as an oxide-nitride-oxide (ONO) layer is formed over the doped polysilicon layer, and then another doped polysilicon layer is formed over the dielectric layer.
  • the ONO layer serves as the dielectric layer 136 while the second doped polysilicon layer serves as the control gate 138 .
  • the stack of layers is patterned to form a plurality of parallel word lines 130 above the buried source lines 120 .
  • the tunnel oxide layer 132 and the floating gate 134 are formed above the active region of each memory unit.
  • the dielectric layer 136 and the control gate 138 are connected in series with the tunnel oxide layer 112 and floating gate 114 above the buried source line 120 .
  • an anti-punchthrough implant is carried out, implanting ions into the substrate 100 between adjacent stack gates 130 to form an anti-punchthrough dopant region 140 .
  • Depth of implant is roughly at the same level as the buried source line 120 .
  • the implanted dopants should have a polarity just opposite to the dopants inside the buried source line 120 .
  • the implanted dopants inside the buried source line are N-type (such as phosphorus or arsenic)
  • the implanted dopants inside the anti-punchthrough dopant region 140 should be P-type (such as boron).
  • another ion implantation is conducted, implanting dopants having polarity type similar to the one in the source line into substrate between adjacent stack gates 130 to form a common drain region 142 .
  • an insulation layer 144 such as a silicon oxide layer is formed over the substrate 100 .
  • the insulation layer can be a silicon oxide layer formed, for example, in a chemical vapor deposition using tetra-ethyl-ortho-silicate (TEOS).
  • TEOS tetra-ethyl-ortho-silicate
  • a chemical-mechanical polishing is next carried out to planarize the insulation layer 144 .
  • Contact plugs 146 that connect electrically to the drain region 142 are formed in the insulation layer 144 .
  • a plurality of parallel bit lines 148 is formed over the insulation layers 144 for linking up rows of contact plugs 146 .
  • the bit lines 148 run in a direction perpendicular to the stack gates 130 .
  • the contact plug 146 is formed by performing photolithographic and etching operation to form a contact opening in the insulation layer 144 , and then depositing conductive material into the opening to form the contact plug 146 .
  • Conductive material for filling the opening includes sputtered tungsten (W) or aluminum (Al). Alternatively, the conductive material can be doped polysilicon formed by chemical vapor deposition.
  • the bit lines 148 are formed by conventional photolithographic and etching techniques.
  • FIG. 3 is a cross-sectional view related to FIG. 2F showing how sidewall spacers are used to increase the width of a word line contact plug.
  • a cap layer 150 and sidewall spacers 152 can be used to form a contact plug 156 that has a larger process window.
  • the method includes forming a cap layer 150 such as a silicon nitride layer over the stack gates 130 , and then forming spacers 152 on the sidewalls of the word line stack gates 130 and the cap layer 150 .
  • An insulation layer 154 is formed over the substrate 100 . Contact openings are formed in the insulation layer 154 by conventional photolithographic and etching techniques.
  • Conductive material is deposited into the contact opening to form the contact plug, and then a bit line is formed over the contact plug.
  • the etching step for forming the contact window is a self-aligned process due to the presence of an etch-resistant cap layer 150 and sidewall spacers 152 . Since a wider photoresist opening can be used in a self-aligned process, processing window of the contact plug is increased.
  • FIG. 4 is a cross-sectional view showing the flash memory structure according to this invention.
  • the components of a flash memory cell includes a V-shaped word line stack gate structure 130 , a source line 120 near the tip section of the V-shaped structure, and a common drain 142 between two adjacent V-shaped word line stack gates 130 .
  • the V-shaped word line stack gate 130 includes a V-shaped wedge section 210 buried within the substrate 100 and connected to the buried source line 120 . In other words, the tip 212 at the bottom of the V-shaped wedge section 210 is enclosed by a portion of the buried source line 120 .
  • a wing 220 is formed above the substrate 100 extending from a corner region 214 on each side of the V-shaped wedge section 210 .
  • the common drain terminal 142 is formed in the substrate 100 on each side of the stack gate 130 next to its neighboring word line stack gate 130 .
  • the tunnel oxide layer 132 has a portion of V-shaped wedge section 210 buried within the substrate 100 and connected with the buried source line 120 .
  • the tip 212 of the V-shaped wedge section 210 is enclosed by the buried source line 120 .
  • the V-shaped wedge section 210 has two side wings 220 each extending from the corner regions 214 on each side of the V-shaped wedge section 210 .
  • the floating gate layer 134 is above the tunnel oxide layer 132 conformal to the underlying tunnel oxide layer 132 .
  • the floating gate layer 134 also has a V-shaped wedge section 210 and side wings 220 .
  • the dielectric layer 136 is above the floating gate 134 and conformal to the underlying floating gate 134 .
  • the word line stack gate of a conventional ETOX flash memory is laid horizontally over the substrate. For such a layout, overlapping area between a floating gate and its overlying control gate depends on the surface area of the floating gate. Since coupling capacitance depends on the effective surface area of a capacitor, coupling of flash memory cell will be reduced following any reduction in the dimension of the flash memory unit.
  • the flash memory cell of this invention has a V-shaped word line stack gate structure buried within a substrate. Through bending in the vertical direction, overlapping area between the floating gate and the control gate is increased, and the operating voltage of the stack gate is lowered. In fact, the overlapping area between the floating gate and the control gate in this invention is more than twice that of a conventional ETOX flash memory. Moreover, by forming a buried bit line directly under the word line stack gate, layout area for source line is greatly reduced. Hence, the level of integration for flash memory having this V-shaped stack gate structure is increased.
  • FIG. 5 is an equivalent circuit diagram of an array of flash memory units each having a V-shaped gate structure according to this invention.
  • the circled flash memory unit A has the same configuration as the enclosed flash memory unit A shown in FIG. 1.
  • the flash memory of this invention inputs data into a flash memory unit by channel hot electron injection (CHEI) while erasing data from the flash memory unit by Fowler-Nordheim (FN) tunneling.
  • CHEI channel hot electron injection
  • FN Fowler-Nordheim
  • a positive voltage such as Vcc is applied to word line WL 2 and a higher positive voltage such as 2 Vcc is applied to bit line BL 1 .
  • a zero voltage is applied to other non-selected word lines WL 1 and WL 3 , bit line BL 2 and source lines SL 1 , SL 2 and SL 3 respectively.
  • a negative voltage is applied to the word line WL 2 and a positive voltage is applied to the source line SL 2 .
  • a zero voltage is applied to other non-selected word lines WL 1 and WL 3 , source lines SL 1 and SL 3 , and bit lines BL 1 and BL 2 .
  • FN Fowler-Nordheim
  • a positive voltage such as Vcc is applied to the word line and a smaller positive voltage such as 0.2 Vcc to 0.02 Vcc is applied to the bit line.
  • a zero voltage is applied to the source line.
  • the advantages of the invention include:

Abstract

A flash memory having a V-shaped stack gate structure. The V-shaped stack gate is formed by implanting ions into a substrate to form a buried source line using a mask, and then forming a V-shaped trench that exposes the buried source line in the substrate. A V-shaped word line stack gate is next formed over the trench and the substrate next to the trench. A common drain terminal is formed in the substrate on each side of the V-shaped stack gate. The drain terminal is electrically connected to a bit line by forming a contact plug.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the priority benefit of Taiwan application Ser. No. 89105151, filed Mar. 21, 2000. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of Invention [0002]
  • The present invention relates to a semiconductor device structure. More particularly, the present invention relates to a V-shaped flash memory structure. [0003]
  • 2. Description of Related Art [0004]
  • Conventional non-volatile memory can be divided into several types including erasable programmable read only memory (EPROM), electrical erasable programmable read only memory (EEPROM) and flash memory. Because input data are retained when power is turned off, they are ideal storage media for operational programs. [0005]
  • In general, a flash memory unit includes a floating gate for storing electric charges and a control gate for controlling the access of data. The floating gate is formed in the space within the control gate. The floating gate is normally in a floating state because the gate is not connected to any external circuit. On the other hand, the control gate is electrically connected to a word line and the drain terminal of a flash memory unit is electrically connected to a bit line. [0006]
  • To program data into a flash memory unit, electrons are injected into the floating gate unit near the drain terminal through a channel hot electron injection (CHEI). To erase data from a flash memory unit, electrons in the floating gate are channeled away via a source terminal through Fowler-Nordheim (FN) tunneling. For a flash memory unit having a conventional N-type ETOX structure, injection probability in a CHEI operation is only about 10[0007] −9. Hence, a higher voltage must be applied resulting in greater energy consumption and lower programming efficiency.
  • In addition, due to an increase in the level of integration, dimensions of each device in a silicon chip will decrease according to the design rules. Consequently, operating voltage of a device is also lowered correspondingly. Since a large coupling between the floating gate and the control gate will lower the voltage needed to operate a memory transistor, it is beneficial to increase the capacitance between a floating gate and a control gate. [0008]
  • There are three methods of increasing capacitor coupling between a floating gate and a control gate. They includes increasing the overlapping area between the floating gate and the control gate, decreasing the thickness of dielectric layer between the floating gate and the control gate and increasing the dielectric constant k of the dielectric layer. However, the dielectric layer between the floating gate and the control gate must have sufficient thickness to prevent trapped electrons in the floating gate from jumping into the control gate leading to device failure. On the other hand, increasing dielectric constant of the dielectric layer is not a simple task because it involves materials and techniques that are closely related to processing equipment. [0009]
  • SUMMARY OF THE INVENTION
  • Accordingly, one object of the present invention is to provide a V-shaped flash memory structure capable of increasing the level of integration as well as efficiency in programming and erasing. Furthermore, through an increase in the overlapping area between the floating gate and the control gate in each flash memory cell, capacitor coupling is increased and operating voltage is lowered. [0010]
  • The invention provides a V-shaped flash memory cell structure. The flash memory cell structure is formed above a substrate. The structure at least includes a source terminal, a tunnel oxide layer, a floating gate, a dielectric layer, a control gate and a common drain terminal. The source terminal is buried within the substrate. The tunnel oxide layer is formed above the substrate. The tunnel oxide layer has a V-shaped wedge section embedded in the substrate, whose tip is connected to the source terminal. In addition, the tunnel oxide layer has two side wings that extend from the upper comers on each side of the V-shaped wedge section. The floating gate is above the tunnel oxide layer and has a profile conformal to the tunnel oxide layer. The dielectric layer is above the floating gate and has a profile conformal to the floating gate. The control gate is above the dielectric layer. The common drain region is in the substrate next to the tunnel oxide layer. [0011]
  • The V-shaped structure of this invention increases the level of integration of flash memory and the overlapping area between the floating gate and the control gate. Hence, capacitor coupling is increased and operating voltage is lowered. In addition, the provision of two channels in the V-shaped structure increases programming and erasing efficiency of each flash memory unit. [0012]
  • It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed. [0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings, [0014]
  • FIG. 1 is a schematic top view showing the layout of a flash memory unit according to one preferred embodiment of this invention; [0015]
  • FIGS. 2A through 2F are schematic cross-sectional views along line I-I′ of FIG. 1 showing the progression of steps for producing the flash memory unit according to this invention; [0016]
  • FIG. 3 is a cross-sectional view related to FIG. 2F showing how sidewall spacers are used to increase the width of a word line contact plug; [0017]
  • FIG. 4 is a cross-sectional view showing the flash memory structure according to this invention; and [0018]
  • FIG. 5 is an equivalent circuit diagram of an array of flash memory units each having a V-shaped gate structure according to this invention.[0019]
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts. [0020]
  • FIG. 1 is a schematic top view showing the layout of a flash memory unit according to one preferred embodiment of this invention. As shown in FIG. 1, a plurality of longitudinal [0021] device isolation structures 102 such as field oxide or shallow trench isolation (STI) is formed in a semiconductor substrate 100. The device isolation structures 102 provide the necessary isolation between adjacent flash memory cells. A source line SL is embedded within the substrate 100 (FIG. 2A) and connected to a column address register at the peripheral region of the memory cell array. The V-shaped word line stack gate WL structure is formed above the buried source line SL. The word line stack gate WL is also connected to the column address register at the peripheral region of the memory cell array. A bit line BL is electrically connected to the drain region (location of the contact plug 146) in the substrate 100 on each side of word line WL via a contact plug 146. The bit line BL runs in a direction vertical to the word line stack gate WL and the buried source line SL. The bit line BL is electrically connected to a row address register at the peripheral region of the memory cell array. Through proper selection of word line WL, source line SL and bit line BL, a particular memory cell (the memory cell in area A) may be selected for programming, reading or data erasure.
  • Since the buried source line SL is formed beneath the word line WL, some layout area for the source line is saved. Because each flash memory unit in this invention has a smaller dimension than the flash memory unit in a conventional flash memory layout, overall level of integration of the flash memory is greatly increased. [0022]
  • FIGS. 2A through 2F are schematic cross-sectional views along line I-I′ of FIG. 1 showing the progression of steps for producing the flash memory unit according to this invention. [0023]
  • First, as shown in FIG. 2A, a [0024] substrate 100 is provided. Device isolation structures 102, for example, field oxide (FOX) layers or shallow trench isolation (STI) structures are formed in the substrate 100. A hard mask layer 114 and mask spacers 118 are formed over the substrate 100. The hard mask layer 114 and the mask spacers 118 can be formed using silicon nitride, for example. In addition, a buffer layer 112 is formed in the space between the hard mask layer 114 and the substrate 100 while another buffer layer 116 is formed between the mask spacer 118 and the hard mask layer 114. These buffer layers 112 and 116 lower the stress between the hard mask layer 114 and the mask spacers 118. The hard mask layer 114, the mask spacers 118 together with the buffers 112 and 116 are formed by sequentially depositing silicon oxide and silicon nitride over the substrate 100 to form a silicon oxide and a silicon nitride layer. Through conventional photolithographic and etching processes, the oxide layer and nitride layer are patterned to form the buffer layer 112 and the hard mask layer 114. A conformal silicon oxide layer and a silicon nitride layer are next formed over the substrate 100. Finally, the conformal oxide layer and the conformal nitride layer are sequentially etched to form the buffer 116 and the mask spacers 118.
  • As shown in FIG. 2B, an ion implantation is conducted implanting ions into the [0025] substrate 100 to form a buried source line 120 while using the hard mask layer 114 and the mask spacers 118 as a mask. Depth of the buried source line 120 can be adjusted according to the dimensions of the desired flash memory unit. For example, if the width of separation w between two neighboring mask spacers 118 is 0.15 μm, implanted depth of the source line 120 should be between 0.2 to 0.4 μm.
  • As shown in FIG. 2C, using the [0026] hard mask layer 114 and the mask spacers 118 as a mask, V-shaped trench 122 is formed in the substrate 100. A slant-etching technique, for example, is used to etch the substrate 100 such that the bottom section of the V-shaped trench 122 is ultimately in contact with the source line 120. The bottom section of the V-shaped trench may be flattened somewhat due to local processing conditions. However, a flattening of the trench bottom is unlikely to have any serious effect on the structure or performance of the flash memory.
  • As shown in FIG. 2D, the [0027] hard mask layer 114, the mask spacers 118 and the buffer layer 112 and 116 are removed. If the mask layers are nitride layers and the buffer layers are oxide layers, the nitride layers are removed by phosphoric acid (H3PO4) solution while the oxide layers are removed by diluted hydrogen fluoride (HF) solution.
  • A V-shaped word line [0028] stack gate structure 130 is formed above the V-shaped trench 122. The word line stack gate 130 includes a tunnel oxide layer 132, a floating gate 134, a dielectric layer 136 and a control gate 138. Since a conventional word line stack is directly formed over the substrate, no V-shaped structure is formed. The lower portion of the stack gate structure 130 has a V-shaped profile because a V-shaped trench 122 is formed in a previous step.
  • The [0029] stack gate structure 130 is formed in a manner very similar to the fabrication of the stack gate of a conventional ETOX flash memory. For example, a conformal silicon oxide layer and a conformal doped polysilicon layer are sequentially formed over the substrate 100 to serve as the tunnel oxide layer 132 and the floating gate 134. Conventional photolithographic and etching techniques are next used to pattern the oxide layer and the doped polysilicon layer. Hence, a plurality of parallel conductive lines perpendicular to the buried source line 120 (buried source line SL in FIG. 1) is formed in the active region between the device isolation structures 102. A thin conformal dielectric layer such as an oxide-nitride-oxide (ONO) layer is formed over the doped polysilicon layer, and then another doped polysilicon layer is formed over the dielectric layer. The ONO layer serves as the dielectric layer 136 while the second doped polysilicon layer serves as the control gate 138. Finally, the stack of layers is patterned to form a plurality of parallel word lines 130 above the buried source lines 120. The tunnel oxide layer 132 and the floating gate 134 are formed above the active region of each memory unit. On the other hand, the dielectric layer 136 and the control gate 138 are connected in series with the tunnel oxide layer 112 and floating gate 114 above the buried source line 120.
  • As shown in FIG. 2E, an anti-punchthrough implant is carried out, implanting ions into the [0030] substrate 100 between adjacent stack gates 130 to form an anti-punchthrough dopant region 140. Depth of implant is roughly at the same level as the buried source line 120. However, the implanted dopants should have a polarity just opposite to the dopants inside the buried source line 120. For example, if the implanted dopants inside the buried source line are N-type (such as phosphorus or arsenic), the implanted dopants inside the anti-punchthrough dopant region 140 should be P-type (such as boron). Similarly, another ion implantation is conducted, implanting dopants having polarity type similar to the one in the source line into substrate between adjacent stack gates 130 to form a common drain region 142.
  • As shown in FIG. 2F, an [0031] insulation layer 144 such as a silicon oxide layer is formed over the substrate 100. The insulation layer can be a silicon oxide layer formed, for example, in a chemical vapor deposition using tetra-ethyl-ortho-silicate (TEOS). A chemical-mechanical polishing is next carried out to planarize the insulation layer 144. Contact plugs 146 that connect electrically to the drain region 142 are formed in the insulation layer 144. A plurality of parallel bit lines 148 is formed over the insulation layers 144 for linking up rows of contact plugs 146. The bit lines 148 run in a direction perpendicular to the stack gates 130. The contact plug 146 is formed by performing photolithographic and etching operation to form a contact opening in the insulation layer 144, and then depositing conductive material into the opening to form the contact plug 146. Conductive material for filling the opening includes sputtered tungsten (W) or aluminum (Al). Alternatively, the conductive material can be doped polysilicon formed by chemical vapor deposition. The bit lines 148 are formed by conventional photolithographic and etching techniques.
  • FIG. 3 is a cross-sectional view related to FIG. 2F showing how sidewall spacers are used to increase the width of a word line contact plug. Beside using the aforementioned method of forming the [0032] contact plug 146, a cap layer 150 and sidewall spacers 152 can be used to form a contact plug 156 that has a larger process window. The method includes forming a cap layer 150 such as a silicon nitride layer over the stack gates 130, and then forming spacers 152 on the sidewalls of the word line stack gates 130 and the cap layer 150. An insulation layer 154 is formed over the substrate 100. Contact openings are formed in the insulation layer 154 by conventional photolithographic and etching techniques. Conductive material is deposited into the contact opening to form the contact plug, and then a bit line is formed over the contact plug. The etching step for forming the contact window is a self-aligned process due to the presence of an etch-resistant cap layer 150 and sidewall spacers 152. Since a wider photoresist opening can be used in a self-aligned process, processing window of the contact plug is increased.
  • FIG. 4 is a cross-sectional view showing the flash memory structure according to this invention. As shown in FIG. 4, the components of a flash memory cell includes a V-shaped word line [0033] stack gate structure 130, a source line 120 near the tip section of the V-shaped structure, and a common drain 142 between two adjacent V-shaped word line stack gates 130. The V-shaped word line stack gate 130 includes a V-shaped wedge section 210 buried within the substrate 100 and connected to the buried source line 120. In other words, the tip 212 at the bottom of the V-shaped wedge section 210 is enclosed by a portion of the buried source line 120. In addition, a wing 220 is formed above the substrate 100 extending from a corner region 214 on each side of the V-shaped wedge section 210. The common drain terminal 142 is formed in the substrate 100 on each side of the stack gate 130 next to its neighboring word line stack gate 130.
  • Since the word [0034] line stack gate 130 is formed from a tunnel oxide layer 132, a floating gate 134, a dielectric layer 136 and a control gate 138, the tunnel oxide layer 132 has a portion of V-shaped wedge section 210 buried within the substrate 100 and connected with the buried source line 120. In other words, the tip 212 of the V-shaped wedge section 210 is enclosed by the buried source line 120. Moreover, the V-shaped wedge section 210 has two side wings 220 each extending from the corner regions 214 on each side of the V-shaped wedge section 210. The floating gate layer 134 is above the tunnel oxide layer 132 conformal to the underlying tunnel oxide layer 132. Similarly, the floating gate layer 134 also has a V-shaped wedge section 210 and side wings 220. The dielectric layer 136 is above the floating gate 134 and conformal to the underlying floating gate 134.
  • The word line stack gate of a conventional ETOX flash memory is laid horizontally over the substrate. For such a layout, overlapping area between a floating gate and its overlying control gate depends on the surface area of the floating gate. Since coupling capacitance depends on the effective surface area of a capacitor, coupling of flash memory cell will be reduced following any reduction in the dimension of the flash memory unit. [0035]
  • The flash memory cell of this invention has a V-shaped word line stack gate structure buried within a substrate. Through bending in the vertical direction, overlapping area between the floating gate and the control gate is increased, and the operating voltage of the stack gate is lowered. In fact, the overlapping area between the floating gate and the control gate in this invention is more than twice that of a conventional ETOX flash memory. Moreover, by forming a buried bit line directly under the word line stack gate, layout area for source line is greatly reduced. Hence, the level of integration for flash memory having this V-shaped stack gate structure is increased. [0036]
  • FIG. 5 is an equivalent circuit diagram of an array of flash memory units each having a V-shaped gate structure according to this invention. In FIG. 5, the circled flash memory unit A has the same configuration as the enclosed flash memory unit A shown in FIG. 1. The flash memory of this invention inputs data into a flash memory unit by channel hot electron injection (CHEI) while erasing data from the flash memory unit by Fowler-Nordheim (FN) tunneling. The following is a brief description of the mode of operation of an N-type flash memory. [0037]
  • To program data into a selected flash memory unit, a positive voltage such as Vcc is applied to word line WL[0038] 2 and a higher positive voltage such as 2 Vcc is applied to bit line BL1. A zero voltage (ground voltage) is applied to other non-selected word lines WL1 and WL3, bit line BL2 and source lines SL1, SL2 and SL3 respectively. Through channel hot electron injection, electric charges are injected into the floating gate. Depending on whether electrons are injected into the floating gate or not, the respective flash memory cell are programmed.
  • Since electric charges are injected into the floating gate by hot electron injection, electrons coming from the source terminal will speed across to the drain terminal and the floating gate. Electrons propelled from the source terminal are accelerated along the channel. With the aid of the corner region (indicated by [0039] label 160 in FIG. 2F) on the V-shaped wedge section, electrons jump from the neighborhood of the corner region 160 straight into the floating gate 134. Hence, the injection probability is greatly increased, thereby saving programming energy.
  • To erase data from a selected flash memory unit, a negative voltage is applied to the word line WL[0040] 2 and a positive voltage is applied to the source line SL2. A zero voltage is applied to other non-selected word lines WL1 and WL3, source lines SL1 and SL3, and bit lines BL1 and BL2. Through a Fowler-Nordheim (FN) tunneling effect, electrons trapped inside the floating gate are pulled out.
  • While FN tunneling is occurring to erase data within a flash memory unit, two channels are formed on each side of the V-shaped structure of this invention. Since a conventional flash memory cell normally has just one channel, speed of erasure is doubled. [0041]
  • To read data from a selected flash memory unit, a positive voltage such as Vcc is applied to the word line and a smaller positive voltage such as 0.2 Vcc to 0.02 Vcc is applied to the bit line. A zero voltage is applied to the source line. Through such an arrangement, data inside the flash memory unit can be readily read out. Because each flash memory unit has two channels, reading current is roughly double that of a conventional unit. Hence, reading stability for this type of flash memory unit is increased. [0042]
  • In summary, the advantages of the invention include: [0043]
  • (1) By forming the word line stack gate over the buried source line, layout area required by each memory cell is reduced. Hence, overall level of integration of the flash memory is increased. [0044]
  • (2) By forming a V-shaped word line gate structure, overlapping area between the floating gate and the control gate is increased, thereby increasing coupling capacitance and lowering operating voltage. [0045]
  • (3) Each flash memory cell actually has two channels. Therefore, efficiency of memory erase is increased. In addition, since reading current is almost doubled, reading stability is also improved considerably. [0046]
  • It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents. [0047]

Claims (13)

What is claimed is:
1. A flash memory cell having a V-shaped gate above a substrate, comprising:
a source terminal buried within the substrate;
a tunnel oxide layer above the substrate having a V-shaped wedge section enclosed by the substrate and a wing section extended from the side near the upper comers of the V-shaped wedge, wherein the tip of the V-shaped wedge is in contact with the source terminal;
a floating gate above the tunnel oxide layer conformal to the surface profile of the underlying tunnel oxide layer;
a dielectric layer above the floating gate conformal to the surface profile of the underlying floating gate;
a control gate above the dielectric layer; and
a common drain terminal in the substrate adjacent to and on each side of the tunnel oxide layer.
2. The structure of claim 1, wherein the source terminal includes an ion doped region.
3. The structure of claim 1, wherein a material for forming the floating gate includes doped polysilicon.
4. The structure of claim 1, wherein the dielectric layer includes a composite stack consisting of a silicon oxide layer, a silicon nitride layer and a silicon oxide layer.
5. The structure of claim 1, wherein a material for forming the control gate includes doped polysilicon.
6. The structure of claim 1, wherein the common drain terminal includes an ion doped region.
7. A flash memory cell having a V-shaped gate above a substrate, comprising:
a V-shaped stack gate having a V-shaped wedge section enclosed by the substrate and two wing sections above the substrate extending from an upper corner region on each side of the V-shaped wedge;
a source terminal buried within the substrate, which source terminal also encloses a tip of the V-shaped wedge; and
a common drain terminal in the substrate adjacent to and on each side of the V-shaped stack gate.
8. The structure of claim 7, wherein the V-shaped stack gate includes a conformal tunnel oxide layer, a floating gate, a dielectric layer and a control gate.
9. The structure of claim 8, wherein material for forming the floating gate includes doped polysilicon.
10. The structure of claim 8, wherein the dielectric layer includes a composite stack consisting of a silicon oxide layer, a silicon nitride layer and a silicon oxide layer.
11. The structure of claim 8, wherein material for forming the control gate includes doped polysilicon.
12. The structure of claim 7, wherein the source terminal includes an ion doped region.
13. The structure of claim 7, wherein the common drain terminal includes an ion doped region.
US09/538,995 2000-03-21 2000-03-30 V-shaped flash memory structure Abandoned US20020000602A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW089105151A TW448576B (en) 2000-03-21 2000-03-21 V-shape flash memory and its manufacturing
TW89105151 2000-03-21

Publications (1)

Publication Number Publication Date
US20020000602A1 true US20020000602A1 (en) 2002-01-03

Family

ID=21659153

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/538,995 Abandoned US20020000602A1 (en) 2000-03-21 2000-03-30 V-shaped flash memory structure
US09/538,998 Expired - Fee Related US6372564B1 (en) 2000-03-21 2000-03-30 Method of manufacturing V-shaped flash memory

Family Applications After (1)

Application Number Title Priority Date Filing Date
US09/538,998 Expired - Fee Related US6372564B1 (en) 2000-03-21 2000-03-30 Method of manufacturing V-shaped flash memory

Country Status (2)

Country Link
US (2) US20020000602A1 (en)
TW (1) TW448576B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020197777A1 (en) * 2001-06-26 2002-12-26 Hynix Semiconductor Inc. Method of manufacturing code address memory cell
US20030164518A1 (en) * 2001-09-20 2003-09-04 Hynix Semiconductor Inc. Flash memory device and method for fabricating the same
US6700154B1 (en) * 2002-09-20 2004-03-02 Lattice Semiconductor Corporation EEPROM cell with trench coupling capacitor
US20050173756A1 (en) * 2003-12-08 2005-08-11 Kim Ki-Chul Nonvolatile memory device and method of manufacturing the same
US20050180215A1 (en) * 2003-06-27 2005-08-18 Danny Shum One transistor flash memory cell
US20140167127A1 (en) * 2012-12-14 2014-06-19 Taiwan Semiconductor Manufacturing Company, Ltd. Memory Devices and Methods of Manufacture Thereof
US20160358930A1 (en) * 2014-10-10 2016-12-08 Taiwan Semiconductor Manufacturing Co., Ltd. Wing-type projection between neighboring access transistors in memory devices

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002015254A2 (en) * 2000-08-17 2002-02-21 Koninklijke Philips Electronics N.V. Method of manufacturing a trench-gate semiconductor device and corresponding device
TWI234275B (en) 2001-05-25 2005-06-11 Amic Technology Taiwan Inc Method of fabricating a flash memory cell
US6800899B2 (en) * 2001-08-30 2004-10-05 Micron Technology, Inc. Vertical transistors, electrical devices containing a vertical transistor, and computer systems containing a vertical transistor
US6638822B2 (en) * 2002-03-06 2003-10-28 United Microelectronics Corp. Method for forming the self-aligned buried N+ type to diffusion process in ETOX flash cell
KR100485485B1 (en) * 2002-09-19 2005-04-27 동부아남반도체 주식회사 Cell transistor of flash memory device and method for manufacturing thereof
US7005696B2 (en) * 2003-08-21 2006-02-28 Macronix International Co., Ltd. Structure of nonvolatile memory array
CN100365817C (en) * 2003-08-28 2008-01-30 旺宏电子股份有限公司 Non-volatile memory array structure
KR100781033B1 (en) * 2005-05-12 2007-11-29 주식회사 하이닉스반도체 Method for fabricating semiconductor device
US20070235776A1 (en) * 2006-03-30 2007-10-11 Nuriel Amir Forming memory arrays
US9627480B2 (en) 2014-06-26 2017-04-18 Globalfoundries Inc. Junction butting structure using nonuniform trench shape
TWI584415B (en) * 2015-07-23 2017-05-21 物聯記憶體科技股份有限公司 P-type non-volatile memory
CN110277393A (en) * 2019-06-19 2019-09-24 上海华力微电子有限公司 Flash memory and its manufacturing method
CN113611736B (en) * 2020-05-29 2022-11-22 联芯集成电路制造(厦门)有限公司 Semiconductor element and manufacturing method thereof
CN114068562A (en) 2020-07-29 2022-02-18 联华电子股份有限公司 Semiconductor memory device and method of manufacturing the same
CN116940120B (en) * 2023-09-18 2024-01-05 上海领耐半导体技术有限公司 NOR flash memory with pairing structure and manufacturing method thereof

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4085603A (en) * 1974-05-21 1978-04-25 Jaroslav Vanek Method of making V-shaped magnetic circuit elements
US5587332A (en) * 1992-09-01 1996-12-24 Vlsi Technology, Inc. Method of making flash memory cell
JP3431647B2 (en) * 1992-10-30 2003-07-28 株式会社半導体エネルギー研究所 Semiconductor device, method for manufacturing same, method for manufacturing memory device, and method for laser doping
JPH08213572A (en) * 1994-11-30 1996-08-20 Nkk Corp Nonvolatile semiconductor device and manufacturing method thereof
US6087220A (en) * 1998-07-29 2000-07-11 Texas Instruments Incorporated Stack etch method for flash memory devices
US6096604A (en) * 1999-08-04 2000-08-01 Chartered Semiconductor Manufacturing Ltd Production of reversed flash memory device

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7553724B2 (en) * 2001-06-26 2009-06-30 Hynix Semiconductor Inc. Method for manufacturing code address memory cell by which a stack insulating film of an oxide film and a nitride film used as a dielectric film in a flash memory is used as a gate oxide film
US20020197777A1 (en) * 2001-06-26 2002-12-26 Hynix Semiconductor Inc. Method of manufacturing code address memory cell
US20030164518A1 (en) * 2001-09-20 2003-09-04 Hynix Semiconductor Inc. Flash memory device and method for fabricating the same
US6627943B2 (en) * 2001-09-20 2003-09-30 Hynix Semiconductor Inc Flash memory device and method for fabricating the same
US6713336B2 (en) * 2001-09-20 2004-03-30 Hynix Semiconductor Inc. Flash memory device and method for fabricating the same
US6700154B1 (en) * 2002-09-20 2004-03-02 Lattice Semiconductor Corporation EEPROM cell with trench coupling capacitor
US20050180215A1 (en) * 2003-06-27 2005-08-18 Danny Shum One transistor flash memory cell
US7190022B2 (en) * 2003-06-27 2007-03-13 Infineon Technologies Ag One transistor flash memory cell
US20050173756A1 (en) * 2003-12-08 2005-08-11 Kim Ki-Chul Nonvolatile memory device and method of manufacturing the same
US7202524B2 (en) * 2004-12-08 2007-04-10 Samsung Electronics Co., Ltd. Nonvolatile memory device and method of manufacturing the same
US20140167127A1 (en) * 2012-12-14 2014-06-19 Taiwan Semiconductor Manufacturing Company, Ltd. Memory Devices and Methods of Manufacture Thereof
KR101443507B1 (en) * 2012-12-14 2014-09-22 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 Memory devices and methods of manufacture thereof
US9431107B2 (en) * 2012-12-14 2016-08-30 Taiwan Semiconductor Manufacturing Company, Ltd. Memory devices and methods of manufacture thereof
US10043919B2 (en) 2012-12-14 2018-08-07 Taiwan Semiconductor Manufacturing Company Memory devices and methods of manufacture thereof
US10510902B2 (en) 2012-12-14 2019-12-17 Taiwan Semiconductor Manufacturing Company Memory devices and methods of manufacture thereof
US10770598B2 (en) 2012-12-14 2020-09-08 Taiwan Semiconductor Manufacturing Company Memory devices and methods of manufacture thereof
US11251314B2 (en) 2012-12-14 2022-02-15 Taiwan Semiconductor Manufacturing Company Memory devices and methods of manufacture thereof
US20160358930A1 (en) * 2014-10-10 2016-12-08 Taiwan Semiconductor Manufacturing Co., Ltd. Wing-type projection between neighboring access transistors in memory devices
US9947678B2 (en) * 2014-10-10 2018-04-17 Taiwan Semiductor Manufacturing Co., Ltd. Wing-type projection between neighboring access transistors in memory devices

Also Published As

Publication number Publication date
US6372564B1 (en) 2002-04-16
TW448576B (en) 2001-08-01

Similar Documents

Publication Publication Date Title
US6372564B1 (en) Method of manufacturing V-shaped flash memory
US6882572B2 (en) Method of operating a semiconductor memory array of floating gate memory cells with horizontally oriented edges
US6784476B2 (en) Semiconductor device having a flash memory cell and fabrication method thereof
US7183153B2 (en) Method of manufacturing self aligned non-volatile memory cells
KR101032266B1 (en) Scalable self-aligned dual floating gate mamory cell array and methods of forming the array
US7256448B2 (en) Split gate type nonvolatile semiconductor memory device, and method of fabricating the same
US6635531B2 (en) Method of manufacturing non-volatile semiconductor memory device
US7452775B2 (en) Non-volatile memory device and manufacturing method and operating method thereof
US20070257299A1 (en) NOR Flash Memory and Fabrication Process
US20020175394A1 (en) Method of forming and operating trench split gate non-volatile flash memory cell structure
US6913974B2 (en) Flash memory device structure and manufacturing method thereof
US5976934A (en) Method of manufacturing a nonvolatile semiconductor memory device with select gate bird's beaks
US8546217B2 (en) Flash memory and method for forming the same
US20060124988A1 (en) Methods of fabricating flash memory devices having self-aligned floating gate electrodes and related devices
JPH10116926A (en) Non-volatile memory device having recessed floating gate and its manufacturing method
US20090086540A1 (en) Method of operating non-volatile memory array
US7563676B2 (en) NOR-type flash memory cell array and method for manufacturing the same
US7220651B2 (en) Transistor and method for manufacturing the same
JP3947041B2 (en) Semiconductor device and manufacturing method thereof
US6392927B2 (en) Cell array, operating method of the same and manufacturing method of the same
US8236646B2 (en) Non-volatile memory manufacturing method using STI trench implantation
KR19990015597A (en) Nonvolatile Memory Device and Manufacturing Method

Legal Events

Date Code Title Description
AS Assignment

Owner name: UNITED MICROELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, ROBIN;REEL/FRAME:010709/0440

Effective date: 20000323

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION