US20010043488A1 - Magnetoresistive memory having elevated interference immunity - Google Patents
Magnetoresistive memory having elevated interference immunity Download PDFInfo
- Publication number
- US20010043488A1 US20010043488A1 US09/821,964 US82196401A US2001043488A1 US 20010043488 A1 US20010043488 A1 US 20010043488A1 US 82196401 A US82196401 A US 82196401A US 2001043488 A1 US2001043488 A1 US 2001043488A1
- Authority
- US
- United States
- Prior art keywords
- layer
- magnetoresistive
- bit line
- memory
- memory location
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000036039 immunity Effects 0.000 title abstract description 5
- 230000000295 complement effect Effects 0.000 abstract description 6
- 230000005291 magnetic effect Effects 0.000 description 4
- 230000005294 ferromagnetic effect Effects 0.000 description 3
- 230000005415 magnetization Effects 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 2
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 2
- 238000000034 method Methods 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 230000003321 amplification Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052593 corundum Inorganic materials 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 229910052742 iron Inorganic materials 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 238000003199 nucleic acid amplification method Methods 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000005641 tunneling Effects 0.000 description 1
- 229910001845 yogo sapphire Inorganic materials 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/14—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
- G11C11/15—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/161—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect details concerning the memory cell structure, e.g. the layers of the ferromagnetic memory cell
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1653—Address circuits or decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1659—Cell access
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/02—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
- G11C11/16—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
- G11C11/165—Auxiliary circuits
- G11C11/1675—Writing or programming circuits or methods
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B61/00—Magnetic memory devices, e.g. magnetoresistive RAM [MRAM] devices
Definitions
- the present invention relates to a magnetoresistive write-read memory (MRAM) whose storage effect consists in the magnetically controlled electrical resistance of the memory locations.
- MRAM magnetoresistive write-read memory
- a magnetoresistive memory comprising a vertically stacked assembly of a layer for a first bit line, a magnetoresistive layer system of a first memory location, a layer for word lines, a magnetoresistive layer system of a second memory location, and a layer for an second bit line vertically stacked on top of one another, wherein logic states to be stored in the first memory location and the second memory location are inverses of one another.
- the second memory location in a described state always comprises an inverse state of a state of the first location beneath it, and wherein a current in the bit line flows in a direction opposite to a direction of a current in the second bit line situated above it.
- each magnetoresistive layer system comprises a magnetically soft layer, a magnetically hard layer, and a thin tunnel oxide separating the two magnetic layers from one another.
- FIG. 1 is a sectional view of an MRAM according to the invention.
- FIG. 2 is a sectional view of a magnetoresistive layer system that is present in FIG. 1.
- the invention may be summarized in that a local reference memory location for each individual memory location is provided and a common word line is disposed between these two memory locations vertically. This makes possible a very compact and effective interference compensation.
- FIG. 1 there is shown a part of a magnetoresistive memory having two word lines WL and two bit lines BL, ⁇ overscore (BL) ⁇ . Between the bit line BL and the word lines WL, magnetoresistive layer systems MRS are respectively situated. In the same way, such magnetoresistive layer systems are also situated between the word lines WL and the additional bit line ⁇ overscore (BL) ⁇ . Consequently, it is possible to achieve a total memory location area of only 4F 2 , with F being the smallest resolvable structural width.
- the layer systems between the bit line BL and the word line WL form regular memory locations Z
- the layer systems between the word lines WL and the additional bit line ⁇ overscore (BL) ⁇ form complementary memory locations ⁇ overscore (Z) ⁇ .
- the states stored in the complementary memory locations ⁇ overscore (Z) ⁇ are the inverse of those stored in the respective underlying memory locations Z; i.e., inverse states are written in by way of the bit lines BL and ⁇ overscore (BL) ⁇ , respectively.
- the bit line ⁇ overscore (BL) ⁇ carries the inverse signal of the signal on the bit line BL, whereby a current ⁇ overscore (I) ⁇ flowing in the bit line ⁇ overscore (BL) ⁇ flows in the opposite direction to the direction of a current in the bit line BL. Since the resistances of the magnetoresistive layer systems differ only on the order of approx. 10% in dependence upon their stored status, the influence of interference must be accounted for. Since the signals on the bit lines BL and ⁇ overscore (BL) ⁇ are the inverse of one another, it is possible to achieve an amplification of the payload signal and an attenuation of the noise quantities that act equally on the two complementary locations, and thus to increase the interference immunity, by difference formation.
- FIG. 2 shows the magnetoresistive layer system MRS of the locations Z and ⁇ overscore (Z) ⁇ of FIG. 1.
- the layer system MRS essentially consists of a magnetically soft layer WM and a magnetically hard layer HM, which are separated by a tunnel oxide TOX.
- the ferromagnetic layers typically consist of a material containing at least one substance from a list that includes iron, nickel, and cobalt, with the material of the layer HM having a higher coercive field strength than the material of the layer WM.
- the tunnel oxide TOX consists of alumina Al 2 O 3 , for example. Instead of the tunnel oxide TOX, other thin insulator layers such as silicon nitride or the like can also be used.
- the magnetoresistive layer system can vary the magnetization direction of the magnetically soft layer WM of a location Z for a long period of time, and can thereby store logical states of zero or one, with sufficient currents in a selected bit line BL and a selected word line WL.
- the reading of the location Z is then accomplished in that a current flows from the appertaining word line to the appertaining bit line through the location, the intensity of which depends on the magnetization direction of the magnetically soft layer WM.
- the current intensity differs when the magnetization directions in the layers WM and HM are parallel from when they are antiparallel, because the tunneling probability is different in each case.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Memories (AREA)
- Hall/Mr Elements (AREA)
- Mram Or Spin Memory Techniques (AREA)
- Thin Magnetic Films (AREA)
Abstract
Description
- This is a continuation of copending International Application PCT/DE99/03135, filed Sep. 29, 1999, which designated the United States.
- The present invention relates to a magnetoresistive write-read memory (MRAM) whose storage effect consists in the magnetically controlled electrical resistance of the memory locations.
- International PCT publication WO 95/10112 and U.S. Pat. No. 5,699,293 teach a non-volatile write/read memory in which a non-magnetic non-conductive layer is present between two ferromagnetic layers, with one layer having a fixed orientation and the other layer having a magnetic orientation that is defined by the operation. The resistance across the two ferromagnetic layers varies with the orientation of the respective magnetic moments.
- It is accordingly an object of the invention to provide a magnetoresistive read/write memory, which overcomes the above-mentioned disadvantages of the heretofore-known devices and methods of this general type and which makes it possible to increase the interference immunity given an optimally small chip surface area.
- With the foregoing and other objects in view there is provided, in accordance with the invention, a magnetoresistive memory, comprising a vertically stacked assembly of a layer for a first bit line, a magnetoresistive layer system of a first memory location, a layer for word lines, a magnetoresistive layer system of a second memory location, and a layer for an second bit line vertically stacked on top of one another, wherein logic states to be stored in the first memory location and the second memory location are inverses of one another.
- In accordance with an added feature of the invention, the second memory location in a described state always comprises an inverse state of a state of the first location beneath it, and wherein a current in the bit line flows in a direction opposite to a direction of a current in the second bit line situated above it.
- In accordance with a concomitant feature of the invention, each magnetoresistive layer system comprises a magnetically soft layer, a magnetically hard layer, and a thin tunnel oxide separating the two magnetic layers from one another.
- Other features which are considered as characteristic for the invention are set forth in the appended claims.
- Although the invention is illustrated and described herein as embodied in a magnetoresistive memory having elevated interference immunity, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.
- The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.
- FIG. 1 is a sectional view of an MRAM according to the invention; and
- FIG. 2 is a sectional view of a magnetoresistive layer system that is present in FIG. 1.
- The invention may be summarized in that a local reference memory location for each individual memory location is provided and a common word line is disposed between these two memory locations vertically. This makes possible a very compact and effective interference compensation.
- Referring now to the figures of the drawing in detail and first, particularly, to FIG. 1 thereof, there is shown a part of a magnetoresistive memory having two word lines WL and two bit lines BL, {overscore (BL)}. Between the bit line BL and the word lines WL, magnetoresistive layer systems MRS are respectively situated. In the same way, such magnetoresistive layer systems are also situated between the word lines WL and the additional bit line {overscore (BL)}. Consequently, it is possible to achieve a total memory location area of only 4F2, with F being the smallest resolvable structural width. The layer systems between the bit line BL and the word line WL form regular memory locations Z, and the layer systems between the word lines WL and the additional bit line {overscore (BL)} form complementary memory locations {overscore (Z)}. The states stored in the complementary memory locations {overscore (Z)} are the inverse of those stored in the respective underlying memory locations Z; i.e., inverse states are written in by way of the bit lines BL and {overscore (BL)}, respectively. The bit line {overscore (BL)} carries the inverse signal of the signal on the bit line BL, whereby a current {overscore (I)} flowing in the bit line {overscore (BL)} flows in the opposite direction to the direction of a current in the bit line BL. Since the resistances of the magnetoresistive layer systems differ only on the order of approx. 10% in dependence upon their stored status, the influence of interference must be accounted for. Since the signals on the bit lines BL and {overscore (BL)} are the inverse of one another, it is possible to achieve an amplification of the payload signal and an attenuation of the noise quantities that act equally on the two complementary locations, and thus to increase the interference immunity, by difference formation.
- FIG. 2 shows the magnetoresistive layer system MRS of the locations Z and {overscore (Z)} of FIG. 1. The layer system MRS essentially consists of a magnetically soft layer WM and a magnetically hard layer HM, which are separated by a tunnel oxide TOX. The ferromagnetic layers typically consist of a material containing at least one substance from a list that includes iron, nickel, and cobalt, with the material of the layer HM having a higher coercive field strength than the material of the layer WM. The tunnel oxide TOX consists of alumina Al2O3, for example. Instead of the tunnel oxide TOX, other thin insulator layers such as silicon nitride or the like can also be used.
- The magnetoresistive layer system can vary the magnetization direction of the magnetically soft layer WM of a location Z for a long period of time, and can thereby store logical states of zero or one, with sufficient currents in a selected bit line BL and a selected word line WL. The reading of the location Z is then accomplished in that a current flows from the appertaining word line to the appertaining bit line through the location, the intensity of which depends on the magnetization direction of the magnetically soft layer WM. The current intensity differs when the magnetization directions in the layers WM and HM are parallel from when they are antiparallel, because the tunneling probability is different in each case.
Claims (3)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE19845069 | 1998-09-30 | ||
DE19845069.9 | 1998-09-30 | ||
DE19845069 | 1998-09-30 | ||
PCT/DE1999/003135 WO2000019441A2 (en) | 1998-09-30 | 1999-09-29 | Magnetoresistive memory having improved interference immunity |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/DE1999/003135 Continuation WO2000019441A2 (en) | 1998-09-30 | 1999-09-29 | Magnetoresistive memory having improved interference immunity |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010043488A1 true US20010043488A1 (en) | 2001-11-22 |
US6366494B2 US6366494B2 (en) | 2002-04-02 |
Family
ID=7882947
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/821,964 Expired - Lifetime US6366494B2 (en) | 1998-09-30 | 2001-03-30 | Magnetoresistive memory having elevated interference immunity |
Country Status (8)
Country | Link |
---|---|
US (1) | US6366494B2 (en) |
EP (1) | EP1119860B1 (en) |
JP (1) | JP2002526910A (en) |
KR (1) | KR100571437B1 (en) |
CN (1) | CN1211872C (en) |
DE (1) | DE59903868D1 (en) |
TW (1) | TW440835B (en) |
WO (1) | WO2000019441A2 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1345232A2 (en) * | 2002-03-14 | 2003-09-17 | Hewlett-Packard Company | Magnetoresistive data storage device |
WO2003098637A1 (en) * | 2002-05-22 | 2003-11-27 | Koninklijke Philips Electronics N.V. | Mram-cell and array-architecture with maximum read-out signal and reduced electromagnetic interference |
US20040250052A1 (en) * | 2001-10-29 | 2004-12-09 | Joachim Bangert | Digital logic unit that can be reconfigured |
US6856030B2 (en) | 2002-07-08 | 2005-02-15 | Viciciv Technology | Semiconductor latches and SRAM devices |
US6998722B2 (en) | 2002-07-08 | 2006-02-14 | Viciciv Technology | Semiconductor latches and SRAM devices |
US10946450B2 (en) | 2016-08-31 | 2021-03-16 | Citizen Watch Co., Ltd. | Machine tool |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4726290B2 (en) * | 2000-10-17 | 2011-07-20 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit |
US6430084B1 (en) * | 2001-08-27 | 2002-08-06 | Motorola, Inc. | Magnetic random access memory having digit lines and bit lines with a ferromagnetic cladding layer |
US6545906B1 (en) * | 2001-10-16 | 2003-04-08 | Motorola, Inc. | Method of writing to scalable magnetoresistance random access memory element |
DE60227907D1 (en) | 2001-12-21 | 2008-09-11 | Toshiba Kk | Magnetic Random Access Memory |
EP1321941B1 (en) | 2001-12-21 | 2005-08-17 | Kabushiki Kaisha Toshiba | Magnetic random access memory with stacked memory cells |
US6795334B2 (en) | 2001-12-21 | 2004-09-21 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
US6839269B2 (en) | 2001-12-28 | 2005-01-04 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
EP1339065A3 (en) | 2002-02-22 | 2005-06-15 | Kabushiki Kaisha Toshiba | Magnetic random access memory |
JP3808802B2 (en) | 2002-06-20 | 2006-08-16 | 株式会社東芝 | Magnetic random access memory |
US7095646B2 (en) * | 2002-07-17 | 2006-08-22 | Freescale Semiconductor, Inc. | Multi-state magnetoresistance random access cell with improved memory storage density |
US6956763B2 (en) * | 2003-06-27 | 2005-10-18 | Freescale Semiconductor, Inc. | MRAM element and methods for writing the MRAM element |
US6862211B2 (en) * | 2003-07-07 | 2005-03-01 | Hewlett-Packard Development Company | Magneto-resistive memory device |
US6967366B2 (en) * | 2003-08-25 | 2005-11-22 | Freescale Semiconductor, Inc. | Magnetoresistive random access memory with reduced switching field variation |
US7129098B2 (en) * | 2004-11-24 | 2006-10-31 | Freescale Semiconductor, Inc. | Reduced power magnetoresistive random access memory elements |
KR20140052393A (en) | 2012-10-24 | 2014-05-07 | 삼성전자주식회사 | Method and apparatus for controlling amount of light in a visible light communication system |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4547866A (en) | 1983-06-24 | 1985-10-15 | Honeywell Inc. | Magnetic thin film memory with all dual function films |
CA2060835A1 (en) * | 1991-02-11 | 1992-08-12 | Romney R. Katti | Integrated, non-volatile, high-speed analog random access memory |
US5477482A (en) | 1993-10-01 | 1995-12-19 | The United States Of America As Represented By The Secretary Of The Navy | Ultra high density, non-volatile ferromagnetic random access memory |
GB9426008D0 (en) * | 1994-12-22 | 1995-02-22 | Philips Electronics Uk Ltd | Programmed semiconductor memory devices and methods of fabricating such |
JPH0973773A (en) * | 1995-09-06 | 1997-03-18 | Seiko Epson Corp | Information recording medium and its recording method |
JP3767930B2 (en) * | 1995-11-13 | 2006-04-19 | 沖電気工業株式会社 | Information recording / reproducing method and information storage device |
US5640343A (en) | 1996-03-18 | 1997-06-17 | International Business Machines Corporation | Magnetic memory array using magnetic tunnel junction devices in the memory cells |
US5920500A (en) * | 1996-08-23 | 1999-07-06 | Motorola, Inc. | Magnetic random access memory having stacked memory cells and fabrication method therefor |
US5699293A (en) * | 1996-10-09 | 1997-12-16 | Motorola | Method of operating a random access memory device having a plurality of pairs of memory cells as the memory device |
US5838608A (en) * | 1997-06-16 | 1998-11-17 | Motorola, Inc. | Multi-layer magnetic random access memory and method for fabricating thereof |
DE19744095A1 (en) * | 1997-10-06 | 1999-04-15 | Siemens Ag | Memory cell array has stacked layer magnetoresistive effect layer memory elements |
JPH11354728A (en) * | 1998-06-09 | 1999-12-24 | Canon Inc | Magnetic thin film memory and its recording, reproducing and driving method |
US5946227A (en) * | 1998-07-20 | 1999-08-31 | Motorola, Inc. | Magnetoresistive random access memory with shared word and digit lines |
US5940319A (en) * | 1998-08-31 | 1999-08-17 | Motorola, Inc. | Magnetic random access memory and fabricating method thereof |
US6285581B1 (en) * | 1999-12-13 | 2001-09-04 | Motorola, Inc. | MRAM having semiconductor device integrated therein |
-
1999
- 1999-09-27 TW TW088116497A patent/TW440835B/en not_active IP Right Cessation
- 1999-09-29 KR KR1020017003524A patent/KR100571437B1/en not_active IP Right Cessation
- 1999-09-29 DE DE59903868T patent/DE59903868D1/en not_active Expired - Fee Related
- 1999-09-29 EP EP99969820A patent/EP1119860B1/en not_active Expired - Lifetime
- 1999-09-29 JP JP2000572855A patent/JP2002526910A/en active Pending
- 1999-09-29 CN CNB998108928A patent/CN1211872C/en not_active Expired - Fee Related
- 1999-09-29 WO PCT/DE1999/003135 patent/WO2000019441A2/en active IP Right Grant
-
2001
- 2001-03-30 US US09/821,964 patent/US6366494B2/en not_active Expired - Lifetime
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040250052A1 (en) * | 2001-10-29 | 2004-12-09 | Joachim Bangert | Digital logic unit that can be reconfigured |
US7225321B2 (en) | 2001-10-29 | 2007-05-29 | Siemens Aktiengesellschaft | Reprogrammable microprogram based reconfigurable multi-cell logic concurrently processing configuration and data signals |
EP1345232A2 (en) * | 2002-03-14 | 2003-09-17 | Hewlett-Packard Company | Magnetoresistive data storage device |
US20040090809A1 (en) * | 2002-03-14 | 2004-05-13 | Tran Lung T. | Memory device array having a pair of magnetic bits sharing a common conductor line |
EP1345232A3 (en) * | 2002-03-14 | 2004-07-28 | Hewlett-Packard Company | Magnetoresistive data storage device |
US6879508B2 (en) | 2002-03-14 | 2005-04-12 | Hewlett-Packard Development Company, L.P. | Memory device array having a pair of magnetic bits sharing a common conductor line |
WO2003098637A1 (en) * | 2002-05-22 | 2003-11-27 | Koninklijke Philips Electronics N.V. | Mram-cell and array-architecture with maximum read-out signal and reduced electromagnetic interference |
US20060056223A1 (en) * | 2002-05-22 | 2006-03-16 | Ditewig Anthonie M H | Mram-cell and array-architecture with maximum read-out signal and reduced electromagnetic interference |
US7206220B2 (en) | 2002-05-22 | 2007-04-17 | Nxp, B.V. | MRAM-cell and array-architecture with maximum read-out signal and reduced electromagnetic interference |
US6856030B2 (en) | 2002-07-08 | 2005-02-15 | Viciciv Technology | Semiconductor latches and SRAM devices |
US6998722B2 (en) | 2002-07-08 | 2006-02-14 | Viciciv Technology | Semiconductor latches and SRAM devices |
US10946450B2 (en) | 2016-08-31 | 2021-03-16 | Citizen Watch Co., Ltd. | Machine tool |
Also Published As
Publication number | Publication date |
---|---|
CN1318198A (en) | 2001-10-17 |
KR20010100819A (en) | 2001-11-14 |
DE59903868D1 (en) | 2003-01-30 |
EP1119860B1 (en) | 2002-12-18 |
CN1211872C (en) | 2005-07-20 |
WO2000019441A2 (en) | 2000-04-06 |
US6366494B2 (en) | 2002-04-02 |
KR100571437B1 (en) | 2006-04-17 |
JP2002526910A (en) | 2002-08-20 |
TW440835B (en) | 2001-06-16 |
EP1119860A2 (en) | 2001-08-01 |
WO2000019441A3 (en) | 2000-05-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6366494B2 (en) | Magnetoresistive memory having elevated interference immunity | |
EP0613148A2 (en) | Nonvolatile magnetoresistive storage device | |
CN1307643C (en) | Reading method for magnet resistance device with soft reference layer | |
KR970009765B1 (en) | Memory thin film memory device and recorded/regeneration method | |
CN100490003C (en) | Magnetic resistance element, storage element using same and relative recording/reproducing method | |
CN100447892C (en) | Magnetic storage device with soft reference layer | |
US6628542B2 (en) | Magnetoresistive device and magnetic memory using the same | |
US6462980B2 (en) | MRAM memory with drive logic arrangement | |
US5768181A (en) | Magnetic device having multi-layer with insulating and conductive layers | |
KR100515623B1 (en) | Magneto resistive element and mram using the same | |
EP1297533B1 (en) | Magnetic memory | |
US7200035B2 (en) | Magneto-resistive memory cell structures with improved selectivity | |
JP2003124446A (en) | Multi-bit magnetic memory cell | |
US6404672B2 (en) | Magnetic element and magnetic memory device | |
CN100397674C (en) | Magnetic controlled resistance storage device with magnetic field attenuation layer | |
EP1193778A2 (en) | Magnetization reversal methods for magnetic film, magnetoresistive films, and magnetic memories using them | |
US3573760A (en) | High density thin film memory and method of operation | |
CN1487524A (en) | Magnetic memory device and method | |
EP1422720A2 (en) | Magnetic random access memory | |
US5828598A (en) | MRAM with high GMR ratio | |
US20060067115A1 (en) | MRAM with improved storage and read out characteristics | |
WO2003063169A3 (en) | Magnetoresistive memory devices and assemblies; and methods of storing and retrieving information | |
JP3634761B2 (en) | Magnetoresistive element, memory element using the magnetoresistive element, magnetic random access memory, and recording / reproducing method | |
CN100367405C (en) | Magnetic random access memory | |
JP2004508698A (en) | High density giant magnetoresistive memory cell |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SIEMENS AKTIENGESELLSCHAFT, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WEBER, WERNER;THEWES, ROLAND;PLASA, GUNTHER;REEL/FRAME:011903/0859;SIGNING DATES FROM 20010402 TO 20010411 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG,GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SIEMENS AKTIENGESELLSCHAFT;REEL/FRAME:024114/0059 Effective date: 19990331 |
|
AS | Assignment |
Owner name: QIMONDA AG,GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:024218/0001 Effective date: 20060425 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:QIMONDA AG;REEL/FRAME:035623/0001 Effective date: 20141009 |
|
AS | Assignment |
Owner name: POLARIS INNOVATIONS LIMITED, IRELAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFINEON TECHNOLOGIES AG;REEL/FRAME:036305/0890 Effective date: 20150708 |