US20010040816A1 - Reduced leakage DRAM storage unit - Google Patents
Reduced leakage DRAM storage unit Download PDFInfo
- Publication number
- US20010040816A1 US20010040816A1 US09/739,850 US73985000A US2001040816A1 US 20010040816 A1 US20010040816 A1 US 20010040816A1 US 73985000 A US73985000 A US 73985000A US 2001040816 A1 US2001040816 A1 US 2001040816A1
- Authority
- US
- United States
- Prior art keywords
- memory cell
- comprised
- region
- array
- junction
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
- G11C11/404—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh with one charge-transfer gate, e.g. MOS transistor, per cell
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/31—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells having a storage electrode stacked over the transistor
Definitions
- the present invention is directed generally to dynamic random access memory cells, and, more particularly, to dynamic random access memory cells with a junction device in the storage unit to reduce leakage from the storage unit.
- DRAM Dynamic random access memory
- a DRAM memory cell consists of one transistor and on-capacitor.
- the transistor and capacitor are fabricated on a semiconductor substrate, a number of junctions between adjacent materials are formed. Junctions may be classified as homojunctions or heterojunctions. Homojunctions are junctions formed by doping a uniform body of semiconductor material. Thus, doped material adjacent to undoped material, or two adjacent areas of material that are doped differently from one another, form homojunctions. Heterojunctions are formed by two different semiconductor materials which are adjacent.
- junction One way to understand a junction is to examine the electron energy band diagram for the junction. Such a diagram illustrates the energy band levels of the materials of the junction with the potential barrier between the two sides of the junction being indicative of the degree of difficulty an electron will have in traveling from one side to the other. The larger the barrier, the greater the degree of difficulty.
- the size of the barrier i.e., the characteristics of the junction
- the barrier can be varied by the application of electric fields.
- the barrier may be large while under others the barrier may be small.
- Those characteristics have enabled heterojunction devices to act as storage devices. See, for example, U.S. Pat. No. 3,740,620 entitled “Storage System Having Heterojunction-Homojunction Devices”, and U.S. Pat. No. 3,739,356 entitled “Heterojunction Information Storage Unit.”
- DRAM devices are typically fabricated of homojunctions. To enable a quick read to or write from the memory cell, it is desirable to have a small electron barrier.
- small electron barriers mean high leakage rates, i.e. electrons traveling across the barrier when they aren't supposed to. Thus, there is an engineering tradeoff between speed and leakage rates.
- DRAM cells of the prior art all exhibit charge leakage such that the information stored in the cell must be periodically refreshed. The more often the cell is refreshed, the slower the memory operates and the more power it consumes. High frequency refresh operations also introduce noise into the array. Thus, the need exists for a DRAM memory circuit that has reduced charge leakage from the storage node. That translates into a lower refresh frequency, higher operating speeds, and lower power consumption.
- the present invention is directed to a memory cell which incorporates a diode between a switching device and a storage node to reduce charge leakage from the storage node.
- the present invention also contemplates a solid state memory cell which comprises a storage capacitor, a transistor, and a junction fabricated between the storage capacitor and the transistor.
- the present invention further contemplates an array of such memory cells comprised of a plurality of column lines and row lines interconnecting the memory cells and a plurality of sense amplifiers and precharge circuits connected between the column lines.
- the present invention may also be part of a complete memory device which itself may be part of a system.
- the system may comprise a processor, read and write control logic, a plurality of memory cells, a plurality of column lines and row lines interconnecting the plurality of memory cells, and a plurality of sense amplifiers and precharge circuits connected between the column lines.
- the present invention also contemplates a method of controlling charge transfer to and from a storage node through a switching device.
- the present invention represents a substantial advance over prior memory cells and methods of controlling charge transfer to and from a storage node through a switching device. Because the present invention incorporates a diode between the switching device and the storage node, the leakage from the storage node is reduced and memory refresh frequency is reduced.
- FIG. 1 is a circuit diagram of a prior art DRAM array
- FIG. 2 is a cross section of a physical layout of the prior art DRAM array of FIG. 1;
- FIG. 3A is a circuit diagram of a preferred embodiment of the present invention.
- FIG. 3B is a circuit diagram of another preferred embodiment of the present invention.
- FIG. 4 is a cross section of a physical layout of a preferred embodiment of two memory storage cells which incorporate a diode in the storage nodes;
- FIG. 5 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the row line is off;
- FIG. 6 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the row line is on;
- FIG. 7 is a cross section of a physical layout of a preferred embodiment of two memory storage cells which incorporate a heterojunction device in the storage nodes;
- FIG. 8 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 7 as depicted when the row line is off;
- FIG. 9 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 7 as depicted when the row line is on;
- FIG. 10 is a cross section of a physical layout of a preferred embodiment of two memory storage cells which incorporate a multiple superlattice device in the storage nodes;
- FIG. 11 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the row line is off;
- FIG. 12 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the row line is on.
- FIG. 1 A portion of a schematic of a typical prior art DRAM array 8 is shown in FIG. 1.
- Four memory cells 10 , 12 , 14 , and 16 are shown in FIG. 1.
- the cells 10 , 12 , 14 , and 16 are connected in rows to row lines, or word lines, and are connected in columns to column lines, or digit lines.
- Each cell in the array 8 is identified by a binary row address and a binary column address.
- the array 8 as depicted in FIG. 1 is comprised of four digit lines which make up two column lines.
- each of the memory cells 10 , 12 , 14 and 16 is comprised of a transistor 18 and a capacitor 20 .
- Information generally an intermediate voltage value that is between the voltage values for a logic “1” or a logic “0”, is stored in the capacitor 20 .
- Such voltage values may be, for example, Vcc/2 and ⁇ Vcc/2, respectfully.
- the stored value is an intermediate value because of the resistive and capacitive effects of the memory array 8 .
- a first column line 22 and a second column line 24 comprise a pair of column lines, which is sometimes referred to as a column.
- a P-sense amplifier 26 acts as an active pull-up circuit. It is enabled by PE 1 signal 28 through device 30 , and provides a pull-up voltage to the column lines 22 and 24 .
- the cells 10 , 12 , 14 and 16 are connected to and enabled by row lines 32 , 34 , 36 and 38 , respectively. Only one of the row lines 32 , 34 , 36 and 38 is active at a time. When each of the active row lines 32 , 34 , 36 and 38 is active, the row line connects the respective cell to either the column line 22 or the column line 24 .
- a precharge circuit 40 which is enabled by EQP signal 42 , establishes equilibration voltages and set-up conditions on the digit lines 22 and 24 .
- An N-sense amplifier 44 acts as an active pull-down circuit. It is enabled by the RNL signal 46 and NLAT signal 48 through device 50 , and provides a pull-down voltage to the column lines 22 and 24 .
- Precharge circuit 52 is enabled by EQC signal 54 .
- the precharge circuit 52 operates similarly to the precharge circuit 40 .
- P-sense amplifier 56 is enabled through device 58 by PE 2 signal 60 .
- the P-sense amplifier 56 operates similarly to the P-sense amplifier 26 .
- Column decoder 62 selects a column to be addressed in the array 8 .
- FIG. 2 shows a cross section of the physical layout of the memory cells 10 and 14 from FIG. 1. If the cross section shown in FIG. 2 were divided roughly in half along a vertical axis, the memory cell 10 would be to the left of the bisection and the memory cell 14 would be to the right of the bisection.
- the memory cells 10 and 14 are constructed on a substrate 70 , typically a silicon substrate.
- Field oxide regions 72 are grown on the substrate 70 , typically by a LOCOS process, and active areas 74 are diffused into the substrate 70 .
- Gate access regions 78 are typically constructed of polysilicon.
- the gate access regions 78 are surrounded at their sides by spacer regions 79 .
- Storage nodes 80 are constructed of polysilicon, and function as the storage areas for the capacitors 20 of FIG. 1.
- Dielectric layers 82 are formed on top of the storage nodes 80 .
- the dielectric layers 82 are typically constructed of an oxide-nitride-oxide (ONO) dielectric. The thickness of the dielectric layers 82 is chosen such that maximum capacitance is obtained and charge leakage is reduced in order to optimize refresh.
- Cellplates 84 which are typically constructed of polysilicon, form top plates over the dielectric layers 82 . The cellplates 84 are shared by all capacitors in a row line.
- the cellplates 84 , the dielectric layers 82 , and the storage nodes 80 comprise the capacitors 20 of FIG. 1.
- Insulator regions 86 surrounding the storage nodes 80 and the cellplates 84 are typically constructed of an insulative material, such as silicon dioxide.
- the column line 22 (digitline) is typically constructed of metal and digitline contact 88 is formed using conventional metal plug technology.
- FIG. 2 The cross section shown in FIG. 2 is a typical layout of a buried capacitor cell design.
- the capacitors 20 exhibit charge leakage.
- the stored values in the memory cells 10 and 14 must be periodically refreshed to prevent the stored voltage values from becoming logically indistinguishable.
- Higher frequencies of memory cell refresh means that noise is introduced into the array more frequently. Also, higher refresh frequencies generally translate into slower array operating speeds and higher power consumption.
- FIG. 3A shows a circuit schematic of a preferred embodiment of the present invention which addresses the leakage problem found in prior art devices.
- Memory array 89 is comprised of a plurality of memory cells, four of which 10 , 12 , 14 and 16 are illustrated in the figure. The array 89 operates similarly to the array 8 described hereinabove in conjunction with FIG. 1.
- the memory cells 10 , 12 , 14 and 16 in FIG. 3A are each comprised of a transistor 18 , a capacitor 20 , and a homojunction diode 90 connected in series between the capacitor 20 and the transistor 18 .
- the diode 90 functions similarly to a conventional diode and is depicted as such in FIG. 3A. It can be understood by those skilled in the art that the diode 90 may be a conventional diode or, for example, a unitary heterojunction device.
- FIG. 3B shows a circuit schematic of another preferred embodiment of the present invention.
- Memory array 93 is comprised of a plurality of memory cells, four of which 10 , 12 , 14 , and 16 are illustrated in this figure.
- the array 93 operates similarly to the array 8 described hereinabove in conjunction with FIG. 1.
- the memory cells 10 , 12 , 14 , and 16 in FIG. 3B are each comprised of a transistor 18 , a capacitor 20 , and homojunction diodes 95 and 97 connected in series between the capacitor 20 and the transistor 18 .
- the diodes 95 and 97 function similarly to conventional diodes and are depicted as such in FIG. 3B. It can be understood by those skilled in the art that the diodes 95 and 97 may be conventional diodes or, for example, unitary heterojunction devices.
- FIG. 4 illustrates a cross section of the physical layout of a preferred embodiment of the memory cells 10 and 14 of FIG. 3B.
- the physical layouts of the memory cells 10 and 14 are similar to those described hereinabove in conjunction with FIG. 2.
- storage nodes 91 are comprised of three regions—doped p-type silicon regions 92 , polysilicon regions 94 , and doped n-type regions 96 .
- the active areas 74 are doped n-type regions.
- the homojunction p-n junctions formed by the regions 92 and 96 act as diodes which substantially reduce the number of electrons escaping from or entering into the storage nodes 91 while the gate access devices 78 are off.
- FIG. 5 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the gate access devices 78 are off.
- the diagram of FIG. 5 illustrates the energy band gap characteristics of a cross section of the storage node 91 of the memory cell 14 along the line A-B in FIG. 4.
- the band gap between the conduction band (E c ) and the valance band (E v ) is approximately 1.1 eV.
- the barrier portion 98 of the conduction band E C which corresponds to the p-n junction of the storage node 91 , acts as a barrier which substantially reduces the number of electrons leaking out of or into the storage node 91 while the memory cell 14 is not being accessed.
- FIG. 6 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the gate access device 78 of the cell 14 is on.
- the diagram of FIG. 6 illustrates the energy band gap characteristics of a cross section of the storage node 91 of the memory cell 14 along the line A-B in FIG. 4.
- the gate access device 78 is on, the conduction band E C is bent towards the Fermi level band E F , and the barrier portion 98 is reduced.
- electrons may move freely between the storage node 91 and the active area 74 and the contents of the storage node 91 will appear on the digit line contact 88 during a read operation.
- FIG. 7 illustrates a cross section of the physical layout of another preferred embodiment of the memory cells 10 and 14 of FIG. 3.
- the physical layouts of the memory cells 10 and 14 are similar to those described hereinabove in conjunction with FIG. 2.
- storage nodes 91 are comprised of two regions—polysilicon regions 100 and polycrystalline SiGe regions 102 .
- the chemical formula for the polycrystalline SiGe which comprise the regions 102 are a variation of Si x Ge 1 ⁇ x , where x is a number between 0 and 1.
- the value of x is chosen from the range of values between 0.5 and 1.
- the polycrystalline SiGe regions 102 are comprised of approximately 50% Si and approximately 50% Ge.
- the interface between the polysilicon regions 100 and the SiGe regions 102 form heterojunctions 104 .
- the heterojunctions 104 form potential barriers which substantially reduce the number of electrons escaping or entering into the storage nodes 91 while the gate access devices 78 are off. Proper reading and writing of the memory cells 10 and 14 can be performed because of the influence of the gate access devices 78 , which bend the conduction/valence band near the heterojunctions 104 so that the potential barrier is reduced.
- heterojunction 104 can be formed by joining other types of semiconductor materials than those described above.
- heterojunctions can be formed by growing a compound semiconductor material, such as a III-IV or a II-VI compound, on an elementary semiconductor material such as germanium or silicon.
- FIG. 8 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 7 as depicted when the gate access devices 78 are off.
- the diagram of FIG. 8 illustrates the energy band gap characteristics of a cross section of the storage node 91 of the memory cell 14 along the line A-B in FIG. 7.
- the band gap between the conduction band (E C ) and the valence band (E v )at the cross-section A, corresponding to Si x Ge 1 ⁇ x is approximately 0.8 eV.
- the band gap difference between the conduction band E C and the valence band E v at the cross-section B, corresponding to Si is approximately 1.1 eV.
- the barrier portion 106 of the conduction band E C which corresponds to the heterojunction 104 of the storage node 91 , is a barrier which substantially reduces the number of electrons leaking out of or into the storage node 91 while the memory cell 14 is not being accessed.
- the barrier portion 106 represents a barrier of approximately 0.2 eV.
- FIG. 9 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the gate access device 78 of the cell 14 is on.
- the diagram of FIG. 6 illustrates the energy band gap characteristics of a cross section of the storage node 91 of the memory cell 14 along the line A-B.
- the conduction band E C is bent toward the Fermi level band E F , such that the barrier portion 106 is reduced.
- electrons may move freely between the storage node 91 and the active area 74 and the contents of the storage node 91 will appear on the digit line contact 88 during a read operation.
- FIG. 10 illustrates a cross section of the physical layout of another preferred embodiment of the memory cells 10 and 14 of FIG. 3.
- the physical layouts of the memory cells 10 and 14 are similar to those described hereinabove in conjunction with FIG. 2.
- the storage nodes 91 are constructed as a multiple superlattice.
- the storage nodes 91 are comprised of three regions—SiGe regions 108 , silicon regions 110 , and SiGe regions 112 .
- the regions 108 , 110 and 112 act as diodes which substantially reduce the number of electrons escaping from or entering into the storage nodes 91 while the gate access devices 78 are off.
- FIG. 11 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the gate access devices 78 are off.
- the diagram of FIG. 11 illustrates the energy band gap characteristics of a cross section of the storage node 91 of the memory cell 14 along the line A-B in FIG. 10.
- the band gap between the conduction band (E C ) and the valence band (E v ) at the SiGe cross-sections A and B is approximately 0.8 eV.
- the band gap between the conduction band EC and the valence band E v at the Si cross-section is approximately 1.1 eV.
- the barrier portion 114 of the conduction band E C is a barrier which substantially reduces the number of electrons leaking out of or into the storage node 91 while the memory cell 14 is not being accessed.
- FIG. 12 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the gate access device 78 of the cell 14 is on.
- the diagram of FIG. 12 illustrates the energy band gap characteristics of a cross section of the storage node 91 of the memory cell 14 along the line A-B.
- the conduction band E C is bent toward and below the Fermi level band E F , such that the barrier portion 114 is reduced.
- electrons may move freely between the storage node 91 and the active area 74 and the contents of the storage node 91 will appear on the digit line contact 88 during a read operation.
- FIG. 13 shows a system 116 in which the reduced leakage memory cells of the present invention may be incorporated.
- a processor 118 is connected to memory devices 120 and 122 .
- Each memory device 120 and 122 is comprised of read logic circuits 124 and 126 , write logic circuits 128 and 130 , and memory arrays 132 and 134 , respectively.
- the read logic circuits 124 and 126 are used to control a read out of the memory devices 120 and 122 .
- the write logic circuits 128 and 130 are used to control a write to the memory device 120 and 122 .
- the memory arrays 132 and 134 are of the type of array 89 shown in FIG. 3.
- the present invention also contemplates a method of controlling charge transfer to or from a storage node through a switching device such as a transistor.
- the method in its broadest form, is comprised of the steps of placing a charge on the control terminal of the switching device to access the storage node.
- the charge establishes a first potential barrier between a conduction terminal of the switching device and the storage node.
- the charge is removed from the control terminal to end access to the storage node.
- a second potential barrier is created between the conduction terminal and the storage node which is larger than the first potential barrier.
- the present invention has the benefit of reducing the charge leakage from the storage nodes of DRAM circuits.
- the reduced charge leakage results in a lower refresh frequency, higher operating speeds, and lower power consumption.
Abstract
Description
- (Not Applicable)
- (Not Applicable)
- 1. Field of the Invention
- The present invention is directed generally to dynamic random access memory cells, and, more particularly, to dynamic random access memory cells with a junction device in the storage unit to reduce leakage from the storage unit.
- 2. Description of the Background
- Dynamic random access memory (DRAM) devices have become widely accepted in the semiconductor industry. DRAM's typically cost less to produce than other types of memory devices due to their relative simplicity.
- At a fundamental level, a DRAM memory cell, or memory bit, consists of one transistor and on-capacitor. When the transistor and capacitor are fabricated on a semiconductor substrate, a number of junctions between adjacent materials are formed. Junctions may be classified as homojunctions or heterojunctions. Homojunctions are junctions formed by doping a uniform body of semiconductor material. Thus, doped material adjacent to undoped material, or two adjacent areas of material that are doped differently from one another, form homojunctions. Heterojunctions are formed by two different semiconductor materials which are adjacent.
- One way to understand a junction is to examine the electron energy band diagram for the junction. Such a diagram illustrates the energy band levels of the materials of the junction with the potential barrier between the two sides of the junction being indicative of the degree of difficulty an electron will have in traveling from one side to the other. The larger the barrier, the greater the degree of difficulty.
- It is known that the size of the barrier, i.e., the characteristics of the junction, can be varied by the application of electric fields. Thus, under certain circumstances, the barrier may be large while under others the barrier may be small. Those characteristics have enabled heterojunction devices to act as storage devices. See, for example, U.S. Pat. No. 3,740,620 entitled “Storage System Having Heterojunction-Homojunction Devices”, and U.S. Pat. No. 3,739,356 entitled “Heterojunction Information Storage Unit.”
- DRAM devices are typically fabricated of homojunctions. To enable a quick read to or write from the memory cell, it is desirable to have a small electron barrier. However, small electron barriers mean high leakage rates, i.e. electrons traveling across the barrier when they aren't supposed to. Thus, there is an engineering tradeoff between speed and leakage rates.
- DRAM cells of the prior art all exhibit charge leakage such that the information stored in the cell must be periodically refreshed. The more often the cell is refreshed, the slower the memory operates and the more power it consumes. High frequency refresh operations also introduce noise into the array. Thus, the need exists for a DRAM memory circuit that has reduced charge leakage from the storage node. That translates into a lower refresh frequency, higher operating speeds, and lower power consumption.
- The present invention, according to its broadest implementation, is directed to a memory cell which incorporates a diode between a switching device and a storage node to reduce charge leakage from the storage node.
- The present invention also contemplates a solid state memory cell which comprises a storage capacitor, a transistor, and a junction fabricated between the storage capacitor and the transistor. The present invention further contemplates an array of such memory cells comprised of a plurality of column lines and row lines interconnecting the memory cells and a plurality of sense amplifiers and precharge circuits connected between the column lines.
- The present invention may also be part of a complete memory device which itself may be part of a system. The system may comprise a processor, read and write control logic, a plurality of memory cells, a plurality of column lines and row lines interconnecting the plurality of memory cells, and a plurality of sense amplifiers and precharge circuits connected between the column lines.
- The present invention also contemplates a method of controlling charge transfer to and from a storage node through a switching device.
- The present invention represents a substantial advance over prior memory cells and methods of controlling charge transfer to and from a storage node through a switching device. Because the present invention incorporates a diode between the switching device and the storage node, the leakage from the storage node is reduced and memory refresh frequency is reduced. Those advantages and benefits of the present invention, and others, will become apparent from the Detailed Description of the Invention hereinbelow.
- For the present invention to be clearly understood and readily practiced, the present invention will be described in conjunction with the following figures, wherein:
- FIG. 1 is a circuit diagram of a prior art DRAM array;
- FIG. 2 is a cross section of a physical layout of the prior art DRAM array of FIG. 1;
- FIG. 3A is a circuit diagram of a preferred embodiment of the present invention;
- FIG. 3B is a circuit diagram of another preferred embodiment of the present invention;
- FIG. 4 is a cross section of a physical layout of a preferred embodiment of two memory storage cells which incorporate a diode in the storage nodes;
- FIG. 5 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the row line is off;
- FIG. 6 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the row line is on;
- FIG. 7 is a cross section of a physical layout of a preferred embodiment of two memory storage cells which incorporate a heterojunction device in the storage nodes;
- FIG. 8 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 7 as depicted when the row line is off;
- FIG. 9 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 7 as depicted when the row line is on;
- FIG. 10 is a cross section of a physical layout of a preferred embodiment of two memory storage cells which incorporate a multiple superlattice device in the storage nodes;
- FIG. 11 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the row line is off; and
- FIG. 12 is an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the row line is on.
- It is to be understood that the figures and descriptions of the present invention have been simplified to illustrate elements that are relevant for a clear understanding of the present invention, while eliminating, for purposes of clarity, many other elements found in a typical memory system. Those of ordinary skill in the art will recognize that other elements are desirable and/or required to implement the present invention. However, because such elements are well known in the art, and because they do not facilitate a better understanding of the present invention, a discussion of such elements is not provided herein.
- A portion of a schematic of a typical prior
art DRAM array 8 is shown in FIG. 1. Fourmemory cells cells array 8 is identified by a binary row address and a binary column address. Thearray 8 as depicted in FIG. 1 is comprised of four digit lines which make up two column lines. - As can be seen in FIG. 1, each of the
memory cells transistor 18 and acapacitor 20. Information, generally an intermediate voltage value that is between the voltage values for a logic “1” or a logic “0”, is stored in thecapacitor 20. Such voltage values may be, for example, Vcc/2 and −Vcc/2, respectfully. The stored value is an intermediate value because of the resistive and capacitive effects of thememory array 8. Afirst column line 22 and asecond column line 24 comprise a pair of column lines, which is sometimes referred to as a column. - A P-
sense amplifier 26 acts as an active pull-up circuit. It is enabled byPE1 signal 28 throughdevice 30, and provides a pull-up voltage to the column lines 22 and 24. - The
cells row lines active row lines column line 22 or thecolumn line 24. - A
precharge circuit 40, which is enabled byEQP signal 42, establishes equilibration voltages and set-up conditions on thedigit lines sense amplifier 44 acts as an active pull-down circuit. It is enabled by theRNL signal 46 andNLAT signal 48 throughdevice 50, and provides a pull-down voltage to the column lines 22 and 24. -
Precharge circuit 52 is enabled byEQC signal 54. Theprecharge circuit 52 operates similarly to theprecharge circuit 40. P-sense amplifier 56 is enabled throughdevice 58 byPE2 signal 60. The P-sense amplifier 56 operates similarly to the P-sense amplifier 26.Column decoder 62 selects a column to be addressed in thearray 8. - FIG. 2 shows a cross section of the physical layout of the
memory cells memory cell 10 would be to the left of the bisection and thememory cell 14 would be to the right of the bisection. Thememory cells substrate 70, typically a silicon substrate.Field oxide regions 72 are grown on thesubstrate 70, typically by a LOCOS process, andactive areas 74 are diffused into thesubstrate 70. -
Gate access regions 78 are typically constructed of polysilicon. Thegate access regions 78 are surrounded at their sides byspacer regions 79.Storage nodes 80 are constructed of polysilicon, and function as the storage areas for thecapacitors 20 of FIG. 1. - Dielectric layers82 are formed on top of the
storage nodes 80. The dielectric layers 82 are typically constructed of an oxide-nitride-oxide (ONO) dielectric. The thickness of thedielectric layers 82 is chosen such that maximum capacitance is obtained and charge leakage is reduced in order to optimize refresh.Cellplates 84, which are typically constructed of polysilicon, form top plates over the dielectric layers 82. Thecellplates 84 are shared by all capacitors in a row line. Thecellplates 84, thedielectric layers 82, and thestorage nodes 80 comprise thecapacitors 20 of FIG. 1.Insulator regions 86 surrounding thestorage nodes 80 and thecellplates 84 are typically constructed of an insulative material, such as silicon dioxide. The column line 22 (digitline) is typically constructed of metal anddigitline contact 88 is formed using conventional metal plug technology. - The cross section shown in FIG. 2 is a typical layout of a buried capacitor cell design. Other types of cell configurations, including buried digitline cell and trench cell layouts, have similar storage node configurations.
- Due to the inherent physical properties of the
memory cells capacitors 20 exhibit charge leakage. Thus, the stored values in thememory cells - FIG. 3A shows a circuit schematic of a preferred embodiment of the present invention which addresses the leakage problem found in prior art devices.
Memory array 89 is comprised of a plurality of memory cells, four of which 10, 12, 14 and 16 are illustrated in the figure. Thearray 89 operates similarly to thearray 8 described hereinabove in conjunction with FIG. 1. However, thememory cells transistor 18, acapacitor 20, and ahomojunction diode 90 connected in series between thecapacitor 20 and thetransistor 18. Thediode 90 functions similarly to a conventional diode and is depicted as such in FIG. 3A. It can be understood by those skilled in the art that thediode 90 may be a conventional diode or, for example, a unitary heterojunction device. - FIG. 3B shows a circuit schematic of another preferred embodiment of the present invention.
Memory array 93 is comprised of a plurality of memory cells, four of which 10, 12, 14, and 16 are illustrated in this figure. Thearray 93 operates similarly to thearray 8 described hereinabove in conjunction with FIG. 1. However, thememory cells transistor 18, acapacitor 20, andhomojunction diodes capacitor 20 and thetransistor 18. Thediodes diodes - FIG. 4 illustrates a cross section of the physical layout of a preferred embodiment of the
memory cells memory cells storage nodes 91 are comprised of three regions—doped p-type silicon regions 92, polysilicon regions 94, and doped n-type regions 96. Theactive areas 74 are doped n-type regions. The homojunction p-n junctions formed by theregions storage nodes 91 while thegate access devices 78 are off. - FIG. 5 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the
gate access devices 78 are off. The diagram of FIG. 5 illustrates the energy band gap characteristics of a cross section of thestorage node 91 of thememory cell 14 along the line A-B in FIG. 4. The band gap between the conduction band (Ec) and the valance band (Ev) is approximately 1.1 eV. Thebarrier portion 98 of the conduction band EC, which corresponds to the p-n junction of thestorage node 91, acts as a barrier which substantially reduces the number of electrons leaking out of or into thestorage node 91 while thememory cell 14 is not being accessed. - FIG. 6 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the
gate access device 78 of thecell 14 is on. The diagram of FIG. 6 illustrates the energy band gap characteristics of a cross section of thestorage node 91 of thememory cell 14 along the line A-B in FIG. 4. When thegate access device 78 is on, the conduction band EC is bent towards the Fermi level band EF, and thebarrier portion 98 is reduced. Thus, electrons may move freely between thestorage node 91 and theactive area 74 and the contents of thestorage node 91 will appear on thedigit line contact 88 during a read operation. - FIG. 7 illustrates a cross section of the physical layout of another preferred embodiment of the
memory cells memory cells storage nodes 91 are comprised of two regions—polysilicon regions 100 andpolycrystalline SiGe regions 102. The chemical formula for the polycrystalline SiGe which comprise theregions 102 are a variation of SixGe1−x, where x is a number between 0 and 1. In a preferred embodiment of the present invention, the value of x is chosen from the range of values between 0.5 and 1. In another preferred embodiment of the present invention, thepolycrystalline SiGe regions 102 are comprised of approximately 50% Si and approximately 50% Ge. The interface between thepolysilicon regions 100 and theSiGe regions 102 form heterojunctions 104. The heterojunctions 104 form potential barriers which substantially reduce the number of electrons escaping or entering into thestorage nodes 91 while thegate access devices 78 are off. Proper reading and writing of thememory cells gate access devices 78, which bend the conduction/valence band near the heterojunctions 104 so that the potential barrier is reduced. - It can be understood by those skilled in the art that the heterojunction104 can be formed by joining other types of semiconductor materials than those described above. Typically, heterojunctions can be formed by growing a compound semiconductor material, such as a III-IV or a II-VI compound, on an elementary semiconductor material such as germanium or silicon.
- FIG. 8 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 7 as depicted when the
gate access devices 78 are off. The diagram of FIG. 8 illustrates the energy band gap characteristics of a cross section of thestorage node 91 of thememory cell 14 along the line A-B in FIG. 7. The band gap between the conduction band (EC) and the valence band (Ev)at the cross-section A, corresponding to SixGe1−x, is approximately 0.8 eV. The band gap difference between the conduction band EC and the valence band Ev at the cross-section B, corresponding to Si, is approximately 1.1 eV. Thebarrier portion 106 of the conduction band EC, which corresponds to the heterojunction 104 of thestorage node 91, is a barrier which substantially reduces the number of electrons leaking out of or into thestorage node 91 while thememory cell 14 is not being accessed. Thebarrier portion 106 represents a barrier of approximately 0.2 eV. - FIG. 9 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 4 as depicted when the
gate access device 78 of thecell 14 is on. The diagram of FIG. 6 illustrates the energy band gap characteristics of a cross section of thestorage node 91 of thememory cell 14 along the line A-B. When thegate access device 78 is on, the conduction band EC is bent toward the Fermi level band EF, such that thebarrier portion 106 is reduced. Thus, electrons may move freely between thestorage node 91 and theactive area 74 and the contents of thestorage node 91 will appear on thedigit line contact 88 during a read operation. - FIG. 10 illustrates a cross section of the physical layout of another preferred embodiment of the
memory cells memory cells storage nodes 91 are constructed as a multiple superlattice. Thestorage nodes 91 are comprised of three regions—SiGe regions 108,silicon regions 110, andSiGe regions 112. Theregions storage nodes 91 while thegate access devices 78 are off. - FIG. 11 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the
gate access devices 78 are off. The diagram of FIG. 11 illustrates the energy band gap characteristics of a cross section of thestorage node 91 of thememory cell 14 along the line A-B in FIG. 10. The band gap between the conduction band (EC) and the valence band (Ev) at the SiGe cross-sections A and B is approximately 0.8 eV. The band gap between the conduction band EC and the valence band Ev at the Si cross-section is approximately 1.1 eV. Thebarrier portion 114 of the conduction band EC is a barrier which substantially reduces the number of electrons leaking out of or into thestorage node 91 while thememory cell 14 is not being accessed. - FIG. 12 illustrates an electron energy band diagram of the preferred embodiment of the present invention of FIG. 10 as depicted when the
gate access device 78 of thecell 14 is on. The diagram of FIG. 12 illustrates the energy band gap characteristics of a cross section of thestorage node 91 of thememory cell 14 along the line A-B. When thegate access device 78 is on, the conduction band EC is bent toward and below the Fermi level band EF, such that thebarrier portion 114 is reduced. Thus, electrons may move freely between thestorage node 91 and theactive area 74 and the contents of thestorage node 91 will appear on thedigit line contact 88 during a read operation. - FIG. 13 shows a
system 116 in which the reduced leakage memory cells of the present invention may be incorporated. Aprocessor 118 is connected tomemory devices memory device read logic circuits logic circuits memory arrays logic circuits memory devices write logic circuits memory device memory arrays array 89 shown in FIG. 3. - The present invention also contemplates a method of controlling charge transfer to or from a storage node through a switching device such as a transistor. The method, in its broadest form, is comprised of the steps of placing a charge on the control terminal of the switching device to access the storage node. The charge establishes a first potential barrier between a conduction terminal of the switching device and the storage node. The charge is removed from the control terminal to end access to the storage node. When the charge is removed, a second potential barrier is created between the conduction terminal and the storage node which is larger than the first potential barrier.
- The present invention has the benefit of reducing the charge leakage from the storage nodes of DRAM circuits. The reduced charge leakage results in a lower refresh frequency, higher operating speeds, and lower power consumption.
- Although the preferred embodiments of the present invention have been described using silicon on substrate technology, it can be understood by those of ordinary skill in the art that the invention may be practiced using any standard processes, machines and technology.
- While the present invention has been described in conjunction with preferred embodiments thereof, many modifications and variations will be apparent to those of ordinary skill in the art. The foregoing description and the following claims are intended to cover all such modifications and variations.
Claims (31)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/739,850 US6404669B2 (en) | 1997-08-20 | 2000-12-18 | Reduced leakage DRAM storage unit |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/915,425 US6005801A (en) | 1997-08-20 | 1997-08-20 | Reduced leakage DRAM storage unit |
US09/226,785 US5973954A (en) | 1997-08-20 | 1999-01-07 | Reduced leakage DRAM storage unit |
US09/426,699 US6181594B1 (en) | 1997-08-20 | 1999-10-25 | Reduced leakage DRAM storage unit |
US09/739,850 US6404669B2 (en) | 1997-08-20 | 2000-12-18 | Reduced leakage DRAM storage unit |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/426,699 Continuation US6181594B1 (en) | 1997-08-20 | 1999-10-25 | Reduced leakage DRAM storage unit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010040816A1 true US20010040816A1 (en) | 2001-11-15 |
US6404669B2 US6404669B2 (en) | 2002-06-11 |
Family
ID=25435707
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/915,425 Expired - Lifetime US6005801A (en) | 1997-08-20 | 1997-08-20 | Reduced leakage DRAM storage unit |
US09/226,785 Expired - Lifetime US5973954A (en) | 1997-08-20 | 1999-01-07 | Reduced leakage DRAM storage unit |
US09/396,666 Expired - Lifetime US6157565A (en) | 1997-08-20 | 1999-09-15 | Reduced leakage DRAM storage unit |
US09/426,699 Expired - Lifetime US6181594B1 (en) | 1997-08-20 | 1999-10-25 | Reduced leakage DRAM storage unit |
US09/739,850 Expired - Lifetime US6404669B2 (en) | 1997-08-20 | 2000-12-18 | Reduced leakage DRAM storage unit |
Family Applications Before (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/915,425 Expired - Lifetime US6005801A (en) | 1997-08-20 | 1997-08-20 | Reduced leakage DRAM storage unit |
US09/226,785 Expired - Lifetime US5973954A (en) | 1997-08-20 | 1999-01-07 | Reduced leakage DRAM storage unit |
US09/396,666 Expired - Lifetime US6157565A (en) | 1997-08-20 | 1999-09-15 | Reduced leakage DRAM storage unit |
US09/426,699 Expired - Lifetime US6181594B1 (en) | 1997-08-20 | 1999-10-25 | Reduced leakage DRAM storage unit |
Country Status (1)
Country | Link |
---|---|
US (5) | US6005801A (en) |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3421530B2 (en) * | 1997-04-11 | 2003-06-30 | 東芝マイクロエレクトロニクス株式会社 | Semiconductor storage device |
US6005801A (en) * | 1997-08-20 | 1999-12-21 | Micron Technology, Inc. | Reduced leakage DRAM storage unit |
US6157566A (en) * | 1997-08-20 | 2000-12-05 | Micron Technology, Inc. | Reduced leakage DRAM storage unit |
JP3119625B2 (en) * | 1998-07-02 | 2000-12-25 | 日本電気アイシーマイコンシステム株式会社 | Semiconductor device with built-in capacitance element and input terminal capacitance adjustment method |
KR100464947B1 (en) | 1998-12-30 | 2005-05-20 | 주식회사 하이닉스반도체 | A method for refreshing DRAM |
US6122204A (en) * | 1999-05-26 | 2000-09-19 | National Semiconductor Corporation | Sense amplifier having a bias circuit with a reduced size |
JP2001085547A (en) * | 1999-09-17 | 2001-03-30 | Sony Corp | Nonvolatile semiconductor storage device and reading method therefor |
US6800921B1 (en) | 2000-03-01 | 2004-10-05 | International Business Machines Corporation | Method of fabricating a polysilicon capacitor utilizing fet and bipolar base polysilicon layers |
US6552401B1 (en) * | 2000-11-27 | 2003-04-22 | Micron Technology | Use of gate electrode workfunction to improve DRAM refresh |
US6642552B2 (en) * | 2001-02-02 | 2003-11-04 | Grail Semiconductor | Inductive storage capacitor |
US6630706B2 (en) * | 2001-08-30 | 2003-10-07 | Micron Technology, Inc. | Localized array threshold voltage implant to enhance charge storage within DRAM memory cells |
JP4659307B2 (en) * | 2001-09-28 | 2011-03-30 | Okiセミコンダクタ株式会社 | Ferroelectric memory |
US7071734B2 (en) * | 2002-10-15 | 2006-07-04 | Altera Corporation | Programmable logic devices with silicon-germanium circuitry and associated methods |
US7692253B2 (en) * | 2006-04-27 | 2010-04-06 | Spansion Llc | Memory cell array with low resistance common source and high current drivability |
DE102007012902B3 (en) * | 2007-03-19 | 2008-07-10 | Qimonda Ag | Bit line pair and amplifier arrangement for use in e.g. dynamic RAM, of computer system, has read amplifiers whose positions along bit line direction are selected such that coupling paths have same coupling characteristics |
CN108053854B (en) | 2017-12-07 | 2023-08-25 | 长鑫存储技术有限公司 | Dynamic random access memory unit, dynamic random access memory and memory method |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3739356A (en) * | 1971-06-21 | 1973-06-12 | Ibm | Heterojunction information storage unit |
US3740620A (en) * | 1971-06-22 | 1973-06-19 | Ibm | Storage system having heterojunction-homojunction devices |
US4174521A (en) * | 1978-04-06 | 1979-11-13 | Harris Corporation | PROM electrically written by solid phase epitaxy |
JPS57167675A (en) * | 1981-04-08 | 1982-10-15 | Nec Corp | Semiconductor device |
US4408303A (en) * | 1981-12-28 | 1983-10-04 | Mostek Corporation | Directly-coupled and capacitively coupled nonvolatile static RAM cell |
CA1291224C (en) * | 1985-10-12 | 1991-10-22 | Naoki Yokoyama | Logic circuit using resonant-tunneling transistor |
US5003361A (en) * | 1987-08-31 | 1991-03-26 | At&T Bell Laboratories | Active dynamic memory cell |
US4922411A (en) * | 1988-12-27 | 1990-05-01 | Atmel Corporation | Memory cell circuit with supplemental current |
US5801396A (en) * | 1989-01-18 | 1998-09-01 | Stmicroelectronics, Inc. | Inverted field-effect device with polycrystalline silicon/germanium channel |
US5146300A (en) * | 1989-11-27 | 1992-09-08 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device having improved stacked capacitor and manufacturing method therefor |
US5331197A (en) * | 1991-04-23 | 1994-07-19 | Canon Kabushiki Kaisha | Semiconductor memory device including gate electrode sandwiching a channel region |
CA2158467A1 (en) * | 1993-03-17 | 1994-09-29 | Richard D. Freeman | Random access memory (ram) based configurable arrays |
US5432356A (en) * | 1993-04-02 | 1995-07-11 | Fujitsu Limited | Semiconductor heterojunction floating layer memory device and method for storing information in the same |
US5422305A (en) * | 1993-10-29 | 1995-06-06 | Texas Instruments Incorporated | Method of forming implanted silicon resonant tunneling barriers |
US5535156A (en) * | 1994-05-05 | 1996-07-09 | California Institute Of Technology | Transistorless, multistable current-mode memory cells and memory arrays and methods of reading and writing to the same |
US6013950A (en) * | 1994-05-19 | 2000-01-11 | Sandia Corporation | Semiconductor diode with external field modulation |
JP3361922B2 (en) * | 1994-09-13 | 2003-01-07 | 株式会社東芝 | Semiconductor device |
TW324862B (en) * | 1996-07-03 | 1998-01-11 | Hitachi Ltd | Liquid display apparatus |
US6005801A (en) * | 1997-08-20 | 1999-12-21 | Micron Technology, Inc. | Reduced leakage DRAM storage unit |
US5959878A (en) * | 1997-09-15 | 1999-09-28 | Celis Semiconductor Corporation | Ferroelectric memory cell with shunted ferroelectric capacitor and method of making same |
-
1997
- 1997-08-20 US US08/915,425 patent/US6005801A/en not_active Expired - Lifetime
-
1999
- 1999-01-07 US US09/226,785 patent/US5973954A/en not_active Expired - Lifetime
- 1999-09-15 US US09/396,666 patent/US6157565A/en not_active Expired - Lifetime
- 1999-10-25 US US09/426,699 patent/US6181594B1/en not_active Expired - Lifetime
-
2000
- 2000-12-18 US US09/739,850 patent/US6404669B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US6181594B1 (en) | 2001-01-30 |
US6157565A (en) | 2000-12-05 |
US6005801A (en) | 1999-12-21 |
US5973954A (en) | 1999-10-26 |
US6404669B2 (en) | 2002-06-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6181594B1 (en) | Reduced leakage DRAM storage unit | |
US6043527A (en) | Circuits and methods for a memory cell with a trench plate trench capacitor and a vertical bipolar read device | |
US5198995A (en) | Trench-capacitor-one-transistor storage cell and array for dynamic random access memories | |
US4864374A (en) | Two-transistor dram cell with high alpha particle immunity | |
CN1027411C (en) | CMOS transistor and one-capacitor dynamic-random-access memory cell and fabrication process thereof | |
US4298962A (en) | Memory | |
CN101208795B (en) | Trench isolation transistor with grounded gate for a 4.5F2 dram cell and manufacturing method thereof | |
JPH08213566A (en) | Sidewall capacitor dram cell | |
US5243209A (en) | Semiconductor memory device including junction field effect transistor and capacitor and method of manufacturing the same | |
US7020039B2 (en) | Isolation device over field in a memory device | |
US5793075A (en) | Deep trench cell capacitor with inverting counter electrode | |
US20140291763A1 (en) | Techniques for providing a semiconductor memory device | |
US7863684B2 (en) | High integrated semiconductor memory device | |
KR100706456B1 (en) | Plateline sensing | |
US20040095795A1 (en) | Method to prevent bit line capacitive coupling | |
US5010379A (en) | Semiconductor memory device with two storage nodes | |
US6469335B2 (en) | Semiconductor memory having a memory cell array | |
US6157566A (en) | Reduced leakage DRAM storage unit | |
US7141845B2 (en) | DRAM cell array and memory cell arrangement having vertical memory cells and methods for fabricating the same | |
US4115871A (en) | MOS random memory array | |
US4152779A (en) | MOS ram cell having improved refresh time | |
EP0436073A2 (en) | Trench-capacitor-one-transistor storage cell and array for dynamic random access memories | |
US5109259A (en) | Multiple DRAM cells in a trench | |
US6831320B2 (en) | Memory cell configuration for a DRAM memory with a contact bit terminal for two trench capacitors of different rows | |
US5886921A (en) | Static random access memory cell having graded channel metal oxide semiconductor transistors and method of operation |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: ROUND ROCK RESEARCH, LLC,NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416 Effective date: 20091223 Owner name: ROUND ROCK RESEARCH, LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416 Effective date: 20091223 |
|
FPAY | Fee payment |
Year of fee payment: 12 |