US20010006482A1 - Equilibrate method for dynamic plate sensing memories - Google Patents
Equilibrate method for dynamic plate sensing memories Download PDFInfo
- Publication number
- US20010006482A1 US20010006482A1 US09/753,282 US75328201A US2001006482A1 US 20010006482 A1 US20010006482 A1 US 20010006482A1 US 75328201 A US75328201 A US 75328201A US 2001006482 A1 US2001006482 A1 US 2001006482A1
- Authority
- US
- United States
- Prior art keywords
- bitline
- plateline
- circuit
- transistor
- control signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4091—Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4094—Bit-line management or control circuits
Definitions
- the present invention is directed generally to a semiconductor memory device and, more particularly, to an equilibrate circuit for dynamic plate sensing semiconductor memories.
- each memory cell, or memory bit consists of one transistor and one capacitor.
- a terminal of the transistor is connected to a digitline, or bitline, of the memory device.
- Another terminal of the transistor is connected to a terminal of the capacitor and the gate terminal of the transistor is connected to a wordline of the memory device. The transistor thus acts as a gate between the bitline and the capacitor.
- the second terminal of the capacitor is connected to a voltage rail which carries a voltage, such as VCC/2.
- VCC/2 a voltage
- the gate transistor is in a conducting state and the capacitor is connected to the bitline.
- the capacitor stores a charge that, depending on whether the polarity of the voltage across the capacitor is positive or negative, represents either a logic high or a logic low value
- Memory devices are typically constructed with complementary bitlines of equal capacitance.
- Sense amplifiers are connected between the bitlines and operate to sense the differential voltage across the bitlines.
- the complementary bitlines must be equilibrated to minimize the cell access time.
- Equilibration circuits typically short the complementary bitlines together, resulting in an equilibrate voltage equal to the voltage midpoint between the two equal capacitance and logically opposite bitlines.
- each memory cell typically consists of a transistor and a capacitor.
- the transistor is connected to a bitline and the terminal of a capacitor.
- the other terminal of the capacitor is connected to a cell plateline.
- a wordline is connected to the gate terminal of the transistor.
- the capacitor is connected between the bitline and the plateline when the wordline is active.
- the present invention is directed to a circuit for equilibrating non-symmetric differential inputs of a memory device that require equilibration.
- the circuit comprises a first device for driving the plateline toward a predetermined voltage, a second device for driving the bitline toward the predetermined voltage, and a third device for connecting the bitline to the plateline.
- the present invention also contemplates a semiconductor dynamic plate sensing memory device with a memory array, read and write circuits, and a plurality of equilibrate circuits.
- the equilibrate circuits comprise a first device for driving the plateline toward a predetermined voltage, a second device for driving the bitline toward the predetermined voltage, and a third device for connection the plateline to the bitline.
- the present invention may also be a part of a complete memory device which itself may be a part of a system.
- the system may comprise a processor, a memory controller, a plurality of memory devices with equilibrate circuits, and two buses.
- the present invention also contemplates a method for equilibrating a plateline and a bitline of a dynamic plate sensing memory device.
- the present invention represents a substantial advance over prior equilibrate circuits. Because the present invention does not rely on complementary bitlines to equalize the bitlines, it may be incorporated in dynamic plate sensing memory devices that do not have complementary bitlines. This, and other advantages and benefits of the present invention, will become apparent from the Detailed Description of the Preferred Embodiments hereinbelow.
- FIG. 1 is a block diagram of a memory device in which the equilibrate circuit of the present invention may be used;
- FIG. 2 is a circuit schematic of an equilibrate circuit according to a preferred embodiment of the present invention.
- FIG. 3 is a circuit schematic of an equilibrate circuit according to another preferred embodiment of the present invention.
- FIG. 4 is a timing diagram depicting the operation of the equilibrate circuit of the present invention.
- FIG. 5 is a block diagram of a system in which the present invention may be used.
- SDRAM synchronous dynamic random access memory
- EDO synchronous dynamic random access memory
- FIG. 1 shows a dynamic plate sensing random access memory device 10 .
- Input control signals row address strobe (RAS*), column address strobe (CAS*), write enable (WE*), and output enable (OE*) are input to a read/write control circuit 12 .
- RAS* row address strobe
- CAS* column address strobe
- WE* write enable
- OE* output enable
- RAS* When the signal RAS* is at a logic low state, the read/write control circuit 12 generates control signals 14 which control the latching of the contents of an address bus 16 into a row address buffer 18 .
- the contents of the address bus 16 are also latched into a column address logic circuit 20 in response to control signals 22 .
- Address change signals 24 communicate changes in the column address to the read/write control circuit 12 .
- a refresh controller circuit 26 generates the contents of a row address bus 28 in response to control signals 30 which are generated by the read/write control circuit 12 when the signal RAS* is pulsed while the signal CAS* is at a logic low state.
- the row address buffer 18 generates the contents of a row address bus 32 , which is input to a row decoder circuit 34 .
- the contents of the row address bus 32 represent either the address latched into the row address buffer 18 or the refresh address provided by the refresh controller 26 , depending on whether the desired operation is a normal operation or a refresh operation.
- the row address buffer 18 and the column address logic circuit 20 determine which memory cell in a memory array 36 will be selected for a read or a write operation.
- the row decoder 34 activates one or more row activating signals 38 .
- the column address logic circuit 20 generates the contents of a column address bus 40 , which are input to a column decoder 42 .
- the column decoder 42 selects one or more columns of the memory array 36 .
- the memory array 36 consists of a multiple of, for example, two arrays 46 and 48 .
- P-sense amplifier, N-sense amplifier, and input/output multiplexor circuits 50 and 52 are connected between the bitlines and the platelines of the memory array 36 .
- the P-sense amplifier, N-sense amplifier, and input/output multiplexor circuits 50 and 52 are responsive to control signals 54 .
- refresh mode the content of a memory cell is refreshed by the sense amplifiers and during a write operation, the sense amplifiers establish the proper cell contents in response to write data signals 68 from data in buffers 70 .
- the sense amplifiers amplify the content of the read cell and presents it to data output buffers 72 on the global input/output bus 44 .
- the data output buffers 72 receive control signals 73 and provide feedback signals 75 to the read/write control circuit 12 .
- Equilibrate/isolation circuits 74 , 76 , 78 , and 80 are located on the bitline and the plateline.
- the equilibrate/isolation circuits 74 , 76 , 78 , and 80 isolate portions of the bitline and the plateline, precharge the bitline and the plateline and equilibrate the bitline and the plateline to an intermediate voltage value.
- the read/write control circuit 12 provides control signals 82 to the data in buffers 70 .
- the data in buffers 70 are driven by a data bus 84 , which is connected to, in the example shown in FIG. 1, individual input/output pads DQ 0 through DQ 7 .
- FIG. 2 shows a preferred embodiment of an equilibrate circuit 110 for a plate sensing memory device.
- the equilibrate circuit 110 is illustrated as a portion of a plate sensing memory device which has a plateline 112 and a bitline 114 .
- the memory cell devices which are typically a capacitor and a gate transistor that are positioned between the bitline and the plateline, are not shown in FIG. 2.
- FIG. 2 shows a preferred embodiment of an equilibrate circuit 110 for a plate sensing memory device.
- the equilibrate circuit 110 is illustrated as a portion of a plate sensing memory device which has a plateline 112 and a bitline 114 .
- the memory cell devices which are typically a capacitor and a gate transistor that are positioned between the bitline and the plateline, are not shown in FIG. 2. However, it can be understood by those skilled in the art that such devices would be included in a plate sensing memory device, a portion of which is depicted in FIG. 2. Also, other supporting
- a plateline isolation transistor 116 is connected between portions of the plateline 112 .
- the plateline isolation transistor 116 is responsive to a signal ISO_PL, which is driven to a logic high value to isolate portions of the plateline 112 from other portions of the plateline 112 , such as the portion connected to a column decoder.
- a bitline isolation transistor 118 is connected between portions of the bitline 114 .
- the bitline isolation transistor 118 is responsive to a signal ISO_BL, which is driven to a logic high value to isolate portions of the bitline 114 from other portions of the bitline 114 , such as the portion connected to a column decoder.
- a plateline equilibration transistor 120 is connected between a power rail, which has, for example, a midpoint voltage value of VCC/2, and the plateline 112 .
- the transistor 120 is responsive to a signal EQ_PL, which is driven to a logic high value to cause the transistor 120 to become conductive.
- the plateline 112 is shorted to the power rail, thereby driving the voltage on the plateline 112 toward the voltage on the rail, to precharge the plateline 112 .
- the transistor is usually held conductive to allow the voltage on the plateline to reach or nearly reach, the value of the voltage on the voltage rail.
- the transistor 120 can be, for example, a “strong” device that is sized to provide enough current such that the RC load of the node being driven becomes the primary factor in determining the delay in switching the node, and not the current that is supplied by the transistor 120 or the transistor's switching time.
- An on-pitch circuit 122 connects the bitline 114 to either GND or VCC, depending on the voltage value of the bitline 114 .
- the on-pitch circuit 122 includes an inverter circuit 123 .
- An on-pitch circuit would be repeated for each bitline/plateline pair in the plate sensing memory device. If the voltage value of the bitline 114 corresponds to a logic low value, a p-type transistor 124 is turned on and conducts a voltage value corresponding to approximately VCC. If the voltage value of the bitline 114 corresponds to a logic high value, an n-type transistor 126 is turned on and provides a partial path to GND.
- bitline 114 When a signal EQ_BL is pulsed, a transistor 128 is pulsed on and the bitline 114 is charged toward VCC through the transistors 124 and 128 or is discharged toward GND through the transistors 128 and 126 , depending on the voltage that was previously present on the bitline 114 , until the bitline reaches a midpoint voltage, such as VCC/2.
- a transistor 130 which is connected between the plateline 112 and the bitline 114 , operates to equilibrate the plateline 112 and the bitline 114 when a signal EQ_BOTH is driven high.
- the transistor 130 is, for example, a “weak” device that can limit the current due to a defect in the memory device such that the standby current of the memory device will be within acceptable limits.
- Such “weak” devices are well known in the art and are described in U.S. Pat. No. 5,235,550 to Zagar, entitled “Method for Maintaining Optimum Biasing Voltage and Standby Current Levels in a DRAM Array Having Repaired Row-to-Column Shorts”.
- FIG. 3 illustrates another embodiment of an equilibrate circuit 132 .
- a plateline isolation transistor 134 is connected between portions of a plateline 136 .
- the plateline isolation transistor 134 is responsive to a signal ISO_PL, which is driven to a logic high value to isolate portions of the plateline 136 from other portions of the plateline 136 , such as the portion connected to a column decoder.
- a bitline isolation transistor 138 is connected between portions of a bitline 140 .
- the bitline isolation transistor 138 is responsive to a signal ISO_BL, which is driven to a logic high value to isolate portions of the bitline 140 from other portions of the bitline 140 , such as the portion connected to a column decoder.
- a plateline equilibration transistor 142 is connected between a power rail, which has a midpoint voltage value of VCC/2, and the plateline 136 .
- the transistor 142 is responsive to a signal EQ_PL, which is driven to a logic high value to cause the transistor 142 to become conductive, thereby precharging the plateline 136 by driving the voltage thereon toward the midpoint voltage prior to equilibration.
- the transistor 136 is, for example, a “strong” device with the characteristics described above in conjunction with the transistor 120 .
- a bitline equilibration transistor 144 is connected between a power rail, which has a midpoint voltage value of, for example, VCC/2, and the bitline 140 .
- the transistor 144 is responsive to a signal EQ_BL, which is driven to a logic high value to cause the transistor 144 to become conductive, thereby precharging the bitline 140 by driving the voltage thereon toward the midpoint voltage prior to equilibration.
- the transistor 144 is, for example, a “strong” device with the characteristics described above in conjunction with the transistor 120 .
- a transistor 146 which is connected between the plateline 136 and the bitline 140 , operates to equilibrate the plateline 136 and the bitline 140 when a signal EQ_BOTH is driven high.
- the transistor 146 is, for example, a “weak” device with the characteristics described above in conjunction with the transistor 130 .
- FIG. 4 illustrates a timing diagram of the operation of an equilibrate circuit that is constructed according to the teachings of the present invention.
- the y-axis represents the voltage level of a signal and the x-axis represents elapsed time.
- the signals BLA and PLA represent the voltage values of the bitline and plateline during the read of a logic high value from a memory cell that is connected to the bitline and the plateline.
- the signals BLB and PLB represent the voltage values of the bitline and the plateline during the read of a logic low value from a memory cell that is connected to the bitline and the plateline.
- the WORDLINE signal fires and the contents of the addressed memory cell appear on the bitline.
- the bitline as represented by the signal BLA (or BLB)
- the signal PLA or PLB
- the plateline and the bitline are released from their states of isolation, as represented in FIG. 4 by the ISO(BOTH) signal being driven to a logic low value.
- the plateline equilibration signal PL_EQ transitions high, thus enabling the connection of the plateline to a voltage equal to VCC/2 (1 volt in FIG. 4).
- bitline has assumed the approximate voltage value of either VCC or GND, depending on the value read from the memory cell.
- bitline is equilibrated when the EQ_BL signal is pulsed for approximately 5 time units.
- FIG. 5 illustrates a computer system 148 .
- the computer system 148 utilizes a memory controller 150 in communication with dynamic plate sensing memories 152 through a bus 154 .
- the memory controller 150 is also in communication with a processor 156 through a bus 157 .
- the processor 156 can perform a plurality of functions based on information and data stored in the memories 152 .
- One or more input devices 158 such as a keypad or a mouse, are connected to the processor 156 to allow an operator to manually input data, instructions, etc.
- One or more output devices 160 are provided to display or otherwise output data generated by the processor 156 . Examples of output devices include printers and video display units.
- One or more data storage devices 162 may be coupled to the processor 156 to store data on, or retrieve information from, external storage media. Examples of storage devices 162 and storage media include drives that accept hard and floppy disks, tape cassettes, and CD read only memories.
- the present invention also contemplates a method for equilibrating a plateline and a bitline of a dynamic plate sensing memory device.
- the method comprises the step of driving the bitline and the plateline toward a predetermined voltage and the step of connecting the bitline to the plateline.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention is directed generally to a semiconductor memory device and, more particularly, to an equilibrate circuit for dynamic plate sensing semiconductor memories.
- 2. Description of the Background
- In a conventional dynamic random access memory (DRAM) device each memory cell, or memory bit, consists of one transistor and one capacitor. A terminal of the transistor is connected to a digitline, or bitline, of the memory device. Another terminal of the transistor is connected to a terminal of the capacitor and the gate terminal of the transistor is connected to a wordline of the memory device. The transistor thus acts as a gate between the bitline and the capacitor.
- The second terminal of the capacitor is connected to a voltage rail which carries a voltage, such as VCC/2. Thus, when the wordline for a particular cell is active, the gate transistor is in a conducting state and the capacitor is connected to the bitline. The capacitor stores a charge that, depending on whether the polarity of the voltage across the capacitor is positive or negative, represents either a logic high or a logic low value
- Memory devices are typically constructed with complementary bitlines of equal capacitance. Sense amplifiers are connected between the bitlines and operate to sense the differential voltage across the bitlines. Before a memory cell is selected for access, the complementary bitlines must be equilibrated to minimize the cell access time. Equilibration circuits typically short the complementary bitlines together, resulting in an equilibrate voltage equal to the voltage midpoint between the two equal capacitance and logically opposite bitlines.
- In a dynamic plate-sensing memory device, each memory cell typically consists of a transistor and a capacitor. The transistor is connected to a bitline and the terminal of a capacitor. The other terminal of the capacitor is connected to a cell plateline. A wordline is connected to the gate terminal of the transistor. Thus, the capacitor is connected between the bitline and the plateline when the wordline is active.
- Certain types of dynamic plate sensing memory devices, such as 6F2 dynamic plate sensing memory devices, do not have complementary bitline architectures. Thus, conventional techniques of equilibrating bitlines, such as that shown in Asakura, et al., “Cell-Plate Line Connecting Complementary Bit-Line (C3) Architecture for Battery-Operating DRAM's”, IEEE Journal of Solid-State Circuits, vol. 27, no 4, April 1992, pp. 597-602, would be ineffective because such conventional techniques require complementary bitlines that can be shorted together to obtain the midpoint of the equal and opposite capacitances of the bitlines.
- Thus, the need exists for an equilibrate circuit that is capable of equilibrating the bitlines and the platelines, which have unequal capacitances, of a dynamic plate sensing memory device which does not have a complementary bitline architecture.
- The present invention, according to its broadest implementation, is directed to a circuit for equilibrating non-symmetric differential inputs of a memory device that require equilibration. The circuit comprises a first device for driving the plateline toward a predetermined voltage, a second device for driving the bitline toward the predetermined voltage, and a third device for connecting the bitline to the plateline.
- The present invention also contemplates a semiconductor dynamic plate sensing memory device with a memory array, read and write circuits, and a plurality of equilibrate circuits. The equilibrate circuits comprise a first device for driving the plateline toward a predetermined voltage, a second device for driving the bitline toward the predetermined voltage, and a third device for connection the plateline to the bitline.
- The present invention may also be a part of a complete memory device which itself may be a part of a system. The system may comprise a processor, a memory controller, a plurality of memory devices with equilibrate circuits, and two buses.
- The present invention also contemplates a method for equilibrating a plateline and a bitline of a dynamic plate sensing memory device.
- The present invention represents a substantial advance over prior equilibrate circuits. Because the present invention does not rely on complementary bitlines to equalize the bitlines, it may be incorporated in dynamic plate sensing memory devices that do not have complementary bitlines. This, and other advantages and benefits of the present invention, will become apparent from the Detailed Description of the Preferred Embodiments hereinbelow.
- For the present invention to be clearly understood and readily practiced, the present invention will be described in conjunction with the following figures, wherein:
- FIG. 1 is a block diagram of a memory device in which the equilibrate circuit of the present invention may be used;
- FIG. 2 is a circuit schematic of an equilibrate circuit according to a preferred embodiment of the present invention;
- FIG. 3 is a circuit schematic of an equilibrate circuit according to another preferred embodiment of the present invention;
- FIG. 4 is a timing diagram depicting the operation of the equilibrate circuit of the present invention; and
- FIG. 5 is a block diagram of a system in which the present invention may be used.
- It is to be understood that the figures and descriptions appearing herein have been simplified to illustrate elements that are relevant for a clear understanding of the present invention, while eliminating, for purposes of clarity, many other elements found in a typical memory device. Those of ordinary skill in the art will recognize that other elements are desirable and/or required to implement, for example, a memory device incorporating the present invention. However, because such elements are well known in the art, and because they do not facilitate a better understanding of the present invention, a discussion of such elements is not provided herein. Although the present invention is described herein in conjunction with a dynamic plate sensing memory device, it can be understood by those skilled in the art that the present invention could be incorporated in any type of dynamic memory, including a synchronous dynamic random access memory (SDRAM) or and SDRAM/EDO.
- FIG. 1 shows a dynamic plate sensing random
access memory device 10. Input control signals row address strobe (RAS*), column address strobe (CAS*), write enable (WE*), and output enable (OE*) are input to a read/writecontrol circuit 12. When the signal RAS* is at a logic low state, the read/writecontrol circuit 12 generatescontrol signals 14 which control the latching of the contents of anaddress bus 16 into arow address buffer 18. The contents of theaddress bus 16 are also latched into a columnaddress logic circuit 20 in response tocontrol signals 22.Address change signals 24 communicate changes in the column address to the read/writecontrol circuit 12. - A
refresh controller circuit 26 generates the contents of arow address bus 28 in response tocontrol signals 30 which are generated by the read/writecontrol circuit 12 when the signal RAS* is pulsed while the signal CAS* is at a logic low state. Therow address buffer 18 generates the contents of arow address bus 32, which is input to arow decoder circuit 34. The contents of therow address bus 32 represent either the address latched into therow address buffer 18 or the refresh address provided by therefresh controller 26, depending on whether the desired operation is a normal operation or a refresh operation. - The
row address buffer 18 and the columnaddress logic circuit 20 determine which memory cell in amemory array 36 will be selected for a read or a write operation. Therow decoder 34 activates one or morerow activating signals 38. The columnaddress logic circuit 20 generates the contents of acolumn address bus 40, which are input to acolumn decoder 42. Thecolumn decoder 42 selects one or more columns of thememory array 36. Thememory array 36 consists of a multiple of, for example, twoarrays 46 and 48. P-sense amplifier, N-sense amplifier, and input/output multiplexor circuits memory array 36. The P-sense amplifier, N-sense amplifier, and input/output multiplexor circuits signals 54. In refresh mode, the content of a memory cell is refreshed by the sense amplifiers and during a write operation, the sense amplifiers establish the proper cell contents in response to writedata signals 68 from data inbuffers 70. During a read operation, the sense amplifiers amplify the content of the read cell and presents it todata output buffers 72 on the global input/output bus 44. The data output buffers 72 receivecontrol signals 73 and provide feedback signals 75 to the read/write control circuit 12. - Equilibrate/
isolation circuits isolation circuits - The read/
write control circuit 12 provides control signals 82 to the data inbuffers 70. The data inbuffers 70 are driven by adata bus 84, which is connected to, in the example shown in FIG. 1, individual input/output pads DQ0 through DQ7. - FIG. 2 shows a preferred embodiment of an
equilibrate circuit 110 for a plate sensing memory device. Theequilibrate circuit 110 is illustrated as a portion of a plate sensing memory device which has aplateline 112 and abitline 114. The memory cell devices, which are typically a capacitor and a gate transistor that are positioned between the bitline and the plateline, are not shown in FIG. 2. However, it can be understood by those skilled in the art that such devices would be included in a plate sensing memory device, a portion of which is depicted in FIG. 2. Also, other supporting circuitry, such as a column decoder, is not shown in FIG. 2. It can be understood by those skilled in the art that such circuitry would be included in a plate sensing memory device. - A
plateline isolation transistor 116 is connected between portions of theplateline 112. Theplateline isolation transistor 116 is responsive to a signal ISO_PL, which is driven to a logic high value to isolate portions of theplateline 112 from other portions of theplateline 112, such as the portion connected to a column decoder. Abitline isolation transistor 118 is connected between portions of thebitline 114. Thebitline isolation transistor 118 is responsive to a signal ISO_BL, which is driven to a logic high value to isolate portions of thebitline 114 from other portions of thebitline 114, such as the portion connected to a column decoder. - A
plateline equilibration transistor 120 is connected between a power rail, which has, for example, a midpoint voltage value of VCC/2, and theplateline 112. Thetransistor 120 is responsive to a signal EQ_PL, which is driven to a logic high value to cause thetransistor 120 to become conductive. When thetransistor 120 is conductive, theplateline 112 is shorted to the power rail, thereby driving the voltage on theplateline 112 toward the voltage on the rail, to precharge theplateline 112. The transistor is usually held conductive to allow the voltage on the plateline to reach or nearly reach, the value of the voltage on the voltage rail. Thetransistor 120 can be, for example, a “strong” device that is sized to provide enough current such that the RC load of the node being driven becomes the primary factor in determining the delay in switching the node, and not the current that is supplied by thetransistor 120 or the transistor's switching time. - An on-
pitch circuit 122 connects thebitline 114 to either GND or VCC, depending on the voltage value of thebitline 114. The on-pitch circuit 122 includes aninverter circuit 123. An on-pitch circuit would be repeated for each bitline/plateline pair in the plate sensing memory device. If the voltage value of thebitline 114 corresponds to a logic low value, a p-type transistor 124 is turned on and conducts a voltage value corresponding to approximately VCC. If the voltage value of thebitline 114 corresponds to a logic high value, an n-type transistor 126 is turned on and provides a partial path to GND. When a signal EQ_BL is pulsed, atransistor 128 is pulsed on and thebitline 114 is charged toward VCC through thetransistors transistors bitline 114, until the bitline reaches a midpoint voltage, such as VCC/2. - A
transistor 130, which is connected between theplateline 112 and thebitline 114, operates to equilibrate theplateline 112 and thebitline 114 when a signal EQ_BOTH is driven high. Thetransistor 130 is, for example, a “weak” device that can limit the current due to a defect in the memory device such that the standby current of the memory device will be within acceptable limits. Such “weak” devices are well known in the art and are described in U.S. Pat. No. 5,235,550 to Zagar, entitled “Method for Maintaining Optimum Biasing Voltage and Standby Current Levels in a DRAM Array Having Repaired Row-to-Column Shorts”. - FIG. 3 illustrates another embodiment of an
equilibrate circuit 132. Aplateline isolation transistor 134 is connected between portions of aplateline 136. Theplateline isolation transistor 134 is responsive to a signal ISO_PL, which is driven to a logic high value to isolate portions of theplateline 136 from other portions of theplateline 136, such as the portion connected to a column decoder. Abitline isolation transistor 138 is connected between portions of abitline 140. Thebitline isolation transistor 138 is responsive to a signal ISO_BL, which is driven to a logic high value to isolate portions of thebitline 140 from other portions of thebitline 140, such as the portion connected to a column decoder. - A
plateline equilibration transistor 142 is connected between a power rail, which has a midpoint voltage value of VCC/2, and theplateline 136. Thetransistor 142 is responsive to a signal EQ_PL, which is driven to a logic high value to cause thetransistor 142 to become conductive, thereby precharging theplateline 136 by driving the voltage thereon toward the midpoint voltage prior to equilibration. Thetransistor 136 is, for example, a “strong” device with the characteristics described above in conjunction with thetransistor 120. - A
bitline equilibration transistor 144 is connected between a power rail, which has a midpoint voltage value of, for example, VCC/2, and thebitline 140. Thetransistor 144 is responsive to a signal EQ_BL, which is driven to a logic high value to cause thetransistor 144 to become conductive, thereby precharging thebitline 140 by driving the voltage thereon toward the midpoint voltage prior to equilibration. Thetransistor 144 is, for example, a “strong” device with the characteristics described above in conjunction with thetransistor 120. - A
transistor 146, which is connected between theplateline 136 and thebitline 140, operates to equilibrate theplateline 136 and thebitline 140 when a signal EQ_BOTH is driven high. Thetransistor 146 is, for example, a “weak” device with the characteristics described above in conjunction with thetransistor 130. - FIG. 4 illustrates a timing diagram of the operation of an equilibrate circuit that is constructed according to the teachings of the present invention. The y-axis represents the voltage level of a signal and the x-axis represents elapsed time. The signals BLA and PLA represent the voltage values of the bitline and plateline during the read of a logic high value from a memory cell that is connected to the bitline and the plateline. The signals BLB and PLB represent the voltage values of the bitline and the plateline during the read of a logic low value from a memory cell that is connected to the bitline and the plateline.
- At time t=16, while portions of the plateline and the bitline are isolated (ISO(BOTH)), the WORDLINE signal fires and the contents of the addressed memory cell appear on the bitline. Thus, the bitline, as represented by the signal BLA (or BLB), begins to assume the value of the memory cell. The plateline, as represented by the signal PLA (or PLB), assumes a voltage value that is opposite in polarity to the signal BLA (or BLB).
- At time t=32, the plateline and the bitline are released from their states of isolation, as represented in FIG. 4 by the ISO(BOTH) signal being driven to a logic low value. At time t=36, the plateline equilibration signal PL_EQ transitions high, thus enabling the connection of the plateline to a voltage equal to VCC/2 (1 volt in FIG. 4). The plateline then begins assuming the value VCC/2, and by time t=48, the plateline is at approximately VCC/2.
- At approximately time t=40, the bitline has assumed the approximate voltage value of either VCC or GND, depending on the value read from the memory cell. At time t=44, a portion of the bitline is isolated, as indicated by the signal ISO_BL in FIG. 4. The bitline is isolated until time t=100, when the signal ISO_BL falls. During the period of bitline isolation, the bitline holds its previous value. At approximately time t=104, the wordline signal is driven low, and the memory cell read is complete.
- At time t=108, the bitline is equilibrated when the EQ_BL signal is pulsed for approximately 5 time units. The voltage of the bitline is thus driven toward VCC/2 at approximately time t=110. At time t=116, portions of the plateline and the bitline are both isolated, as indicated by ISO(BOTH) in FIG. 4, and the EQ_BOTH signal is activated, thus shorting the bitline to the plateline and equilibrating the bitline and the plateline.
- FIG. 5 illustrates a
computer system 148. Thecomputer system 148 utilizes amemory controller 150 in communication with dynamicplate sensing memories 152 through abus 154. Thememory controller 150 is also in communication with aprocessor 156 through abus 157. Theprocessor 156 can perform a plurality of functions based on information and data stored in thememories 152. One ormore input devices 158, such as a keypad or a mouse, are connected to theprocessor 156 to allow an operator to manually input data, instructions, etc. One ormore output devices 160 are provided to display or otherwise output data generated by theprocessor 156. Examples of output devices include printers and video display units. One or moredata storage devices 162 may be coupled to theprocessor 156 to store data on, or retrieve information from, external storage media. Examples ofstorage devices 162 and storage media include drives that accept hard and floppy disks, tape cassettes, and CD read only memories. - The present invention also contemplates a method for equilibrating a plateline and a bitline of a dynamic plate sensing memory device. The method comprises the step of driving the bitline and the plateline toward a predetermined voltage and the step of connecting the bitline to the plateline.
- While the present invention has been described in conjunction with preferred embodiments thereof, many modifications and variations will be apparent to those of ordinary skill in the art. The foregoing description and the following claims are intended to cover all such modifications and variations.
Claims (21)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/753,282 US6421288B2 (en) | 1997-08-20 | 2001-01-02 | Equilibrate method for dynamic plate sensing memories |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/915,186 US5923603A (en) | 1997-08-20 | 1997-08-20 | Equilibrate circuit for dynamic plate sensing memories |
US23393898A | 1998-12-31 | 1998-12-31 | |
US09/603,292 US6404685B1 (en) | 1997-08-20 | 2000-06-23 | Equilibrate circuit for dynamic plate sensing memories |
US09/753,282 US6421288B2 (en) | 1997-08-20 | 2001-01-02 | Equilibrate method for dynamic plate sensing memories |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/603,292 Continuation US6404685B1 (en) | 1997-08-20 | 2000-06-23 | Equilibrate circuit for dynamic plate sensing memories |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010006482A1 true US20010006482A1 (en) | 2001-07-05 |
US6421288B2 US6421288B2 (en) | 2002-07-16 |
Family
ID=25435374
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/915,186 Expired - Lifetime US5923603A (en) | 1997-08-20 | 1997-08-20 | Equilibrate circuit for dynamic plate sensing memories |
US09/233,938 Expired - Lifetime US6094391A (en) | 1997-08-20 | 1999-01-20 | Equilibrate circuit for dynamic plate sensing memories |
US09/603,292 Expired - Fee Related US6404685B1 (en) | 1997-08-20 | 2000-06-23 | Equilibrate circuit for dynamic plate sensing memories |
US09/753,282 Expired - Lifetime US6421288B2 (en) | 1997-08-20 | 2001-01-02 | Equilibrate method for dynamic plate sensing memories |
Family Applications Before (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/915,186 Expired - Lifetime US5923603A (en) | 1997-08-20 | 1997-08-20 | Equilibrate circuit for dynamic plate sensing memories |
US09/233,938 Expired - Lifetime US6094391A (en) | 1997-08-20 | 1999-01-20 | Equilibrate circuit for dynamic plate sensing memories |
US09/603,292 Expired - Fee Related US6404685B1 (en) | 1997-08-20 | 2000-06-23 | Equilibrate circuit for dynamic plate sensing memories |
Country Status (1)
Country | Link |
---|---|
US (4) | US5923603A (en) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5923603A (en) | 1997-08-20 | 1999-07-13 | Micron Technology, Inc. | Equilibrate circuit for dynamic plate sensing memories |
US6181619B1 (en) * | 1998-12-04 | 2001-01-30 | Intel Corporation | Selective automatic precharge of dynamic random access memory banks |
US6246604B1 (en) * | 1999-07-14 | 2001-06-12 | Micron Technology, Inc. | Memory array architecture, method of operating a dynamic random access memory, and method of manufacturing a dynamic random access memory |
US6333882B1 (en) | 2000-08-25 | 2001-12-25 | Micron Technology, Inc. | Equilibration/pre-charge circuit for a memory device |
US6678199B1 (en) * | 2002-06-19 | 2004-01-13 | Micron Technology, Inc. | Memory device with sense amp equilibration circuit |
US6859392B2 (en) | 2002-08-26 | 2005-02-22 | Micron Technology, Inc. | Preconditioning global bitlines |
US6711093B1 (en) * | 2002-08-29 | 2004-03-23 | Micron Technology, Inc. | Reducing digit equilibrate current during self-refresh mode |
US7038958B2 (en) * | 2004-08-26 | 2006-05-02 | Micron Technology, Inc. | Dual stage DRAM memory equalization |
US20100097116A1 (en) * | 2008-10-20 | 2010-04-22 | Imad Sharaa | High side driver with short to ground protection |
US8305827B2 (en) * | 2010-07-13 | 2012-11-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dual rail memory |
JP6033970B2 (en) * | 2013-05-08 | 2016-11-30 | ギャラクシー サーファクタンツ エルティディ.Galaxy Surfactants Ltd. | Blend of O-acyl isethionate and N-acyl amino acid surfactant |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4355377A (en) * | 1980-06-30 | 1982-10-19 | Inmos Corporation | Asynchronously equillibrated and pre-charged static ram |
US4398270A (en) * | 1981-09-09 | 1983-08-09 | Mostek Corporation | Self-loading bootstrap circuit |
US4494221A (en) * | 1982-03-03 | 1985-01-15 | Inmos Corporation | Bit line precharging and equilibrating circuit |
US5235550A (en) * | 1991-05-16 | 1993-08-10 | Micron Technology, Inc. | Method for maintaining optimum biasing voltage and standby current levels in a DRAM array having repaired row-to-column shorts |
JPH05242672A (en) * | 1992-02-04 | 1993-09-21 | Nec Corp | Semiconductor dynamic memory |
DE69413567T2 (en) * | 1993-01-12 | 1999-06-02 | Koninklijke Philips Electronics N.V., Eindhoven | Processor system with ferroelectric memory |
US5754478A (en) * | 1993-04-20 | 1998-05-19 | Micron Technology, Inc. | Fast, low power, write scheme for memory circuits using pulsed off isolation device |
DE4312778C3 (en) | 1993-04-20 | 2001-10-25 | Vossloh Schwabe Gmbh | Electrical terminal device |
US5297087A (en) * | 1993-04-29 | 1994-03-22 | Micron Semiconductor, Inc. | Methods and devices for accelerating failure of marginally defective dielectric layers |
US5546338A (en) * | 1994-08-26 | 1996-08-13 | Townsend And Townsend Khourie And Crew | Fast voltage equilibration of differential data lines |
JP2576425B2 (en) * | 1994-10-27 | 1997-01-29 | 日本電気株式会社 | Ferroelectric memory device |
US5654933A (en) * | 1995-06-30 | 1997-08-05 | Micron Technology, Inc. | Equilibrated sam read transfer circuit |
US5862089A (en) * | 1997-08-14 | 1999-01-19 | Micron Technology, Inc. | Method and memory device for dynamic cell plate sensing with ac equilibrate |
US5923603A (en) * | 1997-08-20 | 1999-07-13 | Micron Technology, Inc. | Equilibrate circuit for dynamic plate sensing memories |
-
1997
- 1997-08-20 US US08/915,186 patent/US5923603A/en not_active Expired - Lifetime
-
1999
- 1999-01-20 US US09/233,938 patent/US6094391A/en not_active Expired - Lifetime
-
2000
- 2000-06-23 US US09/603,292 patent/US6404685B1/en not_active Expired - Fee Related
-
2001
- 2001-01-02 US US09/753,282 patent/US6421288B2/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US6421288B2 (en) | 2002-07-16 |
US6094391A (en) | 2000-07-25 |
US5923603A (en) | 1999-07-13 |
US6404685B1 (en) | 2002-06-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4551641A (en) | Sense amplifier | |
US5959913A (en) | Device and method for stress testing a semiconductor memory | |
US6400629B1 (en) | System and method for early write to memory by holding bitline at fixed potential | |
JP4331484B2 (en) | Random access memory and reading, writing and refreshing method thereof | |
JP3357899B2 (en) | Single-ended sensing with global bit lines for DRAM | |
JP3399787B2 (en) | Semiconductor storage device | |
US5923603A (en) | Equilibrate circuit for dynamic plate sensing memories | |
US6301175B1 (en) | Memory device with single-ended sensing and low voltage pre-charge | |
US6504766B1 (en) | System and method for early write to memory by injecting small voltage signal | |
US5831895A (en) | Dynamic cell plate sensing and equilibration in a memory device | |
US4907200A (en) | Dynamic memory | |
US6292417B1 (en) | Memory device with reduced bit line pre-charge voltage | |
US6430095B1 (en) | Method for cell margin testing a dynamic cell plate sensing memory architecture | |
US4833653A (en) | Dynamic random access memory having selectively activated subarrays | |
US5325331A (en) | Improved device for sensing information store in a dynamic memory | |
US5894444A (en) | Cell plate referencing for dram sensing | |
US4734890A (en) | Dynamic RAM having full-sized dummy cell | |
US6111803A (en) | Reduced cell voltage for memory device | |
JP2003242776A (en) | Uni-transistor random access memory device and control method thereof | |
US6704232B1 (en) | Performance for ICs with memory cells |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |