US20010005331A1 - Dual-to -single-rail converter for the read out of static storage arrays - Google Patents
Dual-to -single-rail converter for the read out of static storage arrays Download PDFInfo
- Publication number
- US20010005331A1 US20010005331A1 US09/733,328 US73332800A US2001005331A1 US 20010005331 A1 US20010005331 A1 US 20010005331A1 US 73332800 A US73332800 A US 73332800A US 2001005331 A1 US2001005331 A1 US 2001005331A1
- Authority
- US
- United States
- Prior art keywords
- read
- bitline
- inverter
- signal
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
- G11C11/417—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
- G11C11/419—Read-write [R-W] circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/06—Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
- G11C7/067—Single-ended amplifiers
Abstract
A read circuit for semiconductor storage cells (10, 50) including dual read bitlines (23, 24, 51, 52) driven by the cell to full ‘zero’ signals and ‘weak one’ signals comprises a read head circuit (53) which includes an inverter (56) in one of the bitlines (52). The inverter serves to turn a ‘weak one’ signal to a full ‘zero’ signal. A bit select circuit is integrated into the read head circuit (53) and connects the output of the inverter and the other one of the bitlines (51) through bit select switches (57, 58) to the single line output (XT1) of the read head circuit (53).
Description
- The invention relates to a read circuit for storage cells of a semiconductor storage array including dual-to-single-rail conversion. The invention also relates to a method for converting dual bitline read signals to single bitline read signals.
- Static VSLI semiconductor storage arrays use a single or dual bitline read scheme. Single bitline circuits allow a high density on the cost of noise immunity and performance. This applies in particular to large storage arrays. Dual bitline circuits which use true and complement bitlines for reading out the storage cells are faster and show a higher noise immunity but need more area on the semiconductor chip. Such circuits include a special read head for sensing the voltage difference on the bitlines and convert it to a single data out signal (U.S. Pat. No. 5,949,723).
- Known dual bitline read circuits include a bit select circuit, a read head circuit and additional circuits which are required to compensate signal level differences and to achieve full logical signal levels for one and zero bits to produce a reliable data read out. The bit select circuit selects one of a plurality of bitline pairs of those storage cells which are activated by the same word line for a read operation. The storage cells drive the bitlines to full “zero” signals and weak “one” signals respectively where a weak “one” signal is represented by the supply voltage level VDD reduced by the thereshold voltage of the NFET pass device. A bitline swing control circuitry and additional circuitry in the read head circuit is used to compensate this asymmetry.
- The bitline swing control circuitry force the bitlines to an intermediate voltage level to reduce the swing of the bitline signals the storage cell has to drive and thereby speeds up the read cycle. The function of the read head circuit is to sense the voltage level difference between the bitlines and to combine the dual read bitlines to a single bitline which is connected to the data out driver. The read head provides an indirect coupling of the bitlines by two cross-coupled PFET devices. This circuitry serves to develop full ‘one’ and ‘zero’ signals for being fed to the data out driver. However, the operation of the cross-coupled PFET devices burdens the speed at which the bit signals are developed. The operation of a known dual bitline read circuit of this type is explained below in more detail with reference to FIG. 1.
- It is an object of the invention to improve the performance of dual bitline read circuits without decreasing the reliability of the data read out.
- It is a further object of the invention to shift the signal levels on the bitlines to a symmetrical ratio and to improve “weak one” read out signals.
- It is also an object of the invention to avoids a standby current within the read circuit.
- According to the invention, as defined in the claims, a read circuit of the type described above and shown in FIG. 1 is improved by avoiding an indirect coupling of the bitlines by cross-coupled PFET devices, and provides instead a direct coupling of the bitlines to reduce the period of generating the bit signals as input of the data out driver.
- The read head circuit of the invention comprises an inverter in a first one of the bitlines which turns a ‘weak one’ signal to a full ‘zero’ signal. The bit select circuit is integrated into the read head by connecting a second bitline through a first bit select switch to the output of the read head circuit and by connecting the output of the inverter through a second bit select switch to the output of the read head circuit.
- According to further aspects of the invention the first bit select switch is a NFET device and the second bit select switch is a PFET device. The first bitline may be assigned to the complement output of the cell and the second first bitline may be assigned to the true output of the cell.
- According to a further aspect of the invention said inverter may be part of a feedback loop from the output of the inverter to its input including a PFET switch which is controlled by the output of the inverter and additionally improves the ‘one’ input level of the inverter and serves to eliminate any DC current in the inverter.
- Furthermore, according to another aspect of the invention the input of the inverter is connected to a first one of the bitlines to turn a ‘weak one signal to a full zero signal, and its output is directly combined with the second bitline. Such implementation may be used for storage cell arrays the bit columns of which are not divided into sub-columns and therefore do not need a bit select circuitry.
- The invention also provides a method for converting dual bitline read signals to single bitline read signals by inverting the read signals on a first one of the bitlines for turning a ‘weak one’ read signal into a full ‘zero’ signal and by directly combining the output signals of the inverted read signal with the read signals of the second one of the bitlines.
- In the following an implementation of the invention is described with reference to drawings which show: FIG. 1 a circuit diagram of a dual bitline read circuit of the prior art;
- FIG. 2 and3 pulse diagrams related to the operation of circuit shown in FIG. 1;
- FIG. 4 a block diagram of a semiconductor storage array wherein the circuit according to the invention is used;
- FIG. 5 a circuit diagram of a dual bitline read circuit according to the invention;
- FIG. 6 and7 pulse diagrams related to the operation of the circuit shown in FIG. 5; and
- FIG. 8 a comparative pulse diagram related to the operation of the circuits shown in the FIGS. 1 and 5.
- FIG. 1 shows a cross-section of a prior art storage array including a
single storage cell 10, abitline swing control 11, bitselect circuit 12, aread head 13 and a data outdriver 14. Thecell 10 is of a well known design and includes true and complementbit output lines amplifier inverters pass devices read wordline 22 which controls theNFET pass devices cell 10 tobitlines cell 10 and signal BLC represents the complement of the bit stored in thecell 10. For thedevices devices devices bitlines 23 and 24 ‘full zero’ signals but only ‘weak one’ signals. To reduce the swing of these bitline signals, thestorage cell 10 is controlled by the bitlineswing control circuit 11 comprisingPFET devices bitlines PFET devices PFET devices line 27 to suppress this DC standby current. - The bit
select circuit 12 selects thebitline pair line 29 andNFET devices head 13. The signal BDEC is generated by a bit decode circuitry not shown. Readhead 13 comprises cross coupledPFET devices device 32 controlsdevice 33 and the output ofdevice 33controls device 32. As indicated bylines read head 13 is common to a plurality of select circuits each of which corresponds to bitselect circuit 12 and is assigned to a column of storage cells. The data outdriver 14 includesinverters PFET device 32 and produce the data read out signal DO. - If a “0” is read out of the
storage cell 10, line BLT has to be pulled down to zero and bitline signal BLC is raised to a ‘weak one’ by thecell 10. The bitline signals BLT and BLC are connected to lines XT and XC via the bit switches, and lines XT and XC are cross couppled by thePFET devices cell 10 but at the same time it is hold and slowed down by thePFET device 32 as long as line XC is on a low level. Inturn device 32 is switched on and thereby raises line XT to the full VDD level. Now line XC can switch offPFET device 33 and a ‘zero’ can be developed on line XT and applied to the data outdriver 14. The above operations are represented by the pulse diagram of FIG. 2 wherein the pulse curves are designated according to the signals or lines indicated in FIG. 1. The voltage levels −0.1 to 1.8 of the pulse curves are represented over a defined time scale. - If a “1 is read out of the
storage cell 10, bit line signal BLT is driven to a weak one. Line XT will develop a full VDD level only after bitline signal BLC went low and has activated thePFET device 33. The discharge of line XC is slowed down bydevice 33 as long as the bitline signal BLT is on low level (FIG. 3). - In FIG. 4 a block diagram of a semiconductor
storage array column 40 is shown wherein the circuit according to the invention is used. Thestorage array 40 comprises fourstorage cell columns dual bitline 42 to one of four readheads 43 each having integrated a bit select circuit. Signals BDEC0, BDEC1, BDEC2, BDEC3 onlines 44 serve to select one of that bit select circuits. The signals BDEC0, BDEC1, BDEC2, BDEC3 are generated by a bit decode circuit not shown. The output lines of the read heads 43 are connected to a data outdriver 45. Reading of bit storage cells in thecolumns read wordline 46. The read signals of one of thecell columns circuits 43 and fed to the data outdriver 30 45. - FIG. 5 shows a cross-section of the storage array of FIG. 4 comprising a
read head 53 according to the invention which corresponds to one of the read heads 43 of FIG. 4. Furthermore, FIG. 5 shows asingle storage cell 50 and a data outdriver 54. The components of which correspond to thecomponents - The read
head 53 according to the invention avoids thecross-coupled PFET devices head 53 provides instead a circuit wherein both logical signal levels (zero and one) are directly applied to the data outdriver 54. The readhead 53 also avoids a separation of the bit select function from the read head function as it is provided in circuit of FIG. 1 but instead integrates the bit select function fully into the readhead 53. Furthermore, theread head 53 avoids a bitline swing control circuit and its standby current such as described with reference to FIG. 1. No IDD control signal and its related control circuitry, includingline 27, is thus necessary in the circuit of FIG. 5. - The
storage cell 50 is connected to the readhead 53 bybitlines cell 50 and signal BLC1 represents the complement of the bit stored incell 50. Readhead 53 comprises aninverter 56 in thebitline 52 which generates as output signal BLC1n a ‘strong one’ in response to a ‘zero’ bitline signal BLC1. Theinverter 56 and aPFET device 55 form a feedback loop which supports the generation a ‘zero’ output of theinverter 56 by pulling up a ‘one’ bitline signal BLC1 to the full VDD level. The output signal of theinverter 56 is directly applied to the output line XT1 of the readhead 53 and thus to the data outdriver 54. The output signal of the readhead 53 can thus be properly sized to drive the data outdriver 54. - The bit select function is fully integrated into the read
head 53 and uses aNFET pass device 57 in thebitline 51 for generating a strong ‘zero’ bitline signal BLT1 and further uses aPFET pass device 58 which is connected to the output of theinverter 56 for passing its strong ‘one’ output signal through line XT1 directly to the data outdriver 54. TheNFET pass device 57 is controlled by a BDEC signal on a bitselect line 59. This line is also connected to aninverter 60 the output of which controlsPFET pass device 58. As indicated bylines driver 54 is common to a plurality of read heads 43 as shown in FIG. 4. - If a “0”is read out of the
storage cell 50,bitline 51 andNFET pass device 57 is driven to zero by thecell 50. The weak ‘one’ signal BLC1 onbitline 52 is inverted byinverter 56 and applied to line XT1 by thePFET pass device 58. In this phase of the read cycle a ‘zero’ is generated by generating a strong ‘zero’ onbitline 52 and a weak ‘zero’ on line XT1 which support each other in driving the input of the data out driver 54 (FIG. 8). As long asbitline 52 has a low level signal which is inverted to a ‘one’ signal byinverter 56, the signal development on line XT1 is slowed down but thePFET pass device 58 weakens this effect. - The half latch device consisting of
PFET device 55 andinverter 56 pulls upbitline 52 to VDD level to eliminate any DC current in theinverter 56. Because thePFET device 55 is not performance critical with regard to theinverter 56, it can be made very small to minimize any performance impact. By tuning the p/n device sizes ratio of theinverter 56 the read access of a ‘zero’ and a ‘one’ can be easily balanced. - If a “1 is read out of the
storage cell 50,bitline 51 is driven to a ‘weak one’ andbitline 52 is driven to ‘zero’ which signal is inverted to ‘one’ byinverter 56. This time thePFET pass device 58 is the strong device and passes the ‘one’ to the data outdriver 54 while theNFET pass device 57 supports the generation of this signal by passing the ‘weak one’ on bitline 51 (FIG. 7). Biasing the p/n ratio of theinverter 56 speeds up this signal development. The ‘one’ generated byinverter 56 and passingdevice 58 directly drives the data outdriver 54. This direct operation allows to increase the device size and achieve higher drive capability. - The pulse diagrams of FIGS. 6 and 7 show the operation of the components of
read head 53 according to FIG. 5. FIG. 6 relates to a read ‘zero’ and FIG. 7 relates to a read ‘one’. Each of the pulse curves shown is designated according to the designation of the related component in FIG. 5. In FIG. 8 the pulse curve DO of the prior art circuit according to FIG. 1 and the pulse curve DO1 according to the circuit of FIG. 5 are compared indicating the time difference by which DO1 is faster than the prior art circuit. By means of the invention a performance improvement of read operations and write through operations of static storage arrays up to 25% can be achieved.
Claims (12)
1. A read circuit for semiconductor storage cells, comprising:
a) at least two read out switches;
b) dual read bitlines;
c) a wordline, said wordline controlling read out switches;
d) a bit select circuit for selecting one of a plurality of bitline pairs of storage cells activated by the same wordline for a read operation;
e) a read head circuit for sensing the voltage difference between the bitlines, said read head circuit converting dual read bitline signals to single bitline signals, said single bitline signals capable of being applied to a data out driver, said read head circuit having an input, said read head circuit comprising an inverter in the first one of the bitlines, said inverter turning a weak one signal to a full zero signal and wherein said bit select circuit is integrated into the read head circuit by connecting the second one of the bitlines through a first bit select switch directly to the output of the read head circuit and by connecting the output of said inverter through a second bit select switch directly to the output of the read head circuit.
2. A read circuit according to , wherein the first bit select switch is a NFET device and the second bit select switch is a PFET device.
claim 1
3. A read circuit according to , further comprising a bit select line connected to the first bit select switch and through an inverter to the second bit select switch.
claim 2
4. A read circuit according to , wherein the bitline connected to said inverter is assigned to the complement output of the storage cell.
claim 1
5. A read circuit according to , further comprising a feedback loop from the out put of said inverter to its input including a PFET switch, said loop controlled by the output of the inverter, wherein said feedback loop supports the generation of a zero output by the inverter by pulling up a one bitline signal to the full VDD level.
claim 1
6. A read circuit for semiconductor storage cells, comprising:
a) at least two read out switches;
b) dual read bitlines;
c) a wordline, said wordline controlling read out switches;
d) a read head circuit for sensing the voltage difference between the bitline, said read head circuit combining dual read bitline signals to single bitline signals, said single bitline signals capable of being applied to a data out driver, said read head circuit having an input, said read head circuit comprising an inverter in the first one of the bitlines, said inverter turning a weak one signal to a full zero signal and said inverter directly coupling the output of said inverter to the second one of the bitlines which is connected to the read out driver.
7. A read circuit according to , wherein the bit line connected to said inverter is assigned to the complement output of the storage cell.
claim 6
8. A read circuit according to , further comprising a feedback loop from the out put of said inverter to its input including a PFET switch, said loop controlled by the output of the inverter, wherein said feedback loop supports the generation of a zero output by the inverter by pulling up a one bitline signal to the full VDD level.
claim 6
9. A method of converting read signals of a semiconductor storage cell, the method comprising:
inverting a read signal on a first of dual read bitlines, said dual read bitlines selected by a wordline through read out switches in the bitlines, the read signals converting a weak one signal into a full zero signal;
combining the inverted read signals with the read signals of the second one of the dual read bitlines; and
applying the combined read signal to a read out driver.
10. The method according to , further comprising the step of using a bit select signal to control the switching between the inverted read signal and the read signal on the second bitline.
claim 9
11. The method according to , wherein the first bitline connected to the inverter is assigned to the complement output of the storage cell.
claim 9
12. A method according to , further comprising the step of feeding the inverted read signal back to said first bitline through a PFET switch, the feeding facilitating the generation of a zero bitline signal from a one bitline signal on the first bitline.
claim 9
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP99124515.0 | 1999-12-08 | ||
EP99124515 | 1999-12-08 | ||
EP99124515 | 1999-12-08 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010005331A1 true US20010005331A1 (en) | 2001-06-28 |
US6295232B2 US6295232B2 (en) | 2001-09-25 |
Family
ID=8239559
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/733,328 Expired - Fee Related US6295232B2 (en) | 1999-12-08 | 2000-12-08 | Dual-to-single-rail converter for the read out of static storage arrays |
Country Status (1)
Country | Link |
---|---|
US (1) | US6295232B2 (en) |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR0172368B1 (en) * | 1995-09-29 | 1999-03-30 | 김광호 | Low-power semiconductor memory device |
US5986923A (en) * | 1998-05-06 | 1999-11-16 | Hewlett-Packard Company | Method and apparatus for improving read/write stability of a single-port SRAM cell |
-
2000
- 2000-12-08 US US09/733,328 patent/US6295232B2/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
US6295232B2 (en) | 2001-09-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0196586B1 (en) | Static semiconductor memory device | |
US7643357B2 (en) | System and method for integrating dynamic leakage reduction with write-assisted SRAM architecture | |
USRE36264E (en) | Read circuit for accessing dynamic random access memories (DRAMs) | |
US6275432B1 (en) | Method of reading and writing data using local data read and local data write circuits | |
US7336546B2 (en) | Global bit select circuit with dual read and write bit line pairs | |
KR100507379B1 (en) | Word line driving circuit | |
US5357479A (en) | Static random access memory capable of preventing erroneous writing | |
US5963484A (en) | High speed single-ended amplifier of a latched type | |
JP2000011639A (en) | Semiconductor storage | |
US6999367B2 (en) | Semiconductor memory device | |
US8085614B2 (en) | Source control circuit and semiconductor memory device using the same | |
US5719812A (en) | Semiconductor memory including bit line reset circuitry and a pulse generator having output delay time dependent on type of transition in an input signal | |
US6762972B2 (en) | Synchronous semiconductor memory device and method of processing data thereof | |
KR19980069694A (en) | Semiconductor memory device operating at high speed at low power supply voltage | |
US6870776B2 (en) | Data output circuit in combined SDR/DDR semiconductor memory device | |
KR100295048B1 (en) | Memory device for minimizing write time and method for writing data using the same | |
US6728125B2 (en) | Bit line selection circuit having hierarchical structure | |
JP3967064B2 (en) | Semiconductor memory device having row decoder and column decoder | |
US5418756A (en) | Edge transition detection disable circuit to alter memory device operating characteristics | |
EP0426596B1 (en) | Word decode scheme for memory arrays | |
JP2718577B2 (en) | Dynamic RAM | |
US6295232B2 (en) | Dual-to-single-rail converter for the read out of static storage arrays | |
JPH1021688A (en) | Semiconductor memory device | |
US6456543B1 (en) | Data input/output circuit for semiconductor memory device | |
US5317541A (en) | Bit decoder for generating select and restore signals simultaneously |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PILLE, JUERGEN;HELWIG, KLAUS;WENDEL, DIETER;REEL/FRAME:011385/0213;SIGNING DATES FROM 20001207 TO 20001208 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20090925 |