US12316362B2 - Signal receiver and slicer - Google Patents

Signal receiver and slicer Download PDF

Info

Publication number
US12316362B2
US12316362B2 US17/952,584 US202217952584A US12316362B2 US 12316362 B2 US12316362 B2 US 12316362B2 US 202217952584 A US202217952584 A US 202217952584A US 12316362 B2 US12316362 B2 US 12316362B2
Authority
US
United States
Prior art keywords
signal
level
slicer
levels
signal level
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US17/952,584
Other versions
US20230105538A1 (en
Inventor
Hsuan-Ting Ho
Shih-Hsiung Huang
Liang-Wei Huang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Realtek Semiconductor Corp
Original Assignee
Realtek Semiconductor Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Realtek Semiconductor Corp filed Critical Realtek Semiconductor Corp
Assigned to REALTEK SEMICONDUCTOR CORPORATION reassignment REALTEK SEMICONDUCTOR CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HO, HSUAN-TING, HUANG, LIANG-WEI, HUANG, SHIH-HSIUNG
Publication of US20230105538A1 publication Critical patent/US20230105538A1/en
Application granted granted Critical
Publication of US12316362B2 publication Critical patent/US12316362B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/10Means associated with receiver for limiting or suppressing noise or interference
    • H04B1/12Neutralising, balancing, or compensation arrangements
    • H04B1/123Neutralising, balancing, or compensation arrangements using adaptive balancing or compensation means

Definitions

  • the present disclosure is related to a signal receiver and a slicer, especially to a signal receiver and a slicer capable of mitigating the static mismatch error of a far-end digital-to-analog converter.
  • DAC digital-to-analog converter
  • a mismatch appears on the scale is called a static mismatch error and a mismatch appears on the pulse shape is called a dynamic mismatch error, wherein the static mismatch error will seriously affect the performance of a circuit system.
  • DAC digital-to-analog converter
  • An object of the present disclosure is to provide a signal receiver and a slicer capable of mitigating the static mismatch error of a far-end digital-to-analog converter (far-end DAC).
  • An embodiment of the signal receiver of the present disclosure includes an analog-front-end (APE) circuit, an analog-to-digital converter (ADC), an equalizer circuit, an adjustable slicing circuit, and an error signal generating circuit.
  • the AFE circuit is configured to generate an analog signal according to a received signal originated from a far-end DAC.
  • the ADC is configured to generate a digital signal according to the analog signal.
  • the equalizer circuit is configured to generate an input signal according to the digital signal.
  • the adjustable slicing circuit is configured to determine which level of (N+1) signal levels is corresponding to the input signal according to N slicer levels and thereby generate an output signal, wherein the N is an integer greater than two.
  • the adjustable slicing circuit is further configured to adjust at least a part of the (N+1) signal levels according to an error signal and adjust at least a part of the N slicer levels so as to mitigate the static mismatch error of the far-end DAC.
  • the error signal generating circuit is coupled to the adjustable slicing circuit and configured to generate the error signal according to the input signal and output signal.
  • An embodiment of the slicer of the present disclosure includes an adjustable slicing circuit and an error signal generating circuit.
  • the adjustable slicing circuit is configured to determine which level of (N+1) signal levels is corresponding to an input signal according to N slicer levels and thereby generate an output signal, wherein the input signal is originated from a far-end DAC and the N is an integer greater than two.
  • the adjustable slicing circuit is further configured to adjust at least a part of the (N+1) signal levels according to an error signal and adjust at least a part of the N slicer levels so as to mitigate the static mismatch error of the far-end DAC.
  • the error signal generating circuit is coupled to the adjustable slicing circuit and configured to generate the error signal according to the input signal and output signal.
  • FIG. 1 shows an embodiment of the signal receiver of the present disclosure.
  • FIG. 2 shows an embodiment of the equalizer circuit of FIG. 1 .
  • the present specification discloses a signal receiver and a slicer capable of mitigating the static mismatch error of a far-end digital-to-analog converter (far-end DAC).
  • the static mismatch error is referred to: the level of an output signal of the far-end DAC being equal to a predetermined signal level plus an unwanted offset due to the variation in a process, voltage, or temperature, which may bring a signal receiver difficulty in determining the level of the output signal accurately.
  • FIG. 1 shows an embodiment of the signal receiver of the present disclosure.
  • the signal receiver 100 of FIG. 1 is a wired signal receiver (e.g., Gigabit Ethernet device) including an analog-front-end (AFE) circuit 110 , an analog-to-digital converter (ADC) 120 , an equalizer circuit 130 , an adjustable slicing circuit 140 , and an error signal generating circuit 150 .
  • AFE analog-front-end
  • ADC analog-to-digital converter
  • the AFE circuit 110 is configured to generate an analog signal S A according to a received signal S R , wherein the received signal S R is originated from the aforementioned far-end DAC and transmitted to the signal receiver 100 via a wired transmission channel.
  • the AFE circuit 110 alone is a known/self-developed circuit, and its detail falls beyond the scope of the present disclosure.
  • the ADC 120 is configured to generate a digital signal S D according to the analog signal S A .
  • the ADC 120 alone is a known/self-developed circuit, and its detail falls beyond the scope of the present disclosure.
  • the equalizer circuit 130 is configured to generate an input signal S IN according to the digital signal S D .
  • the equalizer circuit 130 can optionally be configured to generate the input signal S IN according to a feedback signal from the adjustable slicing circuit 140 (i.e., the output signal S OUT from the adjustable slicing circuit 140 to the equalizer circuit 130 ) and an error signal S ERR from the error signal generating circuit 150 (i.e., the error signal S ERR from the error signal generating circuit 150 to the equalizer circuit 130 ) as shown in FIG. 1 .
  • the equalizer circuit 130 alone is a known/self-developed circuit; for example, as shown in FIG.
  • the equalizer circuit 130 includes a feed-forward equalizer (FFE) 210 , a multiplier 220 , a digital automatic gain control (DACG) circuit 230 , an adder 240 , and a feedback equalizer (FBE) 250 .
  • FFE feed-forward equalizer
  • AVG digital automatic gain control
  • FBE feedback equalizer
  • the adjustable slicing circuit 140 is configured to determine which level of (N+1) signal levels is corresponding to the input signal S IN according to N slicer levels and thereby generate an output signal S OUT having the determined level, wherein the N slicer levels are in incremental order (i.e., 1 st slicer level, 2 nd slicer level, . . . , N th slicer level), the (N+1) signal levels are in incremental order (i.e., 1 st signal level, 2 nd signal level, . . . , (N+1) th signal level), and the N is an integer greater than two.
  • the adjustable slicing circuit 140 determines that the input signal S IN is corresponding to the (N+1) th signal level (i.e., the maximum signal level of the (N+1) signal levels) and then generates the output signal S OUT having the (N+1) th signal level; when the level of the input signal S IN is lower than the 1 st slicer level (i.e., the minimum slicer level of the N slicer levels), the adjustable slicing circuit 140 determines that the input signal S IN is corresponding to the 1 st signal level (i.e., the minimum signal level of the (N+1) signal levels) and then generates the output signal S OUT having the 1 st signal level; and when the level of the input signal S IN is higher than a certain slicer level (hereinafter referred to as “the X th slicer level”) of the N slicer levels
  • the adjustable slicing circuit 140 is further configured to adjust at least a part of the (N+1) signal levels according to the error signal S ERR and adjust at least a part of the N slicer levels so as to mitigate the static mismatch error of the aforementioned far-end DAC, wherein the error signal S ERR is generated by the error signal generating circuit 150 according to the input signal S IN and the output signal S OUT .
  • the adjustable slicing circuit 140 adjusts the K th signal level according to the error signal S ERR and then adjusts at least one target slicer level of the N slicer levels neighboring the K th signal level according to a K th cumulative adjustment amount of the K th signal level, wherein the K is a positive integer between 1 and (N+1).
  • the above equation shows that the K th cumulative adjustment amount is increased by Mu ⁇ S ERR .
  • An initial value of the K th cumulative adjustment amount can be zero or determined according to the demand for implementation.
  • the coefficient can be determined according to the demand for implementation.
  • the adjustable slicing circuit 140 adjusts an upper target slicer level of the N slicer levels between the K th signal level and a (K+1) th signal level of the (N+1) signal levels according to the K th signal level and the (K+1) th signal level. For example, the adjustable slicing circuit 140 adds up an initial value of the upper target slicer level
  • the adjustable slicing circuit 140 adjusts a lower target slicer level of the N slicer levels between the K th signal level and a (K ⁇ 1) th signal level of the (N+1) signal levels according to the K th signal level and the (K ⁇ 1) th signal level. For example, the adjustable slicing circuit 140 adds up an initial value of the upper target slicer level
  • the equalizer circuit 130 generates the input signal S IN according to the digital signal S D and the feedback signal (i.e., the output signal S OUT ) of the adjustable slicing circuit 140 , the input signal S IN and the output signal Sour may interact with each other and change interdependently, which may lead to the overflow of hardware.
  • the adjustable slicing circuit 140 can optionally make at least two signal levels of the (N+1) signal levels remain unchanged and thereby make an anchoring effect.
  • the at least two signal levels are a (N+1) th signal level and a first signal level of the (N+1) signal levels; in other words, the at least two signal levels are the maximum and minimum signal levels of the (N+1) signal levels.
  • the at least two signal levels are any other two signal levels of the (N+1) signal levels (e.g., the second maximum signal level and the second minimum signal level of the (N+1) signal levels), if practicable.
  • the (N+1) signal levels are sixteen signal levels (i.e., Lvl(K th ):: Lvl(16 th ), Lvl(15 th ), . . . , Lvl(2 nd ), and Lvl(1 st )), and their initial values (i.e., Lvl(K th ) INI : Lvl(16 th ) INI , Lvl(15 th ) INI , . . .
  • Lvl(2 st ) INI , and Lvl(1 st ) INI ) are in decremental order as follows: 15, 13, 11, 9, 7, 5, 3, 1, ⁇ 1, ⁇ 3, ⁇ 5, ⁇ 7, ⁇ 9, ⁇ 11, ⁇ 13, and ⁇ 15; the N slicer levels are fifteen slicer levels
  • Train(M) represents the aforementioned Train(K th )
  • Train(M+2) and Train(M ⁇ 2) represent the aforementioned Train((K+1) th ) and Train((K ⁇ 1) th ) respectively, wherein M is an odd integer between 15 and ⁇ 15.
  • adjustable slicing circuit 140 and the error signal generating circuit 150 of FIG. 1 can jointly function as a slicer which can be implemented independently.
  • the slicer can be applied to any known/self-developed signal receiver as long as such applications are practicable.
  • the signal receiver and the slicer of the present disclosure can mitigate the static mismatch error of a far-end DAC.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Dc Digital Transmission (AREA)
  • Analogue/Digital Conversion (AREA)

Abstract

A signal receiver and a slicer are capable of mitigating the static mismatch error of a far-end digital-to-analog converter. The slicer includes an adjustable slicing circuit and an error signal generating circuit. The adjustable slicing circuit determines which of (N+1) signal levels is corresponding to an input signal according to N slicer levels and thereby outputs an output signal, wherein the input signal is originated from the far-end digital-to-analog converter. The adjustable slicing circuit further adjusts at least some of the (N+1) signal levels according to an error signal and adjusts at least some of the N slicer levels, wherein the N is an integer greater than two. The error signal generating circuit is coupled to the adjustable slicing circuit and generates the error signal according to the input and output signals.

Description

BACKGROUND OF THE INVENTION 1. Field of the Invention
The present disclosure is related to a signal receiver and a slicer, especially to a signal receiver and a slicer capable of mitigating the static mismatch error of a far-end digital-to-analog converter.
2. Description of Related Art
The variation in a process, voltage, and temperature (PVT) will cause a mismatch problem with respect to the scale and the pulse shape of the output of a digital-to-analog converter (DAC) (e.g., current DAC). A mismatch appears on the scale is called a static mismatch error and a mismatch appears on the pulse shape is called a dynamic mismatch error, wherein the static mismatch error will seriously affect the performance of a circuit system. It is noted that when the above-mentioned DAC is a far-end DAC, the circuit system receiving signals originated from the far-end DAC acts as a local system.
SUMMARY OF THE INVENTION
An object of the present disclosure is to provide a signal receiver and a slicer capable of mitigating the static mismatch error of a far-end digital-to-analog converter (far-end DAC).
An embodiment of the signal receiver of the present disclosure includes an analog-front-end (APE) circuit, an analog-to-digital converter (ADC), an equalizer circuit, an adjustable slicing circuit, and an error signal generating circuit. The AFE circuit is configured to generate an analog signal according to a received signal originated from a far-end DAC. The ADC is configured to generate a digital signal according to the analog signal. The equalizer circuit is configured to generate an input signal according to the digital signal. The adjustable slicing circuit is configured to determine which level of (N+1) signal levels is corresponding to the input signal according to N slicer levels and thereby generate an output signal, wherein the N is an integer greater than two. The adjustable slicing circuit is further configured to adjust at least a part of the (N+1) signal levels according to an error signal and adjust at least a part of the N slicer levels so as to mitigate the static mismatch error of the far-end DAC. The error signal generating circuit is coupled to the adjustable slicing circuit and configured to generate the error signal according to the input signal and output signal.
An embodiment of the slicer of the present disclosure includes an adjustable slicing circuit and an error signal generating circuit. The adjustable slicing circuit is configured to determine which level of (N+1) signal levels is corresponding to an input signal according to N slicer levels and thereby generate an output signal, wherein the input signal is originated from a far-end DAC and the N is an integer greater than two. The adjustable slicing circuit is further configured to adjust at least a part of the (N+1) signal levels according to an error signal and adjust at least a part of the N slicer levels so as to mitigate the static mismatch error of the far-end DAC. The error signal generating circuit is coupled to the adjustable slicing circuit and configured to generate the error signal according to the input signal and output signal.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiments that are illustrated in the various figures and drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 shows an embodiment of the signal receiver of the present disclosure.
FIG. 2 shows an embodiment of the equalizer circuit of FIG. 1 .
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
The present specification discloses a signal receiver and a slicer capable of mitigating the static mismatch error of a far-end digital-to-analog converter (far-end DAC). The static mismatch error is referred to: the level of an output signal of the far-end DAC being equal to a predetermined signal level plus an unwanted offset due to the variation in a process, voltage, or temperature, which may bring a signal receiver difficulty in determining the level of the output signal accurately.
FIG. 1 shows an embodiment of the signal receiver of the present disclosure. The signal receiver 100 of FIG. 1 is a wired signal receiver (e.g., Gigabit Ethernet device) including an analog-front-end (AFE) circuit 110, an analog-to-digital converter (ADC) 120, an equalizer circuit 130, an adjustable slicing circuit 140, and an error signal generating circuit 150. The details of the embodiment of FIG. 1 are described in the following paragraphs.
In regard to the embodiment of FIG. 1 , the AFE circuit 110 is configured to generate an analog signal SA according to a received signal SR, wherein the received signal SR is originated from the aforementioned far-end DAC and transmitted to the signal receiver 100 via a wired transmission channel. The AFE circuit 110 alone is a known/self-developed circuit, and its detail falls beyond the scope of the present disclosure.
In regard to the embodiment of FIG. 1 , the ADC 120 is configured to generate a digital signal SD according to the analog signal SA. The ADC 120 alone is a known/self-developed circuit, and its detail falls beyond the scope of the present disclosure.
In regard to the embodiment of FIG. 1 , the equalizer circuit 130 is configured to generate an input signal SIN according to the digital signal SD. The equalizer circuit 130 can optionally be configured to generate the input signal SIN according to a feedback signal from the adjustable slicing circuit 140 (i.e., the output signal SOUT from the adjustable slicing circuit 140 to the equalizer circuit 130) and an error signal SERR from the error signal generating circuit 150 (i.e., the error signal SERR from the error signal generating circuit 150 to the equalizer circuit 130) as shown in FIG. 1 . The equalizer circuit 130 alone is a known/self-developed circuit; for example, as shown in FIG. 2 , the equalizer circuit 130 includes a feed-forward equalizer (FFE) 210, a multiplier 220, a digital automatic gain control (DACG) circuit 230, an adder 240, and a feedback equalizer (FBE) 250. Each circuit in FIG. 2 alone is a known/self-developed circuit, and its detail falls beyond the scope of the present disclosure. It is noted that the setting and adjustment of parameters of the equalizer circuit 130 can be determined according to the demand for implementation, and this falls beyond the scope of the present disclosure.
In regard to the embodiment of FIG. 1 , the adjustable slicing circuit 140 is configured to determine which level of (N+1) signal levels is corresponding to the input signal SIN according to N slicer levels and thereby generate an output signal SOUT having the determined level, wherein the N slicer levels are in incremental order (i.e., 1st slicer level, 2nd slicer level, . . . , Nth slicer level), the (N+1) signal levels are in incremental order (i.e., 1st signal level, 2nd signal level, . . . , (N+1)th signal level), and the N is an integer greater than two. For example, when the level of the input signal SIN is higher than the Nth slicer level (i.e., the maximum slicer level of the N slicer levels), the adjustable slicing circuit 140 determines that the input signal SIN is corresponding to the (N+1)th signal level (i.e., the maximum signal level of the (N+1) signal levels) and then generates the output signal SOUT having the (N+1)th signal level; when the level of the input signal SIN is lower than the 1st slicer level (i.e., the minimum slicer level of the N slicer levels), the adjustable slicing circuit 140 determines that the input signal SIN is corresponding to the 1st signal level (i.e., the minimum signal level of the (N+1) signal levels) and then generates the output signal SOUT having the 1st signal level; and when the level of the input signal SIN is higher than a certain slicer level (hereinafter referred to as “the Xth slicer level”) of the N slicer levels, the adjustable slicing circuit 140 determines that the input signal SIN is corresponding to the (X+1)th signal level of the (N+1) signal levels and then generates the output signal SOUT having the (X+1)th signal level, wherein the X is a positive integer not greater than N.
In regard to the embodiment of FIG. 1 , the adjustable slicing circuit 140 is further configured to adjust at least a part of the (N+1) signal levels according to the error signal SERR and adjust at least a part of the N slicer levels so as to mitigate the static mismatch error of the aforementioned far-end DAC, wherein the error signal SERR is generated by the error signal generating circuit 150 according to the input signal SIN and the output signal SOUT. For example, the error signal SERR is equal to the difference between the input signal SIN and the output signal SOUT (i.e., SERR=SIN−SOUT).
On the basis of the above description, when the level of the output signal SOUT is a Kth signal level of the (N+1) signal levels, the adjustable slicing circuit 140 adjusts the Kth signal level according to the error signal SERR and then adjusts at least one target slicer level of the N slicer levels neighboring the Kth signal level according to a Kth cumulative adjustment amount of the Kth signal level, wherein the K is a positive integer between 1 and (N+1).
In an exemplary embodiment, as the error signal SERR changes, the Kth cumulative adjustment amount (Train(Kth)) is adjusted to be equal to the current Kth cumulative adjustment amount plus a coefficient (e.g., 2−10) multiplied by the error signal SERR, which can be expressed as follows:
Train(K th)=Train(K th)+Mu×SERR  (eq. 1)
The above equation shows that the Kth cumulative adjustment amount is increased by Mu×SERR. An initial value of the Kth cumulative adjustment amount can be zero or determined according to the demand for implementation. The coefficient can be determined according to the demand for implementation.
In the aforementioned exemplary embodiment, when the level of the output signal SOUT is the Kth signal level, the adjustable slicing circuit 140 can add up the initial value of the Kth signal level (i.e., Lvl(Kth)INI) and the Kth cumulative adjustment amount (i.e., Train(Kth) on the left side of the equal sign of eq. 1) to obtain the adjusted Kth signal level (i.e., Lvl(Kth)), which can be expressed as follows:
Lvl(K th)=Lvl(K th)INI+Train(K th)  (eq. 2)
In the aforementioned exemplary embodiment, if the K is less than (N+1), after adjusting the Kth signal level, the adjustable slicing circuit 140 adjusts an upper target slicer level of the N slicer levels between the Kth signal level and a (K+1)th signal level of the (N+1) signal levels according to the Kth signal level and the (K+1)th signal level. For example, the adjustable slicing circuit 140 adds up an initial value of the upper target slicer level
( i . e . , Slicer Lv 1 ( K + ( K + 1 ) th 2 ) INI ) ,
and an average of the Kth cumulative adjustment amount (i.e., the latest Train(Kth)) and a (K+1)th cumulative adjustment amount (i.e., the latest Train((K+1)th)) of the (K+1)th signal level to obtain the adjusted upper target slicer level
( i . e . , Slicer Lv 1 ( K + ( K + 1 ) th 2 ) ) ,
which can be expressed as follows:
Slicer Lv 1 ( K + ( K + 1 ) th 2 ) = Slicer Lv 1 ( K + ( K + 1 ) th 2 ) INI + Train ( K t h ) + Train ( ( K + 1 ) t h ) 2 ( eq . 3 )
In the aforementioned exemplary embodiment, if the K is greater than one, after adjusting the Kth signal level, the adjustable slicing circuit 140 adjusts a lower target slicer level of the N slicer levels between the Kth signal level and a (K−1)th signal level of the (N+1) signal levels according to the Kth signal level and the (K−1)th signal level. For example, the adjustable slicing circuit 140 adds up an initial value of the upper target slicer level
( i . e . , Slicer Lv 1 ( K + ( K - 1 ) th 2 ) INI )
and an average of the Kth cumulative adjustment amount (i.e., the latest Train(Kth)) and a (K−1)th cumulative adjustment amount (i.e., the latest Train((K−1)th)) of the (K−1)th signal level to obtain the adjusted lower target slicer level
( i . e . , Slicer Lv 1 ( K + ( K - 1 ) th 2 ) ) ,
which can be expressed as follows:
Slicer Lv 1 ( K + ( K - 1 ) th 2 ) = Slicer Lv 1 ( K + ( K - 1 ) th 2 ) INI + Train ( K t h ) + Train ( ( K - 1 ) t h ) 2 ( eq . 4 )
It is noted that if the equalizer circuit 130 generates the input signal SIN according to the digital signal SD and the feedback signal (i.e., the output signal SOUT) of the adjustable slicing circuit 140, the input signal SIN and the output signal Sour may interact with each other and change interdependently, which may lead to the overflow of hardware. In order to prevent the overflow of hardware, the adjustable slicing circuit 140 can optionally make at least two signal levels of the (N+1) signal levels remain unchanged and thereby make an anchoring effect. For example, the at least two signal levels are a (N+1)th signal level and a first signal level of the (N+1) signal levels; in other words, the at least two signal levels are the maximum and minimum signal levels of the (N+1) signal levels. For example, the at least two signal levels are any other two signal levels of the (N+1) signal levels (e.g., the second maximum signal level and the second minimum signal level of the (N+1) signal levels), if practicable.
In an exemplary embodiment, the (N+1) signal levels are sixteen signal levels (i.e., Lvl(Kth):: Lvl(16th), Lvl(15th), . . . , Lvl(2nd), and Lvl(1st)), and their initial values (i.e., Lvl(Kth)INI: Lvl(16th)INI, Lvl(15th)INI, . . . , Lvl(2st)INI, and Lvl(1st)INI) are in decremental order as follows: 15, 13, 11, 9, 7, 5, 3, 1, −1, −3, −5, −7, −9, −11, −13, and −15; the N slicer levels are fifteen slicer levels
( i . e . , Slicer Lv 1 ( K + ( K ± 1 ) th 2 ) :
SlicerLvl(15.5th), SlicerLvl(14.5th), . . . , SlicerLvl(2.5th), and SlicerLvl(1.5th)), and their initial values
( i . e . , Slicer Lv 1 ( K + ( K ± 1 ) th 2 ) INI :
SlicerLvl(15.5th)INI, SlicerLvl(14.5th)INI, . . . , SlicerLvl(2.5th)INI, and SlicerLvl(1.5th)INI) are in decremental order as follows: 14, 12, 10, 8, 6, 4, 2, 0, −2, −4, −6, −8, −10, −12, −14. Each signal level/slicer level here is a numerical value, and its physical meaning (e.g., signal strength) can be defined according to the demand for implementation. Table 1 shows the adjusted sixteen signal levels and the adjusted fifteen slicer levels, wherein the maximum signal level (i.e., Lvl(16th)=15) and the minimum signal level (i.e., Lvl(1st)=−15) remain constant to function as anchors. In Table 1, when Train(M) represents the aforementioned Train(Kth), Train(M+2) and Train(M−2) represent the aforementioned Train((K+1)th) and Train((K−1)th) respectively, wherein M is an odd integer between 15 and −15.
TABLE 1
signal level (Lvl(Kth)) after adjustment slicer level ( SlicerLvl ( K + ( K ± 1 ) th 2 ) ) after adjustment
Lvl(16th) = 15 + Train(15)
Train(15) = 0
SlicerLvl ( 15. 5 th ) = 14 + Train ( 15 ) + Train ( 13 ) 2
Lvl(15th) = 13 + Train(13)
SlicerLvl ( 14.5 th ) = 12 + Train ( 13 ) + Train ( 11 ) 2
Lvl(14th) = 11 +Train(11)
SlicerLvl ( 13.5 th ) = 10 + Train ( 11 ) + Train ( 9 ) 2
Lvl(13th) = 9 + Train(9)
SlicerLvl ( 12.5 th ) = 8 + Train ( 9 ) + Train ( 7 ) 2
Lvl(12th) = 7 + Train(7)
SlicerLvl ( 11.5 th ) = 6 + Train ( 7 ) + Train ( 5 ) 2
Lvl(11th) = 5 + Train(5)
SlicerLvl ( 10.5 th ) = 4 + Train ( 5 ) + Train ( 3 ) 2
Lvl(10th) = 3 + Train(3)
SlicerLvl ( 9.5 th ) = 2 + Train ( 3 ) + Train ( 1 ) 2
Lvl(9th) = 1 + Train(1)
SlicerLvl ( 8.5 th ) = 0 + Train ( 1 ) + Train ( - 1 ) 2
Lvl(8th) = −1 + Train(−1)
SlicerLvl ( 7.5 th ) = - 2 + Train ( - 1 ) + Train ( - 3 ) 2
Lvl(7th) = −3 + Train(−3)
SlicerLvl ( 6.5 th ) = - 4 + Train ( - 3 ) + Train ( - 5 ) 2
Lvl(6th) = −5 + Train(−5)
SlicerLvl ( 5.5 th ) = - 6 + Train ( - 5 ) + Train ( - 7 ) 2
Lvl(5th) = −7 + Train(−7)
SlicerLvl ( 4.5 th ) = - 8 + Train ( - 7 ) + Train ( - 9 ) 2
Lvl(4th) = −9 + Train(−9)
SlicerLvl ( 3.5 th ) = - 10 + Train ( - 9 ) + Train ( - 11 ) 2
Lvl(3rd) = −11 + Train(−11)
SlicerLvl ( 2.5 th ) = - 12 + Train ( - 11 ) + Train ( - 13 ) 2
Lvl(2nd) = −13 + Train(−13)
SlicerLvl ( 1.5 th ) = - 14 + Train ( - 13 ) + Train ( - 15 ) 2
Lvl(lst) = −15 + Train(−15)
Train(−15) = 0
It is noted that the adjustable slicing circuit 140 and the error signal generating circuit 150 of FIG. 1 can jointly function as a slicer which can be implemented independently. The slicer can be applied to any known/self-developed signal receiver as long as such applications are practicable.
It should be noted that people of ordinary skill in the art can selectively use some or all of the features of any embodiment in this specification or selectively use some or all of the features of multiple embodiments in this specification to implement the present invention as long as such implementation is practicable; in other words, the present invention can be carried out flexibly in accordance with the present disclosure.
To sum up, the signal receiver and the slicer of the present disclosure can mitigate the static mismatch error of a far-end DAC.
The aforementioned descriptions represent merely the preferred embodiments of the present invention, without any intention to limit the scope of the present invention thereto. Various equivalent changes, alterations, or modifications based on the claims of the present invention are all consequently viewed as being embraced by the scope of the present invention.

Claims (20)

What is claimed is:
1. A signal receiver capable of mitigating a static mismatch error of a far-end digital-to-analog converter (far-end DAC), the signal receiver comprising:
an analog-front-end (AFE) circuit configured to generate an analog signal according to a received signal originated from the far-end DAC;
an analog-to-digital converter (ADC) configured to generate a digital signal according to the analog signal;
an equalizer circuit configured to generate an input signal according to the digital signal;
an adjustable slicing circuit configured to determine which level of (N+1) signal levels is corresponding to the input signal according to N slicer levels and thereby generate an output signal, and the adjustable slicing circuit further configured to adjust at least a part of the (N+1) signal levels according to an error signal and adjust at least a part of the N slicer levels, wherein the N is an integer greater than two; and
an error signal generating circuit coupled to the adjustable slicing circuit and configured to generate the error signal according to the input signal and output signal.
2. The signal receiver of claim 1, wherein the error signal is equal to a difference between the input signal and the output signal.
3. The signal receiver of claim 1, wherein the adjustable slicing circuit leaves at least two signal levels of the (N+1) signal levels unchanged.
4. The signal receiver of claim 3, wherein the at least two signal levels are an (N+1)th signal level and a first signal level respectively; the (N+1)th signal level is a maximum signal level of the (N+1) signal levels; and the first signal level is a minimum signal level of the (N+1) signal levels.
5. The signal receiver of claim 1, wherein when a level of the output signal is a Kth signal level of the (N+1) signal levels, the adjustable slicing circuit adjusts the Kth signal level according to the error signal and then adjusts at least one target slicer level of the N slicer levels neighboring the Kth signal level according to a Kth cumulative adjustment amount of the Kth signal level; and the K is a positive integer between 1 and (N+1).
6. The signal receiver of claim 5, wherein the Kth cumulative adjustment amount is equal to a current value of the Kth cumulative adjustment amount plus a coefficient multiplied by the error signal.
7. The signal receiver of claim 5, wherein when the level of the output signal is the Kth signal level and the K is less than (N+1), the adjustable slicing circuit adjusts the Kth signal level according to the error signal first, and then adjusts an upper target slicer level of the N slicer levels between the Kth signal level and a (K+1)th signal level of the (N+1) signal levels according to the Kth signal level and the (K+1)th signal level.
8. The signal receiver of claim 7, wherein the adjustable slicing circuit adjusts the upper target slicer level through following calculation: adding up an initial value of the upper target slicer level and an average of the Kth cumulative adjustment amount and a (K+1)th cumulative adjustment amount of the (K+1)th signal level.
9. The signal receiver of claim 5, wherein when the level of the output signal is the Kth signal level and the K is greater than one, the adjustable slicing circuit adjusts the Kth signal level according to the error signal first, and then adjusts a lower target slicer level of the N slicer levels between the Kth signal level and a (K−1)th signal level of the (N+1) signal levels according to the Kth signal level and the (K−1)th signal level.
10. The signal receiver of claim 9, wherein the adjustable slicing circuit adjusts the lower target slicer level through following calculation: adding up an initial value of the lower target slicer level and an average of the Kth cumulative adjustment amount and a (K+1)th cumulative adjustment amount of the (K+1)th signal level.
11. A slicer capable of mitigating a static mismatch error of a far-end digital-to-analog converter (far-end DAC), the slicer comprising:
an adjustable slicing circuit configured to determine which level of (N+1) signal levels is corresponding to an input signal according to N slicer levels and thereby generate an output signal, and the adjustable slicing circuit further configured to adjust at least a part of the (N+1) signal levels according to an error signal and adjust at least a part of the N slicer levels, wherein the input signal is originated from the far-end DAC and the N is an integer greater than two; and
an error signal generating circuit coupled to the adjustable slicing circuit and configured to generate the error signal according to the input signal and output signal.
12. The slicer of claim 11, wherein the error signal is equal to a difference between the input signal and the output signal.
13. The slicer of claim 11, wherein the adjustable slicing circuit leaves an (N+1)th signal level and a first signal level of the (N+1) signal levels unchanged, the (N+1)th signal level is a maximum signal level of the (N+1) signal levels; and the first signal level is a minimum signal level of the (N+1) signal levels.
14. The slicer of claim 11, wherein when a level of the output signal is a Kth signal level of the (N+1) signal levels, the adjustable slicing circuit adjusts the Kth signal level according to the error signal and then adjusts at least one target slicer level of the N slicer levels neighboring the Kth signal level according to a Kth cumulative adjustment amount of the Kth signal level;
and the K is a positive integer between 1 and (N+1).
15. The slicer of claim 14, wherein the Kth cumulative adjustment amount is equal to a current value of the Kth cumulative adjustment amount plus a coefficient multiplied by the error signal.
16. The slicer of claim 14, wherein when the level of the output signal is the Kth signal level, the K is less than (N+1), and the K is greater than one, the adjustable slicing circuit adjusts the Kth signal level according to the error signal, and then adjusts two target slicer levels of the N slicer levels neighboring the Kth signal level according to the Kth cumulative adjustment amount.
17. The slicer of claim 14, wherein when the level of the output signal is the Kth signal level and the K is less than (N+1), the adjustable slicing circuit adjusts the Kth signal level according to the error signal first, and then adjusts an upper target slicer level of the N slicer levels between the Kth signal level and a (K+1)th signal level of the (N+1) signal levels according to the Kth signal level and the (K+1)th signal level.
18. The slicer of claim 17, wherein the adjustable slicing circuit adjusts the upper target slicer level through following calculation: adding up an initial value of the upper target slicer level and an average of the Kth cumulative adjustment amount and a (K+1)th cumulative adjustment amount of the (K+1)th signal level.
19. The slicer of claim 14, wherein when the level of the output signal is the Kth signal level and the K is greater than one, the adjustable slicing circuit adjusts the Kth signal level according to the error signal first, and then adjusts a lower target slicer level of the N slicer levels between the Kth signal level and a (K−1)th signal level of the (N+1) signal levels according to the Kth signal level and the (K−1)th signal level.
20. The slicer of claim 19, wherein the adjustable slicing circuit adjusts the lower target slicer level through following calculation: adding up an initial value of the lower target slicer level and an average of the Kth cumulative adjustment amount and a (K+1)th cumulative adjustment amount of the (K+1)th signal level.
US17/952,584 2021-10-04 2022-09-26 Signal receiver and slicer Active 2043-10-17 US12316362B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW110136938A TWI800938B (en) 2021-10-04 2021-10-04 Signal receiving device and slicing device
TW110136938 2021-10-04

Publications (2)

Publication Number Publication Date
US20230105538A1 US20230105538A1 (en) 2023-04-06
US12316362B2 true US12316362B2 (en) 2025-05-27

Family

ID=85775485

Family Applications (1)

Application Number Title Priority Date Filing Date
US17/952,584 Active 2043-10-17 US12316362B2 (en) 2021-10-04 2022-09-26 Signal receiver and slicer

Country Status (2)

Country Link
US (1) US12316362B2 (en)
TW (1) TWI800938B (en)

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5483289A (en) * 1993-12-22 1996-01-09 Matsushita Electric Industrial Co., Ltd. Data slicing circuit and method
US20050152262A1 (en) * 2004-01-14 2005-07-14 Chen-Chih Huang Echo cancellation device for full duplex communication systems
US20050185603A1 (en) * 2004-02-10 2005-08-25 Chih-Wen Huang Transceiver for full duplex communication systems
US20090269081A1 (en) * 2008-04-23 2009-10-29 Tyco Telecommunications (Us) Inc. Soft Decision Threshold Control in a Signal Receiver Using Soft Decision Error Correction
US20120170735A1 (en) * 2010-12-29 2012-07-05 Realtek Semiconductor Corp. Communication apparatus for rapidly adjusting analog echo cancellation circuit and related echo cancellation method
US20140241405A1 (en) * 2013-02-27 2014-08-28 Realtek Semiconductor Corporation Transceiver and communication method of digital subscriber line
JP2014220647A (en) 2013-05-08 2014-11-20 株式会社半導体理工学研究センター Δς a/d conversion device
US8983091B2 (en) * 2011-08-31 2015-03-17 Realtek Semiconductor Corp. Network signal receiving system and network signal receiving method
US9699009B1 (en) * 2016-06-30 2017-07-04 International Business Machines Corporation Dual-mode non-return-to-zero (NRZ)/ four-level pulse amplitude modulation (PAM4) receiver with digitally enhanced NRZ sensitivity
US9906232B1 (en) * 2017-03-10 2018-02-27 Xilinx, Inc. Resolution programmable SAR ADC
US20210167858A1 (en) * 2016-03-04 2021-06-03 Inphi Corporation Pam4 transceivers for high-speed communication
US11637985B2 (en) * 2019-09-11 2023-04-25 Skyworks Solutions, Inc. System, apparatus and method for providing remote tuner options in a vehicle entertainment system

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5483289A (en) * 1993-12-22 1996-01-09 Matsushita Electric Industrial Co., Ltd. Data slicing circuit and method
US20050152262A1 (en) * 2004-01-14 2005-07-14 Chen-Chih Huang Echo cancellation device for full duplex communication systems
US20050185603A1 (en) * 2004-02-10 2005-08-25 Chih-Wen Huang Transceiver for full duplex communication systems
US20090269081A1 (en) * 2008-04-23 2009-10-29 Tyco Telecommunications (Us) Inc. Soft Decision Threshold Control in a Signal Receiver Using Soft Decision Error Correction
US20120170735A1 (en) * 2010-12-29 2012-07-05 Realtek Semiconductor Corp. Communication apparatus for rapidly adjusting analog echo cancellation circuit and related echo cancellation method
US8983091B2 (en) * 2011-08-31 2015-03-17 Realtek Semiconductor Corp. Network signal receiving system and network signal receiving method
US20140241405A1 (en) * 2013-02-27 2014-08-28 Realtek Semiconductor Corporation Transceiver and communication method of digital subscriber line
JP2014220647A (en) 2013-05-08 2014-11-20 株式会社半導体理工学研究センター Δς a/d conversion device
US20210167858A1 (en) * 2016-03-04 2021-06-03 Inphi Corporation Pam4 transceivers for high-speed communication
US9699009B1 (en) * 2016-06-30 2017-07-04 International Business Machines Corporation Dual-mode non-return-to-zero (NRZ)/ four-level pulse amplitude modulation (PAM4) receiver with digitally enhanced NRZ sensitivity
US9906232B1 (en) * 2017-03-10 2018-02-27 Xilinx, Inc. Resolution programmable SAR ADC
US11637985B2 (en) * 2019-09-11 2023-04-25 Skyworks Solutions, Inc. System, apparatus and method for providing remote tuner options in a vehicle entertainment system

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
1) OA letter of a counterpart TW application (appl. no. 110136938) mailed on Jul. 12, 2022. 2) Summary of the TW OA letter in regard to the TW counterpart application: (1) Claims 1 and 6 are rejected as being unpatentable over the cited reference 1 (US 2009/0269081 A1) in view of the cited reference 2 (US 2021/0167858 A1). (2) Claims 2 and 7 are rejected as being unpatentable over the cited reference 1 in view of the cited reference 2, and further in view of the cited reference (U.S. Pat. No. 5,483,289). (3) Claims 3-5 and 8-10 are allowable.
Ho et al. "U.S. Appl. No. 17/728,178, Digital-to-analog conversion apparatus and method having signal calibration mechanism", filed Apr. 25, 2022, USPTO.
OA letter of a counterpart CN application (appl. no. 202111203386.2) mailed on Jan. 26, 2025.

Also Published As

Publication number Publication date
TWI800938B (en) 2023-05-01
TW202316813A (en) 2023-04-16
US20230105538A1 (en) 2023-04-06

Similar Documents

Publication Publication Date Title
US6731694B2 (en) Isolator eliminator for a linear transmitter
US20200145262A1 (en) Sampler reference level, dc offset, and afe gain adaptation for pam-n receiver
US3659229A (en) System and method for automatic adaptive equalization of communication channels
US8761708B2 (en) Direct conversion receiver and calibration method thereof
KR100856769B1 (en) Multi-stage amplifier and method for correctiing dc offsets
US11888654B2 (en) Offset detector circuit for differential signal generator, receiver, and method of compensating for offset of differential signal generator
US20140103979A1 (en) Method and system for compensating mode conversion over a communications channel
US9608653B2 (en) Method and device for compensating bandwidth mismatches of time interleaved analog to digital converters
EP0047293B1 (en) Adaptive decision level circuit
DE102023001555A1 (en) INL DETECTION AND CALIBRATION FOR PHASE INTERPOLATOR
US12316362B2 (en) Signal receiver and slicer
US20200295974A1 (en) Serial Link Receiver with Improved Bandwidth and Accurate Eye Monitor
US20020143485A1 (en) Equalizer with auto-calibration and self-test
EP0079204B1 (en) Equalizer circuit for use in communication unit
US4201959A (en) Automatic equalization system
EP0379586B1 (en) Signal processor
US11695397B2 (en) Offset circuitry and threshold reference circuitry for a capture flip-flop
US20080205563A1 (en) Digital Filter
US6525577B2 (en) Apparatus and method for reducing skew of a high speed clock signal
CN115987310B (en) Signal receiving device and slicing device
JP2005184794A (en) Automatic gain control device
US9432127B2 (en) Light receiving circuit, optical transceiver, and received output waveform cross point controlling method
JPS5892119A (en) line equalizer
US4727543A (en) Method and apparatus for adjusting a digital equalizing filter
US3537007A (en) Distortion compensating system for use in pulse signal transmission

Legal Events

Date Code Title Description
AS Assignment

Owner name: REALTEK SEMICONDUCTOR CORPORATION, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HO, HSUAN-TING;HUANG, SHIH-HSIUNG;HUANG, LIANG-WEI;REEL/FRAME:061211/0450

Effective date: 20220921

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: AWAITING TC RESP., ISSUE FEE NOT PAID

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STCF Information on status: patent grant

Free format text: PATENTED CASE