US12238987B2 - Display device - Google Patents
Display device Download PDFInfo
- Publication number
- US12238987B2 US12238987B2 US17/496,872 US202117496872A US12238987B2 US 12238987 B2 US12238987 B2 US 12238987B2 US 202117496872 A US202117496872 A US 202117496872A US 12238987 B2 US12238987 B2 US 12238987B2
- Authority
- US
- United States
- Prior art keywords
- power
- line
- path portion
- power path
- touch
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/136286—Wiring, e.g. gate line, drain line
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/441—Interconnections, e.g. scanning lines
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/133305—Flexible substrates, e.g. plastics, organic film
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/13338—Input devices, e.g. touch panels
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/133388—Constructional arrangements; Manufacturing methods with constructional differences between the display region and the peripheral region
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
- G02F1/13452—Conductors connecting driver circuitry and terminals of panels
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1345—Conductors connecting electrodes to cell terminals
- G02F1/13454—Drivers integrated on the active matrix substrate
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/0412—Digitisers structurally integrated in a display
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/0416—Control or interface arrangements specially adapted for digitisers
- G06F3/04164—Connections between sensors and controllers, e.g. routing lines between electrodes and connection pads
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09F—DISPLAYING; ADVERTISING; SIGNS; LABELS OR NAME-PLATES; SEALS
- G09F9/00—Indicating arrangements for variable information in which the information is built-up on a support by selection or combination of individual elements
- G09F9/30—Indicating arrangements for variable information in which the information is built-up on a support by selection or combination of individual elements in which the desired character or characters are formed by combining individual elements
- G09F9/33—Indicating arrangements for variable information in which the information is built-up on a support by selection or combination of individual elements in which the desired character or characters are formed by combining individual elements being semiconductor devices, e.g. diodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/441—Interconnections, e.g. scanning lines
- H10D86/443—Interconnections, e.g. scanning lines adapted for preventing breakage, peeling or short circuiting
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10H—INORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
- H10H29/00—Integrated devices, or assemblies of multiple devices, comprising at least one light-emitting semiconductor element covered by group H10H20/00
- H10H29/10—Integrated devices comprising at least one light-emitting semiconductor component covered by group H10H20/00
- H10H29/14—Integrated devices comprising at least one light-emitting semiconductor component covered by group H10H20/00 comprising multiple light-emitting semiconductor components
- H10H29/142—Two-dimensional arrangements, e.g. asymmetric LED layout
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/131—Interconnections, e.g. wiring lines or terminals
- H10K59/1315—Interconnections, e.g. wiring lines or terminals comprising structures specially adapted for lowering the resistance
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/40—OLEDs integrated with touch screens
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2203/00—Indexing scheme relating to G06F3/00 - G06F3/048
- G06F2203/041—Indexing scheme relating to G06F3/041 - G06F3/045
- G06F2203/04112—Electrode mesh in capacitive digitiser: electrode for touch sensing is formed of a mesh of very fine, normally metallic, interconnected lines that are almost invisible to see. This provides a quite large but transparent electrode surface, without need for ITO or similar transparent conductive material
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/03—Arrangements for converting the position or the displacement of a member into a coded form
- G06F3/041—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means
- G06F3/044—Digitisers, e.g. for touch screens or touch pads, characterised by the transducing means by capacitive means
- G06F3/0448—Details of the electrode shape, e.g. for enhancing the detection of touches, for generating specific electric field shapes, for enhancing display quality
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K2102/00—Constructional details relating to the organic devices covered by this subclass
- H10K2102/301—Details of OLEDs
- H10K2102/311—Flexible OLED
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K59/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic light-emitting element covered by group H10K50/00
- H10K59/10—OLED displays
- H10K59/12—Active-matrix OLED [AMOLED] displays
- H10K59/131—Interconnections, e.g. wiring lines or terminals
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K77/00—Constructional details of devices covered by this subclass and not covered by groups H10K10/80, H10K30/80, H10K50/80 or H10K59/80
- H10K77/10—Substrates, e.g. flexible substrates
- H10K77/111—Flexible substrates
Definitions
- display devices are employed in various electronic devices such as smartphones, digital cameras, laptop computers, navigation devices, and smart televisions.
- a non-display area (or bezel area) except for a display area is minimized to enlarge the display area where pixels or light emission portions for displaying images are disposed.
- the width of a power line in the non-display area (or bezel area) may be reduced.
- electrical resistance in the power line increases and an electric current is concentrated in a bottle-neck portion of the power line, heat may be generated in the power line.
- Embodiments of the invention provide a display device capable of reducing heat generation in a bottle-neck portion of a power line.
- An embodiment of the invention provides a display device including a substrate including a main region including a display area including scan lines, data lines and pixels, and a non-display area adjacent to the display area, and a sub-region including a first area adjacent to the non-display area and a bending area adjacent to the first area, a first power line in the non-display area and the first area of the substrate and to which a first power voltage is applied, and first power connection lines in the bending area of the substrate.
- the first power line includes a first power connection portion in the non-display area, a second power connection portion connected to the first power connection lines, and a first power path portion and a second power path portion between the first power connection portion and the second power connection portion.
- a length of the sub-region in a first direction is smaller than a length of the main region in the first direction.
- the first power path portion is closer to an edge of the sub-region than the second power path portion.
- a width of the first power path portion may be greater than a width of the second power path portion.
- the display device may further include first display power lines in the display area of the substrate.
- the first power connection portion may extend in the first direction, and the first display power lines may extend in a second direction crossing the first direction.
- the display device may further include touch electrodes in the display area of the substrate, and a scan driver in the non-display area of the substrate and configured to apply scan signals to the scan lines.
- a first touch line area including first touch lines connected to first touch electrodes among the touch electrodes, a scan fan-out area including scan fan-out lines connected to the scan driver, and a second touch line area including second touch lines connected to second touch electrodes among the touch electrodes may be between the first power path portion and the second power path portion in the first direction.
- the scan fan-out area may be between the first touch line area and the second touch line area in the first direction.
- the first touch line area may be adjacent to the first power path portion, and the second touch line area may be adjacent to the second power path portion.
- the display device may further include a second power line in the non-display area and the first area of the substrate and to which a second power voltage different from the first power voltage is applied.
- a data fan-out area including data fan-out lines connected to the data lines may be between the second power path portion and the second power line in the first direction.
- the first power line may further include a third power path portion between the first power connection portion and the second power connection portion.
- a width of the first power path portion, a width of the second power path portion, and a width of the third power path portion may be different from each other.
- a width of the first power path portion may be greater than a width of the second power path portion, and a width of the second power path portion may be greater than a width of the third power path portion.
- the first power path portion may be closer to an edge of the substrate than the second power path portion is, and the second power path portion may be closer to the edge of the substrate than the third power path portion.
- a distance between the first power path portion and the second power path portion in the first direction may be smaller than a distance between the second power path portion and the third power path portion in the first direction.
- the display device may further include touch electrodes in the display area of the substrate, and a scan driver in the non-display area of the substrate and configured to apply scan signals to the scan lines.
- a first touch line area including first touch lines connected to some touch electrodes among the touch electrodes, and a scan fan-out area including scan fan-out lines connected to the scan driver may be between the first power path portion and the second power path portion in the first direction.
- a second touch line area including second touch lines connected to some other touch electrodes among the touch electrodes may be between the second power path portion and the third power path portion in the first direction.
- Each of the pixels may include a first active layer of a thin film transistor on the substrate, a first insulating layer on the first active layer, a first gate electrode of the thin film transistor on the first insulating layer, a second insulating layer on the first gate electrode, and a first anode connection electrode on the second insulating layer and electrically connected to the thin film transistor.
- the first power line may be on the second insulating layer, and may include the same material as the first anode connection electrode.
- the display device may further include a first organic layer on the first anode connection electrode and the first power line, a second anode connection electrode on the first organic layer and connected to the first anode connection electrode, and a second organic layer on the second anode connection electrode.
- the first power connection lines may be on the second organic layer.
- An embodiment of the invention provides a display device including scan lines extending in a first direction, data lines extending in a second direction crossing the first direction, pixels respectively connected to the scan lines and the data lines corresponding thereto, a scan driving circuit configured to supply scan signals to the scan lines, scan fan-out lines connected to the scan driving circuit, and a first power line to which the first power voltage is applied.
- the first power line includes a first power connection portion and a second power connection portion, and a first power path portion and a second power path portion between the first power connection portion and the second power connection portion.
- the scan fan-out lines is in a first spacing portion between the first power path portion and the second power path portion.
- FIG. 15 B is a cross-sectional view illustrating an embodiment of a display panel taken along line C-C′ of FIG. 13 ;
- “About” or “approximately” as used herein is inclusive of the stated value and means within an acceptable range of deviation for the particular value as determined by one of ordinary skill in the art, considering the measurement in question and the error associated with measurement of the particular quantity (i.e., the limitations of the measurement system). For example, “about” can mean within one or more standard deviations, or within ⁇ 30%, 20%, 10% or 5% of the stated value.
- the second area A 2 is a planar area at which display pads DP and the display driving circuit 200 are disposed.
- the display driving circuit 200 may be attached to driving pads of the second area A 2 using a low-resistance high-reliability material such as self-assembly anisotropic conductive paste (SAP) or an anisotropic conductive film.
- the circuit board 300 may be attached to the display pads DP of the display panel 100 at the second area A 2 using a low-resistance high-reliability material such as SAP or an anisotropic conductive film.
- One side of the second area A 2 may be in contact with the bending area BA.
- the pixel PX includes a driving transistor DT, a light emitting element LEL, switch elements, and a capacitor C 1 as shown in FIG. 5 A .
- the switch elements include first to sixth transistors ST 1 , ST 2 , ST 3 , ST 4 , ST 5 , and ST 6 .
- the light emitting element LEL emits light by the driving current.
- a light emission amount of the light emitting element LEL may be proportional to the driving current.
- the pixel PX may further include a seventh transistor ST 7 as depicted in FIG. 5 B .
- An active layer of the seventh transistor ST 7 may be formed of polysilicon.
- the gate electrode of the fourth transistor ST 4 and a gate electrode of the seventh transistor ST 7 may be connected to a bias scan line GBL. Since the fourth transistor ST 4 and the seventh transistor ST 7 are configured as the P-type MOSFETs, they may be turned on when a scan signal of a gate low voltage is applied to the bias scan line GBL.
- the second electrode of the fourth transistor ST 4 is connected to the second initialization voltage line VAIL to which the second initialization voltage is applied, and the first electrode of the seventh transistor ST 7 is the driving voltage to which the driving voltage is applied. It may be connected to the wiring VOBSL.
- the driving voltage may have a plurality of voltage levels. That is, the driving voltage may be a variable driving voltage.
- FIG. 6 illustrates first to fourth emission portions EA 1 , EA 2 , EA 3 and EA 4 of the display area DA, driving electrodes TE, and sensing electrodes RE.
- a mutual capacitance type touch driving method is employed, using two types of touch electrodes, that is, the driving electrodes TE and the sensing electrodes RE to detect or sense a contact or touch (e.g., external input) to the display panel 100 .
- FIG. 6 illustrates two sensing electrodes RE adjacent in the first direction (X-axis direction) and two driving electrodes TE adjacent in the second direction (Y-axis direction).
- the driving electrodes TE and the sensing electrodes RE may be electrically separated from each other.
- the driving electrodes TE and the sensing electrodes RE may be arranged in a same layer of the display panel 100 to be separated from each other in the same layer.
- the driving electrodes TE and the sensing electrodes RE may have a gap therebetween in a direction along a substrate.
- the sensing electrodes RE may be electrically connected to each other in the first direction (X-axis direction).
- the driving electrodes TE may be electrically connected to each other in the second direction (Y-axis direction).
- the driving electrodes TE adjacent in the second direction (Y-axis direction) may be connected via a respective connection portion BE among a plurality of connection portions BE.
- the sensing electrodes RE may be connected to sensing lines, and the driving electrodes TE may be connected to driving lines.
- the sensing lines and the driving lines may be referred to as touch lines (see FIG. 13 ) generically.
- the driving electrodes TE, the sensing electrodes RE and the connection portions BE may be formed to have a mesh structure or a net structure in a plan view.
- the mesh structure may be defined by solid portions of the various elements which are spaced apart from each other to define an opening between adjacent solid portions.
- connection portions BE may be formed in a layer different from the layer in which the driving and sensing electrodes TE and RE are formed, and may be connected to the driving electrodes TE via a respective first sensor contact hole TCNT 1 among a plurality of first sensor contact holes TCNT 1 .
- One end of each of the connection portions BE may be connected via the first sensor contact holes TCNT 1 to any one of the driving electrodes TE adjacent to each other in the second direction (Y-axis direction).
- the other end of each of the connection portions BE may be connected via a respective first sensor contact hole TCNT 1 among the plurality of the first sensor contact holes TCNT 1 to another one of the driving electrodes TE adjacent to each other in the second direction (Y-axis direction).
- connection portions BE may overlap the sensing electrodes RE in the third direction (Z-axis direction). Since the connection portions BE may be formed in a layer different from the layer where the driving and sensing electrodes TE and RE are formed, although overlapping the sensing electrodes RE in the third direction (Z-axis direction), the connection portions BE may be electrically separated from the sensing electrodes RE. As being in a same layer, elements may be respective patterns or portions of a same material layer. As being in different layers, elements may be patterns or portions of different material layers, respectively.
- the display area DA may include the plurality of emission portions EA 1 , EA 2 , EA 3 and EA 4 for displaying images.
- Each of the emission portions EA 1 to EA 4 may be defined as a planar area from which the light emitting element LEL of FIG. 6 emits light.
- the display area DA may include the first to fourth emission portions EA 1 to EA 4 .
- the first emission portion EA 1 may refer to an area (e.g., planar area) of the light emitting element LEL (see FIG. 5 A ) which emits first light
- the second emission portion EA 2 may refer to an area of the light emitting element LEL (see FIG. 5 A ) which emits second light
- the third emission portion EA 3 may refer to an area of the light emitting element LEL (see FIG. 5 A ) which emits third light
- the fourth emission portion EA 4 may refer to an area of the light emitting element LEL (see FIG. 5 A ) which emits fourth light.
- the first emission portion EAT, the second emission portion EA 2 , the third emission portion EA 3 , and the fourth emission portion EA 4 may emit different color lights. It may also be possible for two of the first emission portion EA 1 , the second emission portion EA 2 , the third emission portion EA 3 , and the fourth emission portion EA 4 to emit the same color light. In an embodiment, for example, the first emission portion EAT may emit red light, the second and fourth emission portions EA 2 and EA 4 may emit green light, and the third emission portion EA 3 may emit blue light.
- the first emission portion EA 1 , the second emission portion EA 2 , the third emission portion EA 3 , and the fourth emission portion EA 4 may each have a shape of a quadrangle such as a rhombus in a plan view
- the present disclosure is not limited thereto.
- the first emission portion EAT, the second emission portion EA 2 , the third emission portion EA 3 , and the fourth emission portion EA 4 may each have a shape of a polygon other than a quadrangle, a circle, or an ellipse in a plan view.
- the present disclosure is not limited thereto.
- the emission portions EAT to EA 4 may not overlap the driving electrodes TE, the sensing electrodes RE and the connection portions BE in the third direction (Z-axis direction).
- reduction of luminance of the lights which might be caused when the lights emitted from the emission portions EAT to EA 4 are blocked by the driving electrodes TE, the sensing electrodes RE and the connection portions BE, can be prevented or reduced.
- FIG. 7 is a cross-sectional view illustrating an embodiment of the display panel 100 taken along line A-A′ of FIG. 6 .
- each pixel PX may include a first thin film transistor TFT 1 , a second thin film transistor TFT 2 , and a light emitting element LEL.
- the first thin film transistor TFT 1 may be the sixth transistor ST 6 of FIG. 5 A
- the second thin film transistor TFT 2 may be the first transistor STT or the third transistor ST 3 of FIG. 5 A . That is, FIG. 7 illustrates only some of the driving transistors DT and the first to sixth transistors ST 1 to ST 6 of FIG. 5 A , for the simplicity of illustration.
- a first barrier layer BF 1 may be disposed on a first substrate SUB 1
- a second substrate SUB 2 may be disposed on the first barrier layer BF 1
- a second barrier layer BF 2 may be disposed on the second substrate SUB 2 .
- Each of the first substrate SUB 1 and the second substrate SUB 2 may be made of or include an insulating material such as polymer resin or the like.
- the first substrate SUB 1 and the second substrate SUB 2 may be made of polyimide.
- Each of the first substrate SUB 1 and the second substrate SUB 2 may be a flexible substrate which can be bent, folded and rolled.
- Each of the first barrier layer BF 1 and the second barrier layer BF 2 is a layer for protecting a thin film transistor of a thin film transistor layer and a light emitting layer 172 as a respective pattern of a light emitting element layer from moisture permeating through the first substrate SUB 1 and the second substrate SUB 2 which are susceptible to moisture permeation.
- Each of the first barrier layer BF 1 and the second barrier layer BF 2 may be formed of a plurality of inorganic layers that are alternately stacked.
- each of the first barrier layer BF 1 and the second barrier layer BF 2 may be formed of multiple layers in which one or more inorganic layers of a silicon nitride layer, a silicon oxynitride layer, a silicon oxide layer, a titanium oxide layer and an aluminum oxide layer are alternately stacked.
- the first thin film transistor TFT 1 and the second thin film transistor TFT 2 may be disposed on the second barrier layer BF 2 .
- the first thin film transistor TFT 1 may include a first active layer ACT 1 , a first gate electrode G 1 , a first source electrode S 1 , and a first drain electrode D 1 .
- the second thin film transistor TFT 2 may include a second active layer ACT 2 , a second gate electrode G 2 , a second source electrode S 2 , and a second drain electrode D 2 .
- the first active layer ACT 1 , the first source electrode S 1 and the first drain electrode D 1 of the first thin film transistor TFT 1 may be disposed on a buffer layer (not shown).
- the first active layer ACT 1 may include a silicon semiconductor such as polycrystalline silicon, monocrystalline silicon, low-temperature polycrystalline silicon, and amorphous silicon.
- the first source electrode S 1 and the first drain electrode D 1 may be formed by doping a silicon semiconductor with ions or impurities to have conductivity.
- the first active layer ACT 1 may overlap the first gate electrode G 1 in the third direction (Z-axis direction) which is the thickness direction of the first substrate SUB 1 and the second substrate SUB 2 , and the first source electrode S 1 and the first drain electrode D 1 may not overlap the first gate electrode G 1 in the third direction (Z-axis direction).
- a first gate insulating layer 130 may be disposed on the first active layer ACT 1 , the first source electrode S 1 and the first drain electrode D 1 of the first thin film transistor TFT 1 .
- the first gate insulating layer 130 may be formed of an inorganic layer, for example, a silicon nitride layer, a silicon oxynitride layer, a silicon oxide layer, a titanium oxide layer, or an aluminum oxide layer.
- the first gate electrode G 1 of the first thin film transistor TFT 1 and a first capacitor electrode CAE 1 may be disposed on the first gate insulating layer 130 .
- the first gate electrode G 1 may overlap the first active layer ACT 1 in the third direction (Z-axis direction).
- the first capacitor electrode CAE 1 may overlap a second capacitor electrode CAE 2 in the third direction (Z-axis direction) to face the second capacitor electrode CAE 2 .
- the first gate electrode G 1 may be formed as a single layer or multiple layers made of any one of molybdenum (Mo), aluminum (Al), chromium (Cr), gold (Au), titanium (Ti), nickel (Ni), neodymium (Nd) and copper (Cu) or an alloy thereof.
- a first interlayer insulating layer 141 may be disposed on the first gate electrode G 1 and the first capacitor electrode CAE 1 .
- the first interlayer insulating layer 141 may be formed of an inorganic layer, for example, a silicon nitride layer, a silicon oxynitride layer, a silicon oxide layer, a titanium oxide layer, or an aluminum oxide layer.
- the second capacitor electrode CAE 2 may be disposed on the first interlayer insulating layer 141 . Since the first interlayer insulating layer 141 has a predetermined permittivity, a capacitor may be formed by the first and second capacitor electrodes CAE 1 and CAE 2 and the first interlayer insulating layer 141 which is disposed between the first and second capacitor electrodes CAE 1 and CAE 2 .
- the second capacitor electrode CAE 2 may be formed as a single layer or multiple layers made of any one of molybdenum (Mo), aluminum (Al), chromium (Cr), gold (Au), titanium (Ti), nickel (Ni), neodymium (Nd) and copper (Cu) or an alloy thereof.
- a second interlayer insulating layer 142 may be disposed on the second capacitor electrode CAE 2 .
- the second interlayer insulating layer 142 may be formed of an inorganic layer, for example, a silicon nitride layer, a silicon oxynitride layer, a silicon oxide layer, a titanium oxide layer, or an aluminum oxide layer.
- the second interlayer insulating layer 142 may include a plurality of inorganic layers, and may be larger in thickness than the first interlayer insulating layer 141 in the third direction (Z-axis direction).
- the second active layer ACT 2 , the second source electrode S 2 and the second drain electrode D 2 of the second thin film transistor TFT 2 may be disposed on the second interlayer insulating layer 142 .
- the second active layer ACT 2 may include an oxide semiconductor.
- the second source electrode S 2 and the second drain electrode D 2 may be formed by doping an oxide semiconductor with ions or impurities to have conductivity.
- the second active layer ACT 2 may overlap the second gate electrode G 2 in the third direction (Z-axis direction), whereas the second source electrode S 2 and the second drain electrode D 2 may not overlap the second electrode G 2 in the third direction (Z-axis direction).
- a second gate insulating layer 131 may be disposed on the second active layer ACT 2 , the second source electrode S 2 , and the second drain electrode D 2 of the second thin film transistor TFT 2 .
- the second gate insulating layer 131 may be disposed under the second gate electrode G 2 .
- the second gate insulating layer 131 may be formed of an inorganic layer, for example, a silicon nitride layer, a silicon oxynitride layer, a silicon oxide layer, a titanium oxide layer, or an aluminum oxide layer.
- the second gate electrode G 2 of the second thin film transistor TFT 2 may be disposed on the second gate insulating layer 131 .
- the second gate electrode G 2 may overlap the second active layer ACT 2 in the third direction (Z-axis direction).
- the second gate electrode G 2 may be formed as a single layer or multiple layers made of any one of molybdenum (Mo), aluminum (Al), chromium (Cr), gold (Au), titanium (Ti), nickel (Ni), neodymium (Nd) and copper (Cu) or an alloy thereof.
- connection portion BE may be formed of a single layer containing molybdenum (Mo), titanium (Ti), copper (Cu), or aluminum (Al), or may be formed to have a stacked structure (Ti/Al/Ti) of aluminum and titanium, a stacked structure (ITO/Al/ITO) of aluminum and indium tin oxide (ITO), an Ag—Pd—Cu (APC) alloy, or a stacked structure (ITO/APC/ITO) of APC alloy and ITO.
- Mo molybdenum
- Ti titanium
- Cu copper
- Al aluminum
- connection portion BE may be formed of a single layer containing molybdenum (Mo), titanium (Ti), copper (Cu), or aluminum (Al), or may be formed to have a stacked structure (Ti/Al/Ti) of aluminum and titanium, a stacked structure (ITO/Al/ITO) of aluminum and indium tin oxide (ITO), an Ag—Pd—Cu (APC) alloy,
- FIG. 8 and FIG. 9 illustrate, for the sake of simple description, the first power line VSL, the second power line VDL, first power connection lines VSCL, first power pad lines VSPL, first power connection holes VSH 1 , second power connection lines VDCL, second power pad lines VDPL, second power connection holes VDH 1 , first display power lines DSL, and second display power lines DDL.
- the first display power lines DSL and the second display power lines DDL may be disposed in the display area DA.
- the first display power lines DSL and the second display power lines DDL may extend in the second direction (Y-axis direction).
- the first display power lines DSL may be connected to the first power line VSL
- the second display power lines DDL may be connected to the second power line VDL.
- the first display power lines DSL and the second display power lines DDL enable more uniform application of a first power voltage and a second power voltage to the pixels PX of the display area DA.
- the first display power lines DSL and the second display power lines DDL may be arranged in a mesh shape (or net shape) in the display area DA.
- the first display power lines DSL and the second display power lines DDL may be disposed in different layers, and may intersect with each other in the plan view.
- the first power line VSL may be connected to the first display power lines DSL in the non-display area NDA, and connected to the first power connection lines VSCL in the first area A 1 .
- the first power line VSL may be disposed in the non-display area NDA at the lower side and the left side of the display panel 100 and the corner where the lower side and the left side meet. Further, the first power line VSL may be disposed in the non-display area NDA at the lower side and the right side of the display panel 100 and the corner where the lower side and the right side meet.
- the second power line VDL may be connected to the second display power lines DDL in the non-display area NDA, and connected to the second power connection lines VDCL in the first area A 1 .
- the second power line VDL may be disposed in the non-display area NDA at the lower side of the display panel 100 .
- the first power connection lines VSCL may be disposed in the bending area BA, and the first power pad lines VSPL may be disposed in the second area A 2 .
- Each of the first power connection lines VSCL may be connected to the first power pad line VSPL through the first power connection hole VSH 1 .
- Each of the first power connection lines VSCL may be connected to the first power line VSL through a third power connection hole VSH 2 (see FIG. 13 ).
- Each of the first power pad lines VSPL may be electrically connected to the display driving circuit 200 .
- the first power voltage of the display driving circuit 200 can be supplied to the first power line VSL through the first power pad lines VSPL and the first power connection lines VSCL. That is, the first power line VSL receives the first power voltage and transmits a first power voltage to the pixel PX.
- the second power connection lines VDCL may be disposed in the bending area BA, and the second power pad lines VDPL may be disposed in the second area A 2 .
- Each of the second power connection lines VDCL may be connected to the second power pad line VDPL through the second power connection hole VDH 1 .
- Each of the second power connection lines VDCL may be connected to the first power line VSL through a fourth power connection hole VDH 2 (see FIG. 13 ).
- Each of the second power pad lines VDPL may be electrically connected to the display driving circuit 200 .
- the second power voltage of the display driving circuit 200 can be supplied to the second power line VDL through the second power pad lines VDPL and the second power connection lines VDCL.
- the first power line VSL may include, as illustrated in FIG. 9 , a first power connection portion VSC 1 and a second power connection portion VSC 2 .
- the first power connection portion VSC 1 may extend in the first direction (X-axis direction) in the non-display area NDA at the lower side of the display panel 100 .
- the first power connection portion VSC 1 may be connected to the first display power lines DSL.
- the second power connection portion VSC 2 may extend from the first power connection portion VSC 1 in the second direction (Y-axis direction) in the first area A 1 and the non-display area NDA at the lower side of the display panel 100 .
- the second power connection portion VSC 2 may be connected to the first power connection lines VSCL.
- the first power connection portion VSC 1 and the second power connection portion VSC 2 may be directly connected to each other to provide the first power line VSL as a unitary element.
- the upper side of the second power connection portion VSC 2 may be connected to the lower side of the first power connection portion VSC 1 .
- the right side of the second power connection portion VSC 2 and the right side of the first power connection portion VSC 1 may be arranged side by side.
- the side of the second power connection portion VSC 2 and the side of the first power connection portion VSC 1 may be aligned with each other.
- An electrical current may flow through the first power line VSL in a current direction.
- the current direction may correspond to a direction in which a major dimension of the first power line VSL is extended.
- a major dimension of the first power connection portion VSC 1 may extend along the first direction and a major dimension of the second power connection portion VSC 2 may extend along the second direction.
- Respective widths of the first power line VSL may cross the current direction, such as being taken in a direction perpendicular to the current direction. Referring to FIG. 9 , a first width W 1 of the first power connection portion VSC 1 may be smaller than a second width W 2 of the second power connection portion VSC 2 .
- the planar area of the first power line VSL is also reduced, which in turn results in reduction of the first width W 1 of the first power connection portion VSC 1 of the first power line VSL in the non-display area NDA.
- a region between the second power connection portion VSC 2 and a corner area CS where the left side and the lower side of the main region MA meet may be a current concentration area CCA having a very small width in the second direction.
- the current concentration area CCA of the first power line VSL may occupy the most of the first power connection portion VSC 1 .
- an added current ACUR which is the sum of a first electric current CUR 1 of the first power connection portion VSC 1 and a second electric current CUR 2 of the first display power line DSL, may flow.
- FIG. 10 is an enlarged plan view illustrating an embodiment of a non-display area NDA of a display panel 100 corresponding to area A of FIG. 2 .
- FIG. 11 is an enlarged plan view showing in detail an embodiment of a first power line VSL of area B- 2 of FIG. 10 .
- FIGS. 10 and 11 is different from the embodiment shown in FIGS. 8 and 9 in that a first power line VSL thereof includes a plurality of power path portions VPC 1 and VPC 2 .
- a first power line VSL thereof includes a plurality of power path portions VPC 1 and VPC 2 .
- redundant parts of the description with reference to FIGS. 8 and 9 will be omitted.
- the first power line VSL may include a first power connection portion VSC 1 , a second power connection portion VSC 2 , the first power path portion VPC 1 , and the second power path portion VPC 2 .
- the first power connection portion VSC 1 may extend in the first direction (X-axis direction) in a non-display area NDA at the lower side of a display panel 100 .
- the first power connection portion VSC 1 may be connected to first display power lines DSL.
- the second power connection portion VSC 2 may extend in the first direction (X-axis direction) in the first area A 1 and the non-display area NDA at the lower side of the display panel 100 .
- the second power connection portion VSC 2 may be connected to first power connection lines VSCL.
- the first power path portion VPC 1 and the second power path portion VPC 2 may be disposed between the first power connection portion VSC 1 and the second power connection portion VSC 2 .
- the first power path portion VPC 1 and the second power path portion VPC 2 may connect the first power connection portion VSC 1 and the second power connection portion VSC 2 to each other.
- the first power path portion VPC 1 and the second power path portion VPC 2 may each extend in the second direction (Y-axis direction).
- the first power path portion VPC 1 may be disposed closer to the outer edge of a sub-region SBA or closer to the corner area CS than the second power path portion VPC 2 .
- the plurality of power path portions VPC 1 and VPC 2 are disposed between the first power connection portion VSC 1 and the second power connection portion VSC 2 , and as the first power path portion VPC 1 is disposed adjacent to the outer edge of the sub-region SBA, an electric current concentrated in a current concentration area CCA of the first power line VSL can be flowed to the second power connection portion VSC 2 through the first power path portion VPC 1 .
- the planar area of the current concentration area CCA of the first power line VSL can be reduced. That is, a region in the first power line VSL between the first power path portion VPC 1 and a corner area CS where the left side and the lower side of a main region MA meet may be the current concentration area CCA having a very small width.
- planar area of the current concentration area CCA of the first power line VSL may be reduced if the first power path portion VPC 1 is located adjacent to the edge of the sub-region SBA.
- additional wires may not be disposed between the first power path portion VPC 1 and the edge of the sub-region SBA. That is, the wire located closest to the edge of the sub-region SBA may be the first power path portion VPC 1 of the first power line VSL.
- the third width W 3 of the first power path portion VPC 1 which is closer to the corner area CS may be set to be larger than the fourth width W 4 of the second power path portion VPC 2 .
- the sum of the third width W 3 of the first power path portion VPC 1 and the fourth width W 4 of the second power path portion VPC 2 may be substantially equal to the second width W 2 of the second power connection portion VPC 2 shown in FIG. 9 .
- a spacing portion ES may be provided between the first power path portion VPC 1 and the second power path portion VPC 2 in the first direction (X-axis direction).
- the spacing portion ES may be defined as a planar area where the first power line VSL is not disposed. That is, each of the plurality of power path portions VPC 1 and VPC 2 , the first power connection portion VSC 1 and the second power connection portion VSC 2 may be solid portions of the first power line VSL spaced apart from each other to define the spacing portion ES.
- Touch lines and scan fan-out lines SFL connected to a first scan driver SDC 1 may be disposed in the spacing portion ES, and detailed description thereof will be made later with reference to FIG. 13 .
- FIG. 12 is an enlarged plan view illustrating an embodiment of a non-display area NDA of a display panel 100 corresponding to area A in FIG. 2 .
- FIG. 12 is different from the embodiment of FIG. 10 in that a second power line VDL is disposed in a non-display area NDA, along the lower edge of a display area DA.
- a second power line VDL is disposed in a non-display area NDA, along the lower edge of a display area DA.
- first display power lines DSL may be omitted in the display area DA, and second display power lines DDL may be disposed therein.
- the second display power lines DDL may extend from the second power line VDL in the second direction (Y-axis direction).
- a first power line VSL may be disposed under the second power line VDL.
- the second power line VDL may be disposed between the display area DA and the first power line VSL at the lower side of the display area DA.
- the second display power lines DDL allow a second power voltage to be applied to pixels PX in the display area DA more uniformly.
- FIG. 13 is an enlarged plan view illustrating first touch lines TL 1 , scan fan-out lines SFL, second touch lines TL 2 , data fan-out lines DFL, a first power line VSL, and a second power line VDL.
- first touch lines TL 1 , scan fan-out lines SFL, second touch lines TL 2 , data fan-out lines DFL, the first power line VSL, and the second power line VDL may be arranged in the first area A 1 .
- the first touch lines TL 1 , the scan fan-out lines SFL, and the second touch lines TL 2 may overlap the second power connection portion VSC 2 of the first power line VSL in the first area A 1 . Further, in the first area A 1 , the first touch lines TL 1 , the scan fan-out lines SFL and the second touch lines TL 2 may be arranged along the first direction (X-axis direction) in the spacing portion ES between the first power path portion VPC 1 and the second power path portion VPC 2 .
- the overlap area between the first power line VSL and the first touch lines TL 1 , the overlap area between the first power line VSL and the scan fan-out lines SFL, and the overlap area between the first power line VSL and the second touch lines TL 2 can be minimized due to the spacing portion ES. Therefore, parasitic capacitance between the first power line VSL and the first touch lines TL 1 , parasitic capacitance between the first power line VSL and the scan fan-out lines SFL, and parasitic capacitance between the first power line VSL and the second touch lines TL 2 can be minimized due to the spacing portion ES where a solid portion of the first power line VSL is excluded. Hence, influence upon the first power voltage of the first power line VSL from the first touch lines TL 1 , the scan fan-out lines SFL and the second touch lines TL 2 can be reduced.
- the first touch lines TL 1 may be defined as touch lines connected to first touch electrodes, among a plurality of touch electrodes including the driving electrodes TE and the sensing electrodes RE shown in FIG. 6 .
- the second touch lines TL 2 may be defined as touch lines connected to second touch electrodes, among the plurality touch electrodes including the driving electrodes TE and the sensing electrodes RE shown in FIG. 6 .
- the first touch line TL 1 may be defined as a touch line connected to the driving electrode TE as a first touch electrode
- the second touch line TL 2 may be defined as a touch line connected to the sensing electrode RE as a second touch electrode.
- the first touch line TL 1 may be defined as a touch line connected to the sensing electrode RE
- the second touch line TL 2 may be defined as a touch line connected to the driving electrode TE
- the first touch line TL 1 may be defined as a touch line connected to any one of the driving electrodes TE
- the second touch line TL 2 may be defined as a touch line connected to another one of the driving electrodes TE
- the first touch line TL 1 may be defined as a touch line connected to any one of the sensing electrodes RE
- the second touch line TL 2 may be defined as a touch line connected to another one of the sensing electrodes RE.
- a region where the first touch lines TL 1 are arranged may be defined as a first touch line area TLA 1
- a region where the scan fan-out lines SFL are arranged may be defined as a scan fan-out area SFA
- a region where the second touch lines TL 2 are arranged may be defined as a second touch line area TLA 2
- a region where the data fan-out lines DFL are arranged may be defined as a data fan-out area DLA.
- the first touch line area TLA 1 , the scan fan-out area SFA and the second touch line area TLA 2 may be arranged in order along the first direction (X-axis direction).
- the scan fan-out area SFA may be disposed between the first touch line area TLA 1 and the second touch line area TLA 2 in the first direction (X-axis direction).
- the data fan-out area DLA may include data fan-out lines DFL connected to the data lines of the display area DA.
- the data fan-out lines DFL may overlap the second power line VDL in the first area A 1 .
- the data fan-out lines DFL may not overlap the first power line VSL in the first area A 1 , that is, may be spaced apart from the first power line VSL.
- the data fan-out lines DFL may be disposed between the second power path portion VPC 2 of the first power line VSL and the second power line VDL in the first direction (X-axis direction).
- First touch connection lines TCL 1 , the scan connection lines SCL, second touch connection lines TCL 2 , data connection lines DCL, the first power connection lines VSCL, and the second power connection lines VDCL may be arranged in the bending area BA.
- First touch pad lines TPL 1 , the scan pad lines SPL, second touch pad lines TPL 2 , data pad lines DPL, the first power pad lines VSPL, and the second power pad lines VDPL may be arranged in the second area A 2 .
- the first touch connection line TCL 1 may be connected to the first touch line TL 1 and the first touch pad line TPL 1 corresponding thereto.
- the first touch connection line TCL 1 may be connected to the first touch pad line TPL 1 corresponding thereto through a first touch connection hole TCH 1 in the second area A 2 .
- the first touch connection line TCL 1 may be connected to the first touch line TL 1 corresponding thereto through a second touch connection hole TCH 2 in the first area A 1 .
- the scan connection line SCL may be connected to the scan fan-out line SFL and the scan pad line SPL corresponding thereto.
- the scan fan-out line SFL may include a first scan fan-out line SFL 1 together with a second scan fan-out line SFL 2 which overlap each other in the third direction (Z-axis direction).
- the scan pad line SPL may include a first scan pad line SPL 1 and a second scan pad line SPL 2 which overlap each other in the third direction (Z-axis direction).
- the scan connection line SCL may be connected to the first scan pad line SPL 1 corresponding thereto through a first scan connection hole SCH 1 in the second area A 2 .
- the first scan pad line SPL 1 may be connected to the second scan pad line SPL 2 corresponding thereto through a scan pad hole SPH in the second area A 2 .
- the scan connection line SCL may be connected to the first scan fan-out line SFL 1 corresponding thereto through a second scan connection hole SCH 2 in the first area A 1 .
- the first scan fan-out line SFL 1 may be connected to the second scan fan-out line SFL 2 corresponding thereto through a scan fan-out hole SFH.
- the first power connection line VSCL may be connected to the second power connection portion VSC 2 of the first power line VSL and the first power pad line VSPL corresponding thereto.
- the first power connection line VSCL may be connected to the first power pad line VSPL corresponding thereto through the first power connection hole VSH 1 in the second area A 2 .
- the first power line connection line VSCL may be connected to the second power connection portion VSC 2 of the first power line VSL through the third power connection hole VSH 2 in the first area A 1 .
- the second power connection line VDCL may be connected to the second power line VDL and the second power pad line VDPL corresponding thereto.
- the second power connection line VDCL may be connected to the second power pad line VDPL corresponding thereto through the second power connection hole VDH 1 in the second area A 2 .
- the second power connection line VDCL may be connected to the second power line VDL through the fourth power connection hole VDH 2 in the first area A 1 .
- the first touch connection line TCL 1 may be disposed on the second organic layer 180 , and the first touch line TL 1 and the first touch pad line TPL 1 may be disposed on the bank 190 .
- the first touch connection line TCL 1 may include substantially the same material as the third anode connection electrode ANDE 3 shown in FIG. 7 .
- the first touch line TL 1 and the first touch pad line TPL 1 may include substantially the same material as the driving electrodes TE and the sensing electrodes RE shown in FIG. 7 .
- each of the first touch connection hole TCH 1 and the second touch connection hole TCH 2 may be a hole formed through the third organic layer 181 and the bank 190 to allow the first touch connection line TCL 1 to be exposed therethrough.
- the first gate insulating layer 130 , the first interlayer insulating layer 141 , the second interlayer insulating layer 142 , the second gate insulating layer 131 , and the third interlayer insulating layer 150 may be eliminated at the bending area BA to prevent formation of a crack in the bending area BA.
- the first organic layer 160 , the second organic layer 180 , the third organic layer 181 , and the bank 190 may be disposed in the bending area BA.
- FIGS. 14 A and 14 B exemplarily illustrate the second barrier layer BF 2 disposed in the bending area BA, however, the second barrier layer BF 2 may be eliminated from the bending area BA to prevent formation of a crack in the bending area BA. Moreover, the bank 190 may be omitted from the first area A 1 , the second area A 2 and the bending area BA.
- the second touch line TL 2 , the second touch connection line TCL 2 , the second touch pad line TPL 2 , the third touch connection hole TCH 3 , and the fourth touch connection hole TCH 4 illustrated in FIG. 13 are substantially the same as the first touch line TL 1 , the first touch connection line TCL 1 , the first touch pad line TPL 1 , the first touch connection hole TCH 1 , and the second touch connection hole TCH 2 described with reference to FIGS. 14 A and 14 B , redundant description thereof will be omitted.
- FIG. 15 A is a cross-sectional view illustrating an embodiment of a display panel 100 taken along line C-C′ of FIG. 13 .
- FIG. 15 B is a cross-sectional view illustrating an embodiment of a display panel 100 taken along line C-C′ of FIG. 13 .
- the first scan fan-out line SFL 1 and the first scan pad line SPL 1 may be disposed on the first interlayer insulating layer 141
- the second scan fan-out line SFL 2 and the second scan pad line SPL 2 may be disposed on the first gate insulating layer 130
- the first scan fan-out line SFL 1 and the first scan pad line SPL 1 may include the same material as the second capacitor electrode CAE 2
- the second scan fan-out line SFL 2 and the second scan pad line SPL 2 may include the same material as the first capacitor electrode CAE 1 and the first gate electrode G 1 of the first thin film transistor TFT 1
- the scan fan-out hole SFH and the scan pad hole SPH may be holes formed through the first interlayer insulating layer 141 .
- the scan connection line SCL may be disposed on the second organic layer 180 .
- the scan connection line SCL may include substantially the same material as the third anode connection electrode ANDE 3 shown in FIG. 7 .
- each of the first scan connection hole SCH 1 and the second scan connection hole SCH 2 may be a hole formed through the second gate insulating layer 131 , the third interlayer insulating layer 150 , the first organic layer 160 , and the second organic layer 180 .
- the scan connection line SCL may be disposed on the first organic layer 160 , as depicted in FIG. 15 B .
- the scan connection line SCL may include substantially the same material as the second anode connection electrode ANDE 2 shown in FIG. 7 .
- each of the first scan connection hole SCH 1 and the second scan connection hole SCH 2 may be a hole formed through the second gate insulating layer 131 , the third interlayer insulating layer 150 , and the first organic layer 160 .
- FIG. 16 A is a cross-sectional view illustrating an embodiment of a display panel 100 taken along line D-D′ of FIG. 13 .
- FIG. 16 B is a cross-sectional view illustrating an embodiment of a display panel 100 taken along line D-D′ of FIG. 13 .
- the first power line VSL and the first power pad lines VSPL may be disposed on the third interlayer insulating layer 150 .
- the first power line VSL and the first power pad lines VSPL may include the same material as the first anode connection electrode ANDE 1 , the first connection electrode BE 1 , and the second connection electrode BE 2 shown in FIG. 7 .
- the first power line VSL may include a first sub power line (not shown) disposed on the first organic layer 160 and a second sub power line (not shown) disposed on the third interlayer insulating layer 150 to reduce electrical resistance.
- each of the first power pad lines VSPL may include a first sub power pad line disposed on the first organic layer 160 and a second sub power pad line disposed on the third interlayer insulating layer 150 .
- the first power connection line VSCL may be disposed on the second organic layer 180 .
- the first power connection line VSCL may include substantially the same material as the third anode connection electrode ANDE 3 shown in FIG. 7 .
- each of the first power connection hole VSH 1 and the third power connection hole VSH 2 may be a hole formed through the first organic layer 160 and the second organic layer 180 .
- the first power connection line VSCL may be disposed on the first organic layer 160 .
- the first power connection line VSCL may include substantially the same material as the second anode connection electrode ANDE 2 shown in FIG. 7 .
- each of the first power connection hole VSH 1 and the third power connection hole VSH 2 may be a hole formed through the first organic layer 160 .
- the second power line VDL, the second power connection line VDCL, the second power pad line VDPL, the second power connection hole VDH 1 , and the fourth power connection hole VDH 2 are substantially the same as the first power line VSL, the first power connection line VSCL, the first power pad line VSPL, the first power connection hole VSH 1 , and the third power connection hole VSH 2 described with reference to FIG. 16 A , redundant description thereof will be omitted.
- FIG. 17 A is a cross-sectional view illustrating an embodiment of a display panel 100 taken along line E-E′ of FIG. 13 .
- FIG. 17 B is a cross-sectional view illustrating an embodiment of a display panel 100 taken along line E-E′ of FIG. 13 .
- the data fan-out lines DFL may include first data fan-out lines DFL 1 disposed on the first gate insulating layer 130 , and second data fan-out lines DFL 2 disposed on the first interlayer insulating layer 141 .
- the first data fan-out lines DFL 1 and the second data fan-out lines DFL 2 may be arranged alternately in the first direction (X-axis direction).
- the data pad lines DPL may include first data pad lines DPL 1 disposed on the first gate insulating layer 130 , and second data pad lines DPL 2 disposed on the first interlayer insulating layer 141 .
- the first data pad lines DPL 1 and the second data pad lines DPL 2 may be arranged alternately in the first direction (X-axis direction).
- the data connection line DCL may be disposed on the second organic layer 180 .
- the data connection line DCL may include substantially the same material as the third anode connection electrode ANDE 3 shown in FIG. 7 .
- each of the first data connection hole DCH 1 connected to the second data fan-out line DFL 2 and the second data connection hole DCH 2 connected to the second data pad line DPL 2 may be a hole formed through the second interlayer insulating layer 142 , the second gate insulating layer 131 , the third interlayer insulating layer 150 , the first organic layer 160 , and the second organic layer 180 .
- each of the first data connection hole DCH 1 connected to the first data fan-out line DFL 1 and the second data connection hole DCH 2 connected to the first data pad line DPL 1 may be a hole formed through the first interlayer insulating layer 141 , the second interlayer insulating layer 142 , the second gate insulating layer 131 , the third interlayer insulating layer 150 , the first organic layer 160 , and the second organic layer 180 .
- the data connection line DCL may be disposed on the first organic layer 160 .
- the data connection line DCL may include substantially the same material as the second anode connection electrode ANDE 2 shown in FIG. 7 .
- each of the first data connection hole DCH 1 connected to the second data fan-out line DFL 2 and the second data connection hole DCH 2 connected to the second data pad line DPL 2 may be a hole formed through the second interlayer insulating layer 142 , the second gate insulating layer 131 , the third interlayer insulating layer 150 , and the first organic layer 160 .
- each of the first data connection hole DCH 1 connected to the first data fan-out line DFL 1 and the second data connection hole DCH 2 connected to the first data pad line DPL 1 may be a hole formed through the first interlayer insulating layer 141 , the second interlayer insulating layer 142 , the second gate insulating layer 131 , the third interlayer insulating layer 150 , and the first organic layer 160 .
- FIG. 18 is an enlarged plan view illustrating a non-display area NDA of a display panel 100 corresponding to area A in FIG. 2 .
- FIG. 19 is an enlarged plan view showing in detail a first power line VSL of area B- 3 of FIG. 18 .
- Embodiment shown in FIGS. 18 and 19 are different from the embodiment of FIGS. 10 and 11 in that a first power line VSL includes three power path portions VPC 1 , VPC 2 , and VPC 3 .
- a first power line VSL includes three power path portions VPC 1 , VPC 2 , and VPC 3 .
- redundant parts of the description with reference to FIGS. 10 and 11 will be omitted.
- the first power line VSL may include a first power connection portion VSC 1 , a second power connection portion VSC 2 , a first power path portion VPC 1 , a second power path portion VPC 2 , and a third power path portion VPC 3 .
- first power connection portion VSC 1 and the second power connection portion VSC 2 are substantially the same as described with reference to FIGS. 10 and 11 , redundant description thereof will be omitted here.
- the first power path portion VPC 1 , the second power path portion VPC 2 , and the third power path portion VPC 3 may be disposed between the first power connection portion VSC 1 and the second power connection portion VSC 2 .
- the first power path portion VPC 1 , the second power path portion VPC 2 , and the third power path portion VPC 3 may extend in the second direction (Y-axis direction).
- the first power path portion VPC 1 may be disposed closer to the edge of a display panel 100 than the second power path portion VPC 2 is, and the second power path portion VPC 2 may be disposed closer to the edge of the display panel 100 than the third power path portion VPC 3 .
- an electric current concentrated to a current concentration area CCA of the first power line VSL may be allowed to flow to the second power connection portion VSC 2 through the second power path portion VPC 2 and the third power path portion VPC 3 as well as the first power path portion VPC 1 .
- the area of the current concentration area CCA of the first power line VSL can be reduced.
- the amount of heat generated in the current concentration area CCA of the first power line VSL can be reduced.
- degradation of pixels PX in a display area DA adjacent to the first power line VSL can be reduced.
- a third width W 3 ′ of the first power path portion VPC 1 may be larger than a fourth width W 4 ′ of the second power path portion VPC 2
- the fourth width W 4 ′ of the second power path portion VPC 2 may be larger than a fifth width W 5 ′ of the third power path portion VPC 3
- the ratio between the third width W 3 ′ of the first power path portion VPC 1 , the fourth width W 4 ′ of the second power path portion VPC 2 , and the fifth width W 5 ′ of the third power path portion VPC 3 may be about 5:3:2.
- the magnitude of a first added current ACUR 1 passing through the first power path portion VPC 1 may be larger than the magnitude of a second added current ACUR 2 passing through the second power path portion VPC 2
- the magnitude of the second added current ACUR 2 may be larger than a third added current ACUR 3 passing through the third power path portion VPC 3
- the embodiment of the present disclosure is not limited thereto, and the third width W 3 ′ of the first power path portion VPC 1 may be equal to or smaller than the fourth width W 4 ′ of the second power path portion VPC 2
- the fourth width W 4 ′ of the second power path portion VPC 2 may be equal to or smaller than the fifth width W 5 ′ of the third power path portion VPC 3 .
- the sum of the third width W 3 ′ of the first power path portion VPC 1 , the fourth width W 4 ′ of the second power path portion VPC 2 , and the fifth width W 5 ′ of the third power path portion VPC 3 may be substantially equal to the second width W 2 of the second power connection portion VPC 2 shown in FIG. 9 .
- a first spacing portion ES 1 (e.g., first opening) may be provided between the first power path portion VPC 1 and the second power path portion VPC 2 in the first direction (X-axis direction), and a second spacing portion ES 2 (e.g., second opening) may be provided between the second power path portion VPC 2 and the third power path portion VPC 3 in the first direction (X-axis direction).
- the first spacing portion ES 1 and the second spacing portion ES 2 may be planar areas where the first power line VSL is not disposed (e.g., solid portions of the first power line VSL omitted).
- a sixth width W 6 ′ of the first spacing portion ES 1 may be smaller than a seventh width W 7 ′ of the second spacing portion ES 2 . If the sixth width W 6 ′ of the first spacing portion ES 1 is small, the second power connection portion VPC 2 may be disposed adjacent to the edge of a sub-region SBA. Thus, an electric current concentrated to a current concentration area CCA of the first power line VSL may be allowed to flow to the second power connection portion VSC 2 through the second power connection portion VPC 2 . Thus, since the concentration of the electric current in the current concentration area CCA of the first power line VSL can be reduced, the temperature of the current concentration area CCA of the first power line VSL can be further reduced. Therefore, degradation of pixels PX in a display area DA adjacent to the first power line VSL can be reduced.
- the sixth width W 6 ′ between the first power path portion VPC 1 and the second power path portion VPC 2 in the first direction (X-axis direction) may be smaller than the seventh width W 7 ′ between the second power path portion VPC 2 and the third power path portion VPC 3 in the first direction (X-axis direction). Accordingly, the number of wires at the first spacing portion ES 1 may be less than the number of wires at the second spacing portion ES 2 .
- the sixth width W 6 ′ of the first spacing portion ES 1 represents the length of the first spacing portion ES 1 in the first direction (X-axis direction)
- the seventh width W 7 ′ of the second spacing portion ES 2 represents the length of the second spacing portion ES 2 in the first direction (X-axis direction).
- First touch lines TL 1 and scan fan-out lines SFL connected to a first scan driver SDC 1 may be disposed in the first spacing portion ES 1
- second touch lines TL 2 may be arranged in the second spacing portion ES 2 . A detailed description thereof will be given later with reference to FIG. 20 .
- FIG. 20 is an enlarged plan view illustrating an embodiment of first touch lines TL 1 , scan fan-out lines SFL, second touch lines TL 2 , data fan-out lines DFL, a first power line VSL, and a second power line VDL.
- FIG. 20 is different from the embodiment of FIG. 13 in that first touch lines TL 1 and scan fan-out lines SFL are disposed in a first spacing portion ES 1 , whereas second touch lines TL 2 are disposed in a second spacing portion ES 2 .
- first touch lines TL 1 and scan fan-out lines SFL are disposed in a first spacing portion ES 1
- second touch lines TL 2 are disposed in a second spacing portion ES 2 .
- the overlap area between a first power line VSL and first touch lines TL 1 , and the overlap area between the first power line VSL and scan fan-out lines SFL can be minimized due to the first spacing portion ES 1 .
- the overlap area between the first power line VSL and second power lines TL 2 can be minimized due to the second spacing portion ES 2 .
- parasitic capacitance between the first power line VSL and the first touch lines TL 1 , and parasitic capacitance between the first power line VSL and the scan fan-out lines SFL can be minimized due to the first spacing portion ES 1 .
- parasitic capacitance between the first power line VSL and the second touch lines TL 2 can be minimized due to the second spacing portion ES 2 .
- influence upon a first power voltage of the first power line VSL from the first touch lines TL 1 the scan fan-out lines SFL and the second touch lines TL 2 can be reduced.
- a first touch line area TLA 1 and a scan fan-out area SFA may be arranged in the first direction (X-axis direction).
- the first touch line area TLA 1 may be disposed closer to the edge of a display panel 100 than the scan fan-out area SFA.
- FIG. 21 is an enlarged plan view illustrating an embodiment of a non-display area NDA of a display panel 100 corresponding to area A in FIG. 2 .
- FIG. 22 is an enlarged plan view showing in detail an embodiment of a first power line VSL of area B- 4 of FIG. 21 .
- FIGS. 21 and 22 are different from the embodiment of FIGS. 8 and 9 in that a second width W 2 ′ of a second connection portion VSC 2 of a first power line VSL is enlarged.
- a second width W 2 ′ of a second connection portion VSC 2 of a first power line VSL is enlarged.
- FIG. 23 is an enlarged plan view illustrating first touch lines TL 1 , scan fan-out lines SFL, second touch lines TL 2 , data fan-out lines DFL, a first power line VSL, and a second power line VDL.
- a third line width LW 3 of each of second touch lines TL 2 , a second line width LW 2 of each of scan fan-out lines SFL, and a first line width LW 1 of each of first touch lines TL 1 which do not overlap a second power connection portion VSC 2 in the third direction (Z-axis direction) can be minimized.
- the first line width LW 1 of each of the first touch lines TL 1 , the second line width LW 2 of each of the scan fan-out lines SFL, and the third line width LW 3 of each of the second touch lines TL 2 may be smaller than the fourth width LW 4 of each of the data fan-out lines DFL.
- the length of a first touch line area TLA 1 in the first direction (X-axis direction), the length of a scan fan-out area SFA in the first direction (X-axis direction), and the length of a second touch line area TLA 2 in the first direction (X-axis direction) can be reduced. Therefore, the second width W 2 ′ of the second power connection portion VSC 2 can be enlarged as much as the length of the first touch line area TLA 1 in the first direction (X-axis direction) and the length of the second touch line area TLA 2 in the first direction (X-axis direction) are reduced.
- the second width W 2 ′ of the second power connection portion VSC 2 can be enlarged by reducing the distance between the first touch lines TL 1 in the first direction (X-axis direction), the distance between the scan fan-out lines SFL in the first direction (X-axis direction), and the distance between the second touch lines TL 2 in the first direction (X-axis direction).
- the distance between the first touch lines TL 1 in the first direction (X-axis direction), the distance between the scan fan-out lines SFL in the first direction (X-axis direction), and the distance between the second touch lines TL 2 in the first direction (X-axis direction) may be smaller than the distance between the data fan-out lines DFL in the first direction (X-axis direction).
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Nonlinear Science (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Optics & Photonics (AREA)
- Mathematical Physics (AREA)
- General Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Human Computer Interaction (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Computer Hardware Design (AREA)
- Computer Networks & Wireless Communication (AREA)
Abstract
Description
| TABLE 1 | |||
| Ratio of width of first power | Maximum temperature | ||
| path portion VPC1 to width | (degrees Celsius ° C.) | ||
| of second power path | of current concentration | ||
| portion VPC2 | area CCA | ||
| Non-existence of | 36.6° C. | ||
| first power path portion VPC1 | |||
| (Embodiment of FIGS. 8 and 9) | |||
| 1:2.5 | 35.4° C. | ||
| 1:1 | 35.4° C. | ||
| 2:1 | 35.3° C. | ||
| 3:1 | 35.1° C. | ||
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US19/023,878 US20250169307A1 (en) | 2021-04-05 | 2025-01-16 | Display device |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020210043727A KR20220138514A (en) | 2021-04-05 | 2021-04-05 | Display device |
| KR10-2021-0043727 | 2021-04-05 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US19/023,878 Continuation US20250169307A1 (en) | 2021-04-05 | 2025-01-16 | Display device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20220320248A1 US20220320248A1 (en) | 2022-10-06 |
| US12238987B2 true US12238987B2 (en) | 2025-02-25 |
Family
ID=80933343
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/496,872 Active 2042-02-04 US12238987B2 (en) | 2021-04-05 | 2021-10-08 | Display device |
| US19/023,878 Pending US20250169307A1 (en) | 2021-04-05 | 2025-01-16 | Display device |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US19/023,878 Pending US20250169307A1 (en) | 2021-04-05 | 2025-01-16 | Display device |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US12238987B2 (en) |
| EP (1) | EP4071816B1 (en) |
| KR (1) | KR20220138514A (en) |
| CN (2) | CN218456645U (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20250107238A1 (en) * | 2023-09-27 | 2025-03-27 | Samsung Display Co., Ltd. | Display device |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20250117944A (en) | 2024-01-29 | 2025-08-05 | 엘지디스플레이 주식회사 | Display apparatus |
| CN121192094A (en) * | 2024-06-14 | 2025-12-23 | 瑞利光智能股份有限公司 | Stacked light emitting device |
Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20160011250A (en) | 2014-07-21 | 2016-02-01 | 엘지디스플레이 주식회사 | Display device of decentralized power supply |
| US20200110497A1 (en) * | 2018-10-05 | 2020-04-09 | Samsung Display Co., Ltd. | Display device |
| US10651263B2 (en) | 2016-09-19 | 2020-05-12 | Samsung Display Co., Ltd. | Display device |
| US10739892B2 (en) | 2017-11-30 | 2020-08-11 | Samsung Display Co., Ltd. | Display apparatus |
| KR20200105141A (en) | 2019-02-28 | 2020-09-07 | 한국유리공업 주식회사 | Transparent display |
| US10863323B1 (en) | 2020-07-28 | 2020-12-08 | Bandwidth, Inc. | Techniques for correlating delivery receipt messages in a communications network |
| EP3767613A1 (en) | 2019-07-17 | 2021-01-20 | Samsung Display Co., Ltd. | Display device |
| US20210083037A1 (en) | 2019-09-18 | 2021-03-18 | Samsung Display Co., Ltd. | Display device |
| KR20210106065A (en) | 2020-02-19 | 2021-08-30 | 삼성디스플레이 주식회사 | Display apparatus |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10763323B2 (en) * | 2018-06-22 | 2020-09-01 | Apple Inc. | Power and data routing structures for organic light-emitting diode displays |
-
2021
- 2021-04-05 KR KR1020210043727A patent/KR20220138514A/en active Pending
- 2021-10-08 US US17/496,872 patent/US12238987B2/en active Active
-
2022
- 2022-03-24 EP EP22164011.3A patent/EP4071816B1/en active Active
- 2022-03-25 CN CN202220669036.9U patent/CN218456645U/en active Active
- 2022-03-25 CN CN202210303988.3A patent/CN115207034A/en active Pending
-
2025
- 2025-01-16 US US19/023,878 patent/US20250169307A1/en active Pending
Patent Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20160011250A (en) | 2014-07-21 | 2016-02-01 | 엘지디스플레이 주식회사 | Display device of decentralized power supply |
| US10651263B2 (en) | 2016-09-19 | 2020-05-12 | Samsung Display Co., Ltd. | Display device |
| US10739892B2 (en) | 2017-11-30 | 2020-08-11 | Samsung Display Co., Ltd. | Display apparatus |
| US20200110497A1 (en) * | 2018-10-05 | 2020-04-09 | Samsung Display Co., Ltd. | Display device |
| KR20200105141A (en) | 2019-02-28 | 2020-09-07 | 한국유리공업 주식회사 | Transparent display |
| EP3767613A1 (en) | 2019-07-17 | 2021-01-20 | Samsung Display Co., Ltd. | Display device |
| US20210083037A1 (en) | 2019-09-18 | 2021-03-18 | Samsung Display Co., Ltd. | Display device |
| KR20210106065A (en) | 2020-02-19 | 2021-08-30 | 삼성디스플레이 주식회사 | Display apparatus |
| US10863323B1 (en) | 2020-07-28 | 2020-12-08 | Bandwidth, Inc. | Techniques for correlating delivery receipt messages in a communications network |
Non-Patent Citations (1)
| Title |
|---|
| European Search Report for European Patent Application No. 22164011.3 dated Sep. 9, 2022. |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20250107238A1 (en) * | 2023-09-27 | 2025-03-27 | Samsung Display Co., Ltd. | Display device |
| US12513992B2 (en) * | 2023-09-27 | 2025-12-30 | Samsung Display Co., Ltd. | Display device |
Also Published As
| Publication number | Publication date |
|---|---|
| US20250169307A1 (en) | 2025-05-22 |
| CN218456645U (en) | 2023-02-07 |
| US20220320248A1 (en) | 2022-10-06 |
| EP4071816A1 (en) | 2022-10-12 |
| CN115207034A (en) | 2022-10-18 |
| EP4071816B1 (en) | 2025-04-30 |
| KR20220138514A (en) | 2022-10-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20250169307A1 (en) | Display device | |
| KR20210041150A (en) | Display device | |
| US11335273B2 (en) | Display device containing indium | |
| US20230397462A1 (en) | Display device | |
| US12426456B2 (en) | Display device | |
| US12022699B2 (en) | Display device with alternating fan-out lines | |
| US12324322B2 (en) | Method for manufacturing display device including second interlayer insulating layer overlapping active layer of driving transistor and not overlapping active layer of switching transistor | |
| US20230189590A1 (en) | Display device | |
| US11910672B2 (en) | Display device including a touch line connected to touch electrodes that overlaps a power supply line | |
| US12520698B2 (en) | Display device | |
| US12399594B2 (en) | Touch sensing unit and display device including the same | |
| US12490604B2 (en) | Display device | |
| US11856812B2 (en) | Display device | |
| US11764231B2 (en) | Display device and method for manufacturing the same | |
| US20230225178A1 (en) | Display device | |
| US12388052B2 (en) | Display device | |
| US20240099087A1 (en) | Display device | |
| US20250063904A1 (en) | Display device | |
| US20240122041A1 (en) | Display device and method of manufacturing the same | |
| CN120787077A (en) | Display device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SAMSUNG DISPLAY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BANG, KI HO;CHO, SEUNG HWAN;CHOI, WON SUK;SIGNING DATES FROM 20210928 TO 20210930;REEL/FRAME:057758/0262 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |