US12149841B2 - Selectively multi-sampled pixel array - Google Patents
Selectively multi-sampled pixel array Download PDFInfo
- Publication number
- US12149841B2 US12149841B2 US17/897,134 US202217897134A US12149841B2 US 12149841 B2 US12149841 B2 US 12149841B2 US 202217897134 A US202217897134 A US 202217897134A US 12149841 B2 US12149841 B2 US 12149841B2
- Authority
- US
- United States
- Prior art keywords
- pixel
- voltage
- digital
- output
- voltage range
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 238000009792 diffusion process Methods 0.000 claims description 29
- 238000003384 imaging method Methods 0.000 claims description 17
- 238000000034 method Methods 0.000 claims description 14
- 238000012546 transfer Methods 0.000 claims description 14
- 238000005070 sampling Methods 0.000 abstract description 52
- 230000000875 corresponding effect Effects 0.000 description 18
- 230000004044 response Effects 0.000 description 13
- 238000012545 processing Methods 0.000 description 11
- 230000000630 rising effect Effects 0.000 description 7
- 230000007704 transition Effects 0.000 description 7
- 230000002596 correlated effect Effects 0.000 description 6
- 230000001419 dependent effect Effects 0.000 description 6
- 239000003990 capacitor Substances 0.000 description 5
- 238000010606 normalization Methods 0.000 description 5
- 238000006243 chemical reaction Methods 0.000 description 4
- 230000000694 effects Effects 0.000 description 4
- 230000001186 cumulative effect Effects 0.000 description 3
- 230000010354 integration Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 238000013139 quantization Methods 0.000 description 3
- 238000003860 storage Methods 0.000 description 3
- 238000012935 Averaging Methods 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 230000003542 behavioural effect Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 239000000470 constituent Substances 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- 230000014509 gene expression Effects 0.000 description 2
- 238000002360 preparation method Methods 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 238000004904 shortening Methods 0.000 description 2
- 230000011664 signaling Effects 0.000 description 2
- 230000009885 systemic effect Effects 0.000 description 2
- 108010076504 Protein Sorting Signals Proteins 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 230000001174 ascending effect Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 238000007664 blowing Methods 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000004590 computer program Methods 0.000 description 1
- 238000011960 computer-aided design Methods 0.000 description 1
- 230000001276 controlling effect Effects 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000005286 illumination Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000001902 propagating effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/50—Control of the SSIS exposure
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/40—Extracting pixel data from image sensors by controlling scanning circuits, e.g. by modifying the number of pixels sampled or to be sampled
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/50—Control of the SSIS exposure
- H04N25/53—Control of the integration time
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/50—Control of the SSIS exposure
- H04N25/57—Control of the dynamic range
- H04N25/59—Control of the dynamic range by controlling the amount of charge storable in the pixel, e.g. modification of the charge conversion ratio of the floating node capacitance
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/60—Noise processing, e.g. detecting, correcting, reducing or removing noise
- H04N25/616—Noise processing, e.g. detecting, correcting, reducing or removing noise involving a correlated sampling function, e.g. correlated double sampling [CDS] or triple sampling
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/60—Noise processing, e.g. detecting, correcting, reducing or removing noise
- H04N25/65—Noise processing, e.g. detecting, correcting, reducing or removing noise applied to reset noise, e.g. KTC noise related to CMOS structures by techniques other than CDS
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/709—Circuitry for control of the power supply
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/766—Addressed sensors, e.g. MOS or CMOS sensors comprising control or output lines used for a plurality of functions, e.g. for pixel output, driving, reset or power
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/77—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/78—Readout circuits for addressed sensors, e.g. output amplifiers or A/D converters
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/60—Noise processing, e.g. detecting, correcting, reducing or removing noise
- H04N25/618—Noise processing, e.g. detecting, correcting, reducing or removing noise for random or high-frequency noise
Definitions
- the disclosure herein relates to high performance imaging integrated circuits (ICs).
- FIG. 1 illustrates an embodiment of a luminance-driven correlated multi-sampling (CMS) integrated-circuit image sensor
- FIG. 2 illustrates an exemplary pixel readout flow implemented by the row and column controllers of FIG. 1 ;
- FIG. 3 illustrates an alternative correlated multi-sampling sequence in which one or both of the reset-level and signal-level pixel outputs are multi-sampled in response to successive rising-slope and falling-slope voltage ramps, eliminating the ramp-reset delay;
- FIG. 4 illustrates an exemplary excerpt of the column control circuitry and per-pixel readout circuitry within an embodiment of the FIG. 1 CMS image sensor revised to implement dual-slope analog-to-digital (A/D) conversion;
- FIG. 5 illustrates a digital-to-analog converter (DAC) implementation of the ramp generator shown in FIG. 4 , the DAC converting a linear count output into a stair-step voltage ramp; and
- DAC digital-to-analog converter
- FIG. 6 illustrates exemplary linear ramp generator, finite state machine and per-pixel readout circuit embodiments that implement a linear dual-slope voltage ramp and provide for per-column count generation.
- integrated-circuit imagers selectively multi-sample pixel array outputs according to luminance level indicated by an initial sample, avoiding the additional power/time required for multi-sampling in high-luminance, shot-noise-dominated conditions and, conversely, multi-sampling in readout-noise-dominated low-luminance conditions.
- a full-range initial sample and one or more conditional fractional-range samples are executed by single-slope analog-to-digital converter (SSADC) that generates corresponding full-range and provisory fractional-range reference ramps (ramp signals compared with pixel output to ascertain digital value corresponding to point of signal crossover or equality) with the latter requiring a relatively shorter minimum-to-maximum ramp time (i.e., by virtue of lower max-level luminance and thus fractional/compressed/compacted range) so that total pixel readout time, from first sample to last, is reduced for all luminance levels (i.e., as compared to unconditional execution of multiple full-range ramps).
- SSADC single-slope analog-to-digital converter
- the pixel reset level effected by resetting a capacitive floating diffusion node coupled to the gate of a source-follower output transistor—is itself multi-sampled in a sequence of fractional-range (reset-range) sampling operations followed by intra-pixel charge transfer (e.g., from photodetection element to floating diffusion node) and then the full-range and conditional fractional-range (low-luminance-range) sampling operations.
- all low-amplitude pixel output signals including reset-level outputs and low-luminance signal-level outputs (i.e., “signal-level output” referring pixel output after photocharge transfer from photodetector to floating diffusion node) are multi-sampled to reduce readout circuit noise (collectively, 1/f noise, thermal noise, etc.), whereas the additional power/delay of image-level multi-sampling is avoided in higher luminance conditions where photon shot noise dominates.
- correlated multi-sampled (CMS) pixel values are finalized in the digital domain as the difference between either (i) the single full-range sample and averaged reset-range samples where the full-range sample indicates a luminance level beyond a predetermined (or adaptively-generated or programmed) luminance threshold, or (ii) averaged low-luminance-range samples (optionally including the full-range sample) and averaged reset-range samples where the full-range sample indicates an under-threshold luminance level.
- the multiple reset-level samples may be averaged in the analog domain and then digitized prior to subtraction with respect to digitized full-range or averaged low-luminance-range samples (i.e., averaged reset samples serving as minuend or subtrahend), or even analog-domain subtracted with respect to analog full-range or analog-averaged low-luminance-range samples.
- Total pixel-output sampling time is further reduced in other CMS image sensor embodiments through dual-slope analog-to-digital conversion—digitizing a given pixel output signal successively (multi-sampling) in response to alternating rising and falling reference-ramp polarities, thus avoiding the time delay otherwise required for reference-ramp reset (i.e., resetting ramp generator output from ending level to starting level following each of multiple single-slope analog-to-digital conversions).
- Normalization circuitry may be provided in various dual-slope ADC embodiments to cancel slope-polarity-dependent offsets in sampled pixel values.
- FIG. 1 illustrates an embodiment of a high-speed CMS imaging IC 100 having a pixel array 101 , row control circuitry 103 , column control circuitry 105 and column readout circuitry 107 , the latter implemented at least in part by a bank of column amplifiers 109 , single-slope ADC circuits 111 (SSADCs), digital processing block 113 (e.g., including a static random access memory (SRAM) data store), and data interface 115 .
- SSADCs single-slope ADC circuits 111
- SRAM static random access memory
- each exposure interval or image frame
- individual pixels 130 within each column of pixel array 101 are selected in a row-wise sequence (e.g., row-scan) to drive a corresponding column output line 131 over a respective row readout interval, with the rows of pixels being selected one after another to effect a rolling-shutter row-readout (i.e., all pixels in a given row enabled by row controller to drive their respective column output lines concurrently during a respective row readout interval).
- a rolling-shutter row-readout i.e., all pixels in a given row enabled by row controller to drive their respective column output lines concurrently during a respective row readout interval.
- individual pixels 130 within row/column array 101 are implemented by four-transistor (4T) active pixels each having a photodiode (PD), transfer gate (TG), floating diffusion node (FD), source follower transistor (SF), read-select transistor (RS) and reset transistor (RST) as shown at 132 .
- row controller 103 asserts a row-select signal to switch on the read-select transistors within all constituent pixels of the selected row and thereby conductively couple, within each individual pixel 130 , the source terminal of the source follower transistor to column output line 131 .
- the column output line is biased by a steady-state bias current (e.g., generated by biasing circuitry within the column readout block, not specifically shown) to effect a nominally fixed gate-to-source voltage within each of the source-follower transistors of the selected row of pixels such that changes in the source-follower gate voltage (i.e., the floating-diffusion voltage) yield proportional voltage changes at the source-follower source terminal (i.e., the SF source voltage “follows” the SF gate voltage) and thus respective voltage-mode signals on column output lines 131 that change in proportion to the voltage on the in-pixel floating diffusion nodes of the subject pixels.
- a steady-state bias current e.g., generated by biasing circuitry within the column readout block, not specifically shown
- the pixel output signals driven onto respective column lines 131 are amplified within programmable gain amplifiers 133 (collectively forming a PGA bank) to yield amplified pixels signals that are digitized within downstream circuitry.
- a bank of per-column comparators 135 and SRAM latch circuits 137 cooperate to latch respective count values corresponding to voltage levels of the amplified pixel signals—the comparators 135 comparing each PGA output (amplified pixel output signal) with the output of a voltage-ramp generator 151 (i.e., within column controller 105 ) and generating, in response, a comparator output that transitions at the point of voltage level cross-over (e.g., when the voltage ramp from generator 151 rises above the pixel output level in the case of a rising-slope voltage ramp), and the SRAM latch elements 137 latching a corresponding count value (sequenced by a counter 153 ) in response to the comparator output transition.
- the comparators 135 comparing each PGA output (amplified pixel output signal) with the output of a voltage-ramp generator 151 (i.e., within column controller 105 ) and generating, in response, a comparator output that transitions at the point of voltage level
- the SRAM latch 137 for each pixel output column will capture—as a digitized sample of the amplified pixel output signal—a count value corresponding to the ramp voltage level at the point of cross-over with respect to the amplified pixel output signal.
- the floating-diffusion node (FD) within each pixel of a selected row is precharged to a reset voltage level (i.e., row controller briefly switching on reset transistor to precharge the floating diffusion to V DD or other reset voltage) before transitioning, in response to photocharge transfer, to a “signal-level” voltage (i.e., row controller briefly switching on transfer gate to enable photocharge accumulated within photodiode/photodetector during preceding exposure interval to be conductively transferred to the floating diffusion node).
- a reset voltage level i.e., row controller briefly switching on reset transistor to precharge the floating diffusion to V DD or other reset voltage
- a “signal-level” voltage i.e., row controller briefly switching on transfer gate to enable photocharge accumulated within photodiode/photodetector during preceding exposure interval to be conductively transferred to the floating diffusion node.
- pixel output signals corresponding to both the reset-level and the signal-level of the floating diffusion are captured within the column-readout circuitry and differenced (one subtracted from the other) to yield a correlated double-sampled (CDS) readout. Accordingly, when executed in the digital domain,
- CDS readout requires two digital sampling operations (two ADC operations) per pixel readout and thus two voltage ramps per pixel readout in the FIG. 1 SSADC—one for the reset-level output and another for the signal-level output.
- CMS correlated multi-sampling
- N the number of samples of a given pixel output signal level
- the SSADC voltage-ramp count is multiplied by the multi-sampling factor, expanding the per-row readout time (and overall array scan time) accordingly and thereby lowering the peak frame rate of the image sensor.
- CMS image sensor 100 samples signal-level pixel outputs in a solitary full-range SSADC operation, continuing to obtain additional signal-level samples only where the initial full-range sample indicates below-threshold luminance (e.g., below a luminance threshold at which multi-sample averaging provides appreciable noise reduction) and, in that case, with one or more relatively brief SSADC ramps that quantize only the under-threshold output range (with some added tolerance).
- FIG. 1 illustrates an example of this strategic sampling arrangement at 170 , multi-sampling the reset-level output at 171 with a fractional reset-range SSADC ramp (repeated N times) that spans the nominal reset-level output plus a statistical tolerance (e.g., predetermined or programmable number of standard deviations above nominal reset-level output) and then, after charge transfer, mono-sampling the full-range signal-level output at 173 (SSADC ramp extending from zero-reference to peak/maximum ramp level), and then, where all signal-level outputs within the subject pixel row fall below the luminance threshold ( 174 ), obtaining one or more additional low-range signal-level samples at 175 with respective fractional low-luminance-range SSADC ramps that span the under-threshold luminance range plus a tolerance.
- a statistical tolerance e.g., predetermined or programmable number of standard deviations above nominal reset-level output
- conditional signal-level multi-sampling (with tri-level ramping for the reset-range, peak-range and low-luminance-range sampling) is managed by a finite state machine or other control circuitry implemented within column controller 105 .
- a finite state machine (FSM) 155 receives the full-range SSADC samples from SRAM latches 137 and a pre-programmed digital luminance threshold and optional tolerance value from programmable register 157 to enable distinction between high and low luminance conditions.
- FSM finite state machine
- the FSM issues a sequence of reset and enable signals (“rst,” “en”) to cycle the ramp generator and counter through one or more additional low-luminance (fractional) SSADC ramps.
- the FSM asserts the reset signal following completion of the full-range ramp, resetting the ramp generator and the counter to a baseline (e.g., zero) level, and then asserts the enable signal to enable ramp generator 151 and counter 153 to concurrently generate a ramped voltage output and incrementing count value, respectively (e.g., the counter being clocked by a clock signal, not specifically shown), the latter being supplied to both SRAM latch elements 137 and 155 .
- the FSM Upon detecting a count output from counter 153 corresponding to the maximum count for the low-luminance quantization range (e.g., the low-luminance maximum count being programmed within register 157 and output therefrom to FSM 155 ), the FSM lowers the enable signal to conclude the low-luminance SSADC operation, optionally resetting and repeating the low-luminance SSADC control sequence a number of additional times according to a predetermined or programmed multi-sampling factor.
- the maximum count for the low-luminance quantization range e.g., the low-luminance maximum count being programmed within register 157 and output therefrom to FSM 155
- the FSM lowers the enable signal to conclude the low-luminance SSADC operation, optionally resetting and repeating the low-luminance SSADC control sequence a number of additional times according to a predetermined or programmed multi-sampling factor.
- signal-level sampling is implemented over a substantially shorter time interval than conventional full-ramp multi-sampling—either skipping the signal-level multi-sampling entirely where the initial mono-sampled full-ramp SSADC indicates over-threshold luminance, or compacting the signal-level multi-sampling into a substantially shorter interval by virtue of the lowered low-luminance ramp termination point.
- FIG. 2 illustrates an exemplary pixel readout flow implemented by the FIG. 1 row and column controllers.
- the reset-level pixel output is multi-sampled (multiple reset-range SSADC ramps) to yield multiple digitized reset-ramp samples (RRS).
- RTS reset-ramp samples
- a short time thereafter (sufficient for the row controller to complete a charge transfer operation, transferring accumulated photocharge from photodetector to floating diffusion node within each pixel of the selected pixel-row), a peak-ramp (full-ramp) signal-state sample (PRS) is captured at 183 and then compared against a programmed or otherwise predetermined luminance threshold at 185 .
- PRS peak-ramp signal-state sample
- the per-column processing block may generate the CMS output without signal-level multi-sampling (omitting/refraining from executing the dim-ramp sampling operations) by subtracting the single peak-ramp sample (PRS) from the averaged reset-ramp multi-samples (or vice-versa) as shown at 191 .
- PRS single peak-ramp sample
- low-luminance signal-level multi-sampling in some rows may yield row-to-row readout-time variation and, as photocharge accumulation for a given image frame generally continues up until photocharge transfer, slight but corresponding row-to-row exposure time variance.
- variations in row-by-row exposure may be cumulative across the pixel array where row readouts are sequenced linearly (e.g., from top of pixel array to bottom or vice-versa) and more generally undesirable in some imaging applications. Accordingly, in the FIG.
- FSM 155 responds to a programmable levelized-readout setting (e.g., programmed within register 157 of FIG. 1 ), by imposing a levelizing time delay corresponding to the low-luminance signal-level multi-sampling time before concluding the row-readout interval—an approach that yields uniform row-to-row readout times (the levelizing time interval either consumed by low-luminance multi-sampling, or constituting an idle time) while retaining the power-saving benefit of conditional low-luminance multi-sampling.
- a programmable levelized-readout setting e.g., programmed within register 157 of FIG. 1
- the FIG. 1 FSM 155 bypasses (skips, refrains from executing) signal-level multi-sampling only where all PRS samples for the selected pixel row exceed the luminance threshold (not just any one of those PRS samples as in the embodiment discussed above), thus ensuring noise-mitigating signal-level multi-sampling for any low-luminance signal-level outputs (i.e., where one or more pixels of the row yield over-threshold signal-level outputs and one or more others yield under-threshold signal-level outputs).
- the digital processing block may generate a per-pixel CMS output either as shown at 191 of FIG.
- the per-column digital processing blocks ( 139 ) may output respective count-enable signals to either enable or suppress/disable dim-ramp counting operations within the per-column counters according to whether the peak-ramp sample for that pixel column exceeds or does not exceed the luminance threshold (i.e., avoiding counter power consumption required to multi-sample any above-luminance-threshold signal-level outputs).
- the peak-ramp sample (PRS) may be averaged together with low-luminance signal-level samples as shown at 193 in FIG. 2 —constituting one of the signal-level multi-samples—so that the signal-level multi-sampling factor is given by the number fractional-ramp low-luminance samples plus one.
- FIG. 3 illustrates an alternative correlated multi-sampling sequence in which one or both of the reset-level and signal-level pixel outputs are multi-sampled in response to successive rising-slope and falling-slope voltage ramps, eliminating the ramp-reset delay imposed between successive SSADC sampling operations—thereby further shortening the per-row CMS readout interval and enabling correspondingly higher image frame rates.
- Low-luminance multi-sampling i.e., when peak-ramp sample below luminance threshold
- FIG. 4 illustrates an exemplary excerpt of the column control circuitry and per-pixel readout circuitry within an embodiment of the FIG. 1 CMS image sensor revised to implement dual-slope A/D conversion (DSADC).
- the per-column readout circuitry includes the PGA 133 , comparator 135 , SRAM latch 137 and digital processing components 139 discussed above, together with a bank of logic gates 221 disposed between the comparators and SRAM latches to selectively invert the comparator output according to ADC ramp polarity—enabling generation of a rising edge (or falling-edge) latch signal at the SRAM latch-enable inputs regardless of ramp polarity.
- ramp generator 223 , counter 225 and FSM 227 are revised to provide for dual-polarity ramp generation (rising slope and falling slope), dual-polarity counting (up and down), and up/down control over the ramp and count polarities.
- FSM 227 instead of resetting the ramp generator and counter following each sampling ramp, FSM 227 resets those components only once at the beginning of each multi-sampling operation (i.e., for the reset-level pixel output and then again for the conditional signal-level output) and thereafter toggles an up/down control signal at the conclusion of each rising-slope or falling-slope A/D conversion to effect reset-free dual-slope (dual-polarity) multi-sampling.
- FSM 227 initially lowers the up/down signal (‘u/d’) and then asserts the enable signal (‘en’) to commence both rising/positive-slope ramp generation within ramp generator 223 and rising/positive-increment counting within counter 225 .
- the FSM toggles the up/down output (e.g., initially from low to high as shown at 231 ) optionally lowering the enable signal briefly while the up/down transition propagates through the ramp generator and counter circuitry (i.e., briefly suspending count-increment or ramp ascendence/descendance during enable signal deassertion at 235 ).
- concurrent assertion of the enable signal and count-down state of the up/down signal (e.g., logic high up/down signal in the example at 230 ) triggers generation of a falling/negative-slope ramp within ramp generator 223 and a descending (progressively decremented) count output from counter 225 .
- the up/down signal is also supplied to the bank of exclusive-OR gates 221 , inverting the comparator output levels (e.g., from all high following reset level digitization as the reset ramp rises above the reset-level output for all pixel columns) so that as the negative-slope voltage ramp falls below the reset-level outputs, the XOR-inverted comparator outputs trigger capture of the corresponding count value within the SRAM latch elements (e.g., if SRAM latches are triggered by low-to-high transition at their load-enable inputs, the exclusive-OR inversion will ensure the requisite low-to-high transition at the ramp cross-over point for both rising and falling ramp polarities).
- the comparator output levels e.g., from all high following reset level digitization as the reset ramp rises above the reset-level output for all pixel columns
- ramp generator 223 of FIG. 4 is implemented by a digital-to-analog converter (DAC) that converts a linear count output (e.g., count output from counter 225 ) into a stair-step ramp.
- FIG. 5 illustrates such an embodiment, showing DAC 250 together with exemplary rising-slope and falling-slope cross-over points effected by the counter-stepped voltage ramp (i.e., DAC output).
- DAC digital-to-analog converter
- FIG. 5 illustrates such an embodiment, showing DAC 250 together with exemplary rising-slope and falling-slope cross-over points effected by the counter-stepped voltage ramp (i.e., DAC output).
- a zero-hysteresis ramp comparator e.g., component 135 FIG. 4 , present but not specifically shown in FIG.
- the counter-stepped ramp yields a one-bit quantization disparity between the rising-slope and falling-slope samples, capturing the count value corresponding to the cross-above ramp voltage on the rising-slope (positive polarity) ramp and the lesser count value corresponding to the cross-below ramp voltage on the falling-slope (negative polarity) ramp—systemically generating disparate ramp-polarity-dependent ADC results (e.g., 765 and 764 in the FIG. 5 example) of the same signal.
- this polarity-dependent quantization disparity is eliminated by a normalizing circuit 260 within per-column digital processing element 261 —the normalizing circuit implemented, for example, by a multiplexer 263 that passes (to downstream circuitry) either the unmodified ADC result or an incremented ADC result (generated by incrementing circuit 265 , where ‘+n’ refers to ‘+1’ in this example) according to the up/down signal from FSM 227 and thus according to whether the subject ADC result was generated in response to a positive-polarity or negative-polarity ramp, respectively.
- normalizing circuit 260 may additionally compensate for systemic comparator hysteresis or any other systemic polarity-dependent ADC disparity (e.g., adding/subtracting a generalized value ‘n’ from a given-polarity sample). Further, one or more steady-state calibration signals may be sampled with alternating ramp polarities within the dual-slop ADC to calibrate polarity-dependent ADC disparity on a per-column basis (e.g., storing a polarity-dependent compensation value ‘n’ to be added to/removed from the ADC result for a given polarity).
- FIG. 6 illustrates exemplary linear ramp generator 281 , finite state machine 283 and per-pixel readout circuit embodiments that implement a linear dual-slope voltage ramp and provide for per-column count generation (i.e., global counter and SRAM latch elements in embodiments discussed above replaced by clocked per-column counter elements 285 —clock signal not specifically shown).
- per-column count generation i.e., global counter and SRAM latch elements in embodiments discussed above replaced by clocked per-column counter elements 285 —clock signal not specifically shown.
- the linear ramp generator 281 is implemented by an integrator (e.g., operational amplifier 291 with capacitive element 293 coupled in negative feedback path), ramp-reset transistor 295 (to zero the voltage across integration capacitor 293 and thus the ramp output in response to a ramp-reset signal ‘rrst’ from FSM 283 ), and charging and discharging current sources 297 and 299 (e.g., implemented by matched current mirror circuits), the latter enabled by FSM 283 (e.g., in response to assertion of enable signal ‘en’) and alternately coupled to deliver current to feedback capacitor 293 according to the state of the up/down signal (‘u/d’) from FSM 283 .
- integrator e.g., operational amplifier 291 with capacitive element 293 coupled in negative feedback path
- ramp-reset transistor 295 to zero the voltage across integration capacitor 293 and thus the ramp output in response to a ramp-reset signal ‘rrst’ from FSM 283
- charging and discharging current sources 297 and 299
- current source 297 delivers current to the terminal of integration capacitor 293 coupled to the inverting input of operational amplifier 291 , triggering a countervailing current delivery from the operational amplifier to the output-coupled terminal of the integration capacitor (i.e., to zero the voltage between the op-amp inputs by virtue of the negative-feedback disposition of capacitor 293 , and thus drive/maintain the voltage at the inverting op-amp input at the ground potential of the non-inverting op-amp input) and thus a linearly rising voltage, V ramp , at the op-amp output.
- FSM 283 outputs a negative-polarity up/down signal (and ramp-enable signal) to engage current source 299
- the operational amplifier performs the opposite operation, drawing down V ramp in a linear profile to match the current draw from current source 299 .
- per-column counters 285 are reset at the commencement of each voltage ramp, regardless of polarity and thereafter generate an incrementally ascending count (or alternatively a down-count), stopping and thus latching an ADC result when output of comparator 135 transitions (a transition propagating through and selectively being inverted by exclusive OR gate 221 as discussed above), signaling that the cross-over point with respect to the pixel output signal (reset-level or signal-level output) has been reached.
- successive ADC results captured in response to positive-polarity and negative-polarity ramps measure the time for the voltage ramp to ascend or descend to the cross-over voltage from disparate starting potentials—from the reset-level potential in the case of the positive-polarity ramp, and from the maximum ramp potential (maximum low-luminance ramp level or maximum reset ramp level) in the case of a negative-polarity ramp.
- the resulting positive- and negative-polarity count values (count ramp+ and count ramp ⁇ ) and corresponding counting intervals (t1, t2) are complementary components of the maximum count value (“max count”) and total ramp time (t max ), respectively.
- ADC results generated by sampling with respect to disparate-polarity ramps may be normalized by choosing the ADC result corresponding to one ramp polarity as the baseline and normalizing the other “offset” ADC result to that baseline by subtracting the offset ADC result from the maximum count.
- a ramp-direction normalizer circuit 301 e.g., implemented within per-column digital processing block 303 ) responds to an FSM up/down output (‘u/d’) indicating a negative polarity ramp by selecting (via multiplexer 305 ) a max-count normalized instance of the captured count value (Cntr OUT )—the normalized instance generated by subtracting the count value from the appropriate maximum count within circuit 307 .
- the maximum count value itself may delivered via multiplexer 309 in response to a max-select signal (“smax”) from FSM 283 according to the pixel output signal being multi-sampled (e.g., reset-level output or low-luminance signal-level output).
- smax a max-select signal
- the maximum count values for various ramps may be stored within a programmable register (e.g., register 157 of FIG. 1 ) and applied for normalization purposes and to control ramp generation times.
- FSM 283 may itself include a counter that counts up to programmed/predetermined maximum counts corresponding to various ramp levels (e.g., the tri-level ADC ramps shown in FIG.
- per-column counters 285 may be implemented with dual-direction counting circuitry, being reset to zero in preparation for counting up to an ADC result during positive-polarity v ramp generation and reset to max count in preparation for counting down to an ADC result during negative-polarity v ramp generation, potentially obviating or at least simplifying the ramp-direction normalization circuitry. More generally, any practicable counter and ramp circuitry capable of generating dual-polarity ADC results with or without output normalization circuitry may be deployed within the various high-speed CMS imaging ICs presented herein.
- CMS imager embodiments, operating methodology, implementing circuitry, etc. disclosed herein may be described using computer aided design tools and expressed (or represented), as data and/or instructions embodied in various computer-readable media, in terms of their behavioral, register transfer, logic component, transistor, layout geometries, and/or other characteristics.
- Formats of files and other objects in which such circuit, layout, and architectural expressions may be implemented include, but are not limited to, formats supporting behavioral languages such as C, Verilog, and VHDL, formats supporting register level description languages like RTL, and formats supporting geometry description languages such as GDSII, GDSIII, GDSIV, CIF, MEBES and any other suitable formats and languages.
- Computer-readable media in which such formatted data and/or instructions may be embodied include, but are not limited to, computer storage media in various forms (e.g., optical, magnetic or semiconductor storage media, whether independently distributed in that manner, or stored “in situ” in an operating system).
- Such data and/or instruction-based expressions of the above described circuits and device architectures can be processed by a processing entity (e.g., one or more processors) within the computer system in conjunction with execution of one or more other computer programs including, without limitation, net-list generation programs, place and route programs and the like, to generate a representation or image of a physical manifestation of such circuits.
- a processing entity e.g., one or more processors
- Such representation or image can thereafter be used in device fabrication, for example, by enabling generation of one or more masks that are used to form various components of the circuits in a device fabrication process.
- Programming of operational parameters may be achieved, for example and without limitation, by loading a control value into a register or other storage circuit within the above-described imager IC in response to a host instruction (and thus controlling an operational aspect of the device and/or establishing a device configuration) or through a one-time programming operation (e.g., blowing fuses within a configuration circuit during device production), and/or connecting one or more selected pins or other contact structures of the device to reference voltage lines (also referred to as strapping) to establish a particular device configuration or operation aspect of the device.
- a control value into a register or other storage circuit within the above-described imager IC in response to a host instruction (and thus controlling an operational aspect of the device and/or establishing a device configuration) or through a one-time programming operation (e.g., blowing fuses within a configuration circuit during device production), and/or connecting one or more selected pins or other contact structures of the device to reference voltage lines (also referred to as strapping) to establish a particular device configuration
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Abstract
Description
Claims (21)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/897,134 US12149841B2 (en) | 2021-09-01 | 2022-08-27 | Selectively multi-sampled pixel array |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US202163239524P | 2021-09-01 | 2021-09-01 | |
| US17/897,134 US12149841B2 (en) | 2021-09-01 | 2022-08-27 | Selectively multi-sampled pixel array |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20230064463A1 US20230064463A1 (en) | 2023-03-02 |
| US12149841B2 true US12149841B2 (en) | 2024-11-19 |
Family
ID=83448026
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/897,134 Active 2043-01-26 US12149841B2 (en) | 2021-09-01 | 2022-08-27 | Selectively multi-sampled pixel array |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US12149841B2 (en) |
| WO (1) | WO2023034155A1 (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2024168775A (en) * | 2023-05-24 | 2024-12-05 | キヤノン株式会社 | Imaging device, control method thereof, program, and storage medium |
| CN116744140B (en) * | 2023-08-14 | 2023-12-22 | 思特威(上海)电子科技股份有限公司 | Image sensor and readout circuit thereof |
Citations (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060203110A1 (en) * | 2005-03-09 | 2006-09-14 | Samsung Electronics Co., Ltd. | Solid state image sensing device and method for subsampling using inter-column analog domain signal summation |
| US20140313385A1 (en) * | 2011-12-08 | 2014-10-23 | Sony Corporation | Imaging element, control method, and imaging apparatus |
| US20150162929A1 (en) | 2013-12-09 | 2015-06-11 | Kabushiki Kaisha Toshiba | Analog-to-digital converter and image sensor |
| US20150264284A1 (en) * | 2014-03-17 | 2015-09-17 | SK Hynix Inc. | Ramp signal generator and cmos image sensor having the same |
| US20160255293A1 (en) | 2013-10-14 | 2016-09-01 | E2V Semiconductors | Ramp-type analogue-digital conversion, with multiple conversions or single conversion, depending on the light level received by a pixel |
| US20160301883A1 (en) * | 2015-04-13 | 2016-10-13 | SK Hynix Inc. | Ramp signal generator and cmos image sensor using the same |
| US20170126992A1 (en) * | 2014-04-14 | 2017-05-04 | Tianjin University | Digital Pixel Exposure Method By Using Multiple Ramp Voltage As Reference Voltage |
| US20170208276A1 (en) * | 2016-01-14 | 2017-07-20 | Omnivision Technologies, Inc. | Method and system for implementing dynamic ground sharing in an image sensor with pipeline architecture |
| US20180198996A1 (en) * | 2016-04-05 | 2018-07-12 | Samsung Electronics Co., Ltd. | Correlated double sampling (cds) circuit for decreasing settling time and image sensor including the same |
| US20190098234A1 (en) * | 2017-09-25 | 2019-03-28 | Samsung Electronics Co., Ltd. | Digital correlated double sampling circuits and image sensors including the same |
| US10306169B2 (en) | 2015-02-06 | 2019-05-28 | Rambus Inc. | Image sensor with oversampled column output |
| US10382052B2 (en) | 2015-09-18 | 2019-08-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Conditional correlated multiple sampling single slope analog-to-digital converter, and associated image sensor system and method |
| US20200260027A1 (en) * | 2019-02-08 | 2020-08-13 | Samsung Electronics Co., Ltd. | Image sensor |
| US20210314510A1 (en) | 2020-04-02 | 2021-10-07 | Shenzhen Goodxi Technology Co., Ltd. | Fast multi-sampling in image sensors |
| US20220078362A1 (en) * | 2020-09-09 | 2022-03-10 | Samsung Electronics Co., Ltd. | Image sensor |
| US20220159206A1 (en) * | 2020-11-13 | 2022-05-19 | Omnivision Technologies, Inc. | Auto-zero techniques for lateral overflow integrating capacitor (lofic) readout image sensor |
| US20220394203A1 (en) * | 2019-11-13 | 2022-12-08 | Sony Semiconductor Solutions Corporation | Imaging element, photodetector element, and electronic equipment |
| US20230053956A1 (en) * | 2021-08-18 | 2023-02-23 | Samsung Electronics Co., Ltd. | Ramp generator including emphasis circuit and pre-emphasis circuit, operation method thereof, and image sensor device including the ramp generator |
-
2022
- 2022-08-27 US US17/897,134 patent/US12149841B2/en active Active
- 2022-08-27 WO PCT/US2022/041776 patent/WO2023034155A1/en not_active Ceased
Patent Citations (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060203110A1 (en) * | 2005-03-09 | 2006-09-14 | Samsung Electronics Co., Ltd. | Solid state image sensing device and method for subsampling using inter-column analog domain signal summation |
| US20140313385A1 (en) * | 2011-12-08 | 2014-10-23 | Sony Corporation | Imaging element, control method, and imaging apparatus |
| US20150319393A1 (en) * | 2011-12-08 | 2015-11-05 | Sony Corporation | Imaging element, control method, and imaging apparatus |
| US20160255293A1 (en) | 2013-10-14 | 2016-09-01 | E2V Semiconductors | Ramp-type analogue-digital conversion, with multiple conversions or single conversion, depending on the light level received by a pixel |
| US20150162929A1 (en) | 2013-12-09 | 2015-06-11 | Kabushiki Kaisha Toshiba | Analog-to-digital converter and image sensor |
| US20150264284A1 (en) * | 2014-03-17 | 2015-09-17 | SK Hynix Inc. | Ramp signal generator and cmos image sensor having the same |
| US20170126992A1 (en) * | 2014-04-14 | 2017-05-04 | Tianjin University | Digital Pixel Exposure Method By Using Multiple Ramp Voltage As Reference Voltage |
| US10306169B2 (en) | 2015-02-06 | 2019-05-28 | Rambus Inc. | Image sensor with oversampled column output |
| US20160301883A1 (en) * | 2015-04-13 | 2016-10-13 | SK Hynix Inc. | Ramp signal generator and cmos image sensor using the same |
| US10382052B2 (en) | 2015-09-18 | 2019-08-13 | Taiwan Semiconductor Manufacturing Company Ltd. | Conditional correlated multiple sampling single slope analog-to-digital converter, and associated image sensor system and method |
| US20170208276A1 (en) * | 2016-01-14 | 2017-07-20 | Omnivision Technologies, Inc. | Method and system for implementing dynamic ground sharing in an image sensor with pipeline architecture |
| US20180198996A1 (en) * | 2016-04-05 | 2018-07-12 | Samsung Electronics Co., Ltd. | Correlated double sampling (cds) circuit for decreasing settling time and image sensor including the same |
| US20190098234A1 (en) * | 2017-09-25 | 2019-03-28 | Samsung Electronics Co., Ltd. | Digital correlated double sampling circuits and image sensors including the same |
| US20200260027A1 (en) * | 2019-02-08 | 2020-08-13 | Samsung Electronics Co., Ltd. | Image sensor |
| US20220394203A1 (en) * | 2019-11-13 | 2022-12-08 | Sony Semiconductor Solutions Corporation | Imaging element, photodetector element, and electronic equipment |
| US20210314510A1 (en) | 2020-04-02 | 2021-10-07 | Shenzhen Goodxi Technology Co., Ltd. | Fast multi-sampling in image sensors |
| US20220078362A1 (en) * | 2020-09-09 | 2022-03-10 | Samsung Electronics Co., Ltd. | Image sensor |
| US20220159206A1 (en) * | 2020-11-13 | 2022-05-19 | Omnivision Technologies, Inc. | Auto-zero techniques for lateral overflow integrating capacitor (lofic) readout image sensor |
| US20230053956A1 (en) * | 2021-08-18 | 2023-02-23 | Samsung Electronics Co., Ltd. | Ramp generator including emphasis circuit and pre-emphasis circuit, operation method thereof, and image sensor device including the ramp generator |
Non-Patent Citations (2)
| Title |
|---|
| International search report and written opinion from PCT/US2022/041776, dated Dec. 9, 20222, pp. 1-16. |
| Yeh Shang-Fu et al, "A 0.66erms—Temporal-Readout-Noise 3-D-Stacked CMOS Image Sensor With Conditional Correlated Multiple Sampling Technique", IEE Journal of solid-state circuits, IEEE, USA, vol. 53, No. 2, dated Feb. 1, 2018, pp. 527-537. |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2023034155A1 (en) | 2023-03-09 |
| US20230064463A1 (en) | 2023-03-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7321329B2 (en) | Analog-to-digital converter and semiconductor device | |
| US10868989B2 (en) | Imaging device and electronic apparatus with upper and lower substrates | |
| US7538709B2 (en) | Analog-to-digital conversion method, analog-to-digital converter, semiconductor device for detecting distribution of physical quantity, and electronic apparatus | |
| US11095278B2 (en) | Comparator, solid-state imaging device, electronic apparatus, and driving method | |
| US10237504B2 (en) | Solid-state imaging device and camera system with columm parallel ADC | |
| US7948533B2 (en) | Solid state image sensor device having signal noise reduction circuitry | |
| US9521337B1 (en) | Reset-marking pixel sensor | |
| US9438841B2 (en) | Solid-state imaging apparatus and imaging system | |
| CN110233978B (en) | Feedthrough compensated image sensor | |
| CN102917182B (en) | Image pickup apparatus | |
| US7495597B2 (en) | Counter circuit, AD conversion method, AD converter, semiconductor device for detecting distribution of physical quantities, and electronic apparatus | |
| US9204073B2 (en) | Reduced size image pickup apparatus retaining image quality including a plurality of photoelectric conversion circuits of different rows and different columns sharing at least one pixel transistor | |
| CN104041010B (en) | Image-forming component, imaging device, electronic installation and imaging method | |
| US9264642B2 (en) | Imaging device, imaging system, and method for driving imaging device for generating and converting signals based on photoelectric and noise | |
| US10116887B2 (en) | Solid-state imaging device and camera | |
| US20180139396A1 (en) | Imaging device | |
| CN102202190A (en) | Solid-state imaging device, method of driving the same, and electronic apparatus | |
| US12149841B2 (en) | Selectively multi-sampled pixel array | |
| US9204069B2 (en) | Method for driving imaging apparatus, method for driving imaging system, imaging apparatus, and imaging system | |
| JP2020028117A (en) | Solid-state imaging device | |
| CN111343397A (en) | Digital double sampling circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: GIGAJOT TECHNOLOGY, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MA, JIAJU;REEL/FRAME:060919/0554 Effective date: 20220827 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO SMALL (ORIGINAL EVENT CODE: SMAL); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |