US12041783B2 - Ferroelectric memory device and method of forming the same - Google Patents
Ferroelectric memory device and method of forming the same Download PDFInfo
- Publication number
- US12041783B2 US12041783B2 US17/880,803 US202217880803A US12041783B2 US 12041783 B2 US12041783 B2 US 12041783B2 US 202217880803 A US202217880803 A US 202217880803A US 12041783 B2 US12041783 B2 US 12041783B2
- Authority
- US
- United States
- Prior art keywords
- ferroelectric
- conductive
- portions
- channel layer
- layers
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B51/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors
- H10B51/10—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors characterised by the top-view layout
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/221—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements using ferroelectric capacitors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/223—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements using MOS with ferroelectric gate insulating film
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/225—Auxiliary circuits
- G11C11/2275—Writing or programming circuits or methods
-
- H01L29/66969—
-
- H01L29/7869—
-
- H01L29/78696—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B51/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors
- H10B51/20—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors characterised by the three-dimensional arrangements, e.g. with cells on different height levels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B51/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors
- H10B51/30—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory transistors characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0415—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having ferroelectric gate insulators
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6755—Oxide semiconductors, e.g. zinc oxide, copper aluminium oxide or cadmium stannate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6757—Thin-film transistors [TFT] characterised by the structure of the channel, e.g. transverse or longitudinal shape or doping profile
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/701—IGFETs having ferroelectric gate insulators, e.g. ferroelectric FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/031—Manufacture or treatment of data-storage electrodes
- H10D64/033—Manufacture or treatment of data-storage electrodes comprising ferroelectric layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D99/00—Subject matter not provided for in other groups of this subclass
Definitions
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductor layers over a semiconductor substrate, and patterning the various material layers using lithography and etching techniques to form circuit components and elements thereon.
- FIGS. 1 A, 1 B, and 1 C illustrate a simplified perspective view, a circuit diagram, and a top down view of a ferroelectric memory device in accordance with some embodiments.
- FIGS. 2 , 3 , 4 , 5 , 6 , 7 , 8 , 9 , 10 , 11 , 12 , 13 , 14 , 15 A, 15 B, 16 A, 16 B, 17 A, 17 B, 18 A, 18 B , 19 A, 19 B, 20 A, 20 B, 20 C, 20 D, 20 E, 20 F, 21 , 22 , 23 , 24 A, 24 B, 25 A, 25 B, 26 A, 26 B, 27 A, 27 B, 28 A, 28 B, 28 C, 28 D, 28 E, 29 A, 29 B, 29 C, 29 D, and 29 E illustrate varying views of manufacturing a fc memory array in accordance with some embodiments.
- FIGS. 30 A, 30 B and 30 C illustrate varying views of a memory array in accordance with alternative embodiments.
- FIG. 31 illustrates a method of forming a memory array in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the 3D memory array is a ferroelectric field effect transistor (FeFET) memory circuit including a plurality of vertically stacked memory cells.
- FeFET ferroelectric field effect transistor
- each memory cell is regarded as a FeFET that includes a word line region acting as a gate electrode, a bit line region acting as a first source/drain electrode, and a source line region acting as a second source/drain electrode, a ferroelectric material as a gate dielectric, and an oxide semiconductor (OS) as a channel region.
- each memory cell is regarded as a thin film transistor (TFT).
- FIGS. 1 A, 1 B, and 1 C illustrate examples of a memory array 200 according to some embodiments.
- FIG. 1 A illustrates an example of a portion of a simplified memory array 200 in a partial three-dimensional view
- FIG. 1 B illustrates a circuit diagram of the memory array 200
- FIG. 1 C illustrates a top down view of the memory array 200 in accordance with some embodiments.
- the memory array 200 includes a plurality of memory cells 202 , which may be arranged in a grid of rows and columns.
- the memory cells 202 may further stacked vertically to provide a three dimensional memory array, thereby increasing device density.
- the memory array 200 may be disposed in the back end of line (BEOL) of a semiconductor die.
- the memory array may be disposed in the interconnect layers of the semiconductor die, such as, above one or more active devices (e.g., transistors) formed on a semiconductor substrate.
- BEOL back end of line
- the memory array 200 is a flash memory array, such as a NOR flash memory array, or the like.
- a gate of each memory cell 202 is electrically coupled to a respective word line (e.g., conductive line 72 ), a first source/drain region of each memory cell 202 is electrically coupled to a respective bit line (e.g., conductive line 116 B), and a second source/drain region of each memory cell 202 is electrically coupled to a respective source line (e.g., conductive line 116 A), which electrically couples the second source/drain region to ground.
- the memory cells 202 in a same horizontal row of the memory array 200 may share a common word line while the memory cells 202 in a same vertical column of the memory array 200 may share a common source line and a common bit line.
- the memory array 200 includes a plurality of vertically stacked conductive lines 72 (e.g., word lines) with dielectric layers 52 disposed between adjacent ones of the conductive lines 72 .
- the conductive lines 72 extend in a direction parallel to a major surface of an underlying substrate (not explicitly illustrated in FIGS. 1 A and 1 B ).
- the conductive lines 72 may have a staircase configuration such that lower conductive lines 72 are longer than and extend laterally past endpoints of upper conductive lines 72 .
- FIG. 1 A multiple, stacked layers of conductive lines 72 are illustrated with topmost conductive lines 72 being the shortest and bottommost conductive lines 72 being the longest. Respective lengths of the conductive lines 72 may increase in a direction towards the underlying substrate. In this manner, a portion of each of the conductive lines 72 may be accessible from above the memory array 200 , and conductive contacts may be made to contact exposed portions of the conductive lines 72 , respectively.
- the memory array 200 further includes conductive pillars 106 (e.g., electrically connected to bit lines) and conductive pillars 108 (e.g., electrically connected to source lines) arranged alternately.
- the conductive pillars 106 and 108 may each extend in a direction perpendicular to the conductive lines 72 .
- a dielectric material 98 is disposed between and isolates adjacent ones of the conductive pillars 106 and the conductive pillars 108 .
- Pairs of the conductive pillars 106 and 108 along with an intersecting conductive line 72 define boundaries of each memory cell 202 , and an isolation pillar 102 is disposed between and isolates adjacent pairs of the conductive pillars 106 and 108 .
- the conductive pillars 108 are electrically coupled to ground.
- FIG. 1 A illustrates a particular placement of the conductive pillars 106 relative the conductive pillars 108 , it should be appreciated that the placement of the conductive pillars 106 and 108 may be exchanged in other embodiments.
- the memory array 200 may also include an oxide semiconductor (OS) material as a channel layer 92 .
- the channel layer 92 may provide channel regions for the memory cells 202 .
- an appropriate voltage e.g., higher than a respective threshold voltage (V th ) of a corresponding memory cell 202
- V th threshold voltage
- a region of the channel layer 92 that intersects the conductive line 72 may allow current to flow from the conductive pillars 106 to the conductive pillars 108 (e.g., in the direction indicated by arrow 206 ).
- the memory array 200 may also include ferroelectric portions 90 that are discretely disposed on sidewall surfaces of the conductive lines 72 .
- the ferroelectric portions 90 may comprise a first ferroelectric portion disposed on a sidewall surface of a first conductive line and a second ferroelectric portion disposed on a sidewall surface of a second conductive line and separated from the first ferroelectric portion. Because the conductive lines 72 are configured to act as gate electrodes, the ferroelectric portions 90 may serve as gate dielectrics for the memory cells 202 .
- the ferroelectric portions 90 include a ferroelectric material, such as a hafnium oxide, hafnium zirconium oxide, silicon-doped hafnium oxide, or the like.
- respective ones of the ferroelectric portions 90 may have a substantially constant width over a height of the portion.
- respective ones of the ferroelectric portions may comprise a mixed crystalline-amorphous state having a substantially uniform percentage of crystalline structure (e.g., a substantially constant ratio of crystalline state to amorphous state).
- respective ones of the ferroelectric portions may have a crystalline structure with an orthorhombic phase of more than 70 mol %, more than 80 mol % (e.g., between approximately 80 mol % and approximately 99 mol %). Having an orthorhombic phase of greater than 70 mol % improves a ferroelectricity of the ferroelectric portions 90 and accordingly improves performance (e.g., a read window) of corresponding memory devices.
- adjacent ones of the ferroelectric portions 90 may be separated from one another by the channel layer 92 .
- the channel layer 92 may continuously extend from a sidewall surface of a first ferroelectric portion to a sidewall surface of a second ferroelectric portion.
- the channel layer 92 may line sidewall surfaces and horizontally extending surfaces of the ferroelectric portions 90 , so as to define the channel layer 92 to have an uneven and wavy sidewall profile.
- the channel layer 92 has a sidewall profile that defines recesses within a side of the channel layer 92 between adjacent ones of the ferroelectric portions 90 .
- the dielectric material 98 may extend to within the recesses.
- the channel layer may contact the dielectric layer 52 disposed between adjacent conductive lines.
- the ferroelectric portions 90 may respectively be polarized in one of two different directions, and the polarization direction may be changed by applying an appropriate voltage differential across the ferroelectric portions 90 and generating an appropriate electric field.
- the polarization may be relatively localized (e.g., generally contained within each boundaries of the memory cells 202 ).
- a threshold voltage of a corresponding memory cell 202 varies, and a digital value (e.g., 0 or 1) can be stored.
- the corresponding memory cell 202 may have a relatively low threshold voltage, and when the region of the ferroelectric portions 90 has a second electrical polarization direction, the corresponding memory cell 202 may have a relatively high threshold voltage.
- the difference between the two threshold voltages may be referred to as the threshold voltage shift.
- a larger threshold voltage shift makes it easier (e.g., less error prone) to read the digital value stored in the corresponding memory cell 202 .
- a write voltage is applied across a portion of the ferroelectric portions 90 corresponding to the memory cell 202 .
- the write voltage is applied, for example, by applying appropriate voltages to a corresponding conductive line 72 (e.g., the word line) and the corresponding conductive pillars 106 / 108 (e.g., the bit line/source line).
- the conductive line 72 is configured to act as a gate electrode layer and the conductive pillars 106 / 108 are configured to act as source/drain regions.
- the corresponding threshold voltage of the corresponding memory cell 202 may also be switched from a low threshold voltage to a high threshold voltage or vice versa, and a digital value may be stored in the memory cell 202 . Because the conductive lines 72 intersect the conductive pillars 106 and 108 , individual memory cells 202 may be selected for the write operation.
- a read voltage (a voltage between the low and high threshold voltages) is applied to the corresponding conductive line 72 (e.g., the world line).
- the memory cell 202 may or may not be turned on.
- the conductive pillar 106 may or may not be discharged through the conductive pillar 108 (e.g., a source line that is coupled to ground), and the digital value stored in the memory cell 202 can be determined. Because the conductive lines 72 intersect the conductive pillars 106 and 108 , individual memory cells 202 may be selected for the read operation.
- FIG. 1 A further illustrates reference cross-sections of the memory array 200 that are used in later figures.
- Cross-section B-B′ is along a longitudinal axis of conductive lines 72 and in a direction, for example, parallel to the direction of current flow of the memory cells 202 .
- Cross-section C-C′ is perpendicular to cross-section B-B′ and extends through the dielectric materials 98 and the isolation pillars 102 .
- Cross-section D-D′ is perpendicular to cross-section B-B′ and extends through the dielectric materials 98 and the conductive pillars 106 .
- Cross-section E-E′ is perpendicular to cross-section B-B′ and extends through the dielectric materials 98 and the conductive pillars 106 .
- Cross-section F-F′ is parallel to cross-section B-B′ and extends through the dielectric materials 98 , the conductive pillars 106 , the isolation pillars 102 and the conductive pillars 108 . Subsequent figures refer to these reference cross-sections for clarity.
- the substrate 50 may be a semiconductor substrate, such as a bulk semiconductor, a semiconductor-on-insulator (SOI) substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped.
- the substrate 50 may be an integrated circuit die, such as a logic die, a memory die, an ASIC die, or the like.
- the substrate 50 may be a complementary metal oxide semiconductor (CMOS) die and may be referred to as a CMOS under array (CUA).
- CMOS complementary metal oxide semiconductor
- CCA complementary metal oxide semiconductor
- the substrate 50 may be a wafer, such as a silicon wafer.
- an SOI substrate is a layer of a semiconductor material formed on an insulator layer.
- the insulator layer may be, for example, a buried oxide (BOX) layer, a silicon oxide layer, or the like.
- the insulator layer is provided on a substrate, typically a silicon or glass substrate. Other substrates, such as a multi-layered or gradient substrate may also be used.
- the semiconductor material of the substrate 50 may include silicon; germanium; a compound semiconductor including silicon carbide, gallium arsenide, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including silicon-germanium, gallium arsenide phosphide, aluminum indium arsenide, aluminum gallium arsenide, gallium indium arsenide, gallium indium phosphide, and/or gallium indium arsenide phosphide; or combinations thereof.
- FIG. 2 further illustrates circuits that may be formed over the substrate 50 .
- the circuits include transistors at a top surface of the substrate 50 .
- the transistors may include gate dielectric layers 302 over top surfaces of the substrate 50 and gate electrodes 304 over the gate dielectric layers 302 .
- Source/drain regions 306 are disposed in the substrate 50 on opposite sides of the gate dielectric layers 302 and the gate electrodes 304 .
- Gate spacers 308 are formed along sidewalls of the gate dielectric layers 302 and separate the source/drain regions 306 from the gate electrodes 304 by appropriate lateral distances.
- the transistors may include fin field effect transistors (FinFETs), nanostructure (e.g., nanosheet, nanowire, gate-all-around, or the like) FETs (nano-FETs), planar FETs, the like, or combinations thereof, and may be formed by gate-first processes or gate-last processes.
- FinFETs fin field effect transistors
- nanostructure e.g., nanosheet, nanowire, gate-all-around, or the like
- FETs nano-FETs
- planar FETs planar FETs, the like, or combinations thereof, and may be formed by gate-first processes or gate-last processes.
- a first inter-layer dielectric (ILD) 310 surrounds and isolates the source/drain regions 306 , the gate dielectric layers 302 , and the gate electrodes 304 .
- a second ILD 312 is over the first ILD 310 .
- Source/drain contacts 314 extend through the second ILD 312 and the first ILD 310 and are electrically coupled to the source/drain regions 306 .
- Gate contacts 316 extend through the second ILD 312 and are electrically coupled to the gate electrodes 304 .
- An interconnect structure 320 is over the second ILD 312 , the source/drain contacts 314 , and the gate contacts 316 .
- the interconnect structure 320 includes one or more stacked dielectric layers 324 and conductive features 322 formed in the one or more dielectric layers 324 , for example.
- the interconnect structure 320 may be electrically connected to the gate contacts 316 and the source/drain contacts 314 to form functional circuits.
- the functional circuits formed by the interconnect structure 320 may include logic circuits, memory circuits, sense amplifiers, controllers, input/output circuits, image sensor circuits, the like, or combinations thereof.
- FIG. 2 discusses transistors formed over the substrate 50 , other active devices (e.g., diodes or the like) and/or passive devices (e.g., capacitors, resistors, or the like) may also be formed as part of the functional circuits.
- a multi-layer stack 58 is formed over the structure of FIG. 2 .
- the substrate 50 , the transistors, the ILDs 310 and 312 , and the interconnect structure 320 may be omitted from subsequent drawings for the purposes of simplicity and clarity.
- the multi-layer stack 58 is illustrated as contacting the dielectric layers 324 of the interconnect structure 320 , any number of intermediate layers may be disposed between the substrate 50 and the multi-layer stack 58 .
- one or more interconnect layers including conductive features in insulting layers e.g., low-k dielectric layers
- the conductive features may be patterned to provide power, ground, and/or signal lines for the active devices on the substrate 50 and/or the memory array 200 (see FIGS. 1 A and 1 B ).
- one or more interconnect layers including conductive features in insulting layers may be disposed over the multi-layer stack 58 .
- the multi-layer stack 58 includes alternating layers of sacrificial layers 53 A- 53 D (collectively referred to as sacrificial layers 53 ) and dielectric layers 52 A- 52 E (collectively referred to as dielectric layers 52 ).
- the sacrificial layers 53 may be patterned and replaced in subsequent steps to define conductive lines 72 (e.g., the word lines).
- the sacrificial layers 53 may include dielectric materials, such as silicon oxide, silicon nitride, silicon oxynitride, combinations thereof, or the like.
- the dielectric layers 52 may include insulating materials, such as aluminum oxide, silicon oxide, silicon nitride, silicon oxynitride, combinations thereof, or the like.
- the sacrificial layers 53 and the dielectric layers 52 include different materials with different etching selectivities.
- the sacrificial layers 53 include silicon nitride
- the dielectric layers 52 include aluminum oxide or silicon oxide.
- Each of the sacrificial layers 53 and the dielectric layers 52 may be formed using, for example, chemical vapor deposition (CVD), atomic layer deposition (ALD), physical vapor deposition (PVD), plasma enhanced CVD (PECVD), or the like.
- FIG. 3 illustrates a particular number of the sacrificial layers 53 and the dielectric layers 52
- other embodiments may include different numbers of the sacrificial layers 53 and the dielectric layers 52 .
- the multi-layer stack 58 is illustrated as having dielectric layers as topmost and bottommost layers, the disclosure is not limited thereto. In some embodiments, at least one of the topmost and bottommost layers of the multi-layer stack 58 is a sacrificial layer.
- FIGS. 4 through 12 are views of intermediate stages in the manufacturing a staircase structure of the memory array 200 , in accordance with some embodiments.
- FIGS. 4 through 12 are illustrated along reference cross-section B-B′ illustrated in FIG. 1 A .
- a photoresist 56 is formed over the multi-layer stack 58 .
- the photoresist 56 is formed by a spin-on technique and patterned by an acceptable photolithography technique. Patterning the photoresist 56 may expose the multi-layer stack 58 in regions 60 , while masking remaining portions of the multi-layer stack 58 . For example, a topmost layer of the multi-layer stack 58 (e.g., the dielectric layer 52 E) may be exposed in the regions 60 .
- the exposed portions of the multi-layer stack 58 in the regions 60 are etched using the photoresist 56 as a mask.
- the etching may be any acceptable etching process, such as a dry etch (e.g., a reactive ion etch (RIE), a neutral beam etch (NBE), or the like), a wet etch, the like, or a combination thereof.
- the etching may be anisotropic.
- the etching may remove portions of the dielectric layer 52 E and the sacrificial layer 53 D in the regions 60 and define openings 61 . Because the dielectric layer 52 E and the sacrificial layer 53 D have different material compositions, etchants used to remove exposed portions of these layers may be different.
- the sacrificial layer 53 D acts as an etch stop layer while etching the dielectric layer 52 E, and the dielectric layer 52 D acts as an etch stop layer while etching sacrificial layer 53 D.
- the portions of the dielectric layer 52 E and the sacrificial layer 53 D may be selectively removed without removing remaining layers of the multi-layer stack 58 , and the openings 61 may be extended to a desired depth.
- a time-mode etching process may be used to stop the etching of the openings 61 after the openings 61 reach a desired depth.
- the dielectric layer 52 D is exposed in the regions 60 .
- the photoresist 56 is trimmed to expose additional portions of the multi-layer stack 58 .
- the photoresist 56 is trimmed by using an acceptable removing technique such as a lateral etching. As a result of the trimming, a width of the photoresist 56 is reduced and portions the multi-layer stack 58 in the regions 60 and regions 62 may be exposed. For example, top surfaces of the dielectric layer 52 D may be exposed in the regions 60 , and top surfaces of the dielectric layer 52 E may be exposed in the regions 62 .
- portions of the dielectric layer 52 E, the sacrificial layer 53 D, the dielectric layer 52 D, and the sacrificial layer 53 C in the regions 60 and the regions 62 are removed by acceptable etching processes using the photoresist 56 as a mask.
- the etching may be any acceptable etching process, such as a dry etch (e.g., RIE, NBE, or the like), a wet etch, the like, or a combination thereof.
- the etching may be anisotropic.
- the etching may extend the openings 61 further into the multi-layer stack 58 .
- etchants used to remove exposed portions of these layers may be different.
- portions of the dielectric layers 52 E and 52 D in the regions 62 and 60 are removed by using the photoresist 56 as a mask and using the underlying sacrificial layers 53 D and 53 C as etch stop layers.
- the exposed portions of the sacrificial layers 53 D and 53 C in the regions 62 and 60 are removed by using the photoresist 56 as a mask and using the underlying dielectric layers 52 D and 52 C as etching stop layers.
- the dielectric layer 52 C is exposed in the regions 60
- the dielectric layer 52 D is exposed in the regions 62 .
- the photoresist 56 is trimmed to expose additional portions of the multi-layer stack 58 .
- the photoresist 56 is trimmed by using an acceptable removing technique such as a lateral etching. As a result of the trimming, a width of the photoresist 56 is reduced, and portions the multi-layer stack 58 in the regions 60 , the regions 62 , and regions 64 may be exposed.
- top surfaces of the dielectric layer 52 C may be exposed in the regions 60 ; top surfaces of the dielectric layer 52 D may be exposed in the regions 62 ; and top surfaces of the dielectric layer 52 E may be exposed in the regions 64 .
- portions of the dielectric layers 52 E, 52 D, and 52 C and the sacrificial layers 53 D, 53 C, and 53 B in the regions 60 , the regions 62 , and the regions 64 are removed by acceptable etching processes using the photoresist 56 as a mask.
- the etching may be any acceptable etching process, such as a dry etch (e.g., RIE, NBE, or the like), a wet etch, the like, or a combination thereof.
- the etching may be anisotropic.
- the etching may extend the openings 61 further into the multi-layer stack 58 .
- etchants used to remove exposed portions of these layers may be different.
- portions of the dielectric layers 52 E, 52 D and 52 C in the regions 64 , 62 and 60 are removed by using the photoresist 56 as a mask and using the underlying sacrificial layers 53 D, 53 C and 53 B as etch stop layers.
- the exposed portions of the sacrificial layers 53 D, 53 C and 53 B in the regions 64 , 62 and 60 are removed by using the photoresist 56 as a mask and using the underlying dielectric layers 52 D, 52 C and 52 B as etching stop layers.
- the dielectric layer 52 B is exposed in the regions 60 ; the dielectric layer 52 C is exposed in the regions 62 ; and the dielectric layer 52 D is exposed in the regions 64 .
- the photoresist 56 is trimmed to expose additional portions of the multi-layer stack 58 .
- the photoresist 56 is trimmed by using an acceptable removing technique such as a lateral etching. As a result of the trimming, a width of the photoresist 56 is reduced, and portions the multi-layer stack 58 in the regions 60 , the regions 62 , the regions 64 , and regions 66 may be exposed.
- top surfaces of the dielectric layer 52 B may be exposed in the regions 60 ; top surfaces of the dielectric layer 52 C may be exposed in the regions 62 ; and top surfaces of the dielectric layer 52 D may be exposed in the regions 64 ; and top surfaces of the dielectric layer 52 E may be exposed in the regions 66 .
- portions of the dielectric layers 52 E, 52 D, 52 C, and 52 B in the regions 60 , the regions 62 , the regions 64 , and the regions 66 are removed by acceptable etching processes using the photoresist 56 as a mask.
- the etching may be any acceptable etching process, such as a dry etch (e.g., RIE, NBE, or the like), a wet etch, the like, or a combination thereof.
- the etching may be anisotropic.
- the etching may extend the openings 61 further into the multi-layer stack 58 .
- portions of the dielectric layers 52 E, 52 D, 52 C and 52 B in the regions 66 , 64 , 62 and 60 are removed by using the photoresist 56 as a mask and using the underlying sacrificial layers 53 D, 53 C, 53 B and 53 A as etch stop layers.
- the sacrificial layer 53 A is exposed in the regions 60 ; the sacrificial layer 53 B is exposed in the regions 62 ; the sacrificial layer 53 C is exposed in the regions 64 ; and the sacrificial layer 53 D is exposed in the regions 66 .
- the photoresist 56 may be removed by an acceptable ashing or wet strip process.
- an inter-metal dielectric (IMD) 70 is formed over the multi-layer stack 58 .
- the IMD 70 may be formed of a dielectric material, and may be deposited by any suitable method, such as CVD, PECVD, flowable CVD (FCVD), or the like.
- the dielectric materials may include phospho-silicate glass (PSG), boro-silicate glass (BSG), boron-doped phospho-silicate glass (BPSG), undoped silicate glass (USG), or the like.
- the IMD 70 may include an oxide (e.g., silicon oxide or the like), a nitride (e.g., silicon nitride or the like), a combination thereof or the like.
- a removal process is performed to remove excess dielectric material over the multi-layer stack 58 .
- the removal process may be a planarization process, such as a chemical mechanical polish (CMP), an etch-back process, combinations thereof, or the like.
- CMP chemical mechanical polish
- the planarization process exposes the multi-layer stack 58 such that top surfaces of the multi-layer stack 58 and IMD 70 are level after the planarization process is completed.
- the IMD 70 extends along sidewalls of the sacrificial layers 53 B- 53 D and sidewalls of the dielectric layers 52 B- 52 E. Further, the IMD 70 may contact top surfaces of the sacrificial layers 53 A- 53 D and the dielectric layer 52 E.
- the intermediate staircase structure includes alternating layers of sacrificial layers 53 and dielectric layers 52 .
- the sacrificial layers 53 are subsequently replaced with conductive lines 72 , which will be described in details in FIGS. 16 A and 16 B .
- Lower conductive lines 72 are longer and extend laterally past upper conductive lines 72 , and a width of each of the conductive lines 72 increases in a direction towards the substrate 50 (see FIGS. 1 A and 30 E ).
- FIGS. 13 through 16 B are views of intermediate stages in the manufacturing of a memory region of the memory array 200 , in accordance with some embodiments.
- the bulk multi-layer stack 58 is patterned to form trenches 86 therethrough, and the sacrificial layers 53 are replaced with conductive materials to define the conductive lines 72 .
- the conductive lines 72 may correspond to word lines in the memory array 200 , and the conductive lines 72 may further provide gate electrodes for the resulting memory cells of the memory array 200 .
- FIGS. 13 , 14 , 15 B and 16 B are illustrated along reference cross-section C-C′ illustrated in FIG. 1 A .
- FIGS. 15 A and 16 A are illustrated in a partial three-dimensional view.
- photoresist patterns 82 and underlying hard mask patterns 80 are formed over the multi-layer stack 58 .
- a hard mask layer and a photoresist layer are sequentially formed over the multi-layer stack 58 .
- the hard mask layer may include, for example, silicon nitride, silicon oxynitride, or the like, which may be deposited by CVD, PVD, ALD, PECVD, or the like.
- the photoresist layer is formed by a spin-on technique, for example.
- the photoresist layer is patterned to form photoresist patterns 82 and trenches 86 between the photoresist patterns 82 .
- the photoresist is patterned by an acceptable photolithography technique, for example.
- the patterns of the photoresist patterns 82 are then transferred to the hard mask layer to form hard mask patterns 80 by using an acceptable etching process, such as by a dry etch (e.g., RIE, NBE, or the like), a wet etch, the like, or a combination thereof.
- the etching may be anisotropic.
- trenches 86 are formed extending through the hard mask layer.
- the photoresist patterns 82 may be optionally removed by an ashing process, for example.
- the patterns of the hard mask patterns 80 are transferred to the multi-layer stack 58 using one or more acceptable etching processes, such as by a dry etch (e.g., RIE, NBE, or the like), a wet etch, the like, or a combination thereof.
- the etching processes may be anisotropic.
- the trenches 86 extend through the bulk multi-layer stack 58 , and strip-shaped sacrificial layers 53 and strip-shaped dielectric layers 52 are accordingly defined.
- the trenches 86 extend through the bulk staircase structure, and strip-shaped staircase structures are accordingly defined.
- the hard mask patterns 80 may be then removed by an acceptable process, such as a wet etching process, a dry etching process, a planarization process, combinations thereof, or the like.
- each conductive line 72 includes two barrier layers 71 and 75 and a metal layer 73 between the barrier layers 71 and 75 .
- the barrier layer 71 or 75 is disposed between the metal layer 73 and the adjacent dielectric layer 52 .
- the barrier layers 71 and 75 may prevent the metal layer from diffusion to the adjacent dielectric layers 52 .
- the barrier layers 71 and 75 may also provide the function of increasing the adhesion between the metal layer 73 and the adjacent dielectric layers 52 , and may be referred to as glue layers in some examples. In some embodiments, both barrier layers and glue layers with different materials are provided as needed.
- the barrier layers 71 and 75 are formed of a first conductive material, such as a metal nitride, such as titanium nitride, tantalum nitride, molybdenum nitride, zirconium nitride, hafnium nitride, or the like.
- the metal layer 73 may be formed of a second conductive material, such as a metal, such as tungsten, ruthenium, molybdenum, cobalt, aluminum, nickel, copper, silver, gold, alloys thereof, or the like.
- the barrier layers 71 , 75 , and metal layer 73 may each be formed by an acceptable deposition process such as CVD, PVD, ALD, PECVD, or the like.
- the first conductive material of the barrier layers 71 , and 75 , and the second conductive material of the metal layer 73 are further deposited on the sidewalls of the multi-layer stack 58 and fill in the trenches 86 . Thereafter, the first conductive material of the barrier layers 71 , and 75 , and the second conductive material of the metal layer 73 in the trenches 86 are removed by an etching back process.
- An acceptable etch back process may be performed to remove excess materials from the sidewalls of the dielectric layers 52 and the bottom surfaces of the trenches 86 .
- the acceptable etch back process includes a dry etch (e.g., RIE, NBE, the like), a wet etch, the like, or a combination thereof.
- the acceptable etch back process may be anisotropic.
- the sacrificial layers 53 of the strip-shaped staircase structures are subsequently replaced with conductive lines 72 (see FIG. 1 A ).
- FIGS. 17 A through 19 B illustrate selectively forming ferroelectric portions 90 in the trenches 86 .
- FIGS. 17 A, 18 A, and 19 A are illustrated in a partial three-dimensional view.
- cross-sectional views are provided along line C-C′ of FIG. 1 A .
- a surface treatment 87 is performed on regions 89 between of the conductive lines 72 to selectively modify top surfaces of the dielectric layers 52 to increase the difference in surface energy between the regions 89 and conductive lines 72 .
- the surface treatment 87 is performed to provide surfaces of the regions 89 having hydrophobicity or superhydrophobicity with high wettability and low surface energy.
- the surface treatment 87 may be performed by a method described as follows.
- Inhibitor portions 88 are selectively formed on the surfaces of the dielectric layers 52 within the regions 89 .
- the inhibitor portions 88 may be referred to as blocking layers that block the surfaces of the dielectric layers 52 to prevent the subsequently formed ferroelectric portions 90 from being deposited on the surfaces of the dielectric layers 52 within the regions 89 .
- the inhibitor portions 88 are formed of an organic material which may be reacted with or adsorbed on oxide surfaces of the dielectric layers 52 .
- the organic material may a self-assembled monolayer (SAM) for surface modification of the dielectric layers 52 , for example.
- SAM self-assembled monolayer
- the SAM may be a molecular assembly organized into ordered domains on the exposed oxide surfaces of the dielectric layers 52 .
- Each molecule of the SAM may include a head group and a tail, where the head group anchors the molecule to the oxide surfaces of the dielectric layers 52 and the tail prevents the ferroelectric portions 90 from being deposited on the oxide surfaces of the dielectric layers 52 .
- the inhibitor portions 88 are formed of a molecule containing a head group.
- the head group is a metallophilic head group that anchors to the oxide surfaces of the dielectric layers 52 .
- the metallophilic head group of the molecule comprises phosphorous atom (P), sulfur atom (S), or the like.
- the tail of the molecule that forms the inhibitor portions 88 is a metallophobic alkyl tail.
- the metallophobic alkyl tail has, for example, alkyl chain with a large molecular size or a long carbon chain to prevent the ferroelectric portions 90 from being deposed on surface thereof.
- the tail of the molecule is formed of at least 12 backbone atoms, such as 12 carbons. In an embodiment, the tail of the molecule, is formed of approximately 18 backbone atoms.
- the large molecular structure of the SAM may prevent the ferroelectric portions 90 from be deposited on its surface.
- the inhibitor portions 88 may be formed of molecules selected from, but not limited to, an alkanethiol such as 1-octadecanethiol (ODT), or an alkanephophonic acid such as octadecylphophonic acid (ODPA).
- ODT 1-octadecanethiol
- ODPA octadecylphophonic acid
- the inhibitor portions 88 is formed of ODT or ODPA, which attaches to the dielectric layers 52 formed of oxide.
- the inhibitor portions 88 may have a thickness T 1 of approximately 0.1 nm to 2 nm.
- the inhibitor portions 88 may be deposited by a solution-phase process or vapor-phase epitaxy.
- the inhibitor portions 88 may be deposited by a solution-phase process under a proper processing environment, such as a balance of acid concentration, solution temperature, and passivation time.
- a balanced processing environment includes ODPA, or ODT with a concentration between 1 mM to 20 mM, a solution temperature between room temperature to 150° C., and/or a passivation time between 0.5 to 2 hours.
- ferroelectric portions 90 are formed in the trenches 86 over the conductive lines 72 .
- the ferroelectric portions 90 may comprise ferroelectric portions 90 A, 90 B, 90 C, and 90 D discretely disposed on sidewall surfaces of the conductive lines 72 a , 72 B, 72 C, and 72 D, respectively.
- the ferroelectric portions 90 are not deposited onto the inhibitor portions 88 so that the regions 89 between the conductive lines 72 are free of the ferroelectric portions.
- the ferroelectric portions are and not deposited on the IMD 70 at bottom of the trenches 86 .
- the ferroelectric material of the ferroelectric portions 90 may form to different thicknesses, different crystalline structures, and/or different phases on different material (e.g., on the conductive lines 72 and the dielectric layers 52 ). Such differences in the ferroelectric material can lead to differences in operation of different memory devices.
- the discrete ferroelectric portions 90 can be formed to have a uniform (i.e., constant) thickness, crystalline structure, and/or phase through the ferroelectric portions, thereby improving memory performance.
- the ferroelectric portions 90 may include a material that is capable of switching between two different polarization directions by applying an appropriate voltage differential across the ferroelectric portions 90 .
- the ferroelectric portions 90 include a high-k dielectric material, such as a hafnium (Hf) based dielectric materials or the like.
- the ferroelectric portions 90 include hafnium oxide, hafnium zirconium oxide, silicon-doped hafnium oxide, or the like.
- the ferroelectric portions 90 may include barium titanium oxide (BaTiO 3 ), lead titanium oxide (PbTiO 3 ), lead zirconium oxide (PbZrO 3 ), lithium niobium oxide (LiNbO 3 ), sodium niobium oxide (NaNbO 3 ), potassium niobium oxide (KNbO 3 ), potassium tantalum oxide (KTaO 3 ), bismuth scandium oxide (BiScO 3 ), bismuth iron oxide (BiFeO 3 ), hafnium erbium oxide (Hf 1-x Er x O), hafnium lanthanum oxide (Hf 1-x La x O), hafnium yttrium oxide (Hf 1-x Y x O), hafnium gadolinium oxide (Hf 1-x Gd x O), hafnium aluminum oxide (Hf 1-x Al x O), hafnium zirconium oxide (Hf 1-x Zr x O
- the ferroelectric portions 90 may include different ferroelectric materials or different types of memory materials.
- the method of forming the ferroelectric portions 90 include performing a suitable deposition technique, such as CVD, PECVD, metal oxide chemical vapor deposition (MOCVD), ALD, RPALD, PEALD, MBD or the like.
- the ferroelectric portions 90 are deposited by a low temperature deposition process.
- the SAM decomposition temperature is between room temperature to 200° C.
- the ferroelectric portions 90 are deposited at a temperature lower than room temperature to 200° C. to reduce the rate of SAM decomposition without significantly damaging the inhibitor portions 88 .
- the inhibitor portions 88 may maintain blocking capabilities.
- the ferroelectric portion 90 has a thickness T 2 equal to or greater than the thickness T 1 of the inhibitor portion 88 .
- the ferroelectric portion 90 has the thickness T 2 of about 1-20 nm, such as 5-10 nm. Other thickness ranges (e.g., more than 20 nm or 5-15 nm) may be applicable.
- the ferroelectric portion 90 is formed in a fully amorphous state.
- the ferroelectric portion 90 is formed in a partially crystalline state; that is, the ferroelectric portion 90 is formed in a mixed crystalline-amorphous state and having some degree of structural order.
- the ferroelectric portion 90 is formed in a fully crystalline state.
- the ferroelectric portion 90 is a single layer.
- the ferroelectric portion 90 is a multi-layer structure.
- An annealing process is performed on the ferroelectric portions 90 and the inhibitor portions 88 .
- the temperature range of the annealing process ranges from about 100° C. to about 400° C., so that the ferroelectric portions 90 may achieve a desired crystalline lattice structure, and the inhibitor portions 88 may be decomposed.
- the ferroelectric portion 90 upon the annealing process, is transformed from an amorphous state to a partially or fully crystalline sate.
- the ferroelectric portions 90 upon the annealing the ferroelectric portions 90 are transformed from a partially crystalline state to a fully crystalline state. By this way, the ferroelectric portions 90 may have an orthorhombic crystal phase.
- the orthorhombic crystal phase in the ferroelectric portions 90 is greater than 70 mol % (i.e., 70%). In some embodiments, the orthorhombic crystal phase in the ferroelectric portion 90 is greater than 80 mol %. For example, the orthorhombic crystal phase in the ferroelectric portions 90 is between 80 mol % and 99 mol %.
- FIG. 20 A through 20 F illustrate selectively forming a channel layer 92 over the ferroelectric portions 90 and the dielectric layers 52 .
- FIG. 20 A is illustrated in a partial three-dimensional view.
- FIG. 20 B a cross-sectional view is provided along line C-C′ of FIG. 1 A .
- FIGS. 20 C, 20 D, 20 E and 20 F illustrate local enlarged views in a region A of FIG. 20 B .
- a channel layer 92 is deposited in the trenches 86 and lateral grooves G.
- the channel layer 92 includes materials suitable for providing channel regions for the memory cells 202 (see FIG. 1 A ).
- the channel layer 92 includes an oxide semiconductor (OS) such as zinc oxide (ZnO), indium tungsten oxide (InWO), indium gallium zinc oxide (InGaZnO, IGZO), indium zinc oxide (InZnO), indium tin oxide (ITO), combinations thereof, or the like.
- oxide semiconductor such as zinc oxide (ZnO), indium tungsten oxide (InWO), indium gallium zinc oxide (InGaZnO, IGZO), indium zinc oxide (InZnO), indium tin oxide (ITO), combinations thereof, or the like.
- channel layer 92 includes polycrystalline silicon (poly-Si), amorphous silicon (a-Si), or the like.
- the channel layer 92 may be deposited by CVD, PVD, ALD, PECV
- the channel layer 92 may extend along sidewalls and bottom surfaces of the trenches 86 and along top surfaces, sidewalls and bottoms of the lateral grooves G over the ferroelectric portions 90 and dielectric layers 52 .
- the channel layer 92 may be further deposited on the IMD 70 and along the sidewall of each step of the staircase structure in the staircase region.
- the channel layer 92 is in contact with top surface. sidewall surfaces and bottom surfaces of the ferroelectric portions 90 , and sidewall surfaces of the dielectric layers 52 .
- the channel layer 92 is conformally deposited on the ferroelectric portions 90 and the dielectric layers 52 , and therefore, the channel layer 92 has an uneven and wavy sidewall profile.
- both two sidewalls SW 1 and SW 2 of the channel layer 92 are wavy.
- the sidewall SW 2 of the channel layer 92 has lateral grooves H at levels of the dielectric layers 52 , as shown in FIGS. 20 C, 20 D and 20 E .
- the lateral grooves H are recessed toward the dielectric layers 52 .
- a sidewall SW 1 of the channel layer 92 in contact with the ferroelectric portions 90 and the dielectric layer 52 is wavy while a sidewall SW 2 of the channel layer 92 not in contact with the ferroelectric portions 90 and the dielectric layer 52 is substantially straight, as shown in FIG. 20 F .
- the channel layer 92 in the lateral groove G has a thickness T 3 equal to the thickness T 2 of the ferroelectric portion 90 , as shown in FIG. 20 C . In alternative embodiments, the channel layer 92 in the lateral groove G has the thickness T 3 less than the thickness T 2 of the ferroelectric portion 90 , as shown in FIG. 20 D . In alternative embodiments, the channel layer 92 in the lateral groove G has the thickness T 3 less than the thickness T 2 of the ferroelectric portion 90 , as shown in FIG. 20 D . In yet alternative embodiments, the channel layer 92 in the lateral groove G has the thickness T 3 greater than the thickness T 2 of the ferroelectric portion 90 , as shown in FIGS. 20 E and 20 F .
- an annealing process (e.g., at a temperature range of about 300° C. to about 450° C.) in oxygen-containing ambient may be performed to activate the charge carriers of the channel layer 92 .
- FIGS. 21 through 24 B illustrate forming dielectric material 98 and patterning channel layer 92 for the memory cells 202 (see FIG. 1 A ) in the trenches 86 .
- FIG. 24 A is illustrated in a partial three-dimensional view.
- cross-sectional views are provided along line C-C′ of FIG. 1 A .
- a dielectric material 98 A is deposited in the trenches 86 and the lateral grooves H over the channel layer 92 .
- the dielectric material 98 A includes silicon oxide, silicon nitride, silicon oxynitride, or the like, which may be deposited by CVD, PVD, ALD, PECVD, or the like.
- the dielectric material 98 A may extend along sidewalls and bottom surfaces of the trenches 86 over the channel layer 92 .
- the dielectric material 98 A is optional and may be omitted as needed.
- bottom portions of the dielectric material 98 A and the channel layer 92 are removed in the trenches 86 .
- the removal process includes an acceptable etching process, such as a dry etch (e.g., RIE, NBE, the like), a wet etch, the like, or a combination thereof.
- the etching may be anisotropic.
- the top portions of the dielectric material 98 A and the channel layer 92 are removed from the multi-layer stack 58 .
- removal process includes a combination of photolithography and etching.
- the remaining dielectric material 98 A and the channel layer 92 may expose portions of the ferroelectric portion 90 on bottom surfaces of the trenches 86 .
- portions of the channel layer 92 on opposing sidewalls of the trenches 86 may be separated from each other, which improves isolation between the memory cells 202 of the memory array 200 (see FIG. 1 A ).
- a dielectric material 98 B is deposited to completely fill the trenches 86 .
- the dielectric material 98 B may be formed of one or more materials and by processes the same as or similar to those of the dielectric material 98 A.
- the dielectric material 98 B and the dielectric material 98 A include different materials.
- the dielectric materials 98 A and 98 B are collectively referred to as a dielectric material 98 .
- the dielectric material 98 has an uneven and wavy sidewall profile.
- a removal process is applied to the dielectric materials 98 A/ 98 B, the channel layer 92 , and the ferroelectric portion 90 to remove excess materials over the multi-layer stack 58 .
- a planarization process such as a CMP, an etch-back process, combinations thereof, or the like may be utilized.
- the planarization process exposes the multi-layer stack 58 such that top surfaces of the multi-layer stack 58 (e.g., the dielectric layer 52 E), the ferroelectric portions 90 , the channel layer 92 , the dielectric material 98 , and the IMD 70 are level after the planarization process is complete.
- FIGS. 25 A through 28 D illustrate intermediate steps of manufacturing conductive pillars 106 and 108 (e.g., source/drain pillars) in the memory array 200 .
- the conductive pillars 106 and 108 may extend along a direction perpendicular to the conductive lines 72 such that individual cells of the memory array 200 may be selected for read and write operations.
- FIGS. 25 A, 26 A, 27 A, and 28 A are illustrated in a partial three-dimensional view.
- FIGS. 25 B and 26 B cross-sectional views are provided along line C-C′ of FIG. 1 A .
- FIGS. 27 B and 28 B cross-sectional views are provided along line D-D′ of FIG. 1 A .
- FIG. 28 C a cross-sectional view is provided along line E-E′ of FIG. 1 A .
- FIG. 28 D a cross-sectional view is provided along line F-F′ of FIG. 1 A .
- FIG. 28 E a top-down view of FIG. 1 A is provided.
- trenches 100 are formed through the channel layer 92 and the dielectric material 98 .
- the trenches 100 may be formed through a combination of photolithography and etching, for example to remove portions of the dielectric material 98 .
- the trenches 100 may be disposed between opposing sidewalls of the ferroelectric portions 90 and may physically separate adjacent stacks of memory cells in the memory array 200 (see FIG. 1 A ).
- isolation pillars 102 are formed in the trenches 100 .
- an isolation layer is deposited over the multi-layer stack 58 filling in the trenches 100 .
- the isolation layer may include, for example, silicon oxide, silicon nitride, silicon oxynitride, or the like, which may be deposited by CVD, PVD, ALD, PECVD, or the like.
- the isolation layer may extend along sidewalls and bottom surfaces of the trenches 100 over the channel layer 92 .
- a planarization process e.g., a CMP, etch back, or the like
- top surfaces of the multi-layer stack 58 e.g., dielectric layer 52 E
- the ferroelectric portions 90 , the channel layer 92 , and the isolation pillars 102 may be substantially level (e.g., within process variations).
- materials of the dielectric material 98 and isolation pillars 102 may be selected so that they may be etched selectively relative each other.
- the dielectric material 98 include oxide and the isolation pillars 102 include nitride.
- the dielectric material 98 include nitride and the isolation pillars 102 include oxide. Other materials are also possible.
- trenches 104 are formed for the subsequently formed conductive pillars 106 and 108 .
- the trenches 104 are formed by patterning the dielectric material 98 with a combination of photolithography and etching, for example.
- a photoresist 118 is formed over the multi-layer stack 58 , the dielectric material 98 , the isolation pillars 102 , the channel layer 92 , and the ferroelectric portion 90 .
- the photoresist 118 is patterned by an acceptable photolithography technique to define openings 120 .
- Each of the openings 120 may expose the corresponding isolation pillar 102 and two separate regions of the dielectric material 98 beside the isolation pillar 102 . In this way, each of the openings 120 may define a pattern of a conductive pillar 106 and an adjacent conductive pillar 108 that are separated by the isolation pillars 102 .
- portions of the dielectric material 98 exposed by the openings 120 may be removed by an acceptable etching process, such as by a dry etch (e.g., RIE, NBE, or the like), a wet etch, the like, or a combination thereof.
- the etching may be anisotropic.
- the etching process may use an etchant that etches the dielectric material 98 without significantly etching the isolation pillars 102 .
- Patterns of the trenches 104 may correspond to the conductive pillars 106 and 108 (see FIGS. 28 A and 28 B ). After the trenches 104 are patterned, the photoresist 118 may be removed by ashing, for example.
- the trenches 104 are filled with a conductive material to form the conductive pillars 106 and 108 .
- the conductive material may include copper, titanium, titanium nitride, tantalum, tantalum nitride, tungsten, ruthenium, aluminum, combinations thereof, or the like, which may be formed using, for example, CVD, ALD, PVD, PECVD, or the like.
- a planarization e.g., a CMP, etch back, or the like
- top surfaces of the multi-layer stack 58 e.g., the dielectric layer 52 E
- the ferroelectric portions 90 may be substantially level (e.g., within process variations).
- the conductive pillars 106 correspond to and are electrically connected to the bit lines in the memory array
- the conductive pillars 108 correspond to correspond to and are electrically connected to the source lines in the memory array 200 .
- the conductive pillars 106 and 108 penetrate through the conductive lines 72 and the dielectric layers 52 of the multi-layer stack 58 .
- the conductive pillars 106 and 108 have uneven and wavy sidewall profiles.
- the conductive pillar 106 or 108 comprises first portions P 1 and second portions P 2 as shown in FIG. 28 C .
- the first portions P 1 are located at levels the same as the dielectric layers 52 .
- the second portions P 2 are located at levels the same as the conductive lines 72 .
- the first portions P 1 and the second portions P 2 have different widths.
- the first portion P 1 has a first width W 1 greater than a second width W 2 of the second portion P 2 .
- the channel layer 92 is sandwiched between the first portions P 1 and the dielectric layers 52 and, sandwiched between the second portions P 2 and the ferroelectric portions 90 . In some embodiments, the channel layer 92 is in contact with the first portions P 1 and the dielectric layers 52 and, in contact with the second portions P 2 and the ferroelectric portions 90 .
- stacked memory cells 202 may be formed in the memory array 200 , as shown in FIG. 1 A .
- Each memory cell 202 includes a gate electrode (e.g., a portion of a corresponding conductive line 72 ), a gate dielectric (e.g., a portion of a corresponding ferroelectric portion 90 ), a channel region (e.g., a portion of a corresponding channel layer 92 ), and source/drain pillars (e.g., portions of corresponding conductive pillars 106 and 108 ).
- the isolation pillars 102 isolates adjacent memory cells 202 in a same column and at a same vertical level.
- the memory cells 202 may be disposed in an array of vertically stacked rows and columns.
- FIGS. 29 A, 29 B, 29 C, and 29 D illustrate forming conductive lines 116 A, 116 B, and 116 C for the memory array 200 .
- FIG. 29 A illustrates a perspective view of the memory array 200 ;
- FIG. 29 B illustrates a cross-sectional view of the memory array 200 along line D-D′ of FIG. 1 A ;
- FIG. 29 C illustrates a top-down view of the memory array 200 of FIG. 29 A ;
- FIG. 29 D illustrates a cross-sectional view along the line E-E′ of FIG. 1 A ;
- FIG. 29 E illustrates a cross-sectional view of the device along line B-B′ of FIG. 1 A .
- an IMD 74 is formed on top surfaces of the multi-layer stack 58 (e.g., the dielectric layer 52 E), the ferroelectric portions 90 , the channel layer 92 , the conductive pillars 106 , and the conductive pillars 108 and the IMD 70 .
- Conductive contacts 110 , 112 , and 114 are made on the conductive lines 72 , the conductive pillars 106 , and the conductive pillars 108 , respectively.
- the IMD 74 may be formed of a dielectric material, and may be deposited by any suitable method, such as CVD, PECVD, flowable CVD (FCVD), or the like.
- the dielectric materials may include phospho-silicate glass (PSG), boro-silicate glass (BSG), boron-doped phospho-silicate glass (BPSG), undoped silicate glass (USG), a low-k dielectric material or the like.
- the IMD 74 may include an oxide (e.g., silicon oxide or the like), a nitride (e.g., silicon nitride or the like), a combination thereof or the like. Other dielectric materials formed by any acceptable process may be used.
- the removal process is applied to the IMD 74 to remove excess dielectric material over the multi-layer stack 58 and the IMD 70 .
- the removal process may be a planarization process, such as a chemical mechanical polish (CMP), an etch-back process, combinations thereof, or the like.
- CMP chemical mechanical polish
- the staircase shape of the conductive lines 72 may provide a surface on each of the conductive lines 72 for the conductive contacts 110 to land on.
- forming the conductive contacts 110 may include patterning openings in the IMD 74 and IMD 70 to expose portions of the conductive lines 72 using a combination of photolithography and etching, for example.
- a liner (not shown), such as a diffusion barrier layer, an adhesion layer, or the like, and a conductive material are formed in the openings.
- the liner may include titanium, titanium nitride, tantalum, tantalum nitride, or the like.
- the conductive material may include copper, a copper alloy, silver, gold, tungsten, cobalt, aluminum, nickel, or the like.
- a planarization process such as a CMP, may be performed to remove excess material from the surface of the IMD 74 . The remaining liner and conductive material form the conductive contacts 110 in the openings.
- conductive contacts 112 and 114 may also be made on the conductive pillars 106 and the conductive pillars 108 , respectively.
- the conductive contacts 112 , 114 and 110 may be electrically connected to conductive lines 116 A, 116 B, and 116 C, respectively, which connect the memory array to an underlying/overlying circuitry (e.g., control circuitry) and/or signal, power, and ground lines in the semiconductor die.
- the conductive contacts 110 may extend through the IMD 74 and IMD 70 to electrically connect conductive lines 116 C to the conductive lines 72 .
- conductive contacts or vias may be formed through the IMD 74 to electrically connect the conductive lines 116 A and 116 B to the underlying active devices one the substrate.
- routing and/or power lines to and from the memory array may be provided by an interconnect structure formed over the memory array 200 in addition to or in lieu of the interconnect structure 320 . Accordingly, the memory array 200 may be completed.
- FIGS. 1 A through 29 D illustrate a particular pattern for the conductive pillars 106 and 108
- the conductive pillars 106 and 108 have a staggered pattern.
- the conductive pillars 106 and 108 in a same row of the array are all aligned with each other, as shown in the ferroelectric memory array 200 A of FIGS. 30 A, 30 B and 30 C .
- FIGS. 30 A, 30 B and 30 C illustrate examples of a memory array 200 A according to alternative embodiments.
- FIG. 30 A illustrates a perspective view of the memory array 200 A
- FIG. 30 B illustrates a cross-sectional view of the device along line H-H′ of FIG. 30 A
- FIG. 30 C illustrates a top-down view of the memory array 200 A.
- FIG. 31 illustrates a method of forming a ferroelectric memory device in accordance with some embodiments.
- the method is illustrated and/or described as a series of acts or events, it will be appreciated that the method is not limited to the illustrated ordering or acts. Thus, in some embodiments, the acts may be carried out in different orders than illustrated, and/or may be carried out concurrently. Further, in some embodiments, the illustrated acts or events may be subdivided into multiple acts or events, which may be carried out at separate times or concurrently with other acts or sub-acts. In some embodiments, some illustrated acts or events may be omitted, and other un-illustrated acts or events may be included.
- a multi-layer stack is formed over a substrate.
- the multi-layer stack comprises a plurality of dielectric layers and a plurality of conductive layers stacked alternately and has a trench penetrating therethrough.
- FIG. 4 to FIG. 16 B illustrate varying views corresponding to some embodiments of act S 300 .
- a plurality of ferroelectric portions are selectively formed.
- the plurality of ferroelectric portions are discretely formed on sidewall surfaces of the plurality of conductive layers.
- the selectively forming a plurality of ferroelectric portions comprises performing a surface treatment on the plurality of dielectric layers; and depositing the plurality of ferroelectric portions on the sidewalls of the plurality of conductive layers.
- the surface treatment comprises selectively forming a plurality of inhibitor portions on the sidewall surfaces of the plurality of dielectric layers.
- the plurality of inhibitor portions comprises a plurality of self-assembled monolayers.
- the plurality of self-assembled monolayers comprise an alkanethiol, an alkanephophonic acid or a combination thereof, for example.
- the plurality of self-assembled monolayers comprise 1-octadecanethiol (ODT), or octadecylphophonic acid (ODPA).
- ODT 1-octadecanethiol
- ODPA octadecylphophonic acid
- FIG. 20 A to FIG. 20 A to 20 F illustrate varying views corresponding to some embodiments of act S 304 .
- inhibitor portions are selectively formed on the sidewall surfaces of the dielectric-layer multi-layer stack, and thus ferroelectric portions are discretely disposed on the conductive layers of the multi-layer stack. Since the sidewall surfaces of the dielectric layers are blocked by the inhibitor portions, a ferroelectric material is hardly formed on the sidewall surfaces of the dielectric layers. Therefore, the issue of different growth rate of the ferroelectric material on the dielectric layers and conductive layers and different proportion of the orthogonal phase of the ferroelectric material on the dielectric layers and the conductive layers may be solved.
- the ferroelectric material is not formed on the dielectric layers, the ferroelectric material on the conductive layers is not suppressed by the ferroelectric material on the dielectric layers, thus facilitating the formation of the orthorhombic phase and increasing the proportion of the orthorhombic phase.
- the proportion of the orthorhombic phase of the ferroelectric material on the sidewall surfaces of the conductive layers can be precisely controlled, so the method of the disclosure may be applied to the 3D high-density memory structure of in a small active HZO area.
- the disclosed method is a low temperature process, it can be integrated into BEOL for embedded memory application.
- the ferroelectric memory device is formed by a “staircase first process” in which the staircase structure is formed before the memory cells are formed.
- the disclosure is not limited thereto.
- the ferroelectric memory device may be formed by a “staircase last process” in which the staircase structure is formed after the memory cells are formed.
- the gate electrodes are formed by depositing sacrificial dielectric layers followed by replacing sacrificial dielectric layers with conductive layers.
- the disclosure is not limited thereto.
- the gate electrodes may be formed in the first stage without the replacement step as needed.
- a ferroelectric memory device includes a multi-layer stack, disposed over a substrate and including a plurality of conductive layers and a plurality of dielectric layers stacked alternately; a channel layer, penetrating through the plurality of conductive layers and the plurality of dielectric layers; and a plurality of ferroelectric portions, discretely disposed between the channel layer and the plurality of conductive layers, the plurality of ferroelectric portions being vertically separated from one another by a non-zero distance.
- a device in accordance with alternative embodiments of the present disclosure, includes a semiconductor substrate, a first memory cell over the semiconductor substrate, and a second memory cell over the first memory cell.
- the first memory cell includes a first thin film transistor.
- the first thin film transistor includes: a first ferroelectric portion on a sidewall of a first conductive line; and a first channel region of a channel layer around a top surface, a sidewall, and a bottom surface of the first ferroelectric portion.
- a conductive pillar vertically extends along sides of the first memory cell and the second memory cell, the first ferroelectric portion and the first channel region being laterally between the first conductive line and the conductive pillar
- a method of forming a ferroelectric memory device includes forming a multi-layer stack comprising a plurality of dielectric layers and a plurality of conductive layers stacked alternately over a substrate, sidewalls of the plurality of dielectric layers and the plurality of conductive layers define a trench penetrating therethrough; selectively forming a plurality of ferroelectric portions discretely on sidewalls of the plurality of conductive layers; forming a channel layer on the plurality of ferroelectric portions and the sidewalls of the plurality of dielectric layers; and forming a conductive pillar along sidewalls of the channel layer.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
Claims (20)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US17/880,803 US12041783B2 (en) | 2020-05-28 | 2022-08-04 | Ferroelectric memory device and method of forming the same |
| US18/677,952 US20240324235A1 (en) | 2020-05-28 | 2024-05-30 | Ferroelectric memory device and method of forming the same |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US202063031040P | 2020-05-28 | 2020-05-28 | |
| US17/098,919 US11910617B2 (en) | 2020-05-28 | 2020-11-16 | Ferroelectric memory device and method of forming the same |
| US17/880,803 US12041783B2 (en) | 2020-05-28 | 2022-08-04 | Ferroelectric memory device and method of forming the same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/098,919 Division US11910617B2 (en) | 2020-05-28 | 2020-11-16 | Ferroelectric memory device and method of forming the same |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/677,952 Continuation US20240324235A1 (en) | 2020-05-28 | 2024-05-30 | Ferroelectric memory device and method of forming the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20220384459A1 US20220384459A1 (en) | 2022-12-01 |
| US12041783B2 true US12041783B2 (en) | 2024-07-16 |
Family
ID=77570328
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/880,803 Active 2040-11-16 US12041783B2 (en) | 2020-05-28 | 2022-08-04 | Ferroelectric memory device and method of forming the same |
| US18/677,952 Pending US20240324235A1 (en) | 2020-05-28 | 2024-05-30 | Ferroelectric memory device and method of forming the same |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US18/677,952 Pending US20240324235A1 (en) | 2020-05-28 | 2024-05-30 | Ferroelectric memory device and method of forming the same |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US12041783B2 (en) |
| KR (1) | KR102548070B1 (en) |
| CN (1) | CN113380823B (en) |
| DE (1) | DE102020130975B4 (en) |
| TW (1) | TWI769757B (en) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9892800B2 (en) | 2015-09-30 | 2018-02-13 | Sunrise Memory Corporation | Multi-gate NOR flash thin-film transistor strings arranged in stacked horizontal active strips with vertical control gates |
| US11120884B2 (en) | 2015-09-30 | 2021-09-14 | Sunrise Memory Corporation | Implementing logic function and generating analog signals using NOR memory strings |
| US12537057B2 (en) | 2015-09-30 | 2026-01-27 | Sunrise Memory Corporation | Three-dimensional vertical nor flash thin film transistor strings |
| US12550382B2 (en) | 2020-01-22 | 2026-02-10 | Sunrise Memory Corporation | Thin-film storage transistor with ferroelectric storage layer |
| CN115413367A (en) | 2020-02-07 | 2022-11-29 | 日升存储公司 | High capacity memory circuit with low effective delay |
| DE102020130975B4 (en) | 2020-05-28 | 2025-08-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | FERROELECTRIC STORAGE DEVICE AND METHOD FOR FORMING THE SAME |
| US11910617B2 (en) | 2020-05-28 | 2024-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US11282572B2 (en) | 2020-06-15 | 2022-03-22 | Taiwan Semiconductor Manufacturing Company Limited | Multinary bit cells for memory devices and network applications and method of manufacturing the same |
| TW202220191A (en) | 2020-07-21 | 2022-05-16 | 美商日升存儲公司 | Methods for fabricating a 3-dimensional memory structure of nor memory strings |
| WO2022108848A1 (en) | 2020-11-17 | 2022-05-27 | Sunrise Memory Corporation | Methods for reducing disturb errors by refreshing data alongside programming or erase operations |
| US11723210B2 (en) * | 2021-03-05 | 2023-08-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | High selectivity isolation structure for improving effectiveness of 3D memory fabrication |
| US11652148B2 (en) | 2021-05-13 | 2023-05-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of selective film deposition and semiconductor feature made by the method |
| WO2023287908A1 (en) | 2021-07-16 | 2023-01-19 | Sunrise Memory Corporation | 3-dimensional memory string array of thin-film ferroelectric transistors |
| US12402319B2 (en) | 2021-09-14 | 2025-08-26 | Sunrise Memory Corporation | Three-dimensional memory string array of thin-film ferroelectric transistors formed with an oxide semiconductor channel |
| KR20230098451A (en) * | 2021-12-24 | 2023-07-04 | 삼성전자주식회사 | Semiconductor device |
| US12382635B2 (en) * | 2022-06-21 | 2025-08-05 | Macronix International Co., Ltd. | 3D flash memory device and method of manufacturing the same |
| KR20230174876A (en) | 2022-06-22 | 2023-12-29 | 삼성전자주식회사 | Three-dimensional semiconductor memory device and method for manufacturing the same |
| US12506029B2 (en) * | 2022-06-30 | 2025-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gap filling method in semiconductor manufacturing process |
| JP2024089558A (en) * | 2022-12-21 | 2024-07-03 | 株式会社Screenホールディングス | Semiconductor device manufacturing method and semiconductor manufacturing device |
| WO2025207285A1 (en) * | 2024-03-28 | 2025-10-02 | Kepler Computing Inc. | Memory device fabrication through wafer bonding |
Citations (55)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW200411901A (en) | 2002-10-29 | 2004-07-01 | Infineon Technologies Ag | Ferroelectric memory cell |
| US20070236979A1 (en) | 2006-04-06 | 2007-10-11 | Kabushiki Kaisha Toshiba | Nonvolatile ferroelectric memory |
| US20110298037A1 (en) * | 2010-06-03 | 2011-12-08 | Samsung Electronics Co., Ltd. | Vertical structure nonvolatile memory devices |
| KR20180059271A (en) | 2016-11-25 | 2018-06-04 | 연세대학교 산학협력단 | 3 dimensional ferroelectric memory device and method of fabricating the same |
| US10062784B1 (en) | 2017-04-20 | 2018-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned gate hard mask and method forming same |
| EP3499580A1 (en) | 2017-12-18 | 2019-06-19 | IMEC vzw | Method of manufacturing a 3d semiconductor memory device and device manufactured using such method |
| US10515896B2 (en) | 2017-08-31 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnect structure for semiconductor device and methods of fabrication thereof |
| US20200075631A1 (en) | 2018-09-04 | 2020-03-05 | Sandisk Technologies Llc | Three dimensional ferroelectric memory |
| US20200212068A1 (en) | 2018-12-27 | 2020-07-02 | SK Hynix Inc. | Vertical memory device and method of fabricating the same |
| US20210082955A1 (en) * | 2019-09-12 | 2021-03-18 | Sandisk Technologies Llc | Three-dimensional memory device containing ferroelectric memory elements encapsulated by transition metal-containing conductive elements and method of making thereof |
| US20210376153A1 (en) | 2020-05-29 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Gate Structures |
| US20210375930A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ferroelectric memory device and method of forming the same |
| US20210375919A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Novel 3d ram sl/bl contact modulation |
| US20210375933A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ferroelectric memory device and method of forming the same |
| US20210375936A1 (en) | 2020-05-29 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array channel regions |
| US20210375931A1 (en) | 2020-05-29 | 2021-12-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20210375917A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3d memory with graphite conductive strips |
| US20210375934A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ferroelectric memory device and method of forming the same |
| US20210399015A1 (en) | 2020-06-17 | 2021-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory devices |
| US20210399052A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory device and method of forming the same |
| US20210399016A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
| US20210398568A1 (en) | 2020-06-19 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Word Line Routing |
| US20210399048A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and manufacturing method thereof |
| US20210399017A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
| US20210399014A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and manufacturing method thereof |
| US20210408044A1 (en) | 2020-06-30 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array isolation structures |
| US20210407845A1 (en) | 2020-06-26 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Air gaps in memory array structures |
| US20210408046A1 (en) | 2020-06-25 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array contact structures |
| US20210408038A1 (en) | 2020-06-25 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3d memory array contact structures |
| US20210407569A1 (en) | 2020-06-26 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Including Dummy Regions |
| US20210408045A1 (en) | 2020-06-30 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array source/drain electrode structures |
| US20210407980A1 (en) | 2020-06-29 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3D Semiconductor Package Including Memory Array |
| US20220037362A1 (en) | 2020-07-30 | 2022-02-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-Dimensional Memory Device and Method |
| US20220036931A1 (en) | 2020-07-30 | 2022-02-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Staircase Structure |
| US20220052060A1 (en) | 2020-08-12 | 2022-02-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-Dimensional Memory Device and Method |
| US20220052075A1 (en) | 2020-08-13 | 2022-02-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Including Epitaxial Source Lines and Bit Lines |
| US20220123003A1 (en) | 2020-10-21 | 2022-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and method of manufacture |
| US20220179693A1 (en) | 2020-12-06 | 2022-06-09 | International Business Machines Corporation | Estimating attributes of running workloads on platforms in a system of multiple platforms as a service |
| US20220231051A1 (en) | 2021-01-15 | 2022-07-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of fabricating the same |
| US20220231050A1 (en) | 2021-01-15 | 2022-07-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
| US20220231026A1 (en) | 2021-01-21 | 2022-07-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hybrid memory device and method of forming the same |
| US20220262809A1 (en) | 2021-02-12 | 2022-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array and methods of forming same |
| US20220285393A1 (en) | 2021-03-05 | 2022-09-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and method |
| US20220286949A1 (en) | 2021-03-05 | 2022-09-08 | Oracle International Corporation | Methods, systems, and computer readable media for selecting multiple network function types using a single discovery request |
| US20220359570A1 (en) | 2020-05-28 | 2022-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20220367515A1 (en) | 2020-05-29 | 2022-11-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20220384292A1 (en) | 2018-06-28 | 2022-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Warpage control of semiconductor die |
| US20220384459A1 (en) | 2020-05-28 | 2022-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20220406350A1 (en) | 2021-06-17 | 2022-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Test Structure and Method of Forming the Same |
| US20220416085A1 (en) | 2020-05-29 | 2022-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Gate Structures |
| US20230008998A1 (en) | 2021-07-09 | 2023-01-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-Dimensional Memory Device and Method |
| US20230046715A1 (en) | 2021-08-11 | 2023-02-16 | Lin Sun | Thermal structure coupling anaysis method of a solid rocket motor nozzle considering the strctural gaps |
| US20230067455A1 (en) | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Air gaps in memory array structures |
| US20230063038A1 (en) | 2021-08-27 | 2023-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Device and Method of Forming Thereof |
| US20230065891A1 (en) | 2021-08-29 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing the same |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102321739B1 (en) * | 2015-02-02 | 2021-11-05 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
| US9941299B1 (en) * | 2017-05-24 | 2018-04-10 | Sandisk Technologies Llc | Three-dimensional ferroelectric memory device and method of making thereof |
| KR20180134122A (en) * | 2017-06-08 | 2018-12-18 | 에스케이하이닉스 주식회사 | semiconductor device having ferroelectric layer and method of fabricating the same |
| US10163933B1 (en) | 2017-08-14 | 2018-12-25 | Globalfoundries Inc. | Ferro-FET device with buried buffer/ferroelectric layer stack |
| US10651182B2 (en) | 2018-09-28 | 2020-05-12 | Intel Corporation | Three-dimensional ferroelectric NOR-type memory |
-
2020
- 2020-11-24 DE DE102020130975.9A patent/DE102020130975B4/en active Active
-
2021
- 2021-01-11 KR KR1020210003502A patent/KR102548070B1/en active Active
- 2021-03-24 TW TW110110728A patent/TWI769757B/en active
- 2021-04-29 CN CN202110474606.9A patent/CN113380823B/en active Active
-
2022
- 2022-08-04 US US17/880,803 patent/US12041783B2/en active Active
-
2024
- 2024-05-30 US US18/677,952 patent/US20240324235A1/en active Pending
Patent Citations (65)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW200411901A (en) | 2002-10-29 | 2004-07-01 | Infineon Technologies Ag | Ferroelectric memory cell |
| US20070236979A1 (en) | 2006-04-06 | 2007-10-11 | Kabushiki Kaisha Toshiba | Nonvolatile ferroelectric memory |
| US20110298037A1 (en) * | 2010-06-03 | 2011-12-08 | Samsung Electronics Co., Ltd. | Vertical structure nonvolatile memory devices |
| KR20180059271A (en) | 2016-11-25 | 2018-06-04 | 연세대학교 산학협력단 | 3 dimensional ferroelectric memory device and method of fabricating the same |
| US10062784B1 (en) | 2017-04-20 | 2018-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned gate hard mask and method forming same |
| US10515896B2 (en) | 2017-08-31 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnect structure for semiconductor device and methods of fabrication thereof |
| EP3499580A1 (en) | 2017-12-18 | 2019-06-19 | IMEC vzw | Method of manufacturing a 3d semiconductor memory device and device manufactured using such method |
| US20220384292A1 (en) | 2018-06-28 | 2022-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Warpage control of semiconductor die |
| US20200075631A1 (en) | 2018-09-04 | 2020-03-05 | Sandisk Technologies Llc | Three dimensional ferroelectric memory |
| US20200212068A1 (en) | 2018-12-27 | 2020-07-02 | SK Hynix Inc. | Vertical memory device and method of fabricating the same |
| US20210082955A1 (en) * | 2019-09-12 | 2021-03-18 | Sandisk Technologies Llc | Three-dimensional memory device containing ferroelectric memory elements encapsulated by transition metal-containing conductive elements and method of making thereof |
| US20220384459A1 (en) | 2020-05-28 | 2022-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20210375930A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ferroelectric memory device and method of forming the same |
| US20210375919A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Novel 3d ram sl/bl contact modulation |
| US20210375933A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ferroelectric memory device and method of forming the same |
| US20220359570A1 (en) | 2020-05-28 | 2022-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20210375917A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3d memory with graphite conductive strips |
| US20210375934A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Ferroelectric memory device and method of forming the same |
| US20220367515A1 (en) | 2020-05-29 | 2022-11-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20220416085A1 (en) | 2020-05-29 | 2022-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Gate Structures |
| US20210375931A1 (en) | 2020-05-29 | 2021-12-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric memory device and method of forming the same |
| US20210375936A1 (en) | 2020-05-29 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array channel regions |
| US20210376153A1 (en) | 2020-05-29 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Gate Structures |
| US20210399015A1 (en) | 2020-06-17 | 2021-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory devices |
| US20220384487A1 (en) | 2020-06-18 | 2022-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
| US20220384486A1 (en) | 2020-06-18 | 2022-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming memory device |
| US20210399016A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
| US20210399014A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and manufacturing method thereof |
| US20210399048A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and manufacturing method thereof |
| US20210399017A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
| US20210399052A1 (en) | 2020-06-18 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory device and method of forming the same |
| US20210398568A1 (en) | 2020-06-19 | 2021-12-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Word Line Routing |
| US20220310132A1 (en) | 2020-06-19 | 2022-09-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Word Line Routing |
| US20220384348A1 (en) | 2020-06-25 | 2022-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Contact Structures |
| US20210408038A1 (en) | 2020-06-25 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3d memory array contact structures |
| US20210408046A1 (en) | 2020-06-25 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array contact structures |
| US20210407569A1 (en) | 2020-06-26 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Including Dummy Regions |
| US20210407845A1 (en) | 2020-06-26 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Air gaps in memory array structures |
| US20220358984A1 (en) | 2020-06-26 | 2022-11-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Including Dummy Regions |
| US20210407980A1 (en) | 2020-06-29 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3D Semiconductor Package Including Memory Array |
| US20220359486A1 (en) | 2020-06-29 | 2022-11-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | 3D Semiconductor Package Including Memory Array |
| US20210408045A1 (en) | 2020-06-30 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array source/drain electrode structures |
| US20210408044A1 (en) | 2020-06-30 | 2021-12-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array isolation structures |
| US20220037362A1 (en) | 2020-07-30 | 2022-02-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-Dimensional Memory Device and Method |
| US20220036931A1 (en) | 2020-07-30 | 2022-02-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Staircase Structure |
| US20220366952A1 (en) | 2020-07-30 | 2022-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Staircase Structure |
| US20220384347A1 (en) | 2020-07-30 | 2022-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-Dimensional Memory Device and Method |
| US20220052060A1 (en) | 2020-08-12 | 2022-02-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-Dimensional Memory Device and Method |
| US20220052075A1 (en) | 2020-08-13 | 2022-02-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Including Epitaxial Source Lines and Bit Lines |
| US20220384484A1 (en) | 2020-08-13 | 2022-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Including Epitaxial Source Lines and Bit Lines |
| US20220123003A1 (en) | 2020-10-21 | 2022-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and method of manufacture |
| US20220179693A1 (en) | 2020-12-06 | 2022-06-09 | International Business Machines Corporation | Estimating attributes of running workloads on platforms in a system of multiple platforms as a service |
| US20220231051A1 (en) | 2021-01-15 | 2022-07-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method of fabricating the same |
| US20220231050A1 (en) | 2021-01-15 | 2022-07-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
| US20220231026A1 (en) | 2021-01-21 | 2022-07-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hybrid memory device and method of forming the same |
| US20220262809A1 (en) | 2021-02-12 | 2022-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory array and methods of forming same |
| US20220384461A1 (en) | 2021-02-12 | 2022-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array and Methods of Forming Same |
| US20220285393A1 (en) | 2021-03-05 | 2022-09-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional memory device and method |
| US20220286949A1 (en) | 2021-03-05 | 2022-09-08 | Oracle International Corporation | Methods, systems, and computer readable media for selecting multiple network function types using a single discovery request |
| US20220406350A1 (en) | 2021-06-17 | 2022-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Array Test Structure and Method of Forming the Same |
| US20230008998A1 (en) | 2021-07-09 | 2023-01-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-Dimensional Memory Device and Method |
| US20230046715A1 (en) | 2021-08-11 | 2023-02-16 | Lin Sun | Thermal structure coupling anaysis method of a solid rocket motor nozzle considering the strctural gaps |
| US20230063038A1 (en) | 2021-08-27 | 2023-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory Device and Method of Forming Thereof |
| US20230065891A1 (en) | 2021-08-29 | 2023-03-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing the same |
| US20230067455A1 (en) | 2021-08-30 | 2023-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Air gaps in memory array structures |
Non-Patent Citations (9)
| Title |
|---|
| Beesley et al. "Sub-15-nm Patterning of Asymmetric Metal Electrodes and Devices by Adhesion Lithography." Nature Communications, DOI: 10.1038/ncomms4933, published on May 27, 2014. |
| Final Office Action dated Aug. 15, 2023 for U.S. Appl. No. 17/098,919. |
| Final Office Action dated Feb. 14, 2023 for U.S. Appl. No. 17/098,919. |
| Florent et al. "Vertical Ferroelectric Hf02 FET based on 3-D NAND Architecture: Towards Dense Low-Power Memory" 2018 IEEE International Electron Devices Meeting (IEDM), published on Jan. 17, 2019. |
| Herregods et al. "Vapour phase self-assembled monolayers for ALD blocking on 300 mm wafer scale." Conference: Joint EuroCVD 21—Baltic ALD 15 At: Linkoping, Sweden, published Jun. 2017. |
| Non-Final Office Action dated Apr. 18, 2023 for U.S. Appl. No. 17/098,919. |
| Non-Final Office Action dated Jun. 16, 2022 for U.S. Appl. No. 17/098,919. |
| Notice of Allowance dated Oct. 20, 2023, for U.S. Appl. No. 17/098,919. |
| U.S. Appl. No. 17/186,852, filed Feb. 26, 2021. |
Also Published As
| Publication number | Publication date |
|---|---|
| US20240324235A1 (en) | 2024-09-26 |
| TWI769757B (en) | 2022-07-01 |
| CN113380823B (en) | 2024-08-16 |
| KR102548070B1 (en) | 2023-06-26 |
| CN113380823A (en) | 2021-09-10 |
| TW202145453A (en) | 2021-12-01 |
| DE102020130975A1 (en) | 2021-12-02 |
| DE102020130975B4 (en) | 2025-08-14 |
| US20220384459A1 (en) | 2022-12-01 |
| KR20210148847A (en) | 2021-12-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12041783B2 (en) | Ferroelectric memory device and method of forming the same | |
| US11729986B2 (en) | Ferroelectric memory device and method of forming the same | |
| US11910617B2 (en) | Ferroelectric memory device and method of forming the same | |
| US11515332B2 (en) | Ferroelectric memory device and method of forming the same | |
| US12363907B2 (en) | Memory device comprising conductive pillars | |
| US12232328B2 (en) | Memory devices | |
| US11696448B2 (en) | Memory device and method of forming the same | |
| US11527552B2 (en) | Ferroelectric memory device and method of forming the same | |
| US12349361B2 (en) | Ferroelectric memory device and method of forming the same | |
| US11647635B2 (en) | Ferroelectric memory device and method of forming the same | |
| US20220223622A1 (en) | Memory structure and method of forming the same | |
| US12167607B2 (en) | Ferroelectric memory device and method of forming the same | |
| US11950427B2 (en) | Ferroelectric memory device and method of forming the same | |
| US12193241B2 (en) | Ferroelectric memory device and method of forming the same | |
| US12051750B2 (en) | Memory array gate structures | |
| US12484229B2 (en) | Memory device and method of forming the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LU, CHUN-CHIEH;CHIA, HAN-JONG;YEONG, SAI-HOOI;AND OTHERS;REEL/FRAME:060717/0156 Effective date: 20201119 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: AWAITING TC RESP., ISSUE FEE NOT PAID |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT RECEIVED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |