US11601051B2 - Connection terminal pattern and layout for three-level buck regulator - Google Patents
Connection terminal pattern and layout for three-level buck regulator Download PDFInfo
- Publication number
- US11601051B2 US11601051B2 US16/444,844 US201916444844A US11601051B2 US 11601051 B2 US11601051 B2 US 11601051B2 US 201916444844 A US201916444844 A US 201916444844A US 11601051 B2 US11601051 B2 US 11601051B2
- Authority
- US
- United States
- Prior art keywords
- terminal
- package
- connection terminal
- coupled
- pattern
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/26—Power supply means, e.g. regulation thereof
- G06F1/32—Means for saving power
- G06F1/3203—Power management, i.e. event-based initiation of a power-saving mode
- G06F1/3234—Power saving characterised by the action undertaken
- G06F1/3287—Power saving characterised by the action undertaken by switching off individual functional units in the computer system
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/06—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
- H02M3/07—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
- H02M3/1582—Buck-boost converters
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of AC power input into DC power output; Conversion of DC power input into AC power output
- H02M7/42—Conversion of DC power input into AC power output without possibility of reversal
- H02M7/44—Conversion of DC power input into AC power output without possibility of reversal by static converters
- H02M7/48—Conversion of DC power input into AC power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M7/483—Converters with outputs that each can have more than two voltages levels
-
- H10W72/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19042—Component type being an inductor
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0003—Details of control, feedback or regulation circuits
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0083—Converters characterised by their input or output configuration
- H02M1/009—Converters characterised by their input or output configuration having two or more independently controlled outputs
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
- H02M3/1584—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load with a plurality of power processing stages connected in parallel
- H02M3/1586—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load with a plurality of power processing stages connected in parallel switched with a phase shift, i.e. interleaved
Definitions
- Certain aspects of the present disclosure generally relate to electronic circuits and, more particularly, to a connection terminal pattern and layout for a three-level buck regulator.
- a voltage regulator ideally provides a desired direct current (DC) output voltage regardless of changes in load current or input voltage.
- DC direct current
- voltage regulators may be classified as either linear regulators or switching regulators. While linear regulators tend to be small and compact, many applications may benefit from the increased efficiency of a switching regulator.
- a switching regulator may be implemented by a switched-mode power supply (SMPS), such as a buck converter, a boost converter, or a charge pump converter.
- SMPS switched-mode power supply
- Power management integrated circuits are used for managing the power requirement of a host system.
- a PMIC may be used in battery-operated devices, such as mobile phones, tablets, laptops, wearables, etc., to control the flow and direction of electrical power in the devices.
- the PMIC may perform a variety of functions for the device, such as DC-to-DC conversion, battery charging, power-source selection, voltage scaling, power sequencing, etc.
- Certain aspects of the present disclosure generally relate to electronic circuits and, more particularly, to a connection terminal pattern and layout for a three-level buck regulator.
- the electric module generally includes a substrate, an integrated circuit (IC) package disposed on the substrate and comprising transistors of a three-level buck regulator, a capacitive element of the three-level buck regulator disposed on the substrate, and an inductive element of the three-level buck regulator disposed on the substrate, the capacitive element and the inductive element being disposed adjacent to different sides of the IC package.
- IC integrated circuit
- the IC package generally includes at least one first connection terminal for coupling to a first terminal of a capacitive element of a three-level buck regulator, the at least one first connection terminal being located at a first side of a terminal pattern of the IC package; at least one second connection terminal coupled to a switching node of the three-level buck regulator, the at least one second connection terminal being located at a second side of the terminal pattern; at least one third connection terminal for coupling to a second terminal of the capacitive element, the at least one third connection terminal being located at the first side of the terminal pattern; and an IC comprising a first transistor coupled between an input voltage (VIN) node and the at least one first connection terminal; a second transistor coupled between the at least one first connection terminal and the at least one second connection terminal; a third transistor coupled between the at least one second connection terminal and the at least one third connection terminal; and a fourth transistor coupled between the at least one third connection terminal and a reference potential node of the three-level
- Certain aspects of the present disclosure provide a method for voltage regulation.
- the method generally includes selectively coupling, via a plurality of transistors of a three-level buck regulator, a capacitive element between a switching node and a voltage rail or a reference potential node, the plurality of transistors being integrated in an IC package on a substrate; and generating an output voltage at an output node of the three-level buck regulator having an inductive element coupled between the switching node and the output node, the capacitive element and the inductive element being disposed adjacent to different sides of the IC package.
- FIG. 1 illustrates an example device in which aspects of the present disclosure may be implemented.
- FIG. 2 is a schematic diagram of an example three-level buck regulator, in accordance with certain aspects of the present disclosure.
- FIGS. 3 A- 3 D illustrate configurations of switches of an example three-level buck regulator having a duty ratio of less than 0.5 for various operating phases of the regulator, in accordance with certain aspects of the present disclosure.
- FIGS. 4 A- 4 D illustrate configurations of switches of an example three-level buck regulator having a duty ratio of greater than 0.5 for various operating phases, in accordance with certain aspects of the present disclosure.
- FIG. 5 illustrates an example connection terminal pattern of an integrated circuit (IC) package coupled to a capacitive element and an inductive element, in accordance with certain aspects of the present disclosure.
- IC integrated circuit
- FIG. 6 is a flow diagram illustrating example operations for voltage regulation, in accordance with certain aspects of the present disclosure.
- Certain aspects of the present disclosure are generally directed to a terminal pattern (e.g., ball grid array (BGA) pattern) of an integrated circuit (IC) package implementing a three-level buck regulator. Certain aspects also provide a layout of capacitive and inductive elements adjacent to different sides of the IC package as allowed by the terminal pattern described herein.
- BGA ball grid array
- connection in the various tenses of the verb “connect” may mean that element A is directly connected to element B or that other elements may be connected between elements A and B (i.e., that element A is indirectly connected with element B).
- connection may also be used herein to mean that a wire, trace, or other electrically conductive material is used to electrically connect elements A and B (and any components electrically connected therebetween).
- FIG. 1 illustrates an example device 100 in which aspects of the present disclosure may be implemented.
- the device 100 may be a battery-operated portable device, such as a cellular phone, a personal digital assistant (PDA), a handheld device, a wireless device, a laptop computer, a tablet, a smartphone, etc.
- PDA personal digital assistant
- FIG. 1 illustrates an example device 100 in which aspects of the present disclosure may be implemented.
- the device 100 may be a battery-operated portable device, such as a cellular phone, a personal digital assistant (PDA), a handheld device, a wireless device, a laptop computer, a tablet, a smartphone, etc.
- PDA personal digital assistant
- the device 100 may include a processor 104 that controls operation of the device 100 .
- the processor 104 may also be referred to as a central processing unit (CPU).
- Memory 106 which may include both read-only memory (ROM) and random access memory (RAM), provides instructions and data to the processor 104 .
- a portion of the memory 106 may also include non-volatile random access memory (NVRAM).
- the processor 104 typically performs logical and arithmetic operations based on program instructions stored within the memory 106 .
- the device 100 may also include a housing 108 that may include a transmitter 110 and a receiver 112 to allow transmission and reception of data between the device 100 and a remote location.
- the transmitter 110 and receiver 112 may be combined into a transceiver 114 .
- One or more antennas 116 may be attached or otherwise coupled to the housing 108 and electrically connected to the transceiver 114 .
- the device 100 may also include (not shown) multiple transmitters, multiple receivers, and/or multiple transceivers.
- the device 100 may also include a signal detector 118 that may be used in an effort to detect and quantify the level of signals received by the transceiver 114 .
- the signal detector 118 may detect such signal parameters as total energy, energy per subcarrier per symbol, and power spectral density, among others.
- the device 100 may also include a digital signal processor (DSP) 120 for use in processing signals.
- DSP digital signal processor
- the device 100 may further include a battery 122 used to power the various components of the device 100 .
- the device 100 may also include a power management integrated circuit (power management IC or PMIC) 124 for managing the power from the battery to the various components of the device 100 .
- the PMIC 124 may perform a variety of functions for the device such as DC-to-DC conversion, battery charging, power-source selection, voltage scaling, power sequencing, etc.
- the PMIC 124 may include a power supply circuit 125 , such as a three-level buck regulator, as described in more detail herein.
- the various components of the device 100 may be coupled together by a bus system 126 , which may include a power bus, a control signal bus, and/or a status signal bus in addition to a data bus.
- Certain aspects of the present disclosure are generally directed to a terminal pattern (e.g., ball grid array (BGA) pattern) of an integrated circuit (IC) package implementing a three-level buck regulator. Certain aspects also provide a layout of capacitive and inductive elements adjacent to different sides of the IC package as allowed by the terminal pattern described herein.
- a three-level buck regulator generally refers to a direct-current (DC)-to-DC regulator implemented using a flying capacitive element (CFLY) that is selectively coupled between an inductive element and an input voltage source or reference potential node (e.g., electric ground) via switches, allowing for voltage regulation with improved power efficiency as compared to conventional buck converter implementations.
- DC direct-current
- CFLY flying capacitive element
- FIG. 2 is a schematic diagram of an example three-level buck regulator 200 , in accordance with certain aspects of the present disclosure.
- the three-level buck regulator 200 may include CFLY 202 , a first terminal of CFLY 202 being coupled to a CFLY high (CFH) node 208 and a second terminal of CFLY 202 being coupled to a CFLY low (CFL) node 210 of the three-level buck regulator 200 .
- the three-level buck regulator 200 may include a switch M 1 coupled between an input voltage (VIN) node and the CFH node 208 , and a switch M 2 coupled between the CFH node 208 and a switching (SW) node 220 .
- VIN input voltage
- SW switching
- the three-level buck regulator 200 may also include a switch M 3 coupled between the SW node 220 and the CFL node 210 , and a switch M 4 coupled between the CFL node 210 and a reference potential node (e.g., electric ground), as illustrated.
- the switches M 1 , M 2 , M 3 , and M 4 may be implemented using field-effect transistors (FETs).
- the voltage at the SW node 220 of the three-level buck regulator 200 may be at one of three voltage potentials depending on an operating condition (i.e., phase) of the three-level buck regulator 200 .
- the voltage at the SW node 220 (also referred to as “VSW” herein) may be at VIN, half the input voltage (VIN/2), or a reference potential (e.g., electric ground) depending on the duty ratio of the three-level buck regulator 200 .
- the duty ratio refers to the ratio of the output voltage (VOUT) at the output node 230 to VIN.
- the output node 230 may be coupled to a load 250 and load capacitive element (Cload) 206 .
- VSW When the duty ratio of the three-level buck regulator 200 is less than 0.5, VSW may alternate between VIN/2 and the reference potential, as described in more detail with respect to FIGS. 3 A- 3 D . When the duty ratio of the three-level buck regulator 200 is greater than 0.5, VSW may alternate between VIN and VIN/2, as described in more detail with respect to FIGS. 4 A- 4 D .
- FIGS. 3 A- 3 D illustrate configurations of switches of the example three-level buck regulator 200 when the duty ratio is less than 0.5 for different operating phases of the regulator, in accordance with certain aspects of the present disclosure.
- the switches M 1 , M 3 are closed, and switches M 2 , M 4 are open, charging CFLY 202 and the inductive element 204 (having inductance L).
- the voltage at the switching node 220 may be equal to VIN minus VC (e.g., VIN/2), where VC is the voltage across CFLY 202 .
- switches M 3 , M 4 may be closed, and switches M 1 , M 2 may be open, discharging the inductive element 204 .
- VSW may be at the reference potential (e.g., electric ground) during the period between times t 1 and t 2 .
- VSW may be at VC during the third period between times t 2 and t 3 .
- the switches M 3 , M 4 may be closed, and the switches M 1 , M 2 may be open, discharging the inductive element 204 . Therefore, VSW may be at the reference potential, similar to the second period.
- the duration of the first and third periods may be adjusted to regulate the output voltage VOUT when the duty ratio is less than 0.5.
- the buck regulator may return to the first period to repeat the different operation phases.
- FIGS. 4 A- 4 D illustrate configurations of switches of the example three-level buck regulator 200 when the duty ratio is greater than 0.5 for different operating phases of the regulator, in accordance with certain aspects of the present disclosure.
- VSW may be equal to VIN, charging the inductive element 204 .
- VSW may be at VIN minus VC (e.g., VIN/2) during the second period between times t 1 and t 2 , discharging the inductive element 204 .
- VSW may be at VIN during the third period between times t 2 and t 3 , charging the inductive element 204 .
- VSW may be at VC (e.g., VIN/2), discharging the inductive element 204 .
- the duration of the first and third periods may be adjusted to regulate the output voltage VOUT when the duty ratio is greater than 0.5.
- the buck regulator may return to the first period to repeat the different operation phases.
- the three-level buck regulator 200 may also include a mode transition FET (MTF) 270 coupled in parallel with the inductive element 204 , as illustrated in FIG. 2 .
- the MTF 270 may be operated as a switch that when closed, shorts the inductive element 204 , configuring the three-level buck regulator 200 in a different mode of operation with the inductive element 204 shorted.
- a terminal (e.g., drain) of the MTF 270 is shorted to the SW node 220 .
- the MTF 270 may, but need not, be located besides the inductive element 204 .
- the MTF 270 may be integrated in an IC (e.g., PMIC 124 ), while the inductive element 204 may be disposed adjacent to the IC. As another example, the MTF 270 may be located remote from the inductive element 204 .
- the switches M 1 , M 2 , M 3 , M 4 may be integrated in the IC (e.g., PMIC 124 ).
- CFLY 202 and the inductive element 204 may be placed adjacent to the same side of the IC and on the same layer of a substrate 590 (e.g., a printed circuit board (PCB)) on which the IC is disposed.
- a substrate 590 e.g., a printed circuit board (PCB)
- PCB printed circuit board
- only one of CFLY 202 and inductive element 204 may be placed directly adjacent to the IC.
- the IC and the inductive element 204 may be disposed adjacent to opposite sides of CFLY, resulting in a relatively long trace from the SW node 220 of the IC to the inductive element 204 and increased routing resistance and parasitics.
- CFLY 202 and the inductive element 204 may be disposed on separate layers of the substrate 590 on which the IC is disposed. Since the signal at the SW node 220 is a high frequency signal, the SW node 220 may couple high frequency noise onto other circuit components. Therefore, routing the SW node 220 to a separate layer may increase the noise coupling by the SW node 220 . Certain aspects of the present disclosure are directed to an assignment pattern for connection terminals of the IC (e.g., PMIC 124 ) that allows for CFLY 202 and the inductive element 204 to be placed adjacent to different sides of the IC to allow for reduced routing resistance, parasitics, and noise coupling as compared to conventional implementations. The assignment pattern may also enable placement of CFLY 202 and the inductive element 204 on the same layer to reduce noise coupling as compared to conventional implementations.
- the IC e.g., PMIC 124
- FIG. 5 illustrates an example connection terminal pattern (e.g., BGA pattern) of an IC package 502 coupled to CFLY 202 and an inductive element 204 , in accordance with certain aspects of the present disclosure.
- the connection terminals e.g., balls of the BGA labeled “CFH” are connected (or at least assigned for connection) to the CFH node 208 described with respect to FIG. 2 .
- the connection terminals labeled “CFL” are connected (or at least designated for connection) to the CFL node 210 described with respect to FIG. 2 .
- the connection terminals labeled “SW” are connected (or at least allocated for connection) to the SW node 220 described with respect to FIG. 2 .
- the connection terminals labeled “MTF” are connected (or at least assigned for connection) to the drain of the MTF 270 described with respect to FIG. 2 .
- CFLY 202 and the inductive element 204 are placed on different sides 530 , 532 of the IC package 502 , allowing for relatively short routing from the IC package 502 to CFLY 202 and the inductive element 204 .
- a trace 510 couples the connection terminals (e.g., ball 540 of the BGA) of the IC package 502 associated with the SW node (labeled “SW”) to the inductive element 204 disposed on the left-hand side 530 of the IC package 502 .
- a trace 512 may couple the connection terminals for the CFH node 208 (labeled “CFH”) to a first terminal of CFLY 202
- a trace 514 may couple the connection terminals for the CFL node 210 (labeled “CFL”) to a second terminal of CFLY 202 , as illustrated.
- traces 510 , 512 , and 514 may all be disposed and completely routed on the same layer of the substrate 590 .
- at least one of CFLY 202 or the inductive element 204 may be disposed on a different layer than the IC package 502 .
- the IC package 502 and the inductive element 204 may be disposed on opposite sides of the substrate 590 .
- the connection terminals of the IC package 502 associated with the SW node may be electrically coupled to the inductive element 204 through one or more vias of the substrate 590 .
- the terminal pattern of the IC package 502 may include an assignment of one or more balls (e.g., ball 540 ) located at an edge of the side 530 of the IC package 502 to the SW node 220 , allowing for the coupling of the SW node 220 to inductive element 204 located besides the IC on the side 530 .
- the connection terminal pattern of the IC package 502 may include an assignment of one or more balls (e.g., ball 542 ) located at an edge of another side 532 of the IC package to the CFH node 208 , allowing for the coupling of the CFH node 208 to the first terminal of CFLY 202 .
- connection terminal pattern of the IC package 502 may also include an assignment of one or more balls (e.g., ball 544 ) located at an edge of the same side (e.g., side 532 ) of the IC package to the CFL node 210 , allowing for the coupling of the CFL node 210 to the second terminal of CFLY 202 .
- balls e.g., ball 544
- connection terminal is considered to be located at a side of a terminal pattern of an IC package if the connection terminal can be routed to a component adjacent to the IC package without passing an active connection terminal.
- An active connection terminal is any connection terminal assigned to a circuit node in the IC package.
- an edge of a side of a terminal pattern refers to one of the outermost rows or columns of the terminal pattern. As used herein, the outermost edge refers to a row or column at the perimeter of the terminal pattern.
- connection terminal pattern described with respect to FIG. 5 allows for CFLY 202 and inductive element 204 to be disposed adjacent to different sides 530 , 532 of the IC package 502 . Therefore, traces for coupling the SW node 220 to the inductive element 204 and/or the CFL and CFH nodes 208 , 210 to CFLY 202 may be shorter as compared to having both CFLY 202 and inductive element 204 on the same side of the IC package 502 , reducing routing resistance and parasitics. Moreover, the connection terminal pattern allows for CFLY 202 and inductive element 204 to be disposed on the same layer of the substrate 590 as the IC package 502 . Therefore, the connection of CFLY 202 and inductive element 204 to respective balls of the IC package 502 may be implemented without vias for connection to separate layers, reducing noise coupling to other components.
- PGA pin grid array
- LGA land grid array
- FIG. 6 is a flow diagram illustrating example operations 600 for voltage regulation, in accordance with certain aspects of the present disclosure.
- the operations 600 may be performed by a three-level buck regulator, such as the three-level buck regulator 200 as described herein.
- the operations 600 begin, at block 602 , with the three-level buck regulator selectively coupling, via a plurality of transistors (e.g., switches M 1 , M 2 , M 3 , and M 4 ) of a three-level buck regulator, a capacitive element (e.g., CFLY 202 ) between a switching node (e.g., SW node 220 ) and a voltage rail (e.g., VIN) or a reference potential node, the switching node being coupled to an inductive element (e.g., inductive element 204 ).
- the plurality of transistors are integrated in an IC package disposed on a substrate (e.g., substrate 590 ).
- the operations 600 also include, at block 604 , the three-level buck regulator generating an output voltage (e.g., VOUT) at an output node (e.g., output node 230 ) of the three-level buck regulator having an inductive element (e.g., inductive element 204 ) coupled between the switching node and the output node.
- the capacitive element and the inductive element may be disposed adjacent to different sides (e.g., sides 530 , 532 ) of the IC package. In certain aspects, the capacitive element and the inductive element may be disposed on the same layer of the substrate.
- the various operations of methods described above may be performed by any suitable means capable of performing the corresponding functions.
- the means may include various hardware and/or software component(s) and/or module(s), including, but not limited to a circuit, an application-specific integrated circuit (ASIC), or processor.
- ASIC application-specific integrated circuit
- determining encompasses a wide variety of actions. For example, “determining” may include calculating, computing, processing, deriving, investigating, looking up (e.g., looking up in a table, a database, or another data structure), ascertaining, and the like. Also, “determining” may include receiving (e.g., receiving information), accessing (e.g., accessing data in a memory), and the like. Also, “determining” may include resolving, selecting, choosing, establishing, and the like.
- a phrase referring to “at least one of” a list of items refers to any combination of those items, including single members.
- “at least one of: a, b, or c” is intended to cover: a, b, c, a-h, a-c, b-c, and a-b-c, as well as any combination with multiples of the same element (e.g., a-a, a-a-a, a-a-b, a-a-c, a-b-b, a-c-c, b-b, b-b-b, b-b-c, c-c, and c-c-c or any other ordering of a, b, and c).
- DSP digital signal processor
- ASIC application specific integrated circuit
- FPGA field programmable gate array
- PLD programmable logic device
- a general-purpose processor may be a microprocessor, but in the alternative, the processor may be any commercially available processor, controller, microcontroller, or state machine.
- a processor may also be implemented as a combination of computing devices, e.g., a combination of a DSP and a microprocessor, a plurality of microprocessors, one or more microprocessors in conjunction with a DSP core, or any other such configuration.
- the methods disclosed herein comprise one or more steps or actions for achieving the described method.
- the method steps and/or actions may be interchanged with one another without departing from the scope of the claims.
- the order and/or use of specific steps and/or actions may be modified without departing from the scope of the claims.
- an example hardware configuration may comprise a processing system in a wireless node.
- the processing system may be implemented with a bus architecture.
- the bus may include any number of interconnecting buses and bridges depending on the specific application of the processing system and the overall design constraints.
- the bus may link together various circuits including a processor, machine-readable media, and a bus interface.
- the bus interface may be used to connect a network adapter, among other things, to the processing system via the bus.
- the network adapter may be used to implement the signal processing functions of the physical (PHY) layer.
- a user interface e.g., keypad, display, mouse, joystick, etc.
- the bus may also link various other circuits such as timing sources, peripherals, voltage regulators, power management circuits, and the like, which are well known in the art, and therefore, will not be described any further.
- the processing system may be configured as a general-purpose processing system with one or more microprocessors providing the processor functionality and external memory providing at least a portion of the machine-readable media, all linked together with other supporting circuitry through an external bus architecture.
- the processing system may be implemented with an ASIC with the processor, the bus interface, the user interface in the case of an access terminal), supporting circuitry, and at least a portion of the machine-readable media integrated into a single chip, or with one or more FPGAs, PLDs, controllers, state machines, gated logic, discrete hardware components, or any other suitable circuitry, or any combination of circuits that can perform the various functionality described throughout this disclosure.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computing Systems (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Integrated Circuits (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Dc-Dc Converters (AREA)
Abstract
Description
Claims (16)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/444,844 US11601051B2 (en) | 2019-06-18 | 2019-06-18 | Connection terminal pattern and layout for three-level buck regulator |
| CN202080044755.5A CN113994581A (en) | 2019-06-18 | 2020-05-15 | Connection terminal pattern and layout for three-level buck regulator |
| PCT/US2020/033088 WO2020256866A1 (en) | 2019-06-18 | 2020-05-15 | Connection terminal pattern and layout for three-level buck regulator |
| EP20730841.2A EP3987641A1 (en) | 2019-06-18 | 2020-05-15 | Connection terminal pattern and layout for three-level buck regulator |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/444,844 US11601051B2 (en) | 2019-06-18 | 2019-06-18 | Connection terminal pattern and layout for three-level buck regulator |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20200403514A1 US20200403514A1 (en) | 2020-12-24 |
| US11601051B2 true US11601051B2 (en) | 2023-03-07 |
Family
ID=70978608
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/444,844 Active 2039-11-29 US11601051B2 (en) | 2019-06-18 | 2019-06-18 | Connection terminal pattern and layout for three-level buck regulator |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US11601051B2 (en) |
| EP (1) | EP3987641A1 (en) |
| CN (1) | CN113994581A (en) |
| WO (1) | WO2020256866A1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20210376622A1 (en) * | 2020-06-02 | 2021-12-02 | Qualcomm Incorporated | Trickle charging and precharging a dead multi-cell-in-series battery |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP4282061A1 (en) * | 2021-01-19 | 2023-11-29 | Qualcomm Incorporated | Multi-output switched-mode power supply for multi- cell-in-series battery charging |
| US12199458B2 (en) | 2021-01-19 | 2025-01-14 | Qualcomm Incorporated | Multi-output switched-mode power supply for multi-cell-in-series battery charging |
Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140306673A1 (en) * | 2013-04-11 | 2014-10-16 | Lion Semiconductor Inc. | Apparatus, systems, and methods for providing a hybrid power regulator |
| US20140307493A1 (en) * | 2011-10-28 | 2014-10-16 | St-Ericsson Sa | Charge pump circuit |
| US20160118961A1 (en) * | 2014-10-27 | 2016-04-28 | Rohm Co., Ltd. | Semiconductor device |
| US20160190921A1 (en) * | 2014-12-24 | 2016-06-30 | Intel Corporation | Selectable-mode voltage regulator topology |
| US20160329734A1 (en) * | 2015-05-06 | 2016-11-10 | Samsung Electronics Co., Ltd. | Voltage converter for power management |
| US20160352218A1 (en) * | 2014-02-04 | 2016-12-01 | The Trustees Of Dartmouth College | System and method for reducing power loss in switched-capacitor power converters |
| US9595871B1 (en) * | 2015-12-21 | 2017-03-14 | Texas Instruments Deutschland Gmbh | High efficiency inductive capacitive DC-DC converter |
| US20170300107A1 (en) * | 2016-04-15 | 2017-10-19 | Emerson Climate Technologies, Inc. | Microcontroller Architecture for Power Factor Correction Converter |
| US20180019669A1 (en) * | 2016-07-15 | 2018-01-18 | Linear Technology Corporation | Balancing Techniques and Circuits for Charge Pumps |
| US10014778B1 (en) * | 2018-01-12 | 2018-07-03 | BravoTek Electronics Co., Ltd. | SIBO buck-boost converter and control method thereof |
| US20180226890A1 (en) * | 2017-02-06 | 2018-08-09 | Futurewei Technologies, Inc. | Series stacked dc-dc power conversion |
| US10734898B1 (en) * | 2017-06-27 | 2020-08-04 | Maxim Integrated Products, Inc. | Multi-level switching power converters including bypass transistors and associated methods |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8362540B2 (en) * | 2010-09-22 | 2013-01-29 | Infineon Technologies Ag | Integrated circuit package with reduced parasitic loop inductance |
| US9722581B2 (en) * | 2014-07-24 | 2017-08-01 | Eaton Corporation | Methods and systems for operating hybrid power devices using driver circuits that perform indirect instantaneous load current sensing |
| US9450491B2 (en) * | 2014-10-23 | 2016-09-20 | Qualcomm Incorporated | Circuits and methods providing three-level signals at a synchronous buck converter |
| CN109687704B (en) * | 2018-12-25 | 2020-08-18 | 南京矽力微电子技术有限公司 | Capacitance control method and device of three-level buck converter and buck conversion system |
-
2019
- 2019-06-18 US US16/444,844 patent/US11601051B2/en active Active
-
2020
- 2020-05-15 WO PCT/US2020/033088 patent/WO2020256866A1/en not_active Ceased
- 2020-05-15 EP EP20730841.2A patent/EP3987641A1/en active Pending
- 2020-05-15 CN CN202080044755.5A patent/CN113994581A/en active Pending
Patent Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140307493A1 (en) * | 2011-10-28 | 2014-10-16 | St-Ericsson Sa | Charge pump circuit |
| US20140306673A1 (en) * | 2013-04-11 | 2014-10-16 | Lion Semiconductor Inc. | Apparatus, systems, and methods for providing a hybrid power regulator |
| US20160352218A1 (en) * | 2014-02-04 | 2016-12-01 | The Trustees Of Dartmouth College | System and method for reducing power loss in switched-capacitor power converters |
| US20160118961A1 (en) * | 2014-10-27 | 2016-04-28 | Rohm Co., Ltd. | Semiconductor device |
| US20160190921A1 (en) * | 2014-12-24 | 2016-06-30 | Intel Corporation | Selectable-mode voltage regulator topology |
| US20160329734A1 (en) * | 2015-05-06 | 2016-11-10 | Samsung Electronics Co., Ltd. | Voltage converter for power management |
| US9595871B1 (en) * | 2015-12-21 | 2017-03-14 | Texas Instruments Deutschland Gmbh | High efficiency inductive capacitive DC-DC converter |
| US20170300107A1 (en) * | 2016-04-15 | 2017-10-19 | Emerson Climate Technologies, Inc. | Microcontroller Architecture for Power Factor Correction Converter |
| US20180019669A1 (en) * | 2016-07-15 | 2018-01-18 | Linear Technology Corporation | Balancing Techniques and Circuits for Charge Pumps |
| US20180226890A1 (en) * | 2017-02-06 | 2018-08-09 | Futurewei Technologies, Inc. | Series stacked dc-dc power conversion |
| US10734898B1 (en) * | 2017-06-27 | 2020-08-04 | Maxim Integrated Products, Inc. | Multi-level switching power converters including bypass transistors and associated methods |
| US10014778B1 (en) * | 2018-01-12 | 2018-07-03 | BravoTek Electronics Co., Ltd. | SIBO buck-boost converter and control method thereof |
Non-Patent Citations (2)
| Title |
|---|
| International Search Report and Written Opinion—PCT/US2020/033088—ISA/EPO—Aug. 13, 2020. |
| Texas Instruments: "bq25910EVM-854 Evaluation Module," User's Guide, SLVUB31A—Sep. 2017—Revised Mar. 2018, 20 pages. |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20210376622A1 (en) * | 2020-06-02 | 2021-12-02 | Qualcomm Incorporated | Trickle charging and precharging a dead multi-cell-in-series battery |
| US12388361B2 (en) * | 2020-06-02 | 2025-08-12 | Qualcomm Incorporated | Battery charging circuit and methods for trickle charging and precharging a dead multi-cell-in-series battery |
Also Published As
| Publication number | Publication date |
|---|---|
| US20200403514A1 (en) | 2020-12-24 |
| WO2020256866A1 (en) | 2020-12-24 |
| CN113994581A (en) | 2022-01-28 |
| EP3987641A1 (en) | 2022-04-27 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11502599B2 (en) | Constant gate-to-source-volt age-driving driver architecture for switched-mode power supplies | |
| US10734891B2 (en) | Power-up sequencing and high voltage protection for charge pump converters | |
| Jiang et al. | Digital 2-/3-phase switched-capacitor converter with ripple reduction and efficiency improvement | |
| US11545897B2 (en) | Gate driver power-saving method for switched-mode power supplies in pulse-skipping mode | |
| US10910946B2 (en) | Self-tuning zero current detection circuit | |
| CN110383661A (en) | Chip Embedded Power Converter | |
| US11601051B2 (en) | Connection terminal pattern and layout for three-level buck regulator | |
| Cho et al. | A high-efficiency single-mode dual-path buck-boost converter with reduced inductor current | |
| US12388361B2 (en) | Battery charging circuit and methods for trickle charging and precharging a dead multi-cell-in-series battery | |
| US11527951B2 (en) | Reverse X2 mode charge pump soft start | |
| US8368369B2 (en) | Single-bound hysteretic regulation of switched-capacitor converters | |
| EP4338287A1 (en) | Gate driver having a floating supply node | |
| An et al. | High‐efficiency low‐noise pulse‐width modulation DC–DC buck converter based on multi‐partition switching for mobile system‐on‐a‐chip applications | |
| US20250015702A1 (en) | Hybrid buck converter | |
| US11606031B1 (en) | Power supply circuit with low quiescent current in bypass mode | |
| US11050244B2 (en) | Transient voltage detection technique | |
| US12549099B2 (en) | Hybrid voltage divider and buck converter circuit | |
| US20250379500A1 (en) | Adaptive drive control for switching regulators | |
| US20250260247A1 (en) | Power supply circuit with short circuit protection | |
| US20250260254A1 (en) | Power supply circuit having back-to-back transistors with separate gate control and/or separate current sensing | |
| US20250192676A1 (en) | Configurable power conversion topology | |
| US20240322686A1 (en) | Switching scheme for operating a three-level buck converter in a two-level buck converter mode | |
| KR102246854B1 (en) | Matrix switch and power converter using the same | |
| Kok et al. | A Twin Frequency Control DC-DC Buck Converter Using Accurate Load Current Sensing Technique |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| AS | Assignment |
Owner name: QUALCOMM INCORPORATED, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YU, CHENGYUE;LOW, ZHEN NING;GUO, GUOYONG;AND OTHERS;REEL/FRAME:050290/0738 Effective date: 20190827 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STCV | Information on status: appeal procedure |
Free format text: NOTICE OF APPEAL FILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |