US11502187B2 - Semiconductor device structure and method for forming the same - Google Patents

Semiconductor device structure and method for forming the same Download PDF

Info

Publication number
US11502187B2
US11502187B2 US17/220,593 US202117220593A US11502187B2 US 11502187 B2 US11502187 B2 US 11502187B2 US 202117220593 A US202117220593 A US 202117220593A US 11502187 B2 US11502187 B2 US 11502187B2
Authority
US
United States
Prior art keywords
layer
semiconductor device
gate
dummy fin
fin structure
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US17/220,593
Other versions
US20210226036A1 (en
Inventor
Kuo-Cheng Ching
Zhi-Chang Lin
Kuan-Ting Pan
Chih-Hao Wang
Shi-Ning Ju
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US17/220,593 priority Critical patent/US11502187B2/en
Publication of US20210226036A1 publication Critical patent/US20210226036A1/en
Priority to US17/980,656 priority patent/US12034062B2/en
Application granted granted Critical
Publication of US11502187B2 publication Critical patent/US11502187B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/6681Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET using dummy structures having essentially the same shape as the semiconductor body, e.g. to provide stability
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66439Unipolar field-effect transistors with a one- or zero-dimensional channel, e.g. quantum wire FET, in-plane gate transistor [IPG], single electron transistor [SET], striped channel transistor, Coulomb blockade transistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823431MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78696Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02494Structure
    • H01L21/02496Layer structure
    • H01L21/02505Layer structure consisting of more than two layers
    • H01L21/02507Alternating layers, e.g. superlattice
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0334Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/0337Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76832Multiple layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76834Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76871Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
    • H01L21/76876Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for deposition from the gas phase, e.g. CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823437MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823481MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/0886Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42384Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor
    • H01L29/42392Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor fully surrounding the channel, e.g. gate-all-around
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66545Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823468MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape

Definitions

  • Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon. Many integrated circuits are typically manufactured on a single semiconductor wafer, and individual dies on the wafer are singulated by sawing between the integrated circuits along a scribe line. The individual dies are typically packaged separately, in multi-chip modules, for example, or in other types of packaging.
  • FIGS. 1A-1K show perspective representations of various stages of forming a semiconductor device structure, in accordance with some embodiments of the disclosure.
  • FIGS. 2A-2E show cross-sectional representations of various stages of forming the semiconductor device structure after FIG. 1K , in accordance with some embodiments of the disclosure.
  • FIG. 3 shows a cross-sectional representation of the semiconductor device structure along line BB′ shown in FIG. 1K , in accordance with some embodiments of the disclosure.
  • FIG. 4 shows a top-view representation of the semiconductor device structure, in accordance with some embodiments of the disclosure.
  • FIG. 5A shows a perspective representation of a semiconductor device structure, in accordance with some embodiments of the disclosure.
  • FIG. 5B shows a cross-sectional representation of the semiconductor device structure along line BB′ shown in FIG. 5A , in accordance with some embodiments of the disclosure.
  • FIG. 5C shows a cross-sectional representation of the semiconductor device structure along line CC′ shown in FIG. 5A , in accordance with some embodiments of the disclosure.
  • FIG. 5D shows a cross-sectional representation of the semiconductor device structure along line DD′ shown in FIG. 5A , in accordance with some embodiments of the disclosure.
  • FIGS. 6A-6B show perspective representations of various stages of forming of a semiconductor device structure, in accordance with some embodiments of the disclosure.
  • FIGS. 7A-7I show perspective representations of various stages of forming a semiconductor device structure, in accordance with some embodiments of the disclosure.
  • FIGS. 8A-8E show cross-sectional representations of various stages of forming the semiconductor device structure after FIG. 7I , in accordance with some embodiments of the disclosure.
  • first and second features are formed in direct contact
  • additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
  • present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
  • the gate all around (GAA) transistor structures described below may be patterned by any suitable method.
  • the structures may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes.
  • double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
  • a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the GAA structure.
  • FIGS. 1A-1K show perspective representations of various stages of forming a semiconductor device structure 100 a , in accordance with some embodiments of the disclosure.
  • the semiconductor device structure 100 a is a gate all around (GAA) transistor structure.
  • a self-aligned cut metal gate process is provided.
  • a dummy fin structure is formed over an isolation structure, and a capping layer is formed over the dummy fin structure.
  • the dummy fin structure and the capping layer construct a barrier structure to separate two gate structures.
  • a substrate 102 is provided.
  • the substrate 102 may be made of silicon or other semiconductor materials. Alternatively or additionally, the substrate 102 may include other elementary semiconductor materials such as germanium.
  • the substrate 102 is made of a compound semiconductor such as silicon carbide, gallium arsenic, indium arsenide, or indium phosphide.
  • the substrate 102 is made of an alloy semiconductor such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide.
  • the substrate 102 includes an epitaxial layer.
  • the substrate 102 has an epitaxial layer overlying a bulk semiconductor.
  • a number of first semiconductor layers 104 and a number of second semiconductor layers 106 are sequentially alternately formed over the substrate 102 .
  • the semiconductor layers 104 and 106 are vertically stacked to form a stacked wire structure.
  • the first semiconductor layers 104 and the second semiconductor layers 106 independently include silicon (Si), germanium (Ge), silicon germanium (Si 1-x Gex, 0.1 ⁇ x ⁇ 0.7, the value x is the atomic percentage of germanium (Ge) in the silicon germanium), indium arsenide (InAs), indium gallium arsenide (InGaAs), indium antimonide (InSb), or another applicable material.
  • the first semiconductor layer 104 and the second semiconductor layer 106 are made of different materials.
  • the first semiconductor layers 104 and the second semiconductor layers 106 are made of different materials having different lattice constant.
  • the first semiconductor layer 104 is made of silicon germanium (Si 1-x Gex, 0.1 ⁇ x ⁇ 0.7), and the second semiconductor layer 106 is made of silicon (Si).
  • the first semiconductor layer 104 is made of silicon germanium (Si 1-x Gex, 0.1 ⁇ x ⁇ 0.7), and the second semiconductor layer 106 is made of germanium (Ge).
  • the first semiconductor layers 104 and the second semiconductor layers 106 are formed by a selective epitaxial growth (SEG) process, a chemical vapor deposition (CVD) process (e.g. low-pressure CVD (LPCVD), plasma enhanced CVD (PECVD)), a molecular epitaxy process, or another applicable process.
  • SEG selective epitaxial growth
  • CVD chemical vapor deposition
  • PECVD plasma enhanced CVD
  • the first semiconductor layers 104 and the second semiconductor layers 106 are formed in-situ in the same chamber.
  • the thickness of each of the first semiconductor layers 104 is in a range from about 1.5 nanometers (nm) to about 20 nm. Terms such as “about” in conjunction with a specific distance or size are to be interpreted as not to exclude insignificant deviation from the specified distance or size and may include for example deviations of up to 20%.
  • the first semiconductor layers 104 are substantially uniform in thickness.
  • the thickness of each of the second semiconductor layers 106 is in a range from about 1.5 nm to about 20 nm. In some embodiments, the second semiconductor layers 106 are substantially uniform in thickness.
  • each of the first hard mask layer 108 is made of silicon nitride, silicon carbon nitride (SiCN), or applicable material.
  • the first hard mask layers 108 are formed by a deposition process, such as low-pressure CVD (LPCVD) process, plasma enhanced CVD (PECVD) process, or another deposition process.
  • LPCVD low-pressure CVD
  • PECVD plasma enhanced CVD
  • the fin structures 110 include a first fin structure 110 a and a second fin structure 110 b.
  • the first hard mask layer 108 is patterned firstly. Then, the first semiconductor layers 104 and the second semiconductor layers 106 are patterned by using the patterned hard mask layer 108 as a mask.
  • the fin structures 110 are formed by performing a patterning process on the first semiconductor layers 104 and the second semiconductor layers 106 .
  • the patterning process includes a photolithography process and an etching process.
  • the photolithography process includes photoresist coating (e.g., spin-on coating), soft baking, mask aligning, exposure, post-exposure baking, developing the photoresist, rinsing and drying (e.g., hard baking).
  • the etching process includes a dry etching process or a wet etching process.
  • the first pitch P 1 is in a range from about 20 nm to about 50 nm.
  • a seed layer 112 is formed on the sidewall surface of the first fin structure 110 a , the sidewall surface of the second fin structure 110 b , and over the first hard mask layer 108 , in accordance with some embodiments.
  • an insulating material 113 is formed over the substrate 102 and over the fin structures 110 .
  • the seed layer 112 is made of silicon, silicon oxide, silicon nitride, or a combination thereof.
  • the seed layer 112 includes a bilayer structure, such as a silicon layer and a silicon oxide layer formed on the silicon layer.
  • the seed layer 112 is formed by using a thermal oxidation process, chemical vapor deposition (CVD) process, atomic layer deposition (ALD) process, another suitable process, or a combination thereof.
  • the insulating material 113 is made of silicon oxide, silicon nitride, silicon oxynitride (SiON), another applicable insulating material, or a combination thereof.
  • the insulating material 113 is formed by a LPCVD process, plasma enhanced CVD (PECVD) process, high density plasma CVD (HDP-CVD) process, high aspect ratio process (HARP) process, flowable CVD (FCVD) process, atomic layer deposition (ALD) process, another suitable method, or a combination thereof.
  • a portion of the insulating material 113 is removed to form an isolation structure 114 , in accordance with some embodiments.
  • top portions of the fin structures 110 are above the isolation structure 114 .
  • There is a trench 115 is between two adjacent fin structures 110 .
  • the first fin structure 110 a and the second fin structure 110 b are extended above the isolation structure 114 .
  • a first liner 116 is formed on the sidewall surface of the first fin structure 110 a , the sidewall surface of the second fin structure 110 b and the sidewall surface and the top surface of the first hard mask layer 108 . It should be noted that the first liner 116 is selectively formed on the seed layer 112 , and not formed on the isolation structure 114 .
  • the seed layer 112 is made of silicon
  • the first liner 116 is made of silicon germanium (SiGe).
  • the trench 115 is not completely filled with the first liner 116 . More specifically, the first liners 116 are formed on opposite sidewall surfaces of the trench 115 .
  • a dummy fin structure 118 is formed in the trench 115 , in accordance with some embodiments.
  • the dummy fin structure 118 and the isolation structure 114 are made of different materials, and therefore an interface is between the dummy fin structure 118 and the isolation structure 114 .
  • the first liner 116 is between the dummy fin structure 118 and the first fin structure 110 a.
  • a dummy fin material is formed over the isolation structure 114 , the fin structure 110 , the first liner 116 and the first hard mask layer 108 , and then a portion of the dummy fin material is removed to form the dummy fin structure 118 .
  • the dummy fin structure 118 is formed over the isolation structure 114 and is surrounded by the first liner 116 .
  • the dummy fin structure 118 is formed between the first fin structure 110 a and the second fin structure 110 b .
  • the portion of the dummy fin material is removed by a removal process, such as an etch-back process, chemical mechanical polishing (CMP), or a combination thereof.
  • a recess (not shown) is formed over the top surface of the dummy fin structure 118 .
  • a capping layer 120 is formed over the dummy fin structure 118 , the first liner 116 , and the first hard mask layer 108 .
  • a portion of the capping layer 120 is removed to expose the top surface of the first hard mask layer 108 , and the top surface of the first liner 116 .
  • the portion of the capping layer 120 is removed by a planarizing process, such as chemical mechanical polishing (CMP) process.
  • CMP chemical mechanical polishing
  • the dummy fin structure 118 is made of low-k dielectric material with k value smaller than 7 ( ⁇ 7), such as silicon oxide, silicon nitride, silicon oxynitride (SiON), silicon carbon oxynitride (SiCON), another applicable insulating material, or a combination thereof.
  • the dummy fin structure 118 is formed by a LPCVD process, plasma enhanced CVD (PECVD) process, high density plasma CVD (HDP-CVD) process, high aspect ratio process (HARP) process, flowable CVD (FCVD) process, atomic layer deposition (ALD) process, another suitable method, or a combination thereof.
  • the capping layer 120 is made of a high-k dielectric material with a K value greater than 7 (>7).
  • the high-k dielectric material may include hafnium oxide (HfO 2 ), zirconium oxide (ZrO 2 ), aluminum oxide (Al 2 O 3 ), hafnium alumina oxide (HfAlOx), hafnium silicon oxide (HfSiOx), hafnium silicon oxynitride, hafnium tantalum oxide (HfTaOx), hafnium titanium oxide (HfTiOx), hafnium zirconium oxide (HfZrOx), or the like.
  • the capping layer 120 is formed by a LPCVD process, plasma enhanced CVD (PECVD) process, high density plasma CVD (HDP-CVD) process, high aspect ratio process (HARP) process, flowable CVD (FCVD) process, atomic layer deposition (ALD) process, another suitable method, or a combination thereof.
  • PECVD plasma enhanced CVD
  • HDP-CVD high density plasma CVD
  • HTP high aspect ratio process
  • FCVD flowable CVD
  • ALD atomic layer deposition
  • the isolation structure 114 has a first width W 1 in a horizontal direction
  • the dummy fin structure 118 has a second with W 2 in the horizontal direction.
  • the second width W 2 is smaller than the first width W 1 .
  • the dummy fin structure 118 has a first height H 1 in a vertical direction.
  • the capping layer 120 has a second height H 2 measured in a vertical direction.
  • the second height H 2 is in a range from about 10 nm to about 30 nm.
  • a ratio of the second height H 2 to the first height H 1 is in a range from about 0.1 to about 0.7.
  • an etching stop layer 121 is formed over the capping layer 120 , the first hard mask layer 108 and the first liner 116 , in accordance with some embodiments.
  • the top surface of the capping layer 120 , the top surface of the first mask layer 108 and the top surface of the first liner 116 form a substantially planar top surface. Therefore, the etching stop layer 121 is formed over the substantially planar top surface.
  • a structure is “substantially planar” if the deviation of the structure from a plane is within the statistical atomic level variations inherent within semiconductor processing methods known in the art.
  • a dummy gate structure 122 is formed over the etching stop layer 121 .
  • a second mask layer 126 is formed over the dummy gate structure 122 , and a third mask layer 128 is formed over the second mask layer 126 .
  • the etching stop layer 121 is made of silicon oxide.
  • the etching stop layer 121 is formed by a deposition process, such as CVD (such as PECVD, HARP, or a combination thereof) process, ALD process, another applicable process, or a combination thereof.
  • the dummy gate structure 122 is made of polycrystalline-silicon (poly-Si) or poly-crystalline silicon-germanium (poly-SiGe).
  • the dummy gate structure 122 is formed by a deposition process and a patterning process by using the second mask layer 126 and the third mask layer 128 as masks.
  • the second hard mask layer 126 and the third mask layer 128 are independently made of silicon oxide, silicon nitride, silicon carbon nitride (SiCN), or applicable material. In some embodiments, the second hard mask layer 126 and the third mask layer 128 are independently formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
  • a gate spacer layer 130 is formed on opposite sidewall surfaces of the dummy gate structure 122 , in accordance with some embodiments.
  • the gate spacer layer 130 is made of a dielectric material, such as silicon oxide (SiO 2 ), silicon nitride (SiN), silicon carbide (SiC), silicon oxynitride (SiON), silicon carbon nitride (SiCN), silicon oxide carbonitride (SiOCN), or a combination thereof.
  • the gate spacer layer 130 is formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
  • a portion of the etching stop layer 121 , a portion of the capping layer 120 , a portion of the first liner 116 , and a portion of the fin structure 110 are removed to form a number of S/D recesses 131 .
  • a portion of the first liner 116 and a portion of the first semiconductor layers 104 below the dummy gate structure 122 are removed to form a cavity 135 .
  • the capping layer 120 is made of high-k dielectric material, and the dummy fin structure 118 is made of low-k dielectric material.
  • the capping layer is made of the high-k dielectric material with k value greater than 7 (>7)
  • the dummy fin structure 118 is made of low-k dielectric material with k value smaller than 7 ( ⁇ 7).
  • the capping layer 120 and the dummy fin structure 118 are made of different material to have different etching rates.
  • the capping layer 120 not covered by the dummy gate structure 122 is removed, but the dummy fin structure 118 directly below the removed capping layer 120 is left since the etching selectively of the capping layer 120 to the dummy fin structure 118 is high.
  • the portion of the first liner 116 is removed, a portion of the isolation structure 114 is exposed by the S/D recesses 131 .
  • an inner spacer layer 136 is formed in the cavity 135 , in accordance with some embodiments.
  • the inner spacer layer 136 is configured to as a barrier between an S/D structure 138 (formed later, FIG. 1I ) and a gate structure 160 a (formed later, as shown in FIG. 2E ).
  • the inner spacer layer 136 can reduce the parasitic capacitance between the S/D structure 138 (formed later, FIG. 1I ) and the gate structure 160 a (formed later, as shown in FIG. 2E ).
  • the inner spacer layer 136 is directly below the gate spacer layer 130 .
  • the inner spacer layer 136 is formed on the sidewall surface of the first fin structure 110 a and the sidewall surface of the second fin structure 110 b .
  • the inner spacer layer 136 is formed on the sidewall surface of the capping layer 120 .
  • the inner spacer layer 136 is made of silicon carbon nitride (SiCN), silicon oxide carbonitride (SiOCN), or a combination thereof. In some embodiments, the inner spacer layer 136 is formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
  • a number of S/D structures 138 are formed in the S/D recesses 131 , in accordance with some embodiments.
  • Each of the S/D structures 138 may include silicon germanium (SiGe), indium arsenide (InAs), indium gallium arsenide (InGaAs), indium antimonide (InSb), germanium arsenide (GaAs), germanium antimonide (GaSb), indium aluminum phosphide (InAlP), indium phosphide (InP), or a combination thereof.
  • the S/D structures 138 may be doped with one or more dopants.
  • the S/D structures 138 are silicon (Si) doped with phosphorus (P), arsenic (As), antimony (Sb), or another applicable dopant.
  • one of the S/D structures 138 is silicon germanium (SiGe) doped with boron (B) or another applicable dopant.
  • the S/D structures 138 are formed by an epitaxy or epitaxial (epi) process.
  • the epi process may include a selective epitaxial growth (SEG) process, CVD deposition techniques (e.g., vapor-phase epitaxy (VPE) and/or ultra-high vacuum CVD (UHV-CVD)), molecular beam epitaxy, or other suitable epi processes.
  • SEG selective epitaxial growth
  • CVD deposition techniques e.g., vapor-phase epitaxy (VPE) and/or ultra-high vacuum CVD (UHV-CVD)
  • molecular beam epitaxy or other suitable epi processes.
  • a contact etch stop layer (CESL) 140 is formed over the S/D structures 138 , and an inter-layer dielectric (ILD) layer 142 is formed over the CESL 140 , in accordance with some embodiments.
  • the CESL 140 is between the S/D structures 138 and the ILD layer 142 .
  • a portion of the ILD layer 142 is removed to expose the top surface of the dummy gate structure 122 .
  • the portion of the ILD layer 142 is removed by a planarizing process, a chemical mechanical polishing (CMP) process.
  • CMP chemical mechanical polishing
  • the CESL 140 is made of silicon nitride, silicon oxynitride, and/or other applicable materials.
  • the CESL 140 may be formed by plasma enhanced chemical vapor deposition (CVD) process, low pressure CVD process, atomic layer deposition (ALD) process, or another applicable processes.
  • CVD plasma enhanced chemical vapor deposition
  • ALD atomic layer deposition
  • the ILD layer 142 may include multilayers made of multiple dielectric materials, such as silicon oxide, silicon nitride, silicon oxynitride, phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), low-k dielectric material, and/or other applicable dielectric materials.
  • low-k dielectric materials include, but are not limited to, fluorinated silica glass (FSG), carbon doped silicon oxide, amorphous fluorinated carbon, parylene, bis-benzocyclobutenes (BCB), or polyimide.
  • the ILD layer 142 may be formed by chemical vapor deposition (CVD), physical vapor deposition, (PVD), atomic layer deposition (ALD), spin-on coating, or other applicable processes.
  • the dummy gate structure 122 and the etching stop layer 121 are removed, in accordance with some embodiments. As a result, a trench 147 is formed to expose the first hard mask layer 108 .
  • a fourth mask layer 144 and a fifth mask layer 146 are formed in the trench 147 and over and the ILD layer 142 .
  • the fourth mask layer 144 and the fifth mask layer 146 are independently made of silicon oxide, silicon nitride, silicon carbon nitride (SiCN), or applicable material.
  • the fourth mask layer 144 and the fifth mask layer 146 are independently formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
  • FIGS. 2A-2E show cross-sectional representations of various stages of forming the semiconductor device structure 100 a after FIG. 1K , in accordance with some embodiments of the disclosure.
  • FIG. 2A shows a cross-sectional representation of the semiconductor device structure along line AA′ shown in FIG. 1K , in accordance with some embodiments.
  • a number of dummy fin structures 118 are formed over the isolation structure 114 , and a number of capping layer 120 are formed over the dummy fin structures 118 .
  • the fourth mask layer 144 formed over the capping layer 120 is configured to protect the capping layer 120 from being removed.
  • some capping layers 120 are removed by the removal process, but some capping layers 120 are protected by the fourth mask layer 144 , in accordance with some embodiments.
  • the removal process may be a wet etching process or a dry etching process.
  • the capping layers 120 are surrounded by the first liners 116 .
  • a portion of the first liners 116 is removed.
  • the fifth mask layer 146 is removed.
  • the fourth mask layer 144 is removed, and the first hard mask layer 108 is removed, in accordance with some embodiments.
  • the first liners 116 are removed to form recess 149
  • the first semiconductor layers 104 are removed to form gaps 151 .
  • a number of stacked wire structures made of the first semiconductor layers 104 are obtained.
  • the fourth mask layer 144 is removed by an ashing process.
  • the first hard mask layer 108 , the first liners 116 and the first semiconductor layers 104 are independently removed by an etching process, such as a wet etching process, a dry etching process, or a combination thereof.
  • the first liners 116 are made of silicon germanium (SiGe), and the first semiconductor layers 104 are made of silicon germanium (SiGe), and therefore the first liners 116 and the first semiconductor layers 104 are removed simultaneously.
  • a gate structure 160 is formed in the recess 149 and the gap 151 , in accordance with some embodiments.
  • the gate structure 160 includes an interfacial layer 152 , a gate dielectric layer 154 and a gate electrode layer 156 .
  • the interfacial layer 152 is conformally formed along the main surfaces of the second semiconductor layers 106 to surround the second semiconductor layers 106 .
  • the interfacial layer 152 is made of a chemically formed silicon oxide.
  • the gate dielectric layer 154 is a high-k dielectric layer.
  • the high-k gate dielectric layer is made of one or more layers of a dielectric material, such as HfO 2 , HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, titanium oxide, hafnium dioxide-alumina (HfO 2 —Al2O 3 ) alloy, another suitable high-k dielectric material, or a combination thereof.
  • the high-k gate dielectric layer 154 is formed using CVD, ALD, another suitable method, or a combination thereof.
  • the gate electrode layer 156 is formed on the gate dielectric layer 154 , in accordance with some embodiments.
  • the gate electrode layer 156 fills the gaps 151 .
  • the gate electrode layer 156 is made of one or more layers of conductive material, such as polysilicon, aluminum, copper, titanium, tantalum, tungsten, cobalt, molybdenum, tantalum nitride, nickel silicide, cobalt silicide, TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, another suitable material, or a combination thereof.
  • the gate electrode layer 156 is formed using CVD, ALD, electroplating, another suitable method, or a combination thereof.
  • a portion of the gate electrode layer 156 is removed, in accordance with some embodiments.
  • the portion of the gate electrode layer 156 is removed by a planarizing process, such as chemical mechanical polishing (CMP) process.
  • CMP chemical mechanical polishing
  • the gate electrode layer 156 is etched back by an etching process, and therefore the capping layer 120 protrudes above the top surface of the gate electrode layer 156 .
  • the protruded capping layer 120 is used to cut the gate electrode layer 156 , and therefore a first gate structure 160 a and a second gate structure 160 b are formed.
  • the first gate structure 160 a and the second gate structure 160 b are separated by the dummy fin structure 118 and the capping layer 120 .
  • the first gate structure 160 a and the second gate structure 160 b each perform different functions.
  • the top surface of the capping layer 120 is higher than the top surface of the first fin structure 110 a and the second fin structure 110 b . More specifically, the top surface of the capping layer 120 is higher than the top surface of each of the first semiconductor layers 104 . The top surface of the capping layer 120 is higher than the top surface of the first gate structure 160 a and the top surface of the second gate structure 160 b.
  • a conductive layer 162 is selectively formed over the gate electrode layer 156 , and a sacrificial layer 164 is formed over the conductive layer 162 .
  • the conductive layer 162 is used to reduce the resistance of the gate electrode layer 156 .
  • the conductive layer 162 is made of tungsten (W). It should be noted that the conductive layer 162 is selectively formed over the gate electrode layer 156 , but not formed over the capping layer 120 .
  • the sacrificial layer 164 is made of silicon nitride, silicon oxynitride (SiON), silicon carbide (SiC), another applicable insulating material, or a combination thereof.
  • a surface treatment process is performed on the top surface of the gate electrode layer 156 to form some hydrogen radicals, and then a deposition process with a precursor is performed on the treated top surface of the gate electrode layer 156 to form the conductive layer 162 .
  • the surface treatment process includes using hydrogen (H 2 ) gas.
  • the precursor may include tungsten (W)-containing material, such as tungsten hexafluoride (WF 6 ) or tungsten hexachloride (WCl 6 ). The precursor reacts with the hydrogen radicals to form the conductive layer 162 .
  • first distance D 1 between the first gate structure 160 a and the second gate structure 160 b .
  • the first distance D 1 is in a range from about 15 nm to about 40 nm.
  • the dummy fin structure 118 and the capping layer 120 are used as the barrier structure of the first gate structure 160 a and the second gate structure 160 b .
  • the dummy fin structure 118 and the capping layer 120 are formed before the formation of the gate structure 160 , and therefore the self-aligned cut metal gate (SACMG) is formed to prevent the alignment issue.
  • the dummy fin structure 118 and the capping layer 120 are made of different materials to have etching selectivity during the removal process shown in FIG. 1G .
  • the top surface of the first hard mask layer 108 , the top surface of the first liner 116 and the top surface of the capping layer 120 form a planar top surface, and the etching stop layer 121 is formed over the planar top surface.
  • the dummy gate structure 122 is also formed over the planar top surface, and the dummy gate structure 122 is not filled into a gap between two fin structures. Therefore, the void issue when the dummy gate structure 122 is filled into the gap is prevented.
  • the inner spacer layer 136 is between the S/D structure 138 and the gate structure 160 to be effectively used as a barrier to reduce the parasitic capacitance between the S/D structure 138 and the gate structure 160 .
  • the distance between the first gate structure 160 a and the second gate structure 160 b will be twice of the pitch of the two adjacent fin structures 110 .
  • the dummy fin structure is directly formed on the isolation structure 114 , and therefore the distance between the first gate structure 160 a and the second gate structure 160 b is about the pitch of the two adjacent fin structures 110 . Therefore, the distance between two gate structures is greatly reduced.
  • FIG. 3 shows a cross-sectional representation of the semiconductor device structure 100 a along line BB′ shown in FIG. 1K , in accordance with some embodiments of the disclosure.
  • the inner spacer layer 136 is below the gate spacer layer 130 .
  • the dummy fin structure 118 are surrounded by the inner spacer layer 136
  • the second semiconductor layers 106 are surrounded by the inner spacer layer 136 .
  • the capping layer 120 is surrounded by the inner spacer layer 136 and is in direct contact with the inner spacer layer 136 .
  • FIG. 4 shows a top-view representation of the semiconductor device structure 100 a , in accordance with some embodiments of the disclosure.
  • FIG. 4 is a top-view of the semiconductor device structure 100 a before the conductive layer 162 is formed over the gate electrode layer 156 .
  • the capping layer 120 is used as a barrier structure to separate the first gate structure 160 a and the second gate structure 160 b .
  • the capping layer 120 is formed in a region between the first fin structure 110 a and the second fin structure 110 b.
  • FIG. 5A shows a perspective representation of a semiconductor device structure 100 b , in accordance with some embodiments of the disclosure.
  • the semiconductor device structure 100 b is a fin field effect transistor (FinFET).
  • FIG. 5B shows a cross-sectional representation of the semiconductor device structure along line BB′ shown in FIG. 5A , in accordance with some embodiments of the disclosure.
  • the semiconductor device structure 100 b of FIG. 5A is similar to the semiconductor device structure 100 a of FIG. 1K , the differences between FIG. 5A and FIG. 1K are that fin structure 110 is in FIG. 5A (stacked first semiconductor layers 104 and second semiconductor layers 106 are in FIG. 1K ), and a silicide layer 172 is formed over the S/D structure 138 , and an S/D contact structure 174 is formed over the silicide layer 172 .
  • the dummy fin structure 118 is formed over the isolation structure 114 , the first fin structure 110 a and the second fin structure 110 b , and the capping layer 120 is formed over the dummy fin structure 118 .
  • the first gate structure 160 a and the second gate structure 160 b are separated by the dummy fin structure 118 and the capping layer 120 .
  • the top surface of the capping layer 120 is higher than the top surface of the first fin structure 110 a and the second fin structure 110 b.
  • FIG. 5C shows a cross-sectional representation of the semiconductor device structure along line CC′ shown in FIG. 5A , in accordance with some embodiments.
  • the inner spacer layer 136 is below the gate spacer layer 130 .
  • the dummy fin structure 118 is surrounded by the inner spacer layer 136
  • the fin structure 110 is surrounded by the inner spacer layer 136 .
  • the inner spacer layer 136 is formed on the sidewall surface of the fin structure 110 , and on the sidewall surface of the capping layer 120 .
  • FIG. 5D shows a cross-sectional representation of the semiconductor device structure along line DD′ shown in FIG. 5A , in accordance with some embodiments.
  • the silicide layer 172 is formed over the S/D structure 138 , and the S/D contact structure 174 is formed over the silicide layer 172 .
  • FIGS. 6A-6B show perspective representations of various stages of forming of a semiconductor device structure 100 c , in accordance with some embodiments of the disclosure.
  • the semiconductor device structure 100 c of FIG. 6A is similar to the semiconductor device structure 100 a of FIG. 1D , the difference between FIG. 6A and FIG. 1D is that the dummy fin structure 118 has a U-shaped structure with a recessed portion.
  • the first pitch P 1 is between the first fin structure 110 a and the second fin structure 110 b
  • the second pitch P 2 is between the second fin structure 110 b and the third fin structure 110 c
  • the third pitch P 3 is between the third fin structure 110 c and the fourth fin structure 110 d .
  • the third pitch P 3 is greater than the second pitch P 2
  • the second pitch P 2 is greater than the first pitch P 1 . Since the gap filling ability of the dummy fin structure 118 is limited to the kind of materials, the trench 115 may be not filled with the dummy fin structure 118 . Therefore, the U-shaped dummy fin structure 118 is obtained.
  • the dummy fin structure 118 has a recession portion in the middle portion.
  • a filling layer 119 is formed in the recession of the dummy fin structure 118 , in accordance with some embodiments of the disclosure.
  • the capping layer 120 is formed over the dummy fin structure 118 and the filling layer 119 .
  • the filling layer 119 and the dummy fin structure 118 are made of different materials.
  • the filling layer 119 is formed by a flowable CVD (FCVD) process.
  • FCVD flowable CVD
  • FIGS. 7A-7I show perspective representations of various stages of forming a semiconductor device structure 100 d , in accordance with some embodiments of the disclosure.
  • FIG. 7A is similar to, or the same as FIG. 1D , the fin structures 110 are extended above the isolation structure 114 .
  • the seed layer 112 is formed on sidewall surfaces of the fin structures 110 , and the first liner 116 is formed on the seed layer 112 .
  • a second liner 117 is formed on the first liner 116 , in accordance with some embodiments of the disclosure.
  • the first liner 116 and the second liner 117 are made of different materials.
  • the trench 115 is not completely filled with the first liner 116 and the second liner 117 .
  • the second liner 117 is made of dielectric layer, such as silicon nitride, silicon carbon nitride (SiCN), or applicable material.
  • the second liner 117 is formed by a chemical vapor deposition (CVD) process, an atomic layer deposition (ALD) process, a physical vapor deposition (PVD) or another applicable process.
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • PVD physical vapor deposition
  • the dummy fin structure 118 is formed in the trench 115 , and the capping layer 120 is formed over the first liner 116 and the second liner 117 , in accordance with some embodiments of the disclosure.
  • the first liner 116 is formed firstly, and then the second liner 117 is formed. Next, the dummy fin structure 118 is formed on the sidewall surface of the second liner 117 , and therefore the dummy fin structure 118 is in direct contact with the second liner 117 , but not in direct contact with the first liner 116 .
  • the etching stop layer 121 is formed over the capping layer 120 , the first hard mask layer 108 and the first liner 116 , in accordance with some embodiments of the disclosure.
  • the dummy gate structure 122 is formed over the etching stop layer 121 .
  • the second mask layer 126 is formed over the dummy gate structure 122
  • the third mask layer 128 is formed over the second mask layer 126 .
  • the gate spacer layer 130 is formed on opposite sidewall surfaces of the dummy gate structure 122 , in accordance with some embodiments of the disclosure. Some layers not covered by the dummy gate structure 122 are removed to form the S/D recesses 131 . Next, a portion of the first liner 116 and a portion of the first semiconductor layers 104 below the dummy gate structure 122 are removed to form a cavity 135 . It should be noted that the second liner 117 is not removed while the portion of the first liner 116 is removed. The second liner 117 is left on the sidewall surface of the dummy fin structure 118 to increase the isolation effect between two adjacent S/D structure (formed later, as shown in FIG. 7G ). The capping layer 120 is removed, but the dummy fin structure 118 and the second liner 119 are not removed.
  • the inner spacer layer 136 is formed in the cavity 135 , in accordance with some embodiments of the disclosure.
  • the S/D structures 138 are formed in the S/D recesses 131 , in accordance with some embodiments of the disclosure. It should be noted that the first liner 116 and the second liner 117 are between two adjacent S/D structures 138 .
  • the CESL 140 is formed over the S/D structures 138 , and an inter-layer dielectric (ILD) layer 142 is formed over the CESL 140 , in accordance with some embodiments of the disclosure.
  • ILD inter-layer dielectric
  • the dummy gate structure 122 and the etching stop layer 121 are removed, in accordance with some embodiments. As a result, a trench 147 is formed to expose the first hard mask layer 108 .
  • FIGS. 8A-8E show cross-sectional representations of various stages of forming the semiconductor device structure 100 d after FIG. 7I , in accordance with some embodiments of the disclosure.
  • FIG. 8A shows a cross-sectional representation of the semiconductor device structure along line EE′ shown in FIG. 7I , in accordance with some embodiments of the disclosure.
  • a number of capping layers 120 are formed over the isolation structure 114 , and the fourth mask layer 144 is formed over a portion of the capping layers 120 to protect the capping layers 120 from being removed.
  • the fifth mask layer 146 is formed over the fourth mask layer 144 .
  • some capping layers 120 are removed by the removal process, but some capping layers 120 are protected by the fourth mask layer 144 , in accordance with some embodiments.
  • the capping layers 120 are surrounded by the first liners 116 .
  • a portion of the first liners 116 is removed.
  • the fifth mask layer 146 is removed.
  • the fourth mask layer 144 is removed, and the first hard mask layer 108 is removed, in accordance with some embodiments.
  • the first liners 116 are removed to form recess 149
  • the first semiconductor layers 104 are removed to form gaps 151 .
  • the first liners 116 are made of silicon germanium (SiGe), and the first semiconductor layers 104 are made of silicon germanium (SiGe), and therefore, the first liners 116 and the first semiconductor layers 104 are simultaneously removed.
  • the second liner 117 which is directly below the trench 147 is removed, in accordance with some embodiments.
  • the first liner 116 and the second liner 117 are made of different materials, and the first liner 116 and the second liner 117 are removed by separate processes.
  • the second liner 117 which is in direct contact with the S/D structure 138 is not removed.
  • the interfacial layer 152 , the gate dielectric layer 154 and the gate electrode layer 156 are sequentially formed in the recess 149 and the gap 151 , in accordance with some embodiments.
  • the top surface of the capping layer 120 is higher than the top surface of the gate electrode layer 156 .
  • the first gate structure 160 a and the second gate structure 160 b are separated by the dummy fin structure 118 and the capping layer 120 .
  • the conductive layer 162 is selectively formed over the gate electrode layer 156 , and the sacrificial layer 164 is formed over the conductive layer 162 .
  • the conductive layer 162 is used to reduce the resistance of the gate electrode layer 156 .
  • the dummy fin structure 118 is a barrier structure between two adjacent S/D structures 138 . As the dimensions of the fin structure 110 are gradually decreased, the width of the dummy fin structure 118 is gradually decreased. If the width of the dummy fin structure 118 is too small, the isolation effect of the dummy fin structure 118 may not be good enough. In addition, a first S/D contact structure (not shown) will be formed on the first S/D structures 138 , but a distance of the first S/D contact structure and the second S/D structure (should be not electrically connected to the first S/D structure) become small since the width of the dummy fin structure 118 become small. The small distance may cause time dependent dielectric breakdown (TDDB). In order to prevent time dependent dielectric breakdown (TDDB), the second liner 117 is still left and is in direct contact with the S/D structure 138 to increase the distance between two adjacent S/D structures 138 .
  • TDDB time dependent dielectric breakdown
  • the dummy fin structure 118 and the capping layer 120 are used as the barrier structure of the first gate structure 160 a and the second gate structure 160 b .
  • the dummy fin structure 118 and the capping layer 120 are formed before the formation of the gate structure 160 , and therefore the self-aligned cut metal gate (SACMG) is formed to prevent the alignment issue.
  • the dummy fin structure 118 and the capping layer 120 are made of different materials to have etching selectivity during the removal process.
  • Embodiments for forming a semiconductor device structure and method for formation the same are provided.
  • the fin structures are formed above the substrate.
  • the dummy fin structures are formed over the isolation structure and formed between two adjacent fin structures.
  • a capping layer is formed over the dummy fin structures.
  • a first gate structure and a second gate structure are formed over the fin structures, and are separated by the dummy fin structure and the capping layer. Since the dummy fin structure and the capping layer are formed before the formation of the first gate structure and the second gate structure, and therefore the self-aligned cut metal gate (SACMG) are formed.
  • the distance between the first gate structure and the second gate structure is defined by the distance between two fin structures and is greatly reduced.
  • the cut-metal gate process is self-aligned without alignment issued and the distance between two gate structures is reduced. Therefore, the yield of the semiconductor device structure is improved.
  • a semiconductor device structure in some embodiments, includes an isolation structure formed over a substrate, and a first stacked wire structure and a second stacked wire structure extending above the isolation structure.
  • the semiconductor device structure includes a dummy fin structure formed over the isolation structure, and the dummy fin structure is between the first stacked wire structure and the second stacked wire structure.
  • the semiconductor device structure also includes a capping layer formed over the dummy fin structure.
  • the isolation structure has a first width, the dummy fin structure has a second width, and the second width is smaller than the first width.
  • a method for forming a semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked wire structure, a second stacked wire structure, and a third stacked wire structure extending above the isolation structure.
  • the semiconductor device structure includes a first dummy fin structure formed over the isolation structure, and the first dummy fin structure is between the first stacked wire structure and the second stacked wire structure.
  • the semiconductor device structure also includes a second dummy fin structure formed over the isolation structure, and the second dummy fin structure is between the second stacked wire structure and the third stacked wire structure.
  • the semiconductor device structure further includes a capping layer formed over the second dummy fin structure.
  • a first outer sidewall of the first stacked wire structure and a second outer sidewall of the second stacked wire structure are mirror image relative to the first dummy fin structure.
  • a method for forming a semiconductor device structure includes forming a first stacked wire structure and a second stacked wire structure extending above an isolation structure.
  • Each of the first stacked wire structure and the second stacked wire structure comprises a plurality of first semiconductor layers and a plurality of second semiconductor layers.
  • the method also includes forming a first liner on a sidewall surface of the first fin structure and a sidewall surface of the second fin structure, and forming a dummy fin structure over the isolation structure.
  • the dummy fin structure is between the first fin structure and the second fin structure, and the dummy fin has a width is smaller than a width of the isolation structure.
  • the method further includes forming a capping layer over the dummy fin structure, and forming a dummy gate structure over the capping layer, the first fin structure and the second fin structure.
  • a bottom surface of the dummy gate structure is higher than a top surface of the dummy fin structure.
  • the method also includes forming a dielectric layer surrounding the dummy gate structure, and removing the dummy gate structure to form a trench in the dielectric layer.
  • the method includes removing the first liner below the trench to form a first recess between the first stacked wire structure and the dummy fin structure, and a second recess between the second stacked wire structure and the dummy fin structure.
  • the method includes removing the first semiconductor layers to form a gap between two adjacent second semiconductor layers, and forming a first gate structure in the first recess and the gap.
  • the method further includes forming a second gate structure in the second recess and the gap. The first gate structure and the second gate structure are separated by the dummy fin structure and the capping layer.
  • a method for forming a semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked nanostructure and a second stacked nanostructure extending above the isolation structure.
  • the semiconductor device structure includes an inner spacer layer surrounding the first stacked nanostructure, and a dummy fin structure formed over the isolation structure.
  • the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure, and a capping layer formed over the dummy fin structure.
  • the inner spacer layer is in direct contact with the dummy fin structure and the capping layer.
  • a method for forming a semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked nanostructure and a second stacked nanostructure extending above the isolation structure.
  • the semiconductor device structure also includes a dummy fin structure formed over the isolation structure, and the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure.
  • the semiconductor device structure also includes a capping layer formed over the dummy fin structure, and a S/D structure formed adjacent to the first stacked nanostructure. A top surface of the S/D structure is higher than an interface between the dummy fin structure and the capping layer.
  • a method for forming a semiconductor device structure includes forming a first stacked nanostructure and a second stacked nanostructure extending above an isolation structure. Each of the first stacked nanostructure and the second stacked nanostructure comprises a plurality of first semiconductor layers and a plurality of second semiconductor layers. The method also includes forming a dummy fin structure over the isolation structure, and the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure. The method further includes forming a capping layer over the dummy fin structure, and removing the first semiconductor layers to form a gap between two adjacent second semiconductor layers. The method includes forming a gate structure in the gap, and a top surface of the capping layer is higher than a top surface of the gate structure.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Element Separation (AREA)

Abstract

A semiconductor device structure is provided. The semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked nanostructure and a second stacked nanostructure extending above the isolation structure. The semiconductor device structure includes an inner spacer layer surrounding the first stacked nanostructure, and a dummy fin structure formed over the isolation structure. The dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure, and a capping layer formed over the dummy fin structure. The inner spacer layer is in direct contact with the dummy fin structure and the capping layer.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
This application is a Continuation application of U.S. patent application Ser. No. 16/683,512, filed on Nov. 14, 2019, which is a Continuation application of U.S. patent application Ser. No. 16/260,483, filed on Jan. 29, 2019 (now U.S. Pat. No. 10,825,918, issued on Nov. 3, 2020), the entire contents of which is incorporated by reference herein.
BACKGROUND
Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon. Many integrated circuits are typically manufactured on a single semiconductor wafer, and individual dies on the wafer are singulated by sawing between the integrated circuits along a scribe line. The individual dies are typically packaged separately, in multi-chip modules, for example, or in other types of packaging.
As the semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower costs, challenges from both fabrication and design issues have resulted in the development of three-dimensional designs.
Although existing semiconductor devices have generally been adequate for their intended purposes, they have not been entirely satisfactory in all respects.
BRIEF DESCRIPTION OF THE DRAWINGS
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It should be noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
FIGS. 1A-1K show perspective representations of various stages of forming a semiconductor device structure, in accordance with some embodiments of the disclosure.
FIGS. 2A-2E show cross-sectional representations of various stages of forming the semiconductor device structure after FIG. 1K, in accordance with some embodiments of the disclosure.
FIG. 3 shows a cross-sectional representation of the semiconductor device structure along line BB′ shown in FIG. 1K, in accordance with some embodiments of the disclosure.
FIG. 4 shows a top-view representation of the semiconductor device structure, in accordance with some embodiments of the disclosure.
FIG. 5A shows a perspective representation of a semiconductor device structure, in accordance with some embodiments of the disclosure.
FIG. 5B shows a cross-sectional representation of the semiconductor device structure along line BB′ shown in FIG. 5A, in accordance with some embodiments of the disclosure.
FIG. 5C shows a cross-sectional representation of the semiconductor device structure along line CC′ shown in FIG. 5A, in accordance with some embodiments of the disclosure.
FIG. 5D shows a cross-sectional representation of the semiconductor device structure along line DD′ shown in FIG. 5A, in accordance with some embodiments of the disclosure.
FIGS. 6A-6B show perspective representations of various stages of forming of a semiconductor device structure, in accordance with some embodiments of the disclosure.
FIGS. 7A-7I show perspective representations of various stages of forming a semiconductor device structure, in accordance with some embodiments of the disclosure.
FIGS. 8A-8E show cross-sectional representations of various stages of forming the semiconductor device structure after FIG. 7I, in accordance with some embodiments of the disclosure.
DETAILED DESCRIPTION
The following disclosure provides many different embodiments, or examples, for implementing different features of the subject matter provided. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Some variations of the embodiments are described. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements. It should be understood that additional operations can be provided before, during, and after the method, and some of the operations described can be replaced or eliminated for other embodiments of the method.
The gate all around (GAA) transistor structures described below may be patterned by any suitable method. For example, the structures may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the GAA structure.
Embodiments for forming a semiconductor device structure are provided. FIGS. 1A-1K show perspective representations of various stages of forming a semiconductor device structure 100 a, in accordance with some embodiments of the disclosure. The semiconductor device structure 100 a is a gate all around (GAA) transistor structure. A self-aligned cut metal gate process is provided. A dummy fin structure is formed over an isolation structure, and a capping layer is formed over the dummy fin structure. The dummy fin structure and the capping layer construct a barrier structure to separate two gate structures.
Referring to FIG. 1A, a substrate 102 is provided. The substrate 102 may be made of silicon or other semiconductor materials. Alternatively or additionally, the substrate 102 may include other elementary semiconductor materials such as germanium. In some embodiments, the substrate 102 is made of a compound semiconductor such as silicon carbide, gallium arsenic, indium arsenide, or indium phosphide. In some embodiments, the substrate 102 is made of an alloy semiconductor such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide. In some embodiments, the substrate 102 includes an epitaxial layer. For example, the substrate 102 has an epitaxial layer overlying a bulk semiconductor.
A number of first semiconductor layers 104 and a number of second semiconductor layers 106 are sequentially alternately formed over the substrate 102. The semiconductor layers 104 and 106 are vertically stacked to form a stacked wire structure.
In some embodiments, the first semiconductor layers 104 and the second semiconductor layers 106 independently include silicon (Si), germanium (Ge), silicon germanium (Si1-xGex, 0.1<x<0.7, the value x is the atomic percentage of germanium (Ge) in the silicon germanium), indium arsenide (InAs), indium gallium arsenide (InGaAs), indium antimonide (InSb), or another applicable material. In some embodiments, the first semiconductor layer 104 and the second semiconductor layer 106 are made of different materials.
The first semiconductor layers 104 and the second semiconductor layers 106 are made of different materials having different lattice constant. In some embodiments, the first semiconductor layer 104 is made of silicon germanium (Si1-xGex, 0.1<x<0.7), and the second semiconductor layer 106 is made of silicon (Si). In some other embodiments, the first semiconductor layer 104 is made of silicon germanium (Si1-xGex, 0.1<x<0.7), and the second semiconductor layer 106 is made of germanium (Ge).
In some embodiments, the first semiconductor layers 104 and the second semiconductor layers 106 are formed by a selective epitaxial growth (SEG) process, a chemical vapor deposition (CVD) process (e.g. low-pressure CVD (LPCVD), plasma enhanced CVD (PECVD)), a molecular epitaxy process, or another applicable process. In some embodiments, the first semiconductor layers 104 and the second semiconductor layers 106 are formed in-situ in the same chamber.
In some embodiments, the thickness of each of the first semiconductor layers 104 is in a range from about 1.5 nanometers (nm) to about 20 nm. Terms such as “about” in conjunction with a specific distance or size are to be interpreted as not to exclude insignificant deviation from the specified distance or size and may include for example deviations of up to 20%. In some embodiments, the first semiconductor layers 104 are substantially uniform in thickness. In some embodiments, the thickness of each of the second semiconductor layers 106 is in a range from about 1.5 nm to about 20 nm. In some embodiments, the second semiconductor layers 106 are substantially uniform in thickness.
Next, a number of first hard mask layers 108 are formed over the first semiconductor layers 104. In some embodiments, each of the first hard mask layer 108 is made of silicon nitride, silicon carbon nitride (SiCN), or applicable material. In some embodiments, the first hard mask layers 108 are formed by a deposition process, such as low-pressure CVD (LPCVD) process, plasma enhanced CVD (PECVD) process, or another deposition process.
Next, as shown in FIG. 1B, a number of fin structures 110 are formed, in accordance with some embodiments. The fin structures 110 include a first fin structure 110 a and a second fin structure 110 b.
The first hard mask layer 108 is patterned firstly. Then, the first semiconductor layers 104 and the second semiconductor layers 106 are patterned by using the patterned hard mask layer 108 as a mask. The fin structures 110 are formed by performing a patterning process on the first semiconductor layers 104 and the second semiconductor layers 106. The patterning process includes a photolithography process and an etching process. The photolithography process includes photoresist coating (e.g., spin-on coating), soft baking, mask aligning, exposure, post-exposure baking, developing the photoresist, rinsing and drying (e.g., hard baking). The etching process includes a dry etching process or a wet etching process.
As shown in FIG. 1B, there is a first pitch P1 between two adjacent fin structures 110. In some embodiments, the first pitch P1 is in a range from about 20 nm to about 50 nm.
Next, as shown in FIG. 1C, a seed layer 112 is formed on the sidewall surface of the first fin structure 110 a, the sidewall surface of the second fin structure 110 b, and over the first hard mask layer 108, in accordance with some embodiments. Afterwards, an insulating material 113 is formed over the substrate 102 and over the fin structures 110.
The seed layer 112 is made of silicon, silicon oxide, silicon nitride, or a combination thereof. In some embodiment, the seed layer 112 includes a bilayer structure, such as a silicon layer and a silicon oxide layer formed on the silicon layer. In some embodiments, the seed layer 112 is formed by using a thermal oxidation process, chemical vapor deposition (CVD) process, atomic layer deposition (ALD) process, another suitable process, or a combination thereof.
In some embodiments, the insulating material 113 is made of silicon oxide, silicon nitride, silicon oxynitride (SiON), another applicable insulating material, or a combination thereof. In some embodiments, the insulating material 113 is formed by a LPCVD process, plasma enhanced CVD (PECVD) process, high density plasma CVD (HDP-CVD) process, high aspect ratio process (HARP) process, flowable CVD (FCVD) process, atomic layer deposition (ALD) process, another suitable method, or a combination thereof.
Next, as shown in FIG. 1D, a portion of the insulating material 113 is removed to form an isolation structure 114, in accordance with some embodiments. As a result, top portions of the fin structures 110 are above the isolation structure 114. There is a trench 115 is between two adjacent fin structures 110. The first fin structure 110 a and the second fin structure 110 b are extended above the isolation structure 114.
Afterwards, a first liner 116 is formed on the sidewall surface of the first fin structure 110 a, the sidewall surface of the second fin structure 110 b and the sidewall surface and the top surface of the first hard mask layer 108. It should be noted that the first liner 116 is selectively formed on the seed layer 112, and not formed on the isolation structure 114. In some embodiments, the seed layer 112 is made of silicon, and the first liner 116 is made of silicon germanium (SiGe). The trench 115 is not completely filled with the first liner 116. More specifically, the first liners 116 are formed on opposite sidewall surfaces of the trench 115.
Next, as shown in FIG. 1E, a dummy fin structure 118 is formed in the trench 115, in accordance with some embodiments. In some embodiments, the dummy fin structure 118 and the isolation structure 114 are made of different materials, and therefore an interface is between the dummy fin structure 118 and the isolation structure 114. The first liner 116 is between the dummy fin structure 118 and the first fin structure 110 a.
A dummy fin material is formed over the isolation structure 114, the fin structure 110, the first liner 116 and the first hard mask layer 108, and then a portion of the dummy fin material is removed to form the dummy fin structure 118. The dummy fin structure 118 is formed over the isolation structure 114 and is surrounded by the first liner 116. The dummy fin structure 118 is formed between the first fin structure 110 a and the second fin structure 110 b. In some embodiments, the portion of the dummy fin material is removed by a removal process, such as an etch-back process, chemical mechanical polishing (CMP), or a combination thereof.
After the portion of the dummy fin material is removed, a recess (not shown) is formed over the top surface of the dummy fin structure 118. Next, a capping layer 120 is formed over the dummy fin structure 118, the first liner 116, and the first hard mask layer 108. Next, a portion of the capping layer 120 is removed to expose the top surface of the first hard mask layer 108, and the top surface of the first liner 116. In some embodiments, the portion of the capping layer 120 is removed by a planarizing process, such as chemical mechanical polishing (CMP) process.
In some embodiments, the dummy fin structure 118 is made of low-k dielectric material with k value smaller than 7 (<7), such as silicon oxide, silicon nitride, silicon oxynitride (SiON), silicon carbon oxynitride (SiCON), another applicable insulating material, or a combination thereof. In some embodiments, the dummy fin structure 118 is formed by a LPCVD process, plasma enhanced CVD (PECVD) process, high density plasma CVD (HDP-CVD) process, high aspect ratio process (HARP) process, flowable CVD (FCVD) process, atomic layer deposition (ALD) process, another suitable method, or a combination thereof.
In some embodiments, the capping layer 120 is made of a high-k dielectric material with a K value greater than 7 (>7). The high-k dielectric material may include hafnium oxide (HfO2), zirconium oxide (ZrO2), aluminum oxide (Al2O3), hafnium alumina oxide (HfAlOx), hafnium silicon oxide (HfSiOx), hafnium silicon oxynitride, hafnium tantalum oxide (HfTaOx), hafnium titanium oxide (HfTiOx), hafnium zirconium oxide (HfZrOx), or the like. In some embodiments, the capping layer 120 is formed by a LPCVD process, plasma enhanced CVD (PECVD) process, high density plasma CVD (HDP-CVD) process, high aspect ratio process (HARP) process, flowable CVD (FCVD) process, atomic layer deposition (ALD) process, another suitable method, or a combination thereof.
As shown in FIG. 1E, the isolation structure 114 has a first width W1 in a horizontal direction, the dummy fin structure 118 has a second with W2 in the horizontal direction. The second width W2 is smaller than the first width W1. In some embodiments, the dummy fin structure 118 has a first height H1 in a vertical direction. The capping layer 120 has a second height H2 measured in a vertical direction. In some embodiments, the second height H2 is in a range from about 10 nm to about 30 nm. In some embodiments, a ratio of the second height H2 to the first height H1 is in a range from about 0.1 to about 0.7.
Next, as shown in FIG. 1F, an etching stop layer 121 is formed over the capping layer 120, the first hard mask layer 108 and the first liner 116, in accordance with some embodiments. The top surface of the capping layer 120, the top surface of the first mask layer 108 and the top surface of the first liner 116 form a substantially planar top surface. Therefore, the etching stop layer 121 is formed over the substantially planar top surface. As used herein, a structure is “substantially planar” if the deviation of the structure from a plane is within the statistical atomic level variations inherent within semiconductor processing methods known in the art.
Afterwards, a dummy gate structure 122 is formed over the etching stop layer 121. A second mask layer 126 is formed over the dummy gate structure 122, and a third mask layer 128 is formed over the second mask layer 126.
In some embodiments, the etching stop layer 121 is made of silicon oxide. The etching stop layer 121 is formed by a deposition process, such as CVD (such as PECVD, HARP, or a combination thereof) process, ALD process, another applicable process, or a combination thereof. In some embodiments, the dummy gate structure 122 is made of polycrystalline-silicon (poly-Si) or poly-crystalline silicon-germanium (poly-SiGe). The dummy gate structure 122 is formed by a deposition process and a patterning process by using the second mask layer 126 and the third mask layer 128 as masks.
In some embodiments, the second hard mask layer 126 and the third mask layer 128 are independently made of silicon oxide, silicon nitride, silicon carbon nitride (SiCN), or applicable material. In some embodiments, the second hard mask layer 126 and the third mask layer 128 are independently formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
Next, as shown in FIG. 1G, a gate spacer layer 130 is formed on opposite sidewall surfaces of the dummy gate structure 122, in accordance with some embodiments.
In some embodiments, the gate spacer layer 130 is made of a dielectric material, such as silicon oxide (SiO2), silicon nitride (SiN), silicon carbide (SiC), silicon oxynitride (SiON), silicon carbon nitride (SiCN), silicon oxide carbonitride (SiOCN), or a combination thereof. In some embodiments, the gate spacer layer 130 is formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
Next, some regions not covered by the dummy gate structure 122 are removed. More specifically, a portion of the etching stop layer 121, a portion of the capping layer 120, a portion of the first liner 116, and a portion of the fin structure 110 are removed to form a number of S/D recesses 131. Next, a portion of the first liner 116 and a portion of the first semiconductor layers 104 below the dummy gate structure 122 are removed to form a cavity 135.
It should be noted that the capping layer 120 is made of high-k dielectric material, and the dummy fin structure 118 is made of low-k dielectric material. In some embodiments, the capping layer is made of the high-k dielectric material with k value greater than 7 (>7), and the dummy fin structure 118 is made of low-k dielectric material with k value smaller than 7 (<7). The capping layer 120 and the dummy fin structure 118 are made of different material to have different etching rates. The capping layer 120 not covered by the dummy gate structure 122 is removed, but the dummy fin structure 118 directly below the removed capping layer 120 is left since the etching selectively of the capping layer 120 to the dummy fin structure 118 is high. Furthermore, since the portion of the first liner 116 is removed, a portion of the isolation structure 114 is exposed by the S/D recesses 131.
Next, as shown in FIG. 1H, an inner spacer layer 136 is formed in the cavity 135, in accordance with some embodiments. The inner spacer layer 136 is configured to as a barrier between an S/D structure 138 (formed later, FIG. 1I) and a gate structure 160 a (formed later, as shown in FIG. 2E). The inner spacer layer 136 can reduce the parasitic capacitance between the S/D structure 138 (formed later, FIG. 1I) and the gate structure 160 a (formed later, as shown in FIG. 2E).
The inner spacer layer 136 is directly below the gate spacer layer 130. The inner spacer layer 136 is formed on the sidewall surface of the first fin structure 110 a and the sidewall surface of the second fin structure 110 b. In addition, the inner spacer layer 136 is formed on the sidewall surface of the capping layer 120.
In some embodiments, the inner spacer layer 136 is made of silicon carbon nitride (SiCN), silicon oxide carbonitride (SiOCN), or a combination thereof. In some embodiments, the inner spacer layer 136 is formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
Next, as shown in FIG. 1I, a number of S/D structures 138 are formed in the S/D recesses 131, in accordance with some embodiments.
Each of the S/D structures 138 may include silicon germanium (SiGe), indium arsenide (InAs), indium gallium arsenide (InGaAs), indium antimonide (InSb), germanium arsenide (GaAs), germanium antimonide (GaSb), indium aluminum phosphide (InAlP), indium phosphide (InP), or a combination thereof. The S/D structures 138 may be doped with one or more dopants. In some embodiments, the S/D structures 138 are silicon (Si) doped with phosphorus (P), arsenic (As), antimony (Sb), or another applicable dopant. Alternatively, one of the S/D structures 138 is silicon germanium (SiGe) doped with boron (B) or another applicable dopant.
In some embodiments, the S/D structures 138 are formed by an epitaxy or epitaxial (epi) process. The epi process may include a selective epitaxial growth (SEG) process, CVD deposition techniques (e.g., vapor-phase epitaxy (VPE) and/or ultra-high vacuum CVD (UHV-CVD)), molecular beam epitaxy, or other suitable epi processes.
Next, as shown in FIG. 1J, a contact etch stop layer (CESL) 140 is formed over the S/D structures 138, and an inter-layer dielectric (ILD) layer 142 is formed over the CESL 140, in accordance with some embodiments. The CESL 140 is between the S/D structures 138 and the ILD layer 142. Next, a portion of the ILD layer 142 is removed to expose the top surface of the dummy gate structure 122. In some embodiments, the portion of the ILD layer 142 is removed by a planarizing process, a chemical mechanical polishing (CMP) process.
In some embodiments, the CESL 140 is made of silicon nitride, silicon oxynitride, and/or other applicable materials. The CESL 140 may be formed by plasma enhanced chemical vapor deposition (CVD) process, low pressure CVD process, atomic layer deposition (ALD) process, or another applicable processes.
The ILD layer 142 may include multilayers made of multiple dielectric materials, such as silicon oxide, silicon nitride, silicon oxynitride, phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), low-k dielectric material, and/or other applicable dielectric materials. Examples of low-k dielectric materials include, but are not limited to, fluorinated silica glass (FSG), carbon doped silicon oxide, amorphous fluorinated carbon, parylene, bis-benzocyclobutenes (BCB), or polyimide. The ILD layer 142 may be formed by chemical vapor deposition (CVD), physical vapor deposition, (PVD), atomic layer deposition (ALD), spin-on coating, or other applicable processes.
Next, as shown in FIG. 1K, the dummy gate structure 122 and the etching stop layer 121 are removed, in accordance with some embodiments. As a result, a trench 147 is formed to expose the first hard mask layer 108.
Next, a fourth mask layer 144 and a fifth mask layer 146 are formed in the trench 147 and over and the ILD layer 142. The fourth mask layer 144 and the fifth mask layer 146 are independently made of silicon oxide, silicon nitride, silicon carbon nitride (SiCN), or applicable material. In some embodiments, the fourth mask layer 144 and the fifth mask layer 146 are independently formed by a deposition process, such as CVD process, ALD process, another applicable process, or a combination thereof.
FIGS. 2A-2E show cross-sectional representations of various stages of forming the semiconductor device structure 100 a after FIG. 1K, in accordance with some embodiments of the disclosure. FIG. 2A shows a cross-sectional representation of the semiconductor device structure along line AA′ shown in FIG. 1K, in accordance with some embodiments.
As shown in FIG. 2A, a number of dummy fin structures 118 are formed over the isolation structure 114, and a number of capping layer 120 are formed over the dummy fin structures 118. The fourth mask layer 144 formed over the capping layer 120 is configured to protect the capping layer 120 from being removed.
Subsequently, as shown in FIG. 2B, some capping layers 120 are removed by the removal process, but some capping layers 120 are protected by the fourth mask layer 144, in accordance with some embodiments. The removal process may be a wet etching process or a dry etching process. The capping layers 120 are surrounded by the first liners 116. During the removal process, a portion of the first liners 116 is removed. Afterwards, the fifth mask layer 146 is removed.
Next, as shown in FIG. 2C, the fourth mask layer 144 is removed, and the first hard mask layer 108 is removed, in accordance with some embodiments. Next, the first liners 116 are removed to form recess 149, and the first semiconductor layers 104 are removed to form gaps 151. As a result, a number of stacked wire structures made of the first semiconductor layers 104 are obtained.
In some embodiments, the fourth mask layer 144 is removed by an ashing process. In some embodiments, the first hard mask layer 108, the first liners 116 and the first semiconductor layers 104 are independently removed by an etching process, such as a wet etching process, a dry etching process, or a combination thereof. In some embodiments, the first liners 116 are made of silicon germanium (SiGe), and the first semiconductor layers 104 are made of silicon germanium (SiGe), and therefore the first liners 116 and the first semiconductor layers 104 are removed simultaneously.
Next, as shown in FIG. 2D, a gate structure 160 is formed in the recess 149 and the gap 151, in accordance with some embodiments. The gate structure 160 includes an interfacial layer 152, a gate dielectric layer 154 and a gate electrode layer 156.
The interfacial layer 152 is conformally formed along the main surfaces of the second semiconductor layers 106 to surround the second semiconductor layers 106. In some embodiments, the interfacial layer 152 is made of a chemically formed silicon oxide.
In some embodiments, the gate dielectric layer 154 is a high-k dielectric layer. In some embodiments, the high-k gate dielectric layer is made of one or more layers of a dielectric material, such as HfO2, HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, titanium oxide, hafnium dioxide-alumina (HfO2—Al2O3) alloy, another suitable high-k dielectric material, or a combination thereof. In some embodiments, the high-k gate dielectric layer 154 is formed using CVD, ALD, another suitable method, or a combination thereof.
The gate electrode layer 156 is formed on the gate dielectric layer 154, in accordance with some embodiments. The gate electrode layer 156 fills the gaps 151. In some embodiments, the gate electrode layer 156 is made of one or more layers of conductive material, such as polysilicon, aluminum, copper, titanium, tantalum, tungsten, cobalt, molybdenum, tantalum nitride, nickel silicide, cobalt silicide, TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, another suitable material, or a combination thereof. In some embodiments, the gate electrode layer 156 is formed using CVD, ALD, electroplating, another suitable method, or a combination thereof.
Next, as shown in FIG. 2E, a portion of the gate electrode layer 156 is removed, in accordance with some embodiments. In some embodiments, the portion of the gate electrode layer 156 is removed by a planarizing process, such as chemical mechanical polishing (CMP) process. Afterwards, the gate electrode layer 156 is etched back by an etching process, and therefore the capping layer 120 protrudes above the top surface of the gate electrode layer 156. More specifically, the protruded capping layer 120 is used to cut the gate electrode layer 156, and therefore a first gate structure 160 a and a second gate structure 160 b are formed. The first gate structure 160 a and the second gate structure 160 b are separated by the dummy fin structure 118 and the capping layer 120. The first gate structure 160 a and the second gate structure 160 b each perform different functions.
The top surface of the capping layer 120 is higher than the top surface of the first fin structure 110 a and the second fin structure 110 b. More specifically, the top surface of the capping layer 120 is higher than the top surface of each of the first semiconductor layers 104. The top surface of the capping layer 120 is higher than the top surface of the first gate structure 160 a and the top surface of the second gate structure 160 b.
Afterwards, a conductive layer 162 is selectively formed over the gate electrode layer 156, and a sacrificial layer 164 is formed over the conductive layer 162. The conductive layer 162 is used to reduce the resistance of the gate electrode layer 156. In some embodiments, the conductive layer 162 is made of tungsten (W). It should be noted that the conductive layer 162 is selectively formed over the gate electrode layer 156, but not formed over the capping layer 120. In some embodiments, the sacrificial layer 164 is made of silicon nitride, silicon oxynitride (SiON), silicon carbide (SiC), another applicable insulating material, or a combination thereof.
In some embodiments, a surface treatment process is performed on the top surface of the gate electrode layer 156 to form some hydrogen radicals, and then a deposition process with a precursor is performed on the treated top surface of the gate electrode layer 156 to form the conductive layer 162. In some embodiments, the surface treatment process includes using hydrogen (H2) gas. The precursor may include tungsten (W)-containing material, such as tungsten hexafluoride (WF6) or tungsten hexachloride (WCl6). The precursor reacts with the hydrogen radicals to form the conductive layer 162.
There is a first distance D1 between the first gate structure 160 a and the second gate structure 160 b. In some embodiments, the first distance D1 is in a range from about 15 nm to about 40 nm.
The dummy fin structure 118 and the capping layer 120 are used as the barrier structure of the first gate structure 160 a and the second gate structure 160 b. The dummy fin structure 118 and the capping layer 120 are formed before the formation of the gate structure 160, and therefore the self-aligned cut metal gate (SACMG) is formed to prevent the alignment issue. The dummy fin structure 118 and the capping layer 120 are made of different materials to have etching selectivity during the removal process shown in FIG. 1G.
In addition, the top surface of the first hard mask layer 108, the top surface of the first liner 116 and the top surface of the capping layer 120 form a planar top surface, and the etching stop layer 121 is formed over the planar top surface. It should be noted that the dummy gate structure 122 is also formed over the planar top surface, and the dummy gate structure 122 is not filled into a gap between two fin structures. Therefore, the void issue when the dummy gate structure 122 is filled into the gap is prevented.
The inner spacer layer 136 is between the S/D structure 138 and the gate structure 160 to be effectively used as a barrier to reduce the parasitic capacitance between the S/D structure 138 and the gate structure 160.
If the dummy fin structure is formed on a remaining fin structure (the height of the remaining fin structure is lower than the fin structure), the distance between the first gate structure 160 a and the second gate structure 160 b will be twice of the pitch of the two adjacent fin structures 110. In this disclosure, the dummy fin structure is directly formed on the isolation structure 114, and therefore the distance between the first gate structure 160 a and the second gate structure 160 b is about the pitch of the two adjacent fin structures 110. Therefore, the distance between two gate structures is greatly reduced.
FIG. 3 shows a cross-sectional representation of the semiconductor device structure 100 a along line BB′ shown in FIG. 1K, in accordance with some embodiments of the disclosure.
As shown in FIG. 3, the inner spacer layer 136 is below the gate spacer layer 130. The dummy fin structure 118 are surrounded by the inner spacer layer 136, and the second semiconductor layers 106 are surrounded by the inner spacer layer 136. In addition, the capping layer 120 is surrounded by the inner spacer layer 136 and is in direct contact with the inner spacer layer 136.
FIG. 4 shows a top-view representation of the semiconductor device structure 100 a, in accordance with some embodiments of the disclosure. FIG. 4 is a top-view of the semiconductor device structure 100 a before the conductive layer 162 is formed over the gate electrode layer 156.
As shown in FIG. 4, the capping layer 120 is used as a barrier structure to separate the first gate structure 160 a and the second gate structure 160 b. The capping layer 120 is formed in a region between the first fin structure 110 a and the second fin structure 110 b.
FIG. 5A shows a perspective representation of a semiconductor device structure 100 b, in accordance with some embodiments of the disclosure. The semiconductor device structure 100 b is a fin field effect transistor (FinFET). FIG. 5B shows a cross-sectional representation of the semiconductor device structure along line BB′ shown in FIG. 5A, in accordance with some embodiments of the disclosure. The semiconductor device structure 100 b of FIG. 5A is similar to the semiconductor device structure 100 a of FIG. 1K, the differences between FIG. 5A and FIG. 1K are that fin structure 110 is in FIG. 5A (stacked first semiconductor layers 104 and second semiconductor layers 106 are in FIG. 1K), and a silicide layer 172 is formed over the S/D structure 138, and an S/D contact structure 174 is formed over the silicide layer 172.
As shown in FIGS. 5A and 5B, the dummy fin structure 118 is formed over the isolation structure 114, the first fin structure 110 a and the second fin structure 110 b, and the capping layer 120 is formed over the dummy fin structure 118. The first gate structure 160 a and the second gate structure 160 b are separated by the dummy fin structure 118 and the capping layer 120. The top surface of the capping layer 120 is higher than the top surface of the first fin structure 110 a and the second fin structure 110 b.
FIG. 5C shows a cross-sectional representation of the semiconductor device structure along line CC′ shown in FIG. 5A, in accordance with some embodiments.
As shown in FIG. 5C, the inner spacer layer 136 is below the gate spacer layer 130. The dummy fin structure 118 is surrounded by the inner spacer layer 136, and the fin structure 110 is surrounded by the inner spacer layer 136. The inner spacer layer 136 is formed on the sidewall surface of the fin structure 110, and on the sidewall surface of the capping layer 120.
FIG. 5D shows a cross-sectional representation of the semiconductor device structure along line DD′ shown in FIG. 5A, in accordance with some embodiments.
As shown in FIG. 5D, the silicide layer 172 is formed over the S/D structure 138, and the S/D contact structure 174 is formed over the silicide layer 172.
FIGS. 6A-6B show perspective representations of various stages of forming of a semiconductor device structure 100 c, in accordance with some embodiments of the disclosure. The semiconductor device structure 100 c of FIG. 6A is similar to the semiconductor device structure 100 a of FIG. 1D, the difference between FIG. 6A and FIG. 1D is that the dummy fin structure 118 has a U-shaped structure with a recessed portion.
As shown in FIG. 6A, the first pitch P1 is between the first fin structure 110 a and the second fin structure 110 b, the second pitch P2 is between the second fin structure 110 b and the third fin structure 110 c. The third pitch P3 is between the third fin structure 110 c and the fourth fin structure 110 d. In some embodiments, the third pitch P3 is greater than the second pitch P2, and the second pitch P2 is greater than the first pitch P1. Since the gap filling ability of the dummy fin structure 118 is limited to the kind of materials, the trench 115 may be not filled with the dummy fin structure 118. Therefore, the U-shaped dummy fin structure 118 is obtained. The dummy fin structure 118 has a recession portion in the middle portion.
Afterwards, as shown in FIG. 6B, a filling layer 119 is formed in the recession of the dummy fin structure 118, in accordance with some embodiments of the disclosure. Next, the capping layer 120 is formed over the dummy fin structure 118 and the filling layer 119. In some embodiments, the filling layer 119 and the dummy fin structure 118 are made of different materials. In some embodiments, the filling layer 119 is formed by a flowable CVD (FCVD) process. Afterwards, the semiconductor device structure 100 c continues to proceed to the processes illustrated in FIGS. 1F to 1K.
FIGS. 7A-7I show perspective representations of various stages of forming a semiconductor device structure 100 d, in accordance with some embodiments of the disclosure.
FIG. 7A is similar to, or the same as FIG. 1D, the fin structures 110 are extended above the isolation structure 114. The seed layer 112 is formed on sidewall surfaces of the fin structures 110, and the first liner 116 is formed on the seed layer 112.
Next, as shown in FIG. 7B, a second liner 117 is formed on the first liner 116, in accordance with some embodiments of the disclosure. The first liner 116 and the second liner 117 are made of different materials. The trench 115 is not completely filled with the first liner 116 and the second liner 117.
In some embodiments, the second liner 117 is made of dielectric layer, such as silicon nitride, silicon carbon nitride (SiCN), or applicable material. In some embodiments, the second liner 117 is formed by a chemical vapor deposition (CVD) process, an atomic layer deposition (ALD) process, a physical vapor deposition (PVD) or another applicable process.
Afterwards, as shown in FIG. 7C, the dummy fin structure 118 is formed in the trench 115, and the capping layer 120 is formed over the first liner 116 and the second liner 117, in accordance with some embodiments of the disclosure.
The first liner 116 is formed firstly, and then the second liner 117 is formed. Next, the dummy fin structure 118 is formed on the sidewall surface of the second liner 117, and therefore the dummy fin structure 118 is in direct contact with the second liner 117, but not in direct contact with the first liner 116.
Afterwards, as shown in FIG. 7D, the etching stop layer 121 is formed over the capping layer 120, the first hard mask layer 108 and the first liner 116, in accordance with some embodiments of the disclosure. Afterwards, the dummy gate structure 122 is formed over the etching stop layer 121. The second mask layer 126 is formed over the dummy gate structure 122, and the third mask layer 128 is formed over the second mask layer 126.
Afterwards, as shown in FIG. 7E, the gate spacer layer 130 is formed on opposite sidewall surfaces of the dummy gate structure 122, in accordance with some embodiments of the disclosure. Some layers not covered by the dummy gate structure 122 are removed to form the S/D recesses 131. Next, a portion of the first liner 116 and a portion of the first semiconductor layers 104 below the dummy gate structure 122 are removed to form a cavity 135. It should be noted that the second liner 117 is not removed while the portion of the first liner 116 is removed. The second liner 117 is left on the sidewall surface of the dummy fin structure 118 to increase the isolation effect between two adjacent S/D structure (formed later, as shown in FIG. 7G). The capping layer 120 is removed, but the dummy fin structure 118 and the second liner 119 are not removed.
Next, as shown in FIG. 7F, the inner spacer layer 136 is formed in the cavity 135, in accordance with some embodiments of the disclosure.
Afterwards, as shown in FIG. 7G, the S/D structures 138 are formed in the S/D recesses 131, in accordance with some embodiments of the disclosure. It should be noted that the first liner 116 and the second liner 117 are between two adjacent S/D structures 138.
Subsequently, as shown in FIG. 7H, the CESL 140 is formed over the S/D structures 138, and an inter-layer dielectric (ILD) layer 142 is formed over the CESL 140, in accordance with some embodiments of the disclosure.
Next, as shown in FIG. 7I, the dummy gate structure 122 and the etching stop layer 121 are removed, in accordance with some embodiments. As a result, a trench 147 is formed to expose the first hard mask layer 108.
FIGS. 8A-8E show cross-sectional representations of various stages of forming the semiconductor device structure 100 d after FIG. 7I, in accordance with some embodiments of the disclosure. FIG. 8A shows a cross-sectional representation of the semiconductor device structure along line EE′ shown in FIG. 7I, in accordance with some embodiments of the disclosure.
As shown in FIG. 8A, a number of capping layers 120 are formed over the isolation structure 114, and the fourth mask layer 144 is formed over a portion of the capping layers 120 to protect the capping layers 120 from being removed. The fifth mask layer 146 is formed over the fourth mask layer 144.
Next, as shown in FIG. 8B, some capping layers 120 are removed by the removal process, but some capping layers 120 are protected by the fourth mask layer 144, in accordance with some embodiments. The capping layers 120 are surrounded by the first liners 116. During the removal process, a portion of the first liners 116 is removed. Afterwards, the fifth mask layer 146 is removed.
Next, as shown in FIG. 8C, the fourth mask layer 144 is removed, and the first hard mask layer 108 is removed, in accordance with some embodiments. Next, the first liners 116 are removed to form recess 149, and the first semiconductor layers 104 are removed to form gaps 151. In some embodiments, the first liners 116 are made of silicon germanium (SiGe), and the first semiconductor layers 104 are made of silicon germanium (SiGe), and therefore, the first liners 116 and the first semiconductor layers 104 are simultaneously removed.
Afterwards, as shown in FIG. 8D, the second liner 117 which is directly below the trench 147 is removed, in accordance with some embodiments. It should be noted that the first liner 116 and the second liner 117 are made of different materials, and the first liner 116 and the second liner 117 are removed by separate processes. Furthermore, the second liner 117 which is in direct contact with the S/D structure 138 is not removed.
Next, as shown in FIG. 8E, the interfacial layer 152, the gate dielectric layer 154 and the gate electrode layer 156 are sequentially formed in the recess 149 and the gap 151, in accordance with some embodiments.
Next, a portion of the gate electrode layer 156 is removed, and therefore the top surface of the capping layer 120 is higher than the top surface of the gate electrode layer 156. As a result, the first gate structure 160 a and the second gate structure 160 b are separated by the dummy fin structure 118 and the capping layer 120.
Afterwards, the conductive layer 162 is selectively formed over the gate electrode layer 156, and the sacrificial layer 164 is formed over the conductive layer 162. The conductive layer 162 is used to reduce the resistance of the gate electrode layer 156.
The dummy fin structure 118 is a barrier structure between two adjacent S/D structures 138. As the dimensions of the fin structure 110 are gradually decreased, the width of the dummy fin structure 118 is gradually decreased. If the width of the dummy fin structure 118 is too small, the isolation effect of the dummy fin structure 118 may not be good enough. In addition, a first S/D contact structure (not shown) will be formed on the first S/D structures 138, but a distance of the first S/D contact structure and the second S/D structure (should be not electrically connected to the first S/D structure) become small since the width of the dummy fin structure 118 become small. The small distance may cause time dependent dielectric breakdown (TDDB). In order to prevent time dependent dielectric breakdown (TDDB), the second liner 117 is still left and is in direct contact with the S/D structure 138 to increase the distance between two adjacent S/D structures 138.
The dummy fin structure 118 and the capping layer 120 are used as the barrier structure of the first gate structure 160 a and the second gate structure 160 b. The dummy fin structure 118 and the capping layer 120 are formed before the formation of the gate structure 160, and therefore the self-aligned cut metal gate (SACMG) is formed to prevent the alignment issue. The dummy fin structure 118 and the capping layer 120 are made of different materials to have etching selectivity during the removal process.
Embodiments for forming a semiconductor device structure and method for formation the same are provided. The fin structures are formed above the substrate. The dummy fin structures are formed over the isolation structure and formed between two adjacent fin structures. A capping layer is formed over the dummy fin structures. A first gate structure and a second gate structure are formed over the fin structures, and are separated by the dummy fin structure and the capping layer. Since the dummy fin structure and the capping layer are formed before the formation of the first gate structure and the second gate structure, and therefore the self-aligned cut metal gate (SACMG) are formed. In addition, the distance between the first gate structure and the second gate structure is defined by the distance between two fin structures and is greatly reduced. The cut-metal gate process is self-aligned without alignment issued and the distance between two gate structures is reduced. Therefore, the yield of the semiconductor device structure is improved.
In some embodiments, a semiconductor device structure is provided. The semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked wire structure and a second stacked wire structure extending above the isolation structure. The semiconductor device structure includes a dummy fin structure formed over the isolation structure, and the dummy fin structure is between the first stacked wire structure and the second stacked wire structure. The semiconductor device structure also includes a capping layer formed over the dummy fin structure. The isolation structure has a first width, the dummy fin structure has a second width, and the second width is smaller than the first width.
In some embodiments, a method for forming a semiconductor device structure is provided. The semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked wire structure, a second stacked wire structure, and a third stacked wire structure extending above the isolation structure. The semiconductor device structure includes a first dummy fin structure formed over the isolation structure, and the first dummy fin structure is between the first stacked wire structure and the second stacked wire structure. The semiconductor device structure also includes a second dummy fin structure formed over the isolation structure, and the second dummy fin structure is between the second stacked wire structure and the third stacked wire structure. The semiconductor device structure further includes a capping layer formed over the second dummy fin structure. A first outer sidewall of the first stacked wire structure and a second outer sidewall of the second stacked wire structure are mirror image relative to the first dummy fin structure.
In some embodiments, a method for forming a semiconductor device structure is provided. The method includes forming a first stacked wire structure and a second stacked wire structure extending above an isolation structure. Each of the first stacked wire structure and the second stacked wire structure comprises a plurality of first semiconductor layers and a plurality of second semiconductor layers. The method also includes forming a first liner on a sidewall surface of the first fin structure and a sidewall surface of the second fin structure, and forming a dummy fin structure over the isolation structure. The dummy fin structure is between the first fin structure and the second fin structure, and the dummy fin has a width is smaller than a width of the isolation structure. The method further includes forming a capping layer over the dummy fin structure, and forming a dummy gate structure over the capping layer, the first fin structure and the second fin structure. A bottom surface of the dummy gate structure is higher than a top surface of the dummy fin structure. The method also includes forming a dielectric layer surrounding the dummy gate structure, and removing the dummy gate structure to form a trench in the dielectric layer. The method includes removing the first liner below the trench to form a first recess between the first stacked wire structure and the dummy fin structure, and a second recess between the second stacked wire structure and the dummy fin structure. The method includes removing the first semiconductor layers to form a gap between two adjacent second semiconductor layers, and forming a first gate structure in the first recess and the gap. The method further includes forming a second gate structure in the second recess and the gap. The first gate structure and the second gate structure are separated by the dummy fin structure and the capping layer.
In some embodiments, a method for forming a semiconductor device structure is provided. The semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked nanostructure and a second stacked nanostructure extending above the isolation structure. The semiconductor device structure includes an inner spacer layer surrounding the first stacked nanostructure, and a dummy fin structure formed over the isolation structure. The dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure, and a capping layer formed over the dummy fin structure. The inner spacer layer is in direct contact with the dummy fin structure and the capping layer.
In some embodiments, a method for forming a semiconductor device structure is provided. The semiconductor device structure includes an isolation structure formed over a substrate, and a first stacked nanostructure and a second stacked nanostructure extending above the isolation structure. The semiconductor device structure also includes a dummy fin structure formed over the isolation structure, and the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure. The semiconductor device structure also includes a capping layer formed over the dummy fin structure, and a S/D structure formed adjacent to the first stacked nanostructure. A top surface of the S/D structure is higher than an interface between the dummy fin structure and the capping layer.
In some embodiments, a method for forming a semiconductor device structure is provided. The method includes forming a first stacked nanostructure and a second stacked nanostructure extending above an isolation structure. Each of the first stacked nanostructure and the second stacked nanostructure comprises a plurality of first semiconductor layers and a plurality of second semiconductor layers. The method also includes forming a dummy fin structure over the isolation structure, and the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure. The method further includes forming a capping layer over the dummy fin structure, and removing the first semiconductor layers to form a gap between two adjacent second semiconductor layers. The method includes forming a gate structure in the gap, and a top surface of the capping layer is higher than a top surface of the gate structure.
The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

Claims (20)

What is claimed is:
1. A semiconductor device structure, comprising:
an isolation structure formed over a substrate;
a first stacked nanostructure and a second stacked nanostructure extending above the isolation structure;
an inner spacer layer surrounding the first stacked nanostructure;
a dummy fin structure formed over the isolation structure, wherein the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure; and
a capping layer formed over the dummy fin structure, wherein the inner spacer layer is in direct contact with the dummy fin structure and the capping layer.
2. The semiconductor device structure as claimed in claim 1, further comprising:
a first gate structure formed over first stacked nanostructure; and
a second gate structure formed over the second stacked nanostructure, wherein the first gate structure and the second gate structure are separated by the dummy fin structure and the capping layer.
3. The semiconductor device structure as claimed in claim 1, further comprising:
a source/drain structure formed adjacent to the inner spacer, wherein a portion of the source/drain structure is higher than a top surface of the dummy fin structure.
4. The semiconductor device structure as claimed in claim 1, further comprising:
a first gate structure surrounding the first stacked nanostructure, wherein a top surface of the capping layer is higher than a topmost surface of the first gate structure.
5. The semiconductor device structure as claimed in claim 4, wherein the first gate structure comprises a gate dielectric layer, and the gate dielectric layer is in direct contact with the capping layer.
6. The semiconductor device structure as claimed in claim 1, further comprising:
a conductive layer formed on the first gate structure; and
a sacrificial layer formed on the conductive layer.
7. The semiconductor device structure as claimed in claim 1, wherein the dummy fin structure is made of low-k dielectric material, and the capping layer is made of high-k dielectric material.
8. The semiconductor device structure as claimed in claim 1, further comprising:
a gate spacer layer formed over the capping layer and the inner spacer layer.
9. The semiconductor device structure as claimed in claim 1, wherein the dummy fin structure has a U-shaped structure with a recessed middle portion.
10. A semiconductor device structure, comprising:
an isolation structure formed over a substrate;
a first stacked nanostructure and a second stacked nanostructure extending above the isolation structure;
a dummy fin structure formed over the isolation structure, wherein the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure; and
a capping layer formed over the dummy fin structure; and
a S/D structure formed adjacent to the first stacked nanostructure, wherein a top surface of the S/D structure is higher than an interface between the dummy fin structure and the capping layer.
11. The semiconductor device structure as claimed in claim 10, further comprising:
a first gate structure surrounding the first stacked nanostructure, wherein a top surface of the capping layer is higher than a topmost surface of the first gate structure.
12. The semiconductor device structure as claimed in claim 11, wherein the first gate structure comprises a gate dielectric layer, and the gate dielectric layer is in direct contact with the capping layer.
13. The semiconductor device structure as claimed in claim 10, wherein a bottom surface of the dummy fin structure is lower than a bottommost surface of the first stacked nanostructure.
14. The semiconductor device structure as claimed in claim 10, where the dummy fin structure is made of low-k dielectric material, and the capping layer is made of high-k dielectric material.
15. The semiconductor device structure as claimed in claim 10, wherein the dummy fin structure has a U-shaped structure with a recessed middle portion.
16. The semiconductor device structure as claimed in claim 10, where the isolation structure has a first width, the dummy fin structure has a second width, and the second width is smaller than the first width.
17. A method for forming a semiconductor device structure, comprising:
forming a first stacked nanostructure and a second stacked nanostructure extending above an isolation structure, wherein each of the first stacked nanostructure and the second stacked nanostructure comprises a plurality of first semiconductor layers and a plurality of second semiconductor layers;
forming a dummy fin structure over the isolation structure, wherein the dummy fin structure is between the first stacked nanostructure and the second stacked nanostructure;
forming a capping layer over the dummy fin structure;
removing the first semiconductor layers to form a gap between two adjacent second semiconductor layers; and
forming a gate structure in the gap, wherein a top surface of the capping layer is higher than a top surface of the gate structure.
18. The method for forming the semiconductor device structure as claimed in claim 17, further comprising:
removing a portion of the first semiconductor layers to form a cavity; and
forming an inner spacer layer in the cavity, wherein the capping layer is surrounded by the inner spacer layer.
19. The method for forming the semiconductor device structure as claimed in claim 17, further comprising:
forming a first liner on a sidewall surface of the first stacked nanowire structure and a sidewall surface of the second stacked nanostructure; and
forming a second liner over the first liner, wherein the second liner and the first liner are made of different materials.
20. The method for forming the semiconductor device structure as claimed in claim 17, further comprising:
forming a dummy gate structure over the capping layer, the first stacked nanostructure and the second stacked nanostructure;
forming a gate spacer layer on sidewalls of the dummy gate structure; and
removing the dummy gate structure before removing the first semiconductor layers to form the gap.
US17/220,593 2019-01-29 2021-04-01 Semiconductor device structure and method for forming the same Active 2039-03-12 US11502187B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US17/220,593 US11502187B2 (en) 2019-01-29 2021-04-01 Semiconductor device structure and method for forming the same
US17/980,656 US12034062B2 (en) 2019-01-29 2022-11-04 Semiconductor device structure and method for forming the same

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US16/260,483 US10825918B2 (en) 2019-01-29 2019-01-29 Semiconductor device structure and method for forming the same
US16/683,512 US11004959B2 (en) 2019-01-29 2019-11-14 Semiconductor device structure and method for forming the same
US17/220,593 US11502187B2 (en) 2019-01-29 2021-04-01 Semiconductor device structure and method for forming the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US16/683,512 Continuation US11004959B2 (en) 2019-01-29 2019-11-14 Semiconductor device structure and method for forming the same

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/980,656 Continuation US12034062B2 (en) 2019-01-29 2022-11-04 Semiconductor device structure and method for forming the same

Publications (2)

Publication Number Publication Date
US20210226036A1 US20210226036A1 (en) 2021-07-22
US11502187B2 true US11502187B2 (en) 2022-11-15

Family

ID=71524766

Family Applications (4)

Application Number Title Priority Date Filing Date
US16/260,483 Active US10825918B2 (en) 2019-01-29 2019-01-29 Semiconductor device structure and method for forming the same
US16/683,512 Active US11004959B2 (en) 2019-01-29 2019-11-14 Semiconductor device structure and method for forming the same
US17/220,593 Active 2039-03-12 US11502187B2 (en) 2019-01-29 2021-04-01 Semiconductor device structure and method for forming the same
US17/980,656 Active US12034062B2 (en) 2019-01-29 2022-11-04 Semiconductor device structure and method for forming the same

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US16/260,483 Active US10825918B2 (en) 2019-01-29 2019-01-29 Semiconductor device structure and method for forming the same
US16/683,512 Active US11004959B2 (en) 2019-01-29 2019-11-14 Semiconductor device structure and method for forming the same

Family Applications After (1)

Application Number Title Priority Date Filing Date
US17/980,656 Active US12034062B2 (en) 2019-01-29 2022-11-04 Semiconductor device structure and method for forming the same

Country Status (5)

Country Link
US (4) US10825918B2 (en)
KR (1) KR102254863B1 (en)
CN (1) CN111490012B (en)
DE (1) DE102020100101B8 (en)
TW (1) TWI737136B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20220115374A1 (en) * 2019-01-29 2022-04-14 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure

Families Citing this family (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10825918B2 (en) * 2019-01-29 2020-11-03 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
WO2021030199A1 (en) * 2019-08-12 2021-02-18 Tokyo Electron Limited Method and system for capping of cores for self-aligned multiple patterning
US11328963B2 (en) 2020-02-27 2022-05-10 Taiwan Semiconductor Manufacturing Co., Ltd. Multi-gate device and related methods
CN113130483A (en) * 2020-02-27 2021-07-16 台湾积体电路制造股份有限公司 Semiconductor structure
US11799019B2 (en) * 2020-02-27 2023-10-24 Taiwan Semiconductor Manufacturing Co., Ltd. Gate isolation feature and manufacturing method thereof
US20220037498A1 (en) * 2020-07-31 2022-02-03 Taiwan Semiconductor Manufacturing Co., Ltd. Transistor Gate Structures and Methods of Forming the Same
US11329168B2 (en) * 2020-07-31 2022-05-10 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device with fish bone structure and methods of forming the same
DE102020131140A1 (en) * 2020-08-10 2022-02-10 Taiwan Semiconductor Manufacturing Co., Ltd. GATE INSULATION STRUCTURE
US11728401B2 (en) 2020-10-30 2023-08-15 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structures and methods thereof
US12107087B2 (en) 2020-10-30 2024-10-01 Taiwan Semiconductor Manufacturing Company, Ltd Semiconductor device with gate isolation structure and method for forming the same
KR20220091655A (en) 2020-12-23 2022-07-01 삼성전자주식회사 Semiconductor device and method for manufacturing the same
US11984356B2 (en) * 2021-02-11 2024-05-14 Taiwan Semiconductor Manufacturing Co., Ltd. Contact structures in semiconductor devices
US11848209B2 (en) * 2021-02-26 2023-12-19 Taiwan Semiconductor Manufacturing Co., Ltd. Patterning semiconductor devices and structures resulting therefrom
US11757024B2 (en) * 2021-04-07 2023-09-12 Taiwan Semiconductor Manufacturing Company Ltd. Etch selectivity control for epitaxy process window enlargement in semiconductor devices
US20220328627A1 (en) * 2021-04-08 2022-10-13 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and methods of forming the same
US11764277B2 (en) * 2021-06-04 2023-09-19 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structure and method for manufacturing the same
US20220399335A1 (en) * 2021-06-14 2022-12-15 Intel Corporation Integrated circuit structures with backside gate partial cut or trench contact partial cut
DE102021120398B4 (en) * 2021-08-05 2023-03-02 Infineon Technologies Ag SYSTEMS AND DEVICES FOR WHEEL SENSORS
US20230067799A1 (en) * 2021-08-30 2023-03-02 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having air gap and method of fabricating thereof
US20230290859A1 (en) * 2022-03-09 2023-09-14 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure and method for forming the same
TWI841959B (en) * 2022-05-05 2024-05-11 世界先進積體電路股份有限公司 Micro-electro-mechanical system (mems) devices and fabrication methods thereof

Citations (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130037871A1 (en) 2011-08-08 2013-02-14 Kabushiki Kaisha Toshiba Integrated circuit device and method for manufacturing same
US9209247B2 (en) 2013-05-10 2015-12-08 Taiwan Semiconductor Manufacturing Company, Ltd. Self-aligned wrapped-around structure
US9236267B2 (en) 2012-02-09 2016-01-12 Taiwan Semiconductor Manufacturing Company, Ltd. Cut-mask patterning process for fin-like field effect transistor (FinFET) device
US20160181398A1 (en) 2012-01-19 2016-06-23 Taiwan Semiconductor Manufacturing Company, Ltd. Composite dummy Gate With conformal Polysilicon layer For FinFet Device
US9412828B2 (en) 2012-08-24 2016-08-09 Taiwan Semiconductor Manufacturing Company, Ltd. Aligned gate-all-around structure
US9412817B2 (en) 2014-12-19 2016-08-09 Taiwan Semiconductor Manufacturing Company, Ltd. Silicide regions in vertical gate all around (VGAA) devices and methods of forming same
KR20160098195A (en) 2013-12-19 2016-08-18 인텔 코포레이션 Self-aligned gate edge and local interconnect and method to fabricate same
US9472618B2 (en) 2013-12-10 2016-10-18 Taiwan Semiconductor Manufacturing Company Limited Nanowire field effect transistor device having a replacement gate
US9502265B1 (en) 2015-11-04 2016-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Vertical gate all around (VGAA) transistors and methods of forming the same
US9520482B1 (en) 2015-11-13 2016-12-13 Taiwan Semiconductor Manufacturing Company, Ltd. Method of cutting metal gate
US9536738B2 (en) 2015-02-13 2017-01-03 Taiwan Semiconductor Manufacturing Company, Ltd. Vertical gate all around (VGAA) devices and methods of manufacturing the same
US9576814B2 (en) 2013-12-19 2017-02-21 Taiwan Semiconductor Manufacturing Company, Ltd. Method of spacer patterning to form a target integrated circuit pattern
US9608116B2 (en) 2014-06-27 2017-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. FINFETs with wrap-around silicide and method forming the same
TW201735185A (en) 2016-02-16 2017-10-01 格羅方德半導體公司 FINFET having notched fins and method of forming same
US20180315857A1 (en) 2017-04-28 2018-11-01 Semiconductor Manufacturing International (Shanghai) Corporation Device and method to improve fin top corner rounding for finfet
US20190006515A1 (en) 2017-06-28 2019-01-03 International Business Machines Corporation Field effect transistor devices having gate contacts formed in active region overlapping source/drain contacts
US20190067417A1 (en) 2017-08-29 2019-02-28 Taiwan Semiconductor Manufacturing Co., Ltd. Fill Fins for Semiconductor Devices
US20190081145A1 (en) 2017-09-12 2019-03-14 Globalfoundries Inc. Contact to source/drain regions and method of forming same
US20190088553A1 (en) 2017-09-18 2019-03-21 Taiwan Semiconductor Manufacturing Co., Ltd. Method of manufacturing a semiconductor device and a semiconductor device
US20190385916A1 (en) 2018-06-19 2019-12-19 International Business Machines Corporation Controlling active fin height of finfet device using etch protection layer to prevent recess of isolation layer during gate oxide removal
US20190385898A1 (en) 2018-06-13 2019-12-19 Taiwan Semiconductor Manufacturing Company, Ltd. Dielectric Gap Fill
US10573755B1 (en) 2018-09-12 2020-02-25 International Business Machines Corporation Nanosheet FET with box isolation on substrate
US20200243666A1 (en) 2019-01-29 2020-07-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US20200328208A1 (en) * 2019-01-29 2020-10-15 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US20210126110A1 (en) 2019-10-29 2021-04-29 Taiwan Semiconductor Manufacturing Co., Ltd. Fin-End Gate Structures and Method Forming Same
US20210183855A1 (en) 2019-12-17 2021-06-17 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure and method for forming the same
US20210273075A1 (en) * 2020-02-27 2021-09-02 Taiwan Semiconductor Manufacturing Co., Ltd. Gate Isolation Feature and Manufacturing Method Thereof
US20210336020A1 (en) * 2020-04-28 2021-10-28 Taiwan Semiconductor Manufacturing Co., Ltd. Backside Vias in Semiconductor Device
US20210391449A1 (en) * 2020-06-11 2021-12-16 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor Device and Method
US20220037498A1 (en) * 2020-07-31 2022-02-03 Taiwan Semiconductor Manufacturing Co., Ltd. Transistor Gate Structures and Methods of Forming the Same
US20220173115A1 (en) * 2020-06-30 2022-06-02 Taiwan Semiconductor Manufacturing Co., Ltd. Ferroelectric Random Access Memory Devices and Methods

Family Cites Families (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100639220B1 (en) * 2005-12-01 2006-11-01 주식회사 하이닉스반도체 Semiconductor device and method of manufacturing the same
CN103839819A (en) * 2012-11-25 2014-06-04 中国科学院微电子研究所 Semiconductor device and method for manufacturing the same
US9147612B2 (en) * 2013-11-25 2015-09-29 United Microelectronics Corp. Method for forming a semiconductor structure
US9306038B1 (en) * 2014-12-12 2016-04-05 International Business Machines Corporation Shallow extension junction
US9601492B1 (en) 2015-11-16 2017-03-21 Taiwan Semiconductor Manufacturing Co., Ltd. FinFET devices and methods of forming the same
US10217817B2 (en) * 2016-01-27 2019-02-26 International Business Machines Corporation Sacrificial layer for channel surface retention and inner spacer formation in stacked-channel FETs
US10510608B2 (en) 2016-03-04 2019-12-17 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure and manufacturing method thereof
KR102604564B1 (en) 2016-07-01 2023-11-22 인텔 코포레이션 Self-Aligned Gate Edge Tri-Gate and FINFET Devices
WO2018182617A1 (en) 2017-03-30 2018-10-04 Intel Corporation Transistors employing non-selective deposition of source/drain material
US10522417B2 (en) * 2017-04-27 2019-12-31 Taiwan Semiconductor Manufacturing Co., Ltd. FinFET device with different liners for PFET and NFET and method of fabricating thereof
KR102712328B1 (en) * 2019-05-22 2024-09-30 삼성전자주식회사 Semiconductor device
CN113130483A (en) 2020-02-27 2021-07-16 台湾积体电路制造股份有限公司 Semiconductor structure
US11532628B2 (en) 2021-02-26 2022-12-20 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and method
US11973122B2 (en) 2021-03-26 2024-04-30 Taiwan Semiconductor Manufacturing Co., Ltd. Nano-FET semiconductor device and method of forming
US20230138136A1 (en) 2021-11-04 2023-05-04 Taiwan Semiconductor Manufacturing Co., Ltd. NanoStructure Field-Effect Transistor Device and Methods of Forming
US20230155002A1 (en) * 2021-11-12 2023-05-18 Taiwan Semiconductor Manufacturing Co., Ltd. Metal gate fin electrode structure and method
US20230178600A1 (en) 2021-12-08 2023-06-08 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor Device Structure and Method for Forming the Same
US20230253260A1 (en) * 2022-02-08 2023-08-10 Taiwan Semiconductor Manufacturing Company, Ltd. Methods For Forming Source/Drain Features
US20230268411A1 (en) * 2022-02-23 2023-08-24 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structure and method for manufacturing the same
US20230282723A1 (en) 2022-03-02 2023-09-07 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure and method for forming the same
US20230369468A1 (en) 2022-05-11 2023-11-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and manufacturing method thereof
US20230369428A1 (en) 2022-05-11 2023-11-16 Taiwan Semiconductor Manufacturing Co., Ltd. Under epitaxy isolation structure
US20230378318A1 (en) * 2022-05-17 2023-11-23 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure and method for forming the same
US20230378261A1 (en) * 2022-05-23 2023-11-23 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor Device and Method of Forming Same
US20230420505A1 (en) 2022-06-22 2023-12-28 Taiwan Semiconductor Manufacturing Company, Ltd. Multilayer gate isolation structure and method for forming the same
US20240014280A1 (en) * 2022-07-08 2024-01-11 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor structure and method for forming the same
US20240047553A1 (en) 2022-08-03 2024-02-08 Taiwan Semiconductor Manufacturing Co., Ltd. Gate-all-around field-effect transistor device
US20240072147A1 (en) 2022-08-28 2024-02-29 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device and manufacturing method thereof
US20240105772A1 (en) 2022-09-23 2024-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Integrated circuit structure and manufacturing method thereof
US20240105806A1 (en) 2022-09-26 2024-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-Gate Devices And Method Of Forming The Same

Patent Citations (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130037871A1 (en) 2011-08-08 2013-02-14 Kabushiki Kaisha Toshiba Integrated circuit device and method for manufacturing same
US20160181398A1 (en) 2012-01-19 2016-06-23 Taiwan Semiconductor Manufacturing Company, Ltd. Composite dummy Gate With conformal Polysilicon layer For FinFet Device
US9236267B2 (en) 2012-02-09 2016-01-12 Taiwan Semiconductor Manufacturing Company, Ltd. Cut-mask patterning process for fin-like field effect transistor (FinFET) device
US9412828B2 (en) 2012-08-24 2016-08-09 Taiwan Semiconductor Manufacturing Company, Ltd. Aligned gate-all-around structure
US9209247B2 (en) 2013-05-10 2015-12-08 Taiwan Semiconductor Manufacturing Company, Ltd. Self-aligned wrapped-around structure
US9472618B2 (en) 2013-12-10 2016-10-18 Taiwan Semiconductor Manufacturing Company Limited Nanowire field effect transistor device having a replacement gate
US9576814B2 (en) 2013-12-19 2017-02-21 Taiwan Semiconductor Manufacturing Company, Ltd. Method of spacer patterning to form a target integrated circuit pattern
KR20160098195A (en) 2013-12-19 2016-08-18 인텔 코포레이션 Self-aligned gate edge and local interconnect and method to fabricate same
US9608116B2 (en) 2014-06-27 2017-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. FINFETs with wrap-around silicide and method forming the same
US9412817B2 (en) 2014-12-19 2016-08-09 Taiwan Semiconductor Manufacturing Company, Ltd. Silicide regions in vertical gate all around (VGAA) devices and methods of forming same
US9536738B2 (en) 2015-02-13 2017-01-03 Taiwan Semiconductor Manufacturing Company, Ltd. Vertical gate all around (VGAA) devices and methods of manufacturing the same
US9502265B1 (en) 2015-11-04 2016-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Vertical gate all around (VGAA) transistors and methods of forming the same
US9520482B1 (en) 2015-11-13 2016-12-13 Taiwan Semiconductor Manufacturing Company, Ltd. Method of cutting metal gate
TW201735185A (en) 2016-02-16 2017-10-01 格羅方德半導體公司 FINFET having notched fins and method of forming same
US20180315857A1 (en) 2017-04-28 2018-11-01 Semiconductor Manufacturing International (Shanghai) Corporation Device and method to improve fin top corner rounding for finfet
US20190006515A1 (en) 2017-06-28 2019-01-03 International Business Machines Corporation Field effect transistor devices having gate contacts formed in active region overlapping source/drain contacts
US20190067417A1 (en) 2017-08-29 2019-02-28 Taiwan Semiconductor Manufacturing Co., Ltd. Fill Fins for Semiconductor Devices
US20190081145A1 (en) 2017-09-12 2019-03-14 Globalfoundries Inc. Contact to source/drain regions and method of forming same
US20190088553A1 (en) 2017-09-18 2019-03-21 Taiwan Semiconductor Manufacturing Co., Ltd. Method of manufacturing a semiconductor device and a semiconductor device
US20190385898A1 (en) 2018-06-13 2019-12-19 Taiwan Semiconductor Manufacturing Company, Ltd. Dielectric Gap Fill
US20190385916A1 (en) 2018-06-19 2019-12-19 International Business Machines Corporation Controlling active fin height of finfet device using etch protection layer to prevent recess of isolation layer during gate oxide removal
US10573755B1 (en) 2018-09-12 2020-02-25 International Business Machines Corporation Nanosheet FET with box isolation on substrate
US20210226036A1 (en) * 2019-01-29 2021-07-22 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure and method for forming the same
US20200243666A1 (en) 2019-01-29 2020-07-30 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US20200328208A1 (en) * 2019-01-29 2020-10-15 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US10825918B2 (en) 2019-01-29 2020-11-03 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and method for forming the same
US20210126110A1 (en) 2019-10-29 2021-04-29 Taiwan Semiconductor Manufacturing Co., Ltd. Fin-End Gate Structures and Method Forming Same
US20210183855A1 (en) 2019-12-17 2021-06-17 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure and method for forming the same
US20210273075A1 (en) * 2020-02-27 2021-09-02 Taiwan Semiconductor Manufacturing Co., Ltd. Gate Isolation Feature and Manufacturing Method Thereof
US20210336020A1 (en) * 2020-04-28 2021-10-28 Taiwan Semiconductor Manufacturing Co., Ltd. Backside Vias in Semiconductor Device
US20210391449A1 (en) * 2020-06-11 2021-12-16 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor Device and Method
US20220173115A1 (en) * 2020-06-30 2022-06-02 Taiwan Semiconductor Manufacturing Co., Ltd. Ferroelectric Random Access Memory Devices and Methods
US20220037498A1 (en) * 2020-07-31 2022-02-03 Taiwan Semiconductor Manufacturing Co., Ltd. Transistor Gate Structures and Methods of Forming the Same

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
U.S. Notice of Allowance for U.S. Appl. No. 16/910,574, dated Aug. 23, 2021.
U.S. Office Action, dated Mar. 5, 2020, for U.S. Appl. No. 16/260,483.

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20220115374A1 (en) * 2019-01-29 2022-04-14 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure
US11626402B2 (en) * 2019-01-29 2023-04-11 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure
US12087768B2 (en) 2019-01-29 2024-09-10 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device structure and method for forming the same

Also Published As

Publication number Publication date
US20200243666A1 (en) 2020-07-30
DE102020100101B8 (en) 2023-08-17
US20200243665A1 (en) 2020-07-30
TW202101546A (en) 2021-01-01
US12034062B2 (en) 2024-07-09
KR20200094679A (en) 2020-08-07
KR102254863B1 (en) 2021-05-26
US20230053451A1 (en) 2023-02-23
US20210226036A1 (en) 2021-07-22
CN111490012B (en) 2023-07-14
CN111490012A (en) 2020-08-04
US11004959B2 (en) 2021-05-11
TWI737136B (en) 2021-08-21
DE102020100101A1 (en) 2020-07-30
US10825918B2 (en) 2020-11-03
DE102020100101B4 (en) 2023-06-01

Similar Documents

Publication Publication Date Title
US11502187B2 (en) Semiconductor device structure and method for forming the same
US12087768B2 (en) Semiconductor device structure and method for forming the same
US20220029002A1 (en) Method of fabricating a semiconductor device
US11158512B2 (en) Fin field effect transistor (FinFET) device structure
US12119391B2 (en) Fin-based semiconductor device structure including self-aligned contacts and method for forming the same
US20220319981A1 (en) Semiconductor device structure and method for forming the same
US11935958B2 (en) Semiconductor device structure and method for forming the same
US11417751B2 (en) Semiconductor device structure and method for forming the same
US20240363732A1 (en) Semiconductor device structure and method for forming the same
US20230268390A1 (en) Semiconductor device structure and method for forming the same

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STPP Information on status: patent application and granting procedure in general

Free format text: APPLICATION DISPATCHED FROM PREEXAM, NOT YET DOCKETED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE