US11257809B2 - Electrostatic discharge circuit and method for preventing malfunctioning of integrated circuit from reverse connection of power source - Google Patents
Electrostatic discharge circuit and method for preventing malfunctioning of integrated circuit from reverse connection of power source Download PDFInfo
- Publication number
- US11257809B2 US11257809B2 US17/069,936 US202017069936A US11257809B2 US 11257809 B2 US11257809 B2 US 11257809B2 US 202017069936 A US202017069936 A US 202017069936A US 11257809 B2 US11257809 B2 US 11257809B2
- Authority
- US
- United States
- Prior art keywords
- type mosfet
- mosfet
- coupled
- terminal
- pin
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H01L27/0266—
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H11/00—Emergency protective circuit arrangements for preventing the switching-on in case an undesired electric working condition might result
- H02H11/002—Emergency protective circuit arrangements for preventing the switching-on in case an undesired electric working condition might result in case of inverted polarity or connection; with switching for obtaining correct connection
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/811—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
-
- H01L27/0288—
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H11/00—Emergency protective circuit arrangements for preventing the switching-on in case an undesired electric working condition might result
- H02H11/002—Emergency protective circuit arrangements for preventing the switching-on in case an undesired electric working condition might result in case of inverted polarity or connection; with switching for obtaining correct connection
- H02H11/003—Emergency protective circuit arrangements for preventing the switching-on in case an undesired electric working condition might result in case of inverted polarity or connection; with switching for obtaining correct connection using a field effect transistor as protecting element in one of the supply lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/811—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
- H10D89/819—Bias arrangements for gate electrodes of FETs, e.g. RC networks or voltage partitioning circuits
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/911—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using passive elements as protective elements
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02H—EMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
- H02H9/00—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
- H02H9/04—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage
- H02H9/045—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage adapted to a particular application and not provided for elsewhere
- H02H9/046—Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage adapted to a particular application and not provided for elsewhere responsive to excess voltage appearing at terminals of integrated circuits
Definitions
- the present disclosure relates to an electrostatic discharge (ESD) circuit, and more particularly to an ESD circuit and a method for preventing an integrated circuit (IC) from malfunctions due to a reverse connection of a power source.
- ESD electrostatic discharge
- An electrostatic discharge (ESD) circuit disposed inside an integrated circuit (IC) is used to prevent the IC from being damaged by ESD.
- the IC may fail due to a reverse connection of an external power source connected thereto, and especially may malfunction due to an instantaneous large current, generated by the reverse connection of the external power source, flowing through an ESD current path, which can burn out pins or wires of the IC coupled to the external power source, or which may further cause damage to the ESD circuit or an internal circuit of the IC. Therefore, designing an ESD circuit and a method for preventing the IC from malfunctioning due to the reverse connection of the power source has become an important aim in the art.
- the present disclosure provides an electrostatic discharge circuit suitable for an integrated circuit, and coupled to an external power source through a first pin and a second pin, and a reverse connection of the external power source refers to the first pin and the second pin being coupled to a negative electrode and a positive electrode of the external power source, respectively.
- the ESD circuit includes at least one metal oxide semiconductor field effect transistor (MOSFET) and a control circuit.
- the at least one MOSFET is configured to provide an ESD current path to prevent the ESD current from flowing into an internal circuit of the IC while causing damages.
- the control circuit is coupled to the at least one MOSFET for changing a potential of a body of the at least one MOSFET when the external power source is reversely connected, such that the at least one MOSFET is turned off to prevent the integrated circuit from malfunctioning caused by a current generated by the reverse connection of the external power source flowing through the MOSFET.
- the present disclosure provides a method for preventing malfunctions of an integrated circuit due to a reverse connection of a power source, and the method is performed in an ESD circuit of an IC.
- the ESD circuit is coupled to an external power source through a first pin and a second pin, and a reverse connection of the external power source refers to the first pin and the second pin being coupled to a negative electrode and a positive electrode of the external power source, respectively.
- the method includes the following steps.
- control circuit When an external power supply is reversely connected, the control circuit is configured to change a potential of a body of at least one MOSFET, such that the at least one MOSFET is turned off, thereby preventing the IC from the malfunctioning caused by a current generated by the reverse connection of the external power source flowing through the at least one MOSFET.
- FIG. 1 is a circuit schematic diagram of an ESD circuit provided by a first embodiment of the present disclosure.
- FIG. 2 is a circuit schematic diagram of an ESD circuit provided by a second embodiment of the present disclosure.
- FIG. 3 is a circuit schematic diagram of an ESD circuit provided by a third embodiment of the present disclosure.
- FIG. 4 is a flowchart of steps of a method for preventing an IC from malfunctioning due to a reverse connection of a power source according to an embodiment of the present disclosure.
- Numbering terms such as “first”, “second” or “third” can be used to describe various components, signals or the like, which are for distinguishing one component/signal from another one only, and are not intended to, nor should be construed to impose any substantive limitations on the components, signals or the like.
- an ESD circuit provided by an embodiment of the present disclosure can be applied to any IC.
- the present disclosure does not limit a specific implementation of the IC, and those skilled in the art should be able to design the IC according to actual needs or applications.
- FIG. 1 is a circuit schematic diagram of an ESD circuit provided by a first embodiment of the present disclosure.
- An ESD circuit 1 is coupled to an external power source 4 through a first pin P 1 and a second pin P 2 , and in particular, the first pin P 1 and the second pin P 2 are usually connected to the external power source 4 in a wire bonding manner.
- the external power source 4 can be, for example, a battery, but the present disclosure is not limited thereto, and a reverse connection of the external power source 4 refers to the first pin P 1 and the second pin P 2 being respectively coupled to a negative electrode and a positive electrode of the battery, as shown in FIG. 1 .
- the ESD circuit 1 includes a control circuit 10 and a MOSFET 111 for providing an ESD current path, thereby preventing the ESD current flowing into the internal circuit 5 of the IC from causing damage. That is, the IC of the present embodiment includes the internal circuit 5 and the ESD circuit 1 , and the internal circuit 5 and the ESD circuit 1 are coupled in parallel between the first pin P 1 receiving a power voltage VDD and the second pin P 2 receiving a ground voltage VSS.
- control circuit 10 is coupled to the MOSFET 111 for changing a potential of a body of the MOSFET 111 when the external power supply 4 (battery) is reversely connected, such that the MOSFET 111 is turned off, thereby preventing the IC from malfunctioning caused by an instantaneous large current generated by the reverse connection of the external power supply 4 (battery) flowing through the MOSFET 111 .
- the malfunctions of the IC in the present embodiment can refer to the instantaneous large current burning out the first pin P 1 , the second pin P 2 , or the wires through which the IC is coupled to the external power supply 4 (battery).
- the MOSFET 111 used in FIG. 1 to provide the ESD current path can first be an N-type MOSFET, but the present disclosure is not limited thereto.
- the ESD circuit 1 can further include a capacitor C 1 and a resistor R 1 .
- a first terminal of the capacitor C 1 and a drain (D) of the MOSFET 111 are commonly coupled to the first pin P 1 receiving the power voltage VDD, and a second terminal of the capacitor C 1 is coupled to a gate (G) of the MOSFET 111 .
- the capacitor C 1 can also be a polarized capacitor, and the first and second terminals of the capacitor C 1 refer to positive and negative terminals of the polarized capacitors, respectively.
- a first terminal of the resistor R 1 and the second terminal of the capacitor C 1 can be commonly coupled to the gate (G) of the MOSFET 111 , and a second terminal of the resistor R 1 is coupled to a transformer node VP 1 .
- the control circuit 10 of FIG. 1 can include an N-type MOSFET 112 and an N-type MOSFET 113 .
- a drain (D) of the N-type MOSFET 112 is coupled to the first pin P 1 receiving the power voltage VDD, and a gate (G) of the N-type MOSFET 112 receives the ground voltage VSS.
- a source (S) of the N-type MOSFET 113 and a source (S) of the N-type MOSFET 112 are coupled to the body of the MOSFET 111 commonly through the transformer node VP 1 , a gate (G) of the N-type MOSFET 113 receives the power voltage VDD, and a drain (D) of the N-type MOSFET 113 and the source (S) of the MOSFET 111 are commonly coupled to the second pin P 2 receiving the ground voltage VSS. Since operation principles of the N-type MOSFET 112 and the N-type MOSFET 113 are also known to those skilled in the art, and details thereof will not be repeated hereinafter.
- the ESD circuit 1 of FIG. 1 utilizes the N-type MOSFET 112 and the N-type MOSFET 113 to allow the body of the MOSFET 111 to receive a low voltage, for example, VSSx, and since the second terminal of the resistor R 1 is coupled to the transformer node VP 1 , the second terminal of the resistor R 1 and the body of the MOSFET 111 have the same potential, i.e., the voltage VSSx, such that the parasitic diode is not conducted, and the MOSFET 111 is turned off, so as to prevent the IC from malfunctioning caused by the current generated by the reverse connection of the external power source 4 (battery) flowing through the MOSFET 111 .
- VSSx low voltage
- FIG. 2 is a circuit schematic diagram of an ESD circuit provided by a second embodiment of the present disclosure. Certain components in FIG. 2 are the same as those in FIG. 1 , and therefore details thereof are omitted hereinafter.
- the internal circuit 5 and an ESD circuit 2 are also coupled in parallel between the first pin P 1 and the second pin P 2 similarly, and the ESD circuit 2 is coupled to the external power supply 4 (battery) through the first pin P 1 and the second pin P 2 .
- a MOSFET 121 used in FIG. 2 to provide an ESD current path is, for example, a P-type MOSFET, but the present disclosure is not limited thereto. Since the P-type MOSFET is used to provide the ESD current path, the ESD circuit 2 can further include a resistor R 2 and a capacitor C 2 .
- a first terminal of the resistor R 2 is coupled to a transformer node VP 2 , and a second terminal of the resistor R 2 is coupled to a gate (G) of the MOSFET 121 .
- a first terminal of the capacitor C 2 and the second terminal of the resistor R 2 can be commonly coupled to the gate (G) of the MOSFET 121
- a second terminal of the capacitor C 2 and a drain (D) of the P-type MOSFET 121 are commonly coupled to the second pin P 2 receiving the ground voltage VSS.
- the capacitor C 2 can also be a polarized capacitor, and the first terminal and the second terminal of the capacitor C 2 refer to positive and negative terminals of the polarized capacitor, respectively, but the present disclosure is not limited thereto.
- the MOSFET 121 is turned off accordingly to prevent the IC from malfunctioning caused by a current generated by the reverse connection of the external power supply 4 (battery) flowing through the MOSFET 121 , and the control circuit 10 of FIG. 2 can include a P-type MOSFET 122 and a P-type MOSFET 123 .
- a drain (D) of the P-type MOSFET 122 and the source (S) of the MOSFET 121 are commonly coupled to the first pin P 1 receiving the power supply voltage VDD, and a gate (G) of the P-type MOSFET 122 receives the ground voltage VSS.
- a source (S) of the P-type MOSFET 123 and a source (S) of the N-type MOSFET 122 are coupled to the body of the MOSFET 121 commonly through the transformer node VP 2 , a gate (G) of the P-type MOSFET 123 receives the power voltage VDD, and a drain (D) of the P-type MOSFET 123 is coupled to the second pin P 2 receiving the ground voltage VSS. Since operation principles of the P-type MOSFET 122 and the P-type MOSFET 123 are also known to those skilled in the art, details thereof will not be repeated hereinafter.
- the ESD circuit 2 of FIG. 2 utilizes the P-type MOSFET 122 and the P-type MOSFET 123 to allow the body of the MOSFET 121 to receive a low voltage, for example, VDDx, and since the first terminal of the resistor R 2 is coupled to the transformer node VP 2 , causing the first terminal of the resistor R 2 and the body of the MOSFET 121 have the same potential, i.e., the voltage VDDx, such that the parasitic diode is not conducted, and the MOSFET 121 is turned off, so as to prevent the IC from malfunctioning caused by the current flowing generated by the reverse connection of the external power source 4 (battery) through the MOSFET 121 .
- FIG. 3 is a circuit schematic diagram of an ESD circuit provided by a third embodiment of the present disclosure, and components in FIG. 3 that are the same as those in FIG. 1 or FIG. 2 are denoted by the same reference numerals, and therefore the details thereof are omitted hereinafter.
- the internal circuit 5 and an ESD circuit 3 are also coupled in parallel between the first pin P 1 and the second pin P 2 , and the ESD circuit 3 is coupled to the external power supply 4 (battery) through the first pin P 1 and the second pin P 2 .
- MOSFETs 114 and 124 used in FIG. 3 to provide an ESD current path are, for example, an N-type MOSFET and a P-type MOSFET, but the present disclosure is not limited thereto.
- a drain (D) of the MOSFET 114 is coupled to a drain (D) of the MOSFET 124 , and since the N-type MOSFET and the P-type MOSFET are used to provide the ESD current path, the ESD circuit 3 can further include a capacitor C 3 , a resistor R 3 , a resistor R 4 , and a capacitor C 4 .
- a first terminal of the capacitor C 3 and a source (S) of the MOSFET 124 are coupled to the first pin P 1 receiving the power voltage VDD, and a second terminal of the capacitor C 3 is coupled to a gate (G) of the MOSFET 114 .
- a first terminal of the resistor R 3 and the second terminal of the capacitor C 3 can be commonly coupled to the gate (G) of the MOSFET 114 , and a second terminal of the resistor R 3 is coupled to a transformer node VP 3 .
- a first terminal of the resistor R 4 is coupled to a transformer node VP 4 , and a second terminal of the resistor R 4 is coupled to the gate (G) of the MOSFET 124 .
- a first terminal of the capacitor C 4 and the second terminal of the resistor R 4 can be commonly coupled to the gate (G) of the MOSFET 124 , and a second terminal of the capacitor C 4 and the source (S) of the MOSFET 114 are commonly coupled to the second pin P 2 receiving the ground voltage VSS.
- the MOSFETs 114 and 124 are turned off accordingly to prevent the IC from malfunctioning caused by a current generated by the reverse connection of the external power supply 4 (battery) flowing through the MOSFETs 114 and 124 , and the control circuit 10 of FIG. 3 can include N-type MOSFETs 115 , 116 , 117 and 118 and P-type MOSFETs 125 , 126 , 127 and 128 .
- a drain (D) of the N-type MOSFET 115 is coupled to the first pin P 1 receiving the power voltage VDD, and a gate (G) of the N-type MOSFET 115 receives the ground voltage VSS.
- a source (S) of the N-type MOSFET 116 and a source (S) of the N-type MOSFET 115 are coupled to the body of the MOSFET 114 commonly through the transformer node VP 3
- a gate (G) of the N-type MOSFET 116 receives the power voltage VDD
- a drain (D) of the N-type MOSFET 116 is coupled to the second pin P 2 receiving the ground voltage VSS.
- a drain (D) of the P-type MOSFET 125 is coupled to the first pin P 1 receiving the power voltage VDD, and a gate (G) of the P-type MOSFET 125 receives the ground voltage VSS.
- a source (S) of the P-type MOSFET 126 and a source (S) of the P-type MOSFET 125 are coupled to the body of the MOSFET 124 commonly through the transformer node VP 4
- a gate (G) of the P-type MOSFET 126 receives the power voltage VDD
- a drain (D) of the P-type MOSFET 126 is coupled to the second pin P 2 receiving the ground voltage VSS.
- the N-type MOSFET 117 is connected in series between the first pin P 1 and the N-type MOSFET 115 .
- a drain (D) of the N-type MOSFET 117 is coupled to the first pin P 1 receiving the power supply voltage VDD, a gate (G) of the N-type MOSFET 117 receives a shielding voltage VSH, and a source (S) of the N-type MOSFET 117 is coupled to the drain (D) of the N-type MOSFET 115 .
- the N-type MOSFET 118 is connected in series between the second pin P 2 and the N-type MOSFET 116 .
- a drain (D) of the N-type MOSFET 118 is coupled to the second pin P 2 receiving the ground voltage VSS, a gate (G) of the N-type MOSFET 118 receives the shielding voltage VSH, and a source (S) of the N-type MOSFET 118 is coupled to the drain (D) of the N-type MOSFET 116 .
- the P-type MOSFET 127 is connected in series between the first pin P 1 and the P-type MOSFET 125 .
- a drain (D) of the P-type MOSFET 127 is coupled to the first pin P 1 receiving the power voltage VDD, a gate (G) of the P-type MOSFET 127 receives the shielding voltage VSH, and a source (S) of the P-type MOSFET 127 is coupled to the drain of the P-type MOSFET 125 .
- the P-type MOSFET 128 is connected in series between the second pin P 2 and the P-type MOSFET.
- a drain (D) of the P-type MOSFET 128 is coupled to the second pin P 2 receiving the ground voltage VSS, a gate (G) of the P-type MOSFET 128 receives the shielding voltage VSH, and a source (S) of the P-type MOSFET 128 is coupled to the drain of the P-type MOSFET 126 . Since operation principles of the N-type MOSFETs 115 - 118 and the P-type MOSFET 125 - 158 are also known to those skilled in the art, the details will not be repeated hereinafter.
- the shielding voltage VSH can be, for example, a voltage obtained by subtracting the ground voltage VSS from the power supply voltage VDD and then dividing by 2, but the present disclosure is not limited thereto.
- the ESD circuit 3 of FIG. 1 unlike the existing ESD circuit that the current path may be changed when the external power supply 4 (battery) is reversely connected, the ESD circuit 3 of FIG.
- the MOSFETs 114 and 124 utilizes the N-type MOSFETs 115 - 118 and the P-type MOSFETs 125 - 128 to allow the bodies of the MOSFETs 114 and 124 to receive low voltages, respectively, for example, voltages VSSx and VDDx, thereby making the second terminal of the resistor R 3 and the body of the MOSFET 114 have the same potentials, i.e., the voltage VSSx, and also making the first terminal of the resistor R 4 and the body of the MOSFET 124 have same potentials, such that the parasitic diode is not conducted, and the MOSFETs 114 and 124 are turned off, so as to prevent the IC from malfunctioning caused by the current generated by the reverse connection of the external power source 4 (battery) flowing through the MOSFETs 114 and 124 .
- FIG. 4 is a flowchart of steps of a method for preventing an IC from malfunctioning due to a reverse connection of a power source according to an embodiment of the present disclosure.
- the method of FIG. 4 can be implemented in the ESD circuit 1 in FIG. 1 , the ESD circuit 2 in FIG. 2 , or the ESD circuit 3 in FIG. 3 , and therefore reference is also made to FIGS. 1-3 for better understanding.
- the present disclosure does not limit that the method of FIG. 4 can only be implemented in ESD circuits 1 , 2 , or 3 .
- the ESD circuit 1 , 2 and 3 can configure the control circuit to change a potential of a body of at least one MOSFET, such that the at least one MOSFET is turned off, thereby preventing the IC from the malfunctioning caused by a current generated by the reverse connection of the external power source 4 (battery) flowing through the at least one MOSFET. Since the details are as described above, the repeated descriptions are omitted hereinafter.
- inventions of the present disclosure provide an ESD circuit and a method for preventing an IC from malfunctioning due to a reverse connection of a power source.
- the ESD circuit includes at least one MOSFET for providing an ESD current path, and a control circuit coupled to the at least one MOSFET.
- the control circuit is configured to change a potential of a body of at least one MOSFET, such that the at least one MOSFET is turned off, thereby preventing the integrated circuit from malfunctioning caused by a current generated by the reverse connection of the external power source flowing through the at least one MOSFET.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
Claims (11)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN202010272917.2 | 2020-04-09 | ||
| CN202010272917.2A CN113517681B (en) | 2020-04-09 | 2020-04-09 | Electrostatic discharge circuit and method for preventing integrated circuit from malfunctioning due to reverse connection of power supply |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20210320100A1 US20210320100A1 (en) | 2021-10-14 |
| US11257809B2 true US11257809B2 (en) | 2022-02-22 |
Family
ID=78005611
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/069,936 Active US11257809B2 (en) | 2020-04-09 | 2020-10-14 | Electrostatic discharge circuit and method for preventing malfunctioning of integrated circuit from reverse connection of power source |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US11257809B2 (en) |
| CN (1) | CN113517681B (en) |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN115333072B (en) * | 2022-10-13 | 2023-02-03 | 上海芯圣电子股份有限公司 | Anti-reverse connection circuit for positive and negative pins of power supply and integrated circuit chip |
| US12374881B2 (en) | 2023-08-01 | 2025-07-29 | Macronix International Co., Ltd. | Electrostatic discharge circuit |
| TWI851368B (en) * | 2023-08-01 | 2024-08-01 | 旺宏電子股份有限公司 | Electrostatic discharge circuit |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120250198A1 (en) * | 2011-03-29 | 2012-10-04 | Minoru Sudo | Esd protection circuit for a semiconductor integrated circuit |
| US20170366004A1 (en) * | 2016-06-16 | 2017-12-21 | Fuji Electric Co., Ltd. | Semiconductor integrated circuit device |
| US20190103397A1 (en) * | 2017-10-02 | 2019-04-04 | Pixart Imaging Inc. | Protecting circuit |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20050111150A1 (en) * | 2003-11-25 | 2005-05-26 | King Billion Electronics Co., Ltd. | Electrostatic discharge protection circuit |
| CN102386620B (en) * | 2010-09-01 | 2015-07-15 | 旺宏电子股份有限公司 | Electrostatic discharge protection device and method |
| JP6190204B2 (en) * | 2012-09-25 | 2017-08-30 | エスアイアイ・セミコンダクタ株式会社 | Semiconductor device |
| CN104901407B (en) * | 2015-05-28 | 2017-03-01 | 东风商用车有限公司 | Power management circuit of commercial vehicle diagnostic protocol adapter |
-
2020
- 2020-04-09 CN CN202010272917.2A patent/CN113517681B/en active Active
- 2020-10-14 US US17/069,936 patent/US11257809B2/en active Active
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120250198A1 (en) * | 2011-03-29 | 2012-10-04 | Minoru Sudo | Esd protection circuit for a semiconductor integrated circuit |
| US20170366004A1 (en) * | 2016-06-16 | 2017-12-21 | Fuji Electric Co., Ltd. | Semiconductor integrated circuit device |
| US20190103397A1 (en) * | 2017-10-02 | 2019-04-04 | Pixart Imaging Inc. | Protecting circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| US20210320100A1 (en) | 2021-10-14 |
| CN113517681B (en) | 2025-03-07 |
| CN113517681A (en) | 2021-10-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6970336B2 (en) | Electrostatic discharge protection circuit and method of operation | |
| US11257809B2 (en) | Electrostatic discharge circuit and method for preventing malfunctioning of integrated circuit from reverse connection of power source | |
| US8995101B2 (en) | Electrostatic discharge protection circuit | |
| US8830640B2 (en) | Electrostatic discharge protection circuit | |
| US20160087429A1 (en) | Transient-triggered dc voltage-sustained power-rail esd clamp circuit | |
| US11114848B2 (en) | ESD protection charge pump active clamp for low-leakage applications | |
| US20120243133A1 (en) | Electrostatic discharge protection circuit | |
| US6927957B1 (en) | Electrostatic discharge clamp | |
| US11539205B2 (en) | Inrush current limiter and system including the same | |
| US10826290B2 (en) | Electrostatic discharge (ESD) protection for use with an internal floating ESD rail | |
| US20150043113A1 (en) | Esd clamp circuit | |
| WO2015074471A1 (en) | Electrostatic protection device, intelligent power module and frequency-conversion home appliance | |
| US11309308B2 (en) | ESD protection circuit | |
| US7855863B2 (en) | Driver with electrostatic discharge protection | |
| US7978454B1 (en) | ESD structure that protects against power-on and power-off ESD event | |
| US20230361108A1 (en) | Integrated circuit for power clamping | |
| US7705654B2 (en) | Fast turn on active DCAP cell | |
| US10305276B2 (en) | ESD protection circuit and integrated circuit | |
| JP3901549B2 (en) | Semiconductor integrated circuit device | |
| CN109217242B (en) | Power supply conversion circuit with reverse connection preventing function and integrated circuit | |
| CN108922886B (en) | A bidirectional ESD protection circuit triggered by RC circuit based on SOI process | |
| US20180241205A1 (en) | Electrostatic protection circuit and integrated circuit | |
| US11777302B2 (en) | Leakage current blocking circuit and leakage current blocking method for decoupling capacitor | |
| CN217607483U (en) | ESD protection circuit, MCU chip and BMS chip | |
| CN206524625U (en) | A kind of RC type electrostatic clamp circuits of ESD circuit |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: AUDIOWISE TECHNOLOGY INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, TSUNG-HAN;CHUANG, CHIA-SO;REEL/FRAME:054047/0376 Effective date: 20201012 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: AIROHA TECHNOLOGY CORP., TAIWAN Free format text: MERGER;ASSIGNOR:AUDIOWISE TECHNOLOGY INC.;REEL/FRAME:061482/0604 Effective date: 20220919 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |