US10847622B2 - Method of forming source/drain structure with first and second epitaxial layers - Google Patents
Method of forming source/drain structure with first and second epitaxial layers Download PDFInfo
- Publication number
- US10847622B2 US10847622B2 US15/908,135 US201815908135A US10847622B2 US 10847622 B2 US10847622 B2 US 10847622B2 US 201815908135 A US201815908135 A US 201815908135A US 10847622 B2 US10847622 B2 US 10847622B2
- Authority
- US
- United States
- Prior art keywords
- layer
- epitaxial layer
- semiconductor layer
- interfacial
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/834—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge further characterised by the dopants
-
- H01L29/167—
-
- H01L21/02381—
-
- H01L29/0847—
-
- H01L29/1054—
-
- H01L29/66795—
-
- H01L29/66803—
-
- H01L29/785—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
- H10D30/0241—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET] doping of vertical sidewalls, e.g. using tilted or multi-angled implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/751—Insulated-gate field-effect transistors [IGFET] having composition variations in the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/29—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials characterised by the substrates
- H10P14/2901—Materials
- H10P14/2902—Materials being Group IVA materials
- H10P14/2905—Silicon, silicon germanium or germanium
-
- H01L21/0245—
-
- H01L21/02532—
-
- H01L21/02576—
-
- H01L21/0262—
-
- H01L29/16—
-
- H01L29/161—
-
- H01L29/165—
-
- H01L29/41783—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
- H10D64/259—Source or drain electrodes being self-aligned with the gate electrode and having bottom surfaces higher than the interface between the channel and the gate dielectric
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/24—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials using chemical vapour deposition [CVD]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/32—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials characterised by intermediate layers between substrates and deposited layers
- H10P14/3202—Materials thereof
- H10P14/3204—Materials thereof being Group IVA semiconducting materials
- H10P14/3211—Silicon, silicon germanium or germanium
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/34—Deposited materials, e.g. layers
- H10P14/3402—Deposited materials, e.g. layers characterised by the chemical composition
- H10P14/3404—Deposited materials, e.g. layers characterised by the chemical composition being Group IVA materials
- H10P14/3411—Silicon, silicon germanium or germanium
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/20—Formation of materials, e.g. in the shape of layers or pillars of semiconductor materials
- H10P14/34—Deposited materials, e.g. layers
- H10P14/3438—Doping during depositing
- H10P14/3441—Conductivity type
- H10P14/3442—N-type
Definitions
- the disclosure relates to a heterostructure or a semiconductor stacked structure and transistor device having a silicon-germanium interface and method of manufacturing the same.
- Germanium has four times higher mobility of charge carriers than that in silicon. Therefore, germanium is used in electronic device with less voltage applied to draw the charge carriers along circuits, i.e. less energy consumption. Germanium on silicon structures are widely used in semiconductor devices.
- FIG. 1 shows a heterostructure used in a semiconductor device, according to an embodiment of the present disclosure.
- FIGS. 2, 3, 4, and 5 show operations of forming the heterostructure of FIG. 1 .
- FIG. 6 shows another heterostructure used in a semiconductor device, according to another embodiment of the present disclosure.
- FIG. 7 shows another heterostructure used in a semiconductor device, according to another embodiment of the present disclosure.
- FIGS. 8, 9, 10, 11, 12, and 13 show operations of forming the heterostructure of FIG. 7 .
- FIG. 14 shows a planar transistor device used in a semiconductor device, according to an embodiment of the present disclosure.
- FIGS. 15, 16, 17, 18, 19, 20, and 21 show operations of forming the planar transistor device of FIG. 14 .
- FIG. 22( a ) shows a cross-sectional view of a fin structure for a finFET (fin field effect transistor) device that can be used in a semiconductor device, according to an embodiment of the present disclosure, and the view is obtained by cutting along a gate stack of the finFET device.
- FIG. 22( b ) shows a cross-sectional view of the finFET device by cutting along the source/drain region of the finFET.
- FIGS. 23, 24, 25, 26, 27, 28, 29, 30 and 31 show operations of forming the fin structure of FIGS. 22( a ) and 22( b ) .
- FIG. 32( a ) shows a test structure of a linear transmission line model (linear TLM) simulation for measuring a contact resistivity of an embodiment of the present disclosure
- FIG. 32( b ) shows a setup for measuring the contact resistivity.
- FIG. 33( a ) shows a test structure of a circular transmission line model (circular TLM) simulation for measuring a contact resistivity of an embodiment of the present disclosure
- FIG. 33( b ) shows a setup for measuring the contact resistivity.
- FIG. 34 shows an energy diagram of the interface of silicon and germanium according to an embodiment of the present disclosure.
- FIGS. 35( a ) and 35( b ) show embodiments of the present disclosure, demonstrating the effect of temperature on the interface of germanium and silicon-germanium.
- FIG. 36 shows the interfaces between the phosphorus doped silicon (Si:P) and germanium (Ge) layer of an embodiment of the disclosure.
- first and second features are formed in direct contact
- additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact.
- Various features may be arbitrarily drawn in different scales for simplicity and clarity.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- a phrase “one of A, B and C” means “A, B and/or C” (A, B, C, A and B, A and C, B and C, or A, B and C), and does not mean one element from A, one element from B and one element from C, unless otherwise described.
- the as-grown dislocation density is normally in the range of 10 9 to 10 10 cm ⁇ 2 ; which makes practical applications of the Si on Ge structure difficult.
- An annealing process may be used in the epitaxial reactor following the growth of a Si layer to reduce the dislocation.
- the thermal budget in a semiconductor manufacturing operation becomes smaller and smaller, which may prevent the use of an annealing process after Si layer growth.
- a highly efficient heterostructure or transistor device having an interface of germanium and silicon.
- methods for manufacturing a semiconductor device having improved interfacial properties between Si and Ge are disclosed.
- FIG. 1 shows a heterostructure or a stacked semiconductor structure according to an embodiment of the present disclosure.
- the heterostructure is a source/drain structure of a field effect transistor (FET).
- FET field effect transistor
- a heterostructure is disposed on a substrate 100 .
- the substrate 100 includes a single crystalline semiconductor layer on at least its surface portion.
- the substrate 100 may include a single crystalline semiconductor material such as, but not limited to Si, Ge, SiGe, GaAs, InSb, GaP, GaSb, InAlAs, InGaAs, GaSbP, GaAsSb and InP.
- the substrate 100 is made of crystalline silicon.
- the heterostructure includes a first semiconductor layer 110 , a first interfacial epitaxial layer 120 , a second interfacial epitaxial layer 130 , a second semiconductor layer 140 , and a conducting metallic contact layer 150 .
- the first semiconductor layer 110 is disposed over the substrate 100 as a fin structure.
- the first semiconductor layer 110 includes a germanium layer.
- the germanium layer is doped with an n-type dopant, such as phosphorus, to increase the number of charge carriers and enhance the coupling between the first semiconductor layer 110 and the conducting metallic contact layer 150 .
- the first semiconductor layer 110 can be a phosphorus doped germanium layer.
- one or more buffer layers are disposed between the Si substrate 100 and the Ge first semiconductor layer 110 to relax the lattice mismatch between Ge and Si.
- the second semiconductor layer 140 includes a silicon layer in some embodiments. Also, the second semiconductor layer 140 is doped by n-type dopants to increase the charge carrier concentrations, and the n-type dopant includes phosphorus in certain embodiments. In this way, the second semiconductor layer 140 can be a phosphorus doped silicon layer.
- the P doped Si layer can reduce contact resistance at the interface between the conducting metallic contact layer 150 and the second semiconductor layer 140 .
- the first interfacial epitaxial layer 120 and the second interfacial epitaxial layer 130 are disposed on the first semiconductor layer 110 .
- a second semiconductor layer 140 is disposed on the interfacial epitaxial layers 120 and 130 .
- the first interfacial epitaxial layer 120 includes the elements of the first semiconductor layer 110 and the second semiconductor layer 140 .
- the first interfacial epitaxial layer 120 is a SiGe layer disposed on the first semiconductor layer 110 of phosphorus doped germanium layer and disposed below the second semiconductor layer 140 of phosphorus doped silicon.
- the second interfacial epitaxial layer 130 includes the elements of the first semiconductor layer 110 and the second semiconductor layer 140 .
- the second interfacial epitaxial layer 130 is a SiGe layer disposed over the first interfacial epitaxial layer 120 and disposed below the second semiconductor layer 140 of phosphorus doped silicon layer.
- the first interfacial epitaxial layer 120 is a SiGe layer and the second interfacial epitaxial layer 130 is a SiGe layer.
- the composition of the SiGe layer of the first interfacial epitaxial layer 120 is different from the composition of the SiGe layer of the second interfacial epitaxial layer 130 .
- the first interfacial epitaxial layer 120 is a Si x Ge 1 ⁇ x layer and the second interfacial epitaxial layer 130 is a Si y Ge 1 ⁇ y layer, where x is not equal to y. In some embodiments, the first interfacial epitaxial layer 120 is a Si x Ge 1 ⁇ x layer and the second interfacial epitaxial layer 130 is a Si y Ge 1 ⁇ y layer, where x is less than y. In some embodiments, 0.1 ⁇ x ⁇ 0.5 and 0.4 ⁇ y ⁇ 0.8, where x ⁇ y.
- the first interfacial epitaxial layer 120 is a Si 0.3 Ge 0.7 layer
- the second interfacial epitaxial layer 130 is a Si 0.6 Ge 0.4 layer. In some embodiments, either the first interfacial epitaxial layer 120 or the second interfacial epitaxial layer 130 is not used.
- one interfacial epitaxial layer having a composition Si z Ge 1 ⁇ z is disposed between the first semiconductor layer 110 and the second semiconductor layer 140 , and z changes (increases) from the first semiconductor layer 110 toward the second semiconductor layer 140 .
- the contact layer 150 is formed of a conductive metallic layer or an electrically conducting layer, including one or more of Co, Ni, W, Ti, Ta, Cu, Al, Mo, TiN, TaN, WSi 2 , Ni—Si, Co—Si, WN, TiAlN, TaCN, TaC, TaSiN, metal alloys such as Ti—Al alloy, Al Cu alloy, other suitable materials, and/or combinations thereof.
- FIGS. 2, 3, 4, and 5 show operations of forming the structure of the embodiment shown by FIG. 1 .
- the first semiconductor layer 110 is formed over the substrate 100 by a deposition method, such as chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD), such as pulsed laser deposition (PLD), sputtering, evaporative deposition, or other suitable process.
- CVD chemical vapor deposition
- PECVD plasma enhanced CVD
- ALD atomic layer deposition
- PVD physical vapor deposition
- PLD pulsed laser deposition
- sputtering evaporative deposition, or other suitable process.
- the first semiconductor layer 110 is formed to a thickness to reduce stress/strain in some embodiments.
- the first semiconductor layer 110 is formed to have a thickness of 2 nm to 20 nm in some embodiments.
- the first semiconductor layer 110 includes a germanium layer, in some embodiments. Also, the first semiconductor layer 110 is doped by an n-type dopant to increase the charge carrier concentrations, and the n-type dopant includes phosphorus, in certain embodiments. The doping operation can be carried out by in-situ doping during deposition of the first semiconductor layer and/or ion implantation. In this way, the first semiconductor layer 110 can be a phosphorus doped germanium layer.
- the first interfacial epitaxial layer 120 is formed on the first semiconductor layer 110 by vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), atomic layer deposition (ALD) or other suitable methods.
- the first interfacial epitaxial layer 120 includes the elements of the first semiconductor layer 110 and the second semiconductor layer 140 .
- the first interfacial epitaxial layer 120 is a SiGe layer disposed on the first semiconductor layer 110 of phosphorus doped germanium layer and disposed under the second semiconductor layer 140 of phosphorus doped silicon layer.
- the second interfacial epitaxial layer 130 is optionally formed on the first interfacial epitaxial layer 120 by vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), atomic layer deposition (ALD) or other suitable methods.
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- ALD atomic layer deposition
- the second interfacial epitaxial layer 130 is formed by the same method as the first interfacial epitaxial layer 120 in some embodiments. In such a case, the second interfacial epitaxial layer 130 is continuously formed after the growth of the first interfacial epitaxial layer 120 in the same deposition chamber, in some embodiments. In other embodiments, the second interfacial epitaxial layer 130 is formed by a different method than the first interfacial epitaxial layer 120 .
- the second semiconductor layer 140 is formed on the second interfacial epitaxial layer 130 by a deposition method such as chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD), such as pulsed laser deposition (PLD), sputtering, evaporative deposition, or other suitable process.
- CVD chemical vapor deposition
- PECVD plasma enhanced CVD
- ALD atomic layer deposition
- PVD physical vapor deposition
- PLD pulsed laser deposition
- sputtering evaporative deposition, or other suitable process.
- the second semiconductor layer 140 is formed to a thickness to reduce stress/strain in the structure.
- the second semiconductor layer 140 is formed to have a thickness of about 2 nm to about 20 nm in some embodiments.
- the second semiconductor layer 140 includes a silicon layer, in some embodiments.
- the second semiconductor layer 140 is doped by an n-type dopant to increase the charge carrier concentrations, and the n-type dopant includes phosphorus, in certain embodiments.
- the doping operation can be carried out by in-situ deposition or ion implantation. In this way, the second semiconductor layer 140 can be a phosphorus doped silicon layer.
- the P doped Si layer can reduce contact resistance at the interface between the conducting metallic contact layer 150 and the second semiconductor layer 140 .
- a conducting metallic contact layer 150 is formed over the substrate 100 by a deposition method, such as chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD) such as pulsed laser deposition (PLD), sputtering, evaporative deposition, cathodic arc deposition, e-beam physical vapor deposition, or other suitable process.
- CVD chemical vapor deposition
- PECVD plasma enhanced CVD
- ALD atomic layer deposition
- PVD physical vapor deposition
- PLD pulsed laser deposition
- sputtering evaporative deposition
- cathodic arc deposition cathodic arc deposition
- e-beam physical vapor deposition or other suitable process.
- the conducting metallic contact layer 150 is formed of a conducting metal layer or an electrically conducting layer including an element other than a metal, including one or more of Co, Ni, W, Ti, Ta, Cu, Al, Mo, TiN, TaN, WSi 2 , Ni—Si, Co—Si, WN, TiAlN, TaCN, TaC, TaSiN, metal alloys such as Ti—Al alloy, Al—Cu alloy, other suitable materials, and/or combinations thereof.
- FIG. 6 shows another heterostructure or semiconductor stacked structure used in a semiconductor device according to another embodiment of the present disclosure.
- two or more other interfacial epitaxial layers having the same or different amounts of constituent elements Si or Ge as the first and second interfacial epitaxial layers 120 and 130 are formed.
- a superlattice structure of 130 on 120 on 130 on 120 , etc. is formed.
- the superlattice structure can also be written in a form of 130 /( 120 / 130 ) N / 120 , where N is a natural number indicating the number of double-layers.
- N is a natural number indicating the number of double-layers.
- a stacked structure of 130 on 130 on 120 on 120 (or 130 / 130 / 120 / 120 ) is formed in some embodiments.
- a mixed structure of 130 M /( 120 / 130 ) N / 120 M can also be formed, where M is a natural number that can be the same as or different from N.
- multilayers having modified compositions 130 / . . . 123 / 133 / 122 / 132 / 121 / 131 / 120 with layers 121 , 122 , 123 , etc.
- the interfacial epitaxial layers 131 , 132 , 133 , etc. have varied compositions compared with the composition of the interfacial epitaxial layer 130 in some embodiments.
- a compositional grading structure can also be formed using this multi-layered structure, such as, for example, the amount of Si increases from the interfacial epitaxial layer 120 toward the interfacial epitaxial layer 130 , and the amount of Ge decreases from the interfacial epitaxial layer 120 toward the interfacial epitaxial layer 130 .
- the interfacial epitaxial layer 120 or 130 has a composition gradually changing along a thickness direction of the interfacial epitaxial layer. Any combination of any number of additional interfacial layers 120 or 130 is inserted between the first interfacial epitaxial layer 120 and the second interfacial epitaxial layer 130 , as understood by one of ordinary skill in the art. This modification of inserting additional interfacial layers in any stacking sequence or compositional combination applies to any of the embodiments disclosed herein.
- FIG. 7 shows another heterostructure or semiconductor stacked structure used in a semiconductor device, according to another embodiment of the present disclosure.
- the heterostructure includes a patterned first semiconductor layer 110 , a first interfacial epitaxial layer 120 , a second interfacial epitaxial layer 130 , a second semiconductor layer 140 , and a conducting metallic contact layer 150 .
- the first interfacial layer 120 is disposed on and completely covers the upper and side faces of the patterned first semiconductor layer 110 , and contacts the substrate 100 .
- the second interfacial layer 130 is disposed on and completely covers the upper and side faces of the first interfacial layer 110 , and contacts the substrate 100 .
- the second semiconductor layer 140 is disposed on and completely covers the upper and side faces of the second interfacial layer 130 , and contacts the substrate 100 .
- the conducting metallic contact layer 150 is disposed on and completely covers the upper and side faces of the second semiconductor layer 140 , and contacts the substrate 100 .
- the heterostructure is disposed on the substrate 100 formed of the same materials described above relating to the embodiments of FIG. 1 or 6 .
- the materials used to form the layers 110 , 120 , 130 , 140 , and 150 are described above relating to the embodiments of FIG. 1 or 6 and will not be repeatedly described.
- FIGS. 8, 9, 10, 11, 12, and 13 show operations of forming the heterostructure of FIG. 7 .
- FIG. 8 shows the substrate 100 .
- the first semiconductor layer 110 is formed over the substrate 100 by a deposition method, such as chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD) such as pulsed laser deposition (PLD), sputtering method, evaporative deposition, or other suitable process.
- CVD chemical vapor deposition
- PECVD plasma enhanced CVD
- ALD atomic layer deposition
- PVD physical vapor deposition
- PLD pulsed laser deposition
- sputtering method evaporative deposition, or other suitable process.
- the first semiconductor layer 110 can be formed by an epitaxy method, such as vapor-phase epitaxy (VPE), molecular-beam epitaxy (MBE), atomic layer deposition (ALD) and liquid-phase epitaxy (LPE).
- the first semiconductor layer 110 is formed to a thickness to reduce stress/strain in the structure.
- the first semiconductor layer 110 is formed to a thickness of 2 nm to 20 nm in some embodiments.
- the first semiconductor layer 110 is formed of a semiconductor doped with a dopant by an in-situ deposition method or by an ion implantation method.
- the first semiconductor layer 110 formed in the operation shown in FIG. 13 is patterned by photolithographic etching method.
- the dimension of the patterned first semiconductor layer 110 is tailored for device components such as an electrode line of a memory device, such as a bit line or a word line of a random access memory (RAM), or a source/drain portion of a planar or non-planar (e.g., fin) transistor.
- the first interfacial epitaxial layer 120 is formed on the substrate 100 by vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), atomic layer deposition (ALD) or other suitable methods.
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- ALD atomic layer deposition
- the second interfacial epitaxial layer 130 is also disposed on the first semiconductor layer 110 .
- the second interfacial epitaxial layer 130 is formed on the first interfacial epitaxial layer 120 by any of the above epitaxy methods. In some embodiments, the second interfacial epitaxial layer 130 is formed by the same method as the first interfacial epitaxial layer 120 .
- the second interfacial epitaxial layer 130 is continuously formed after the growth of the first interfacial epitaxial layer 120 in the same deposition chamber. Also, the second interfacial epitaxial layer 130 is formed by a different method than the first interfacial epitaxial layer 120 . The formed first and second interfacial layers 120 and 130 are patterned by photolithographic and etching methods.
- the second semiconductor layer 140 is formed on the substrate 100 by any of the above described methods and techniques used for deposition and doping of the first semiconductor layer 110 .
- the formed second semiconductor layer 140 is patterned by photolithographic and etching methods including UV photolithography, to remove the portions contacting the substrate 100 but not removing portions covering the second interfacial epitaxial layer 130 , as shown in FIG. 12 .
- a conducting metallic contact layer 150 is formed on the substrate 100 by a deposition method, such as chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD) such as pulsed laser deposition (PLD), sputtering, evaporative deposition, cathodic arc deposition, e-beam physical vapor deposition or other suitable process.
- CVD chemical vapor deposition
- PECVD plasma enhanced CVD
- ALD atomic layer deposition
- PVD physical vapor deposition
- PLD pulsed laser deposition
- sputtering evaporative deposition
- cathodic arc deposition cathodic arc deposition
- e-beam physical vapor deposition or other suitable process.
- the conducting metallic contact layer 150 formed on the second semiconductor layer 140 is patterned by photolithographic and etching methods to remove the portions contacting the substrate 100 and not covering the second interf
- FIG. 14 shows a planar transistor device used in a semiconductor device, according to an embodiment of the present disclosure.
- the planar transistor is formed on a substrate 100 formed of any of the above described materials relating to the embodiment of FIG. 1 .
- the planar transistor includes a germanium layer 110 for a germanium channel for charge carrier transport in the transistor.
- the germanium layer 110 is disposed on a SiGe buffer layer on the substrate 100 .
- the germanium layer 110 includes diffusion regions (indicated as “Ge:P (S/D)” which stands for phosphorus doped germanium source/drain region) as source and drain regions of the transistor.
- the diffusion regions are formed by doping the germanium layer 110 by ion implantation.
- the planar transistor further includes an isolation insulating layer which is also called a shallow trench isolation (STI) layer.
- the isolation insulating layer is made of suitable dielectric materials such as silicon oxide, silicon nitride, silicon oxynitride, fluorine-doped silicate glass (FSG), low-k dielectrics such as carbon doped oxides, extremely low-k dielectrics such as porous carbon doped silicon dioxide, a polymer such as polyimide, combinations of these.
- the planar transistor further includes a second interfacial epitaxial layer 130 stacked on a first interfacial epitaxial layer 120 which is disposed on the Ge:P S/D region.
- the planar transistor further includes a second semiconductor layer 140 disposed on the second interfacial epitaxial layer 130 .
- the planar transistor includes a gate stack which is formed of a gate dielectric layer 210 on the germanium layer 110 at a channel region between the Ge:P S/D regions, and a gate electrode layer 220 .
- the gate electrode layer 220 may be a single layer or multilayer structure.
- the gate electrode layer 220 is poly-silicon.
- the gate electrode layer 220 is doped poly-silicon with uniform or non-uniform doping, in some embodiments.
- the gate electrode layer 220 include a metal, such as Al, Cu, W, Ti, Ta, TiN, TiAl, TiAlN, TaN, NiSi, CoSi, other conductive materials with a work function compatible with the substrate material, or combinations thereof.
- the gate electrode layer 220 has a thickness in a range of 20 nm to 100 nm.
- the gate dielectric layer 210 includes silicon oxide, silicon nitride, silicon oxy-nitride, or high-k dielectrics.
- High-k dielectrics comprise metal oxides. Examples of metal oxides used for high-k dielectrics include oxides of Li, Be, Mg, Ca, Sr, Sc, Y, Zr, Hf, Al, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, and/or mixtures thereof.
- the gate dielectric layer 210 is a high-k dielectric layer with a thickness in the range of about 1 to about 5 nm.
- the gate dielectric layer 210 may further include an interfacial layer (not shown) to reduce damage between the gate dielectric layer 210 and channel of the first semiconductor layer 110 .
- the interfacial layer includes silicon oxide in some embodiments.
- the gate stack is surrounded by sidewall spacers 230 which separates the gate stack from the source and drain regions.
- the sidewall spacers 230 includes one or more of SiN, SiON, SiCN, SiCO, SiOCN or any other suitable dielectric material.
- the planar transistor is covered by an interlayer dielectric (ILD) layer in which through holes are formed, and contacts 150 are formed by filling the through holes with conductive material.
- the materials for the ILD layer include compounds comprising Si, O, C and/or H, such as silicon oxide, SiCOH and SiOC. Organic materials, such as polymers, may be used for the ILD layer.
- the materials used to form the layers 120 , 130 , 140 , and 150 are any of the materials described above for the other embodiments (e.g. the embodiment in FIG. 7 ) of the present disclosure.
- FIGS. 15, 16, 17, 18, 19, 20, and 21 show operations of forming the planar transistor device of FIG. 14 .
- a first semiconductor layer 110 which is a germanium layer for a germanium channel for charge carrier transport of the transistor is formed on a SiGe buffer layer on the substrate 100 .
- shallow trench isolation (STI) layers which are also called isolation insulating layers, are formed through a process such as CVD, flowable CVD (FCVD), or a spin-on-glass process, although any acceptable process may be utilized.
- a gate stack is formed on the first semiconductor layer 110 , and the gate stack includes gate dielectric layer 210 and gate electrode layer 220 .
- the gate dielectric layer 210 is formed using a suitable process such as physical vapor deposition (PVD), chemical vapor deposition (CVD), atomic layer deposition (ALD), thermal oxidation, UV-ozone oxidation, or combinations thereof.
- the gate electrode layer 220 can be formed by using CVD, including LPCVD and PECVD, PVD, ALD, or other suitable process.
- the formed gate electrode layer 220 and the gate dielectric layer 210 are patterned by photolithographic and etching methods.
- FIG. 16 shows an operation to form diffusion regions (indicated as “Ge:P (S/D)” which stands for phosphorus doped germanium source/drain region) at source and drain regions in the germanium layer 110 .
- the potential wells are formed by doping the germanium layer 110 by ion implantation, and using the gate electrode layer 220 as a mask, in some embodiments.
- the potential wells are also formed by doping the germanium layer 110 during an epitaxial process in which phosphorus is co-flowed with GeH 4 or Ge 2 H 6 during MOCVD, in some embodiments.
- the dopant concentration is in a range from about 5 ⁇ 10 17 to about 5 ⁇ 10 19 cm ⁇ 3 in some embodiments.
- FIG. 17 shows an operation of forming the sidewall spacer 230 surrounding the gate stack.
- the sidewall spacer 230 can be formed by ALD or CVD, or any other suitable method.
- FIG. 18 shows an operation of forming the first interfacial epitaxial layer 120 and second interfacial epitaxial layer 130 on the first semiconductor layer 110 by an epitaxy method such as, vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), atomic layer deposition (ALD) or other suitable methods.
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- ALD atomic layer deposition
- FIG. 19 shows an operation of forming a second semiconductor layer 140 on the second interfacial epitaxial layer 130 by CVD, including LPCVD and PECVD, PVD, ALD, or other suitable process, such as epitaxy methods including vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE).
- CVD including LPCVD and PECVD, PVD, ALD, or other suitable process, such as epitaxy methods including vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE).
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- FIG. 20 shows an operation of forming an interlayer dielectric (ILD) layer over the embodiment of FIG. 19 by deposition techniques, such as chemical vapor deposition (CVD) including LPCVD (low pressure chemical vapor deposition), plasma-CVD and flowable CVD, pulsed laser deposition (PLD) such as pulsed laser deposition or a sputtering method such as radio frequency (rf)-sputtering, and atomic layer deposition (ALD).
- CVD chemical vapor deposition
- PLD pulsed laser deposition
- rf radio frequency
- ALD atomic layer deposition
- FIG. 21 shows an operation of etching the ILD layer by photolithographic and etching methods to form two through holes at the source and drain regions of the transistor.
- a conducting metallic contact layer 150 is formed by filling the through holes.
- FIGS. 22( a ) and 22( b ) show side views, by cutting through a gate stack and by cutting through a source/drain region, respectively, of a finFET (fin field effect transistor) device used in a semiconductor device, according to an embodiment of the present disclosure.
- the fin structure is formed on a substrate 100 formed of any of the materials described above in relation to FIG. 1 .
- the fin structure includes a first semiconductor layer 110 , a first interfacial epitaxial layer 120 , a second interfacial epitaxial layer 130 , a second semiconductor layer 140 , and a contact layer 150 sequentially formed over the fin structure 110 .
- An insulating layer 180 is disposed between the fin structures (first semiconductor layers) 110 .
- the fin structures 110 protrude from the substrate 100 .
- the materials used to form the layers 110 , 120 , 130 , 140 , 150 and 180 can be any of the materials used to form the layers 110 , 120 , 130 , 140 , and 180 in the embodiment of FIG. 14 .
- the position of the gate stack is shown using dotted line.
- the finFET also includes a gate electrode layer 220 formed on a gate dielectric layer 210 as shown in FIG. 22( a ) .
- the gate electrode layer 220 covers the upper portion (channel region) of more than one fin of the first semiconductor layer 110 .
- the final transistor is a multi-fin transistor or, in some alternative embodiments, each of the upper portions of the first semiconductor layer 110 is used to form a separate finFET.
- the gate electrode layer 220 includes a single layer or multilayer structure.
- the gate electrode layer 220 includes poly-silicon. Further, the gate electrode layer 220 is doped poly-silicon with uniform or non-uniform doping, in other embodiments.
- the gate electrode layer 220 includes a metal such as Al, Cu, W, Ti, Ta, TiN, TiAl, TiAlN, TaN, NiSi, CoSi, other conductive materials with a work function compatible with the substrate material, or combinations thereof.
- the gate electrode layer 220 has a thickness in the range from about 20 nm to about 100 nm.
- FIGS. 23, 24, 25, 26, 27, 28, 29, 30, and 31 show operations of forming the finFET of FIGS. 22( a ) and 22( b ) .
- FIG. 23 shows the first and second mask layers 190 and 200 are formed over the first semiconductor layer 110 .
- the first mask layer 190 is a pad oxide layer made of a silicon oxide, which can be formed by a thermal oxidation.
- the second mask layer 200 is made of a silicon nitride (SiN), which is formed by chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or other suitable process.
- a photoresist layer (not shown) is formed and patterned on the mask layers 190 and 200 .
- FIG. 23 shows the mask layers 190 and 200 patterned into a mask pattern by using patterning operations including photo-lithography and etching.
- the first semiconductor layer 110 is patterned by any suitable method including one or more photolithography processes, including double-patterning or multi-patterning processes.
- the double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process.
- the first semiconductor layer 110 is subsequently etched by a plasma dry and/or wet etching methods to form fin structures in some embodiments.
- FIG. 25 shows an insulating layer 180 is formed over the entire fin structures by a deposition technique, such as chemical vapor deposition (CVD) including LPCVD (low pressure chemical vapor deposition), plasma-CVD and flowable CVD, pulsed laser deposition (PLD) such as pulsed laser deposition, or a sputtering method, such as radio frequency (rf)-sputtering, and atomic layer deposition (ALD).
- CVD chemical vapor deposition
- LPCVD low pressure chemical vapor deposition
- plasma-CVD and flowable CVD plasma-CVD and flowable CVD
- PLD pulsed laser deposition
- PLD pulsed laser deposition
- a sputtering method such as radio frequency (rf)-sputtering
- ALD atomic layer deposition
- FIG. 26 shows a chemical and mechanical polishing (CMP) operation is carried out to remove the first and second mask layers 190 and 200 .
- FIG. 27 shows a selective etching operation is carried out to reduce the thickness of the insulating layer 220 to expose the fin structure.
- the etching step is performed using a wet etching process, for example, by dipping the sample in FIG. 26 in hydrofluoric acid (HF) in some embodiments.
- HF hydrofluoric acid
- the etching step is performed using a dry etching process, for example, a dry etching process using CHF 3 or CF 4 as etching gases.
- FIG. 28 is a cross sectional view cutting a gate structure and illustrates a gate stack formed over the fin structures of the first semiconductor layer 110 .
- a gate dielectric layer 210 is formed over the fin structures, and then a gate electrode layer 220 is formed over the gate dielectric layer 210 .
- both layers of 210 and 220 are patterned to expose source and drain regions the fin structure of the first semiconductor layer 110 .
- the exposed fin structure (S/D regions) of the first semiconductor layer 110 undergoes a doping operation with a dopant such as an n-type dopant, including phosphorus to increase the number of charge carriers in the source and drain regions.
- the doping operation can be carried out by ion implantation.
- the gate dielectric layer 210 includes silicon oxide, silicon nitride, silicon oxy-nitride, or high-k dielectrics.
- High-k dielectrics comprise metal oxides. Examples of metal oxides used for high-k dielectrics include oxides of Li, Be, Mg, Ca, Sr, Sc, Y, Zr, Hf, Al, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, and/or mixtures thereof.
- the gate dielectric layer 210 is a high-k dielectric layer with a thickness in a range from about 1 to about 5 nm.
- the gate dielectric layer 210 is formed using a suitable process such as physical vapor deposition (PVD), chemical vapor deposition (CVD), atomic layer deposition (ALD), thermal oxidation, UV-ozone oxidation, or combinations thereof.
- the gate dielectric layer 210 may further comprise an interfacial layer (not shown) to reduce damage between the gate dielectric layer 210 and channel fin of the first semiconductor layer 110 .
- the interfacial layer may comprise silicon oxide.
- the gate electrode layer 220 is formed over the gate dielectric layer 210 using a suitable process, such as chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), physical vapor deposition (PVD), atomic layer deposition (ALD), or other suitable process, electroplating, or combinations thereof.
- CVD chemical vapor deposition
- LPCVD low pressure CVD
- PECVD plasma enhanced CVD
- PVD physical vapor deposition
- ALD atomic layer deposition
- electroplating electroplating, or combinations thereof.
- FIGS. 29, 30, and 31 show operations at a cross-sectional line at the source/drain region which is away from the gate stack region. For indication purpose, the position of the gate stack is shown using dotted line.
- FIG. 29 shows a cross sectional view cutting the source/drain regions and illustrates that a first interfacial epitaxial layer 120 is grown on the exposed fin structure (S/D regions) and over the insulating layer 180 .
- the first interfacial epitaxial layer 120 is selectively grown over the exposed fin structure and is not formed on the insulating layer 180 .
- the first interfacial epitaxial layer 120 is grown to have a thickness of about 1 nm to about 3 nm, and is grown by vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE), atomic layer deposition (ALD) or other suitable methods in some embodiments.
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- ALD atomic layer deposition
- FIG. 30 shows an operation of forming a second interfacial epitaxial layer 130 on the first interfacial epitaxial layer 120 to a thickness of about 1 nm to about 3 nm, and is grown by vapor-phase epitaxy (VPE), chemical vapor deposition, molecular-beam epitaxy (MBE), liquid-phase epitaxy (LPE) or other suitable methods.
- VPE vapor-phase epitaxy
- MBE molecular-beam epitaxy
- LPE liquid-phase epitaxy
- the range of total thickness of the first interfacial epitaxial layer 120 and the second interfacial epitaxial layer 130 is limited by the pitch between the fins. That is, if the fin pitch is too small, the first interfacial epitaxial layer 120 or the second interfacial epitaxial film 130 cannot be formed into a thick film.
- a second semiconductor layer 140 is formed on the second interfacial epitaxial layer 130 .
- the second semiconductor layer 140 can be formed by any
- FIG. 31 shows an operation of forming a contact layer or a conductive layer 150 over the second semiconductor layer 140 .
- the contact layer 150 is formed over the substrate 100 by a deposition method, such as chemical vapor deposition (CVD), including low pressure CVD (LPCVD) and plasma enhanced CVD (PECVD), atomic layer deposition (ALD), physical vapor deposition (PVD) such as pulsed laser deposition (PLD), sputtering, evaporative deposition, cathodic arc deposition, e-beam physical vapor deposition, or other suitable process.
- CVD chemical vapor deposition
- PECVD plasma enhanced CVD
- ALD atomic layer deposition
- PVD physical vapor deposition
- PLD pulsed laser deposition
- sputtering evaporative deposition
- cathodic arc deposition cathodic arc deposition
- e-beam physical vapor deposition or other suitable process.
- the sheet resistance is measured by a four-point probe method in which two probes with a gap spacing g of a voltmeter are applied to a surface of a sample while one of the probes for applying a DC current contacts a point of the surface at a gap spacing g to the left of the left probe of the voltmeter and the other one of the probes for applying the DC current to the surface contacts another point of the surface at a gap spacing g to the right of the right probe of the voltmeter.
- the sheet resistance in units of ⁇ / ⁇ is proportional to the measured voltage V divided by the applied current I.
- the linearly-fitted slope of a plot of V versus I when multiplied by a correction factor, results in the sheet resistance, and resistivity is obtained by multiplying the sheet resistance with the thickness of the measured layer or multilayer.
- Ge:P phosphorus doped germanium
- Si:P phosphorus doped silicon
- Se 1 ⁇ x Ge x (x 0.4-0.7) layer on Ge:
- FIGS. 32( a ) and 32( b ) show the linear transmission line model test structure.
- phosphorus doped germanium layer or phosphorus doped germanium substrate 3200 is first formed.
- the phosphorus doped silicon layer is formed and patterned to be patterned layers 3201 in some embodiments.
- the pattern layers 3201 are formed to have the same size, in some embodiments.
- the gap spacings d 1 , d 2 , d 3 , and d 4 between the pattern layers are formed to be different so as to provide data points for linear fitting.
- An insulating material is deposited to fill the gaps as insulating layers 3202 between adjacent pattern layers 3201 .
- the insulating layer 3202 is composed of, but not limited to, silicon oxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon oxynitride (SiON), SiOCN, SiCN, Al 2 O 3 , fluorine-doped silicate glass (FSG), a low-k dielectric material, or various other suitable dielectric materials used in manufacturing semiconductor devices.
- the insulating layer 3202 disposed over the germanium layer 3200 is an electrical and thermal insulator, and has a thickness in a range from about 5 to about 350 nm in some embodiments.
- a linearly-fitted plot of measured resistances versus measured gap spacings d 1 , d 2 , and d 3 can be obtained, and the extrapolation results in y-intercept value of two times contact resistance. Because of the various gap spacings d 1 , d 2 , and d 3 , this linear transmission line model (TLM) method is less sensitive to misalignment and is more suitable for non-uniform contact resistances. However, this linear transmission line model can be affected by parasitic current in regions not isolated by the insulating material filling the gap spacings d 1 , d 2 , and d 3 .
- FIGS. 33( a ) and 33( b ) show another test structure for a circular transmission line model (circular TLM) method.
- a phosphorus doped germanium layer 3300 is formed and the phosphorus doped silicon layer is patterned to have pattern layers 3301 and concentric ring grooves filled with an insulating material 3302 in some embodiments.
- the insulating ring patterns 3302 are formed to have same width and have same spacing from adjacent rings 3302 .
- circular TLM has a higher precision requirement than linear TLM in some embodiments.
- the insulating ring patterns 3302 are composed of, but not limited to, silicon oxide (SiO 2 ), silicon nitride (Si 3 N 4 ), silicon oxynitride (SiON), SiOCN, SiCN, Al 2 O 3 , fluorine-doped silicate glass (FSG), a low-k dielectric material, or various other suitable dielectric materials used in manufacturing semiconductor devices.
- the insulating ring pattern 3302 disposed over the germanium layer 3300 is an electrical and thermal insulator, and has a thickness in a range from about 5 to about 350 nm in some embodiments.
- the conducting patterns 3301 are completely isolated from each other by insulating ring patterns 3302 and parasitic current along non-isolated regions does not occur.
- the ring geometry can be reduced to a linear transmission line model and without perturbation by the parasitic current in non-isolated regions, with a correction factor of C ⁇ (D/2d)ln[(l t +2d)/D], where l t is the resistance-spacing linear-fit's x-intercept value called ‘transfer length’, which is the carrier transfer distance in the measured sample.
- the circular TLM method structures are used to measure the specific contact resistance of a metal on Si:P on Ge:P junction. Lowering the temperature from 390° C. to 350° C. decreases the contact resistance by 32%. Also, introducing the SiGe interfacial epitaxial layer further improves the contact resistance. Table 1 below shows the data obtained by evaluating the samples of the embodiments of the present disclosure.
- Table 1 shows that the sheet resistivity of the phosphorus doped silicon layer (thickness d of 10 nm) of on silicon substrate is measured to be about 335 ⁇ / ⁇ with a charge carrier mobility of 31 cm 2 /Vs and charge carrier concentration of 5.5 ⁇ 10 20 cm ⁇ 3 .
- the charge carriers are completely depleted and the heterostructure acts like it has no charge carrier.
- the sheet resistivity is as high as 1440 ⁇ / ⁇ .
- the interfacial strain is relaxed and the sheet resistivity is lowered to 860 ⁇ / ⁇ .
- the sheet resistivity is further decreased to 720 ⁇ / ⁇ .
- the sheet resistivity is greatly decreased to a value close to phosphorus doped silicon on a silicon substrate level, i.e. about 650 ⁇ / ⁇ .
- epitaxy at 350° C. or at a temperature between 330° C. and 370° C. has a beneficial effect in resistance reduction compared with epitaxy at a temperature of 390° C.
- the epitaxy temperature of between 330° C. and 370° C. such as 350° C., is applied to any of the interfacial layers of the embodiments of the present disclosure. Using epitaxy at these temperatures can be applied to reduce or remove the trap levels and defects caused by stress provided at the interface, and to reduce contact resistance.
- the traps block the movement of charge carriers (electron or hole) and remarkably lower electronic device performance. This technique applies to tall and narrow fins such that the contact resistance at the top portion and the sidewall portions of the fin are reduced.
- the annealing of the first and second interfacial layers 120 and 130 can be carried out using a laser, such as an excimer laser at an output power of about 1 W.
- the laser has a wavelength of about 308 nm with a pulse width in a range from 50 to 300 ns.
- the duration of laser annealing depends on the sample dimensions, a thick sample, for example, requires a longer time for the annealing process.
- the laser light can be emitted by a laser diode and in a form of a continuous wave (CW) laser or a pulsed laser with adjusted laser power per pulse to annealing without causing any ablation phenomenon.
- Laser annealing only reduces the contact resistance at the top portion of a tall and narrow fin in FinFET but not the sidewall portions or the entire fin of the FinFET.
- the above technique of using SiGe interlayers and choosing the temperature of the interface during epitaxy provides a benefit of reduction of contact resistance of top and sidewall portions of the fin or the entire fin without using laser annealing.
- FIG. 34 shows an energy diagram of the silicon and germanium interface.
- the silicon is doped with phosphorous to increase the number of charge carriers and to enhance the coupling between the metal contact and the silicon by inducing more charge carriers to tunnel through the potential barrier.
- the phosphorus doped silicon has a Fermi level E F,Si:P and a conduction band edge E C,Si:P while the germanium has a Fermi level E F,Ge and a conduction band edge E C,Ge .
- reducing the interfacial resistivity on the n-type contact to Ge or SiGe CMOS device improves device performance and an efficient heterostructure or a transistor device, such as a finFET according to the present disclosure, has a low contact resistivity.
- a phosphorus doped germanium (Ge:P) prelayer having a thickness of 0.5 nm-2 nm is grown epitaxially on the germanium layer.
- a phosphorus doped silicon (Si:P) layer is epitaxially grown on the Ge:P prelayer or directly on the germanium layer to prevent oxidation of the germanium layer as the phosphorus doped silicon layer has a function of a barrier between the germanium and titanium top contact layer, preventing formation of germanium-metal trap states.
- the interface of Si:P and Ge:P can have a lattice mismatch as large as 4.2% which is likely to generate trap states and degrade contact resistivity of the silicon-germanium heterostructure.
- the traps formed at the interface of silicon and germanium can lead to depletion of the Si:P grown on a planar Ge (as shown in the sheet resistivity measurement result of SiGe on Ge at 390° C. in Table 1 above).
- lowering the temperature from 390° C. to 350° C. improves the situation of depletion.
- inserting epitaxial layer of SiGe reduces the resistance.
- the epitaxial layer of SiGe functions to reduce the interfacial traps by making the interface well-defined and organized and adjusting the strain/stress.
- the resistance can be dramatically reduced, implying a drop of interfacial traps.
- 35( a ) and 35( b ) show the transmission electron microscope (TEM) micrographs of samples of the embodiments of the present disclosure, demonstrating the effect of temperature on the interface of germanium and silicon-germanium.
- FIG. 35( a ) shows that the interface of germanium and silicon-germanium formed at 390° C. is not clearly defined.
- FIG. 35( b ) shows that the interface of germanium and silicon-germanium formed at 350° C. is clearly defined and organized. Therefore, lowering the temperature during formation of the heterostructure to a temperature of a range between 330° C. and 370° C., such as 350° C., promotes well-defined interface, organized interfacial structure, and interfacial properties.
- FIG. 36 shows a TEM micrograph of an embodiment of the present disclosure showing the interfaces between the phosphorus doped silicon (Si:P) and germanium (Ge) layer.
- Si:P phosphorus doped silicon
- Ge germanium
- Each of the interfacial epitaxial layers of Si 0.6 Ge 0.4 and Si 0.3 Ge 0.7 has a thickness of about 1 to about 3 nm in some embodiments.
- the sheet resistance of the SiP—SiGe—Ge heterostructure in FIG. 36 is measured to be about 108 ⁇ / ⁇ .
- the two interfacial epitaxial layers largely reduce the contact resistance and enhance the device performance of a heterostructure or transistor devices having the heterostructure.
- the present application discloses an exemplary method of manufacturing a heterostructure in a semiconductor device.
- the method includes operations of forming an interfacial epitaxial layer on a germanium layer disposed over a substrate, forming a semiconductor layer on the interfacial epitaxial layer, and forming a conductive layer on the semiconductor layer.
- the interfacial epitaxial layer contains germanium element and an element from the semiconductor layer, and has a thickness in a range from about 1 nm to about 3 nm.
- the semiconductor layer is formed of silicon.
- the germanium layer and the semiconductor layer are doped by an n-type dopant including phosphorus.
- the interfacial epitaxial layer is formed of Si x Ge 1 ⁇ x , where x is a number between 0 and 1. In one or more of the foregoing or following embodiments, the interfacial epitaxial layer includes at least two stacked layers of Si y Ge 1 ⁇ y over Si x Ge 1 ⁇ x , where x and y are between 0 and 1 and satisfy x ⁇ y.
- the present application also discloses an exemplary method of manufacturing a finFET transistor device.
- the method has operations of forming a fin made of germanium, forming a source/drain epitaxial layer on each of source/drain regions of the fin, and forming a contact layer on the source/drain regions.
- the source/drain epitaxial layer includes a first layer on the fin and a second layer on the first layer.
- the first layer includes germanium element and an element from the second layer, and has a thickness in a range from about 1 nm to about 3 nm.
- the second layer is a silicon layer.
- the first layer is a Si x Ge 1 ⁇ x layer, where x is a number between 0 and 1.
- the second layer is a Si y Ge 1 ⁇ y layer, where y is a number between 0 and 1, and satisfying a relationship of x ⁇ y.
- x is equal to 0.3 and y is equal to 0.6.
- the method further includes epitaxy of the formed first and second layers at a temperature in a range from 330° C. to 370° C.
- the first layer is formed by the same method as the second layer. In one or more of the foregoing or following embodiments, the first layer is formed by a different method than the second layer. In one or more of the foregoing or following embodiments, an interface between the fin and the first layer and an interface between the first layer and the second layer are well-defined and organized.
- the present application discloses an embodiment of a field effect transistor device having a channel made of germanium and a source/drain portion.
- the source/drain portion includes a germanium layer, an interfacial epitaxial layer on the germanium layer, a semiconductor layer on the interfacial epitaxial layer, and a conductive layer on the semiconductor layer, and the interfacial epitaxial layer contains germanium and an element from the semiconductor layer, and has a thickness in a range from about 1 nm to about 3 nm.
- the semiconductor layer is formed of silicon.
- the germanium layer and the semiconductor layer are doped by an n-type dopant including phosphorus.
- the interfacial epitaxial layer is formed of Si x Ge 1 ⁇ x , where x is a number between 0 and 1. In one or more of the foregoing or following embodiments, the interfacial epitaxial layer is formed of two stacked layers of Si x Ge 1 ⁇ x of different compositions. In one or more of the foregoing or following embodiments, the interfacial epitaxial layer has a composition gradually changing along a thickness direction of the interfacial epitaxial layer.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
| TABLE 1 | |||||
| R□ | d | μ | Ns | ||
| (Ω/□) | (nm) | (cm2/Vs) | (cm−3) | ||
| Si:P on Si | 335 | 10 | 31 | 5.5 × 1020 |
| Si:P on Ge at 390° C. | Depleted | 19 | — | — |
| Si:P on Ge at 350° C. | 1,440 | 19 | 98 | 2.8 × 1019 |
| Si:P/SiGe:P/Ge at 390° C. | 860 | 18 | 66 | 1.0 × 1020 |
| Si:P/SiGe:P/Ge at 350° C. | 720 | 19 | 52 | 1.15 × 1020 |
| Si:P/(SiGe:P)2/Ge at | 650 | 18 | 50 | 1.3 × 1020 |
| 390° C. | ||||
Table 1 shows that the sheet resistivity of the phosphorus doped silicon layer (thickness d of 10 nm) of on silicon substrate is measured to be about 335Ω/□ with a charge carrier mobility of 31 cm2/Vs and charge carrier concentration of 5.5×1020 cm−3. In the embodiments having phosphorus doped silicon layer formed on a germanium layer at 390° C., the charge carriers are completely depleted and the heterostructure acts like it has no charge carrier. When the Ge forming temperature is lowered to 350° C., the sheet resistivity is as high as 1440Ω/□. Inserting the phosphorus doped SiGe layer between the phosphorus doped silicon layer and the germanium layer formed at 390° C., the interfacial strain is relaxed and the sheet resistivity is lowered to 860Ω/□. At a Ge forming temperature of 350° C. with a phosphorus doped SiGe layer, the sheet resistivity is further decreased to 720Ω/□. With two layers of phosphorus doped SiGe at the interface of phosphorus doped silicon layer and germanium layer, the sheet resistivity is greatly decreased to a value close to phosphorus doped silicon on a silicon substrate level, i.e. about 650 Ω/□.
Claims (20)
Priority Applications (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/908,135 US10847622B2 (en) | 2017-11-13 | 2018-02-28 | Method of forming source/drain structure with first and second epitaxial layers |
| TW107126369A TW201919106A (en) | 2017-11-13 | 2018-07-30 | Method of forming a source/drain-structure in a semiconductor device |
| CN201810895615.3A CN109786443A (en) | 2017-11-13 | 2018-08-08 | The manufacturing method of source/drain structures in semiconductor device |
| US17/101,986 US11374095B2 (en) | 2017-11-13 | 2020-11-23 | GE based semiconductor device and a method for manufacturing the same |
| US17/850,310 US12027592B2 (en) | 2017-11-13 | 2022-06-27 | Method of manufacturing a heterostructure or a stacked semiconductor structure having a silicon-germanium interface |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201762585232P | 2017-11-13 | 2017-11-13 | |
| US15/908,135 US10847622B2 (en) | 2017-11-13 | 2018-02-28 | Method of forming source/drain structure with first and second epitaxial layers |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/101,986 Division US11374095B2 (en) | 2017-11-13 | 2020-11-23 | GE based semiconductor device and a method for manufacturing the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20190148495A1 US20190148495A1 (en) | 2019-05-16 |
| US10847622B2 true US10847622B2 (en) | 2020-11-24 |
Family
ID=66433570
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/908,135 Active US10847622B2 (en) | 2017-11-13 | 2018-02-28 | Method of forming source/drain structure with first and second epitaxial layers |
| US17/101,986 Active 2038-04-01 US11374095B2 (en) | 2017-11-13 | 2020-11-23 | GE based semiconductor device and a method for manufacturing the same |
| US17/850,310 Active US12027592B2 (en) | 2017-11-13 | 2022-06-27 | Method of manufacturing a heterostructure or a stacked semiconductor structure having a silicon-germanium interface |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/101,986 Active 2038-04-01 US11374095B2 (en) | 2017-11-13 | 2020-11-23 | GE based semiconductor device and a method for manufacturing the same |
| US17/850,310 Active US12027592B2 (en) | 2017-11-13 | 2022-06-27 | Method of manufacturing a heterostructure or a stacked semiconductor structure having a silicon-germanium interface |
Country Status (3)
| Country | Link |
|---|---|
| US (3) | US10847622B2 (en) |
| CN (1) | CN109786443A (en) |
| TW (1) | TW201919106A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220328633A1 (en) * | 2017-11-13 | 2022-10-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ge based semiconductor device and a method for manufacturing the same |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN113539792B (en) * | 2021-07-09 | 2024-03-01 | 中国科学院上海微系统与信息技术研究所 | Preparation method of full surround gate transistor |
Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080121932A1 (en) * | 2006-09-18 | 2008-05-29 | Pushkar Ranade | Active regions with compatible dielectric layers |
| US20100096680A1 (en) * | 2008-10-16 | 2010-04-22 | Micron Technology, Inc. | Oc dram cell with increased sense margin |
| US20140252469A1 (en) * | 2013-02-27 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs with Strained Well Regions |
| US8962400B2 (en) | 2011-07-07 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | In-situ doping of arsenic for source and drain epitaxy |
| US20150093868A1 (en) * | 2013-09-27 | 2015-04-02 | Borna J. Obradovic | Integrated circuit devices including finfets and methods of forming the same |
| US9093514B2 (en) | 2013-03-06 | 2015-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Strained and uniform doping technique for FINFETs |
| US9236267B2 (en) | 2012-02-09 | 2016-01-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cut-mask patterning process for fin-like field effect transistor (FinFET) device |
| US9245805B2 (en) | 2009-09-24 | 2016-01-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Germanium FinFETs with metal gates and stressors |
| US9418897B1 (en) | 2015-06-15 | 2016-08-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wrap around silicide for FinFETs |
| US9520482B1 (en) | 2015-11-13 | 2016-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of cutting metal gate |
| US9548303B2 (en) | 2014-03-13 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices with unique fin shape and the fabrication thereof |
| US9576814B2 (en) | 2013-12-19 | 2017-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of spacer patterning to form a target integrated circuit pattern |
| US9608116B2 (en) | 2014-06-27 | 2017-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | FINFETs with wrap-around silicide and method forming the same |
| US9812363B1 (en) | 2016-11-29 | 2017-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming same |
| US9853101B2 (en) | 2015-10-07 | 2017-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained nanowire CMOS device and method of forming |
| US20180151677A1 (en) * | 2015-06-24 | 2018-05-31 | Intel Corporation | Sub-fin sidewall passivation in replacement channel finfets |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10847622B2 (en) * | 2017-11-13 | 2020-11-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming source/drain structure with first and second epitaxial layers |
-
2018
- 2018-02-28 US US15/908,135 patent/US10847622B2/en active Active
- 2018-07-30 TW TW107126369A patent/TW201919106A/en unknown
- 2018-08-08 CN CN201810895615.3A patent/CN109786443A/en active Pending
-
2020
- 2020-11-23 US US17/101,986 patent/US11374095B2/en active Active
-
2022
- 2022-06-27 US US17/850,310 patent/US12027592B2/en active Active
Patent Citations (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080121932A1 (en) * | 2006-09-18 | 2008-05-29 | Pushkar Ranade | Active regions with compatible dielectric layers |
| US20100096680A1 (en) * | 2008-10-16 | 2010-04-22 | Micron Technology, Inc. | Oc dram cell with increased sense margin |
| US9245805B2 (en) | 2009-09-24 | 2016-01-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Germanium FinFETs with metal gates and stressors |
| US8962400B2 (en) | 2011-07-07 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | In-situ doping of arsenic for source and drain epitaxy |
| US9236267B2 (en) | 2012-02-09 | 2016-01-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cut-mask patterning process for fin-like field effect transistor (FinFET) device |
| US20140252469A1 (en) * | 2013-02-27 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs with Strained Well Regions |
| US9859380B2 (en) | 2013-02-27 | 2018-01-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs with strained well regions |
| US9093514B2 (en) | 2013-03-06 | 2015-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Strained and uniform doping technique for FINFETs |
| US20150093868A1 (en) * | 2013-09-27 | 2015-04-02 | Borna J. Obradovic | Integrated circuit devices including finfets and methods of forming the same |
| US9576814B2 (en) | 2013-12-19 | 2017-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of spacer patterning to form a target integrated circuit pattern |
| US9548303B2 (en) | 2014-03-13 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices with unique fin shape and the fabrication thereof |
| US9608116B2 (en) | 2014-06-27 | 2017-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | FINFETs with wrap-around silicide and method forming the same |
| US9418897B1 (en) | 2015-06-15 | 2016-08-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wrap around silicide for FinFETs |
| US20180151677A1 (en) * | 2015-06-24 | 2018-05-31 | Intel Corporation | Sub-fin sidewall passivation in replacement channel finfets |
| US9853101B2 (en) | 2015-10-07 | 2017-12-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained nanowire CMOS device and method of forming |
| US9520482B1 (en) | 2015-11-13 | 2016-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of cutting metal gate |
| US9812363B1 (en) | 2016-11-29 | 2017-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming same |
Non-Patent Citations (2)
| Title |
|---|
| Robert F. Pierret, Semiconductor Fundamentals, 1988, Addison-Wesley Publishing Company, 2nd Edition, vol. I p. 35 (Year: 1988). * |
| Website: https://en.wikipedia.org/wiki/Transmission_line_measurement. |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220328633A1 (en) * | 2017-11-13 | 2022-10-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ge based semiconductor device and a method for manufacturing the same |
| US12027592B2 (en) * | 2017-11-13 | 2024-07-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing a heterostructure or a stacked semiconductor structure having a silicon-germanium interface |
Also Published As
| Publication number | Publication date |
|---|---|
| US20220328633A1 (en) | 2022-10-13 |
| US20190148495A1 (en) | 2019-05-16 |
| US12027592B2 (en) | 2024-07-02 |
| US20210104606A1 (en) | 2021-04-08 |
| TW201919106A (en) | 2019-05-16 |
| CN109786443A (en) | 2019-05-21 |
| US11374095B2 (en) | 2022-06-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20230352592A1 (en) | Fin Field Effect Transistor (FinFET) Device and Method for Forming the Same | |
| US10770461B2 (en) | Enhanced field resistive RAM integrated with nanosheet technology | |
| US10756216B2 (en) | Nanosheet mosfet with isolated source/drain epitaxy and close junction proximity | |
| TWI512975B (en) | Insulator-on-semiconductor component on a mixed surface of body contact | |
| CN113078153B (en) | Semiconductor device and method for forming the same | |
| US10763343B2 (en) | Effective junction formation in vertical transistor structures by engineered bottom source/drain epitaxy | |
| US11557652B2 (en) | Metal source/drain-based MOSFET and method for fabricating the same | |
| US11830947B2 (en) | Method of manufacturing a semiconductor device and a semiconductor device | |
| US8232613B2 (en) | Germanium silicide layer including vanadium, platinum, and nickel | |
| US9799777B1 (en) | Floating gate memory in a channel last vertical FET flow | |
| US12027592B2 (en) | Method of manufacturing a heterostructure or a stacked semiconductor structure having a silicon-germanium interface | |
| US10916629B2 (en) | Nanosheet-CMOS EPROM device with epitaxial oxide charge storage region | |
| US11264278B1 (en) | Transistor with reduced gate resistance and improved process margin of forming self-aligned contact | |
| US20230317566A1 (en) | Device with backside power rail and method | |
| KR20240147654A (en) | Surface damage control in diodes | |
| US11404327B2 (en) | Gate structure and method of forming same | |
| US20230361199A1 (en) | Replacement sidewall spacers | |
| US11735527B2 (en) | Semiconductor device with graded porous dielectric structure | |
| US20250031436A1 (en) | Structure and formation method of semiconductor device with semiconductor nanostructures | |
| US20250374669A1 (en) | Integrated circuit and method for forming the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HOLLAND, MARTIN CHRISTOPHER;DURIEZ, BLANDINE;REEL/FRAME:045067/0511 Effective date: 20180213 Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HOLLAND, MARTIN CHRISTOPHER;DURIEZ, BLANDINE;REEL/FRAME:045067/0511 Effective date: 20180213 |
|
| FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |