US10404175B2 - Converter topology with adaptive power path architecture - Google Patents

Converter topology with adaptive power path architecture Download PDF

Info

Publication number
US10404175B2
US10404175B2 US15/859,031 US201715859031A US10404175B2 US 10404175 B2 US10404175 B2 US 10404175B2 US 201715859031 A US201715859031 A US 201715859031A US 10404175 B2 US10404175 B2 US 10404175B2
Authority
US
United States
Prior art keywords
voltage
node
input
phase
converter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US15/859,031
Other versions
US20190207519A1 (en
Inventor
Sombuddha Chakraborty
Jeffery Lee Nilles
Mervin John
Farzad Sahandiesfanjani
Yogesh Kumar Ramadass
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US15/859,031 priority Critical patent/US10404175B2/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHAKRABORTY, SOMBUDDHA, RAMADASS, YOGESH KUMAR, JOHN, MERVIN, NILLES, JEFFERY LEE, SAHANDIESFANJANI, FARZAD
Priority to PCT/US2018/068163 priority patent/WO2019133978A1/en
Publication of US20190207519A1 publication Critical patent/US20190207519A1/en
Application granted granted Critical
Publication of US10404175B2 publication Critical patent/US10404175B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • H02M3/1588Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load comprising at least one synchronous rectifier element
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/08Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters
    • H02M1/088Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters for the simultaneous control of series or parallel connected semiconductor devices
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/32Means for protecting converters other than automatic disconnection
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/36Means for starting or stopping converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/483Converters with outputs that each can have more than two voltages levels
    • H02M7/4837Flying capacitor converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0016Control circuits providing compensation of output voltage deviations using feedforward of disturbance parameters
    • H02M1/0022Control circuits providing compensation of output voltage deviations using feedforward of disturbance parameters the disturbance parameters being input voltage fluctuations
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0048Circuits or arrangements for reducing losses
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0048Circuits or arrangements for reducing losses
    • H02M1/0054Transistor switching losses
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0095Hybrid converter topologies, e.g. NPC mixed with flying capacitor, thyristor converter mixed with MMC or charge pump mixed with buck
    • H02M2001/0054
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • This relates generally to DC-DC converters, and more particularly to DC-DC converters using a flying capacitor in a low voltage and high voltage operating environment.
  • FIG. 1A schematically shows an example of an automotive power delivery path in a normal operation mode 100 .
  • a 12 volt battery 102 As shown in FIG. 1A , a 12 volt battery 102 , an alternator and rectifier 104 , and a DC-DC power converter 106 are connected in parallel to a bus 108 , such that the alternator and rectifier 104 charges the battery 102 .
  • the converter 106 shapes the power signal delivered to the other devices 110 on the vehicle.
  • the converter 106 will typically receive a power signal between 8 and 16 volts (generally, up to 20 volts) and convert it to, e.g., 3.3 volts or 5 volts.
  • FIG. 1B schematically shows an example of an automotive power delivery path in a load dump operation mode 112 .
  • Disconnection of the vehicle battery 102 from the alternator (and rectifier) 104 while the battery 102 is being charged is called a “load dump.”
  • Vehicle battery 102 disconnection can be caused by various conditions, such as power cable corrosion, poor connections within the power circuit, or an intentional battery disconnect while the vehicle is running.
  • inductive current from the alternator and rectifier 104 continues to be provided to the bus 108 .
  • Magnitude of current supplied by an alternator is controlled by the current in the field winding.
  • Load dumps result in voltage surges that are typically brief (e.g., 40 ms to 400 ms), comprising inductive current through the bus 108 at significantly more than 8 to 16 volts; generally, up to 40 volts.
  • the voltage surge is caused by the alternator's 104 regulator being unable to decrease the field current fast enough to prevent the current provided by the alternator 104 from causing the voltage on the bus 108 to significantly increase.
  • the converter 106 comprises switches (typically transistors) that are rated to handle the maximum 40 volt signal that can be received during a load dump voltage surge.
  • FIG. 2 shows an example graph of voltage against time 200 for a voltage received by a converter 106 from an automotive battery 102 .
  • voltage of an automotive power signal 202 pre-converter 106
  • that voltage can—generally rarely, e.g., 0.1% of usage lifetime—spike as high as 40 volts 206 .
  • lower-voltage-rated transistors are more efficient, can be switched faster, take up less device area, and can have better figures of merit (better figures of merit generally relating to lower impedances, lower impedances correlating with increased efficiency) than higher-voltage-rated transistors. This means that for 99.9% of their usage lifetime, 40 volt transistors in a converter 106 are over-rated for their purpose.
  • FIG. 3 schematically shows an example buck converter 300 .
  • a buck converter is a DC-DC power converter which steps down voltage and steps up current from the converter's input (supply) to its output (load).
  • an input voltage Vin 302 is connected to the drain of a first transistor 304 .
  • the source of the first transistor 304 is connected to the drain of a second transistor 306 and a first terminal of an inductor 308 .
  • the source of the second transistor 306 is connected to ground GND 310 .
  • the gate of the first transistor 304 is biased by a control signal Q 1 312
  • the gate of the second transistor 306 is biased by a control signal Q 2 314 .
  • a capacitor 316 and a resistor 318 are connected in parallel between a second terminal of the inductor 308 and GND 310 .
  • the voltage at the second terminal of the inductor 308 comprises an output voltage Vout 320 of the converter 300 .
  • the first and second transistors 304 , 306 are generally controlled such that a transistor turns on (is activated to become conductive) after the other turns off (to prevent a short from Vin 302 to GND 310 ). Accordingly, only one of the two transistors 304 , 306 is on at a given time. Consequently, the first transistor 304 and the second transistor 306 will be required to withstand the full input voltage Vin 302 : when the first transistor 304 is on, the second transistor 306 will have voltage Vin 302 between its drain and source, and when the second transistor 306 is on, the first transistor 304 will have voltage Vin 302 between its drain and source.
  • V L ⁇ ⁇ dI dt , where V and I are voltage across and current through the inductor 308 , respectively, and L is inductance of the inductor 308 .
  • V and I are voltage across and current through the inductor 308 , respectively, and L is inductance of the inductor 308 .
  • Vin is greater than Vout. Therefore, V is positive, current increases, and energy is delivered across the inductor 308 when the first transistor 304 is on.
  • the integral of voltage across the inductor 308 over time should generally equal (or converge to) zero to prevent current through the inductor 308 from rising without limit; this is the zero voltage condition.
  • the duty cycles of the first and second transistors 304 , 306 are generally selected to satisfy this condition. Specifying D as the duty cycle of the first transistor 304 and 1-D as the duty cycle of the second transistor 306 , the zero voltage condition can be expressed as:
  • a DC-DC converter provides electrical power.
  • the converter In response to an input voltage falling below a high voltage operation threshold, the converter repeatedly performs a first normal (N) phase and a second N phase.
  • the first N phase includes delivering power through an inductor from the input voltage.
  • the second N phase includes coupling an input terminal of the inductor to a ground.
  • the converter performs a first high voltage (HV) phase, then a second HV phase, then a third HV phase, then the second HV phase, and then repeats from the first HV phase.
  • the first HV phase includes delivering power through the inductor from the input voltage and charging a flying capacitor.
  • the second HV phase includes coupling the input terminal of the inductor to the ground.
  • the third HV phase includes delivering power through the inductor by discharging the flying capacitor through the inductor.
  • FIG. 1A schematically shows an example of an automotive power delivery path in a normal operation mode.
  • FIG. 1B schematically shows an example of an automotive power delivery path in a load dump operation mode.
  • FIG. 2 shows an example graph of voltage against time for a voltage received by a DC-DC converter from an automotive battery.
  • FIG. 3 schematically shows an example buck converter.
  • FIG. 4 schematically shows an example DC-DC converter.
  • FIG. 5A schematically shows an example DC-DC converter in normal operation in a first of two switching levels.
  • FIG. 5B schematically shows an example DC-DC converter in normal operation in a second of two switching levels.
  • FIG. 5C schematically shows an example DC-DC converter in load dump operation in a first of three switching levels.
  • FIG. 5D schematically shows an example DC-DC converter in load dump operation in a second of three switching levels.
  • FIG. 5E schematically shows an example DC-DC converter in load dump operation in a third of three switching levels.
  • FIG. 6A shows an example timing diagram for a DC-DC converter in a normal operation two switching level mode.
  • FIG. 6B shows an example timing diagram for a DC-DC converter in a load dump operation three switching level mode.
  • FIG. 7 shows an example graph of voltage over time for a DC-DC converter.
  • FIG. 8 shows an example process for operating a DC-DC converter.
  • FIG. 9 schematically shows an example DC-DC converter, comprising a converter with an auxiliary current source I AUX with a controlled voltage for charging the flying capacitor.
  • FIG. 10 schematically shows an example circuit for initially charging the flying capacitor before commencement of switching by the converter.
  • FIG. 11 schematically shows an example circuit for initially charging the flying capacitor before commencement of switching by the converter.
  • FIG. 12 shows an example process for charging the flying capacitor during cold startup of the converter (e.g., during automobile ignition).
  • FIG. 13A schematically shows an example DC-DC converter transitioning from load dump operation to normal operation, in a first of two switching levels.
  • FIG. 13B schematically shows an example DC-DC converter transitioning from load dump operation to normal operation, in a second of two switching levels.
  • FIG. 14 shows an example graph of voltage versus time of a circuit for auxiliary charging of the flying capacitor when the flying capacitor's 408 voltage is too low during a multilevel converter operation mode.
  • FIG. 15 shows an example process for operation of a converter that transitions between a normal operation mode and a load dump operation mode.
  • Example embodiments include approaches to charging a flying capacitor during multi-level DC-DC converter startup to enable use of a low voltage high side transistor. Also, example embodiments include approaches to adjusting and maintaining voltage of a flying capacitor in a DC-DC converter during load dump operation, and during transitions between normal operation and load dump operation. Further, example embodiments include approaches to control startup and provision of power using a DC-DC converter that is specified to, at different times, operate with low voltage and high voltage, but with transistors rated for the low voltage instead of the high voltage. Moreover, example embodiments include methods, devices and systems for operation of a DC-DC converter in a power transmission environment that is subject to nominal input voltages and transient high input voltages.
  • example embodiments include approaches to efficiently deliver power through a DC-DC converter, such that a relatively simple control scheme can be used when input voltage is normal, and a multi-level control scheme can be used to prevent converter transistors from receiving more than normal input voltage when input voltage substantially increases (e.g., doubles or more).
  • Section I relates to a DC-DC converter with both: a normal voltage mode having a relatively simple switching operation; and a load dump (high voltage) operation mode having a multi-level switching operation, which enables use of low voltage switching transistors.
  • Section II relates to voltage tracking and control to charge a flying capacitor of a multi-level DC-DC converter during startup (before the converter beginning regulation), which enables use of low voltage high side transistors.
  • Section III relates to adjusting and maintaining flying capacitor voltage during load dump operation, and during transitions between normal operation and load dump operation.
  • Section I Simple Switching Normal Operation and Multi-Level Switching Load Dump Operation Converter with Flying Capacitor
  • Embodiments described herein enable a DC-DC converter that ordinarily operates at a nominal voltage level, but experiences voltage surges (high-voltage transients), to address those voltage surges using a multi-level control scheme (e.g., three levels) and a flying capacitor (a capacitor used as a charge pump during certain phases of operation) to limit the voltage across individual devices comprising the converter during a voltage surge to the nominal voltage level.
  • the converter therefore avoids using transistors rated for the maximum voltage that may be received during a rare power surge, and instead uses transistors rated for the maximum voltage that may be received during normal operation.
  • the converter receives an input voltage Vin, which during normal operation remains at or below a nominal level (e.g., Vin ⁇ 20 volts).
  • a nominal level e.g., Vin ⁇ 20 volts.
  • the flying capacitor implements a shunt block to reduce maximum voltage across transistors to
  • the flying capacitor can also reduce the maximum voltage across transistors to another target voltage that prevents transistors from blocking a voltage in excess of their breakdown voltage.
  • the flying capacitor is connected to the power transfer path and is used to carry a portion (e.g., half) of the transient input voltage so that other devices in the converter are also limited to carrying a portion (e.g., half) of the surge-level input voltage.
  • the converter operates using a simplified (e.g., two level) control scheme and the flying capacitor is connected to ground (not operatively connected to the power transfer path), so that the devices in the converter carry the nominal-level input voltage.
  • FIG. 4 schematically shows an example DC-DC converter 400 .
  • the converter 400 enables efficient response to high voltage transients, while enabling use of switches (transistors) that are rated for maximum voltages of normal operation, rather than maximum voltages of load dump (high voltage transient) operation.
  • the converter 400 comprises an input voltage Vin 402 connected to the drain of a first transistor Q A 404 .
  • Vin 402 is referred to herein as the input voltage; Vin 402 can also be viewed as a node configured to receive the input voltage.
  • the source of Q A 404 is connected to the drain of a second transistor Q B 406 and to the top plate of a flying capacitor 408 .
  • the source of Q B 406 is connected to the drain of a third transistor Q C 410 , the drain of a fourth transistor Q L 412 , and a first (input) terminal of an inductor 414 .
  • the source of Q C 410 is connected to the drain of a fifth transistor Q D 416 and the bottom plate of the flying capacitor 408 .
  • the source of Q D 416 is connected to the source of Q L 412 and to a ground GND 418 .
  • GND 418 is referred to herein as the ground and as the ground voltage; GND 418 can also be viewed as a node configured to connected to ground.
  • a second (output) terminal of the inductor 414 is connected to an impedance 420 (here, a capacitor and a resistor in parallel).
  • the impedance 420 is also connected to GND 418 .
  • the impedance (capacitor) 420 with the inductor 414 form a low pass filter to extract the DC value of the switching waveform, thereby completing the voltage down-conversion of Vin to Vout.
  • the voltage at the second (output) terminal of the inductor 414 , and across impedance 420 is an output voltage Vout 422 of the converter 400 .
  • the gates of Q A 404 , Q B 406 , Q C 410 , Q L 412 and Q D 416 are respectively biased by control signals 404 ′, 406 ′, 410 ′, 412 ′ and 416 ′.
  • transition from normal operation to load dump operation is automatically performed by a control circuitry 424 by changing the timings of control signals 404 ′, 406 ′, 410 ′, 412 ′ and 416 ′ provided by the control circuitry 424 to, respectively, Q A 404 , Q B 406 , Q C 410 , Q L 412 and Q D 416 .
  • Control circuitry 424 preferably automatically detects when the input voltage Vin 402 exceeds a threshold for transition from normal operation to load dump operation, and when Vin 402 falls below a threshold for transition from load dump operation to normal operation.
  • FIGS. 5A and 5B show transistor activation patterns and current paths using the converter 400 to implement a normal operation mode with two switching levels (two phases).
  • Vin 402 (and not GND 418 ) is connected to the input-side terminal of the inductor 414 .
  • GND 418 (and not Vin 402 ) is connected to the input-side terminal of the inductor 414 .
  • the two phases are alternated (1, 2, 1, 2, etc.).
  • the converter's 400 normal operation mode thus mimics the behavior of the buck converter 300 shown in FIG. 3 .
  • FIGS. 5C, 5D and 5E show transistor activation patterns and current paths using the converter 400 to implement a load dump operation mode with three switching levels (three phases).
  • Vin 402 is connected through the flying capacitor 408 to the input-side terminal of the inductor 414 to charge the flying capacitor 408 while delivering power through the inductor 414 .
  • the flying capacitor 408 is in open loop (unless the voltage across the flying capacitor is too low, as further described with respect to FIG. 14 ), and the input-side terminal of the inductor 414 is connected to GND 418 instead of Vin 402 .
  • This results in a negative voltage across the inductor which enables satisfaction of the zero voltage condition, which is further described with respect to FIG.
  • the top plate of the flying capacitor 408 is connected to the input-side terminal of the inductor 414 to discharge the flying capacitor 408 , and thereby deliver power, through the inductor 414 .
  • the phases repeat in a rising and falling pattern (1, 2, 3, 2, 1, 2, 3, 2, etc.).
  • At least one of Q C 410 and Q D 416 is on, so that a node SW 426 at the input terminal of the inductor 414 is clamped to
  • Vin 2 in case of negative current through the inductor current from Vout 422 to SW 426 .
  • Q L 412 is used in addition to Q C 410 and Q D 416 to pull SW 426 more strongly (better connect) to ground GND 418 during the second phase of three level load dump operation (Q L 412 is coupled between SW 426 and GND 418 in parallel with Q C 410 and Q D 416 ). Use of Q L 412 thus enables use of transistors for Q C 410 and Q D 416 that use less device area.
  • multiple mode design of a two-level normal operation mode and a multi-level load dump operation mode can be applied to a variety of converter types, such as buck, boost, buck-boost, boost-buck and full bridge, including both isolated and non-isolated DC-DC converters.
  • FIG. 5A schematically shows an example of the DC-DC converter 400 ( FIG. 4 ) in normal operation in a first of two switching levels 500 .
  • Q A 404 , Q B 406 and Q D 416 are on, and Q C 410 and Q L 412 are off.
  • Transistors from FIG. 4 that are off are present, but not shown in FIGS. 5A, 5B, 5C, 5D and 5E ; current paths are indicated by a dotted line, with an arrow showing the direction of current flow.
  • Vin 402 is connected to the inductor 414 so that current flows from Vin 402 , through the inductor 414 and through the impedance 420 .
  • Vin 402 is also connected to the top plate of the flying capacitor 408 , and the bottom plate of the flying capacitor 408 is connected to GND 418 .
  • the converter 400 behaves like a buck converter 300 when the first transistor 304 is on, as described with respect to FIG. 3 .
  • FIG. 5B schematically shows an example of the DC-DC converter 400 in normal operation in a second of two switching levels 502 .
  • Q A 404 , Q L 412 and Q D 416 are on, and Q B 406 and Q C 410 are off.
  • the inductor 414 is connected to GND 418 through Q L 412 , so that inductive current flows from GND 418 , across the inductor 414 , and through the impedance 420 .
  • Vin 402 is connected to the top plate of the flying capacitor 408 , and the bottom plate of the flying capacitor 408 is connected to GND 418 .
  • the converter 400 behaves like a buck converter 300 when the second transistor 306 is on, as described with respect to FIG. 3 .
  • This means that in each cycle (1 >2), the converter 400 will go through one switching level in which the voltage across the inductor 414 is Vin ⁇ Vout (i.e., FIG. 5A ), and one switching level in which the voltage across the inductor 414 is ⁇ Vout (i.e., FIG. 5B ). Consequently, the switching duty cycle for the first switching level has the same solution as for the buck converter 300 :
  • D Vout Vin , where D is the duty cycle of the first switching level (such as the duty cycle described herein for the first transistor 304 of the buck converter 300 ).
  • the second switching level will therefore have a duty cycle of
  • FIG. 5C schematically shows an example of the DC-DC converter 400 in load dump operation in a first of three switching levels 504 (a flying capacitor 408 charging phase).
  • maximum input voltage in load dump operation is approximately double the maximum input voltage in normal operation (described hereinabove with respect to FIG. 1B ).
  • Q A 404 and Q C 410 are on, and Q B 406 , Q L 412 and Q D 416 are off. GND 418 is disconnected on the input side of the converter 400 .
  • Vin 402 is connected to the top plate of the flying capacitor 408 , and the bottom plate of the flying capacitor 408 is connected through Q C 410 to the inductor 414 .
  • Current therefore flows from Vin 402 , through the flying capacitor 408 , and from there through the inductor 414 and the impedance 420 .
  • the flying capacitor 408 is charged by the input voltage (Vin 402 ) to
  • is selected (and is small) so that, in the third load dump switching level ( FIG. 5E ), the flying capacitor 408 can discharge to provide current through the inductor 414 .
  • Vin 2 (“approximately” due to charging and discharging of the flying capacitor 408 during load dump operation). Voltage of the flying capacitor 408 transitions from Vin to
  • the voltage on the input side of the inductor 414 is Vin minus the voltage across the flying capacitor 408 , which is approximately
  • Vin 2 - Vout Vin 2 - Vout . Because the voltage across the inductor 414 is positive, current increases and power (I*V) delivered across the inductor 414 increases.
  • the capacitance of the flying capacitor 408 is selected for a voltage of
  • Vin 2 to exist across the flying capacitor 408 during three level (load dump) operation.
  • Vin 2 is used so that transistors in the converter 400 can be rated for 20 volts (i.e., normal operation voltage levels), and to limit size and cost of the flying capacitor 408 (higher-rated capacitors are generally larger and more expensive to produce).
  • Other capacitances may be selected, and other shunt block configurations may be used, such that the flying capacitor 408 will carry a higher or lower fraction of the input voltage.
  • FIG. 5D schematically shows an example of the DC-DC converter 400 in load dump operation in a second of three switching levels 506 (an inductor 414 input terminal grounding phase).
  • Q C 410 , Q L 412 and Q D 416 are on, and Q A 404 and Q B 406 are off.
  • Vin 402 is disconnected, and the flying capacitor 408 “floats”—the flying capacitor's 408 top plate is not connected to Vin 402 or to the inductor 414 , and therefore it neither charges nor discharges.
  • GND 418 is connected to the inductor 414 , so that inductive current flows from GND 418 across the inductor 414 and through the impedance 420 .
  • the voltage on the input side of the inductor 414 is zero, and the voltage across the inductor 414 equals ⁇ Vout. Because voltage across the inductor 414 is negative, current decreases and power (I*V) delivered across the inductor 414 decreases.
  • FIG. 5E schematically shows an example of the DC-DC converter 400 in load dump operation in a third of three switching levels 508 (a flying capacitor 408 discharging phase).
  • Q B 406 and Q D 416 are on, and Q A 404 , Q C 410 and Q L 412 are off.
  • Vin 402 is open loop from the rest of the circuit.
  • GND 418 is connected to the bottom plate of the flying capacitor 408 , and the top plate of the flying capacitor 408 is connected to the inductor 414 .
  • the capacitor therefore discharges, via Q B 406 , through the inductor 414 and the impedance 420 .
  • Inductive current, and current from the flying capacitor 408 discharging flow through the inductor 414 .
  • the voltage on the input side of the inductor 414 is the voltage across the flying capacitor, i.e., approximately
  • Vin 2 - Vout Vin 2 - Vout . Because voltage across the inductor 414 is positive, current increases and power (I*V) delivered across the inductor 414 increases.
  • Vin 2 - Vout Vin 2 - Vout , and two switching levels in which the voltage across the inductor 414 is ⁇ Vout. This enables the zero voltage condition to be satisfied given the correct duty cycles for the different switching levels, as described hereinbelow.
  • Charge time for the flying capacitor 408 equals discharge time for the flying capacitor 408 because charge current equals discharge current (charge energy equals discharge energy). This means that the time spent in the first switching level will equal the time spent in the third switching level. If D is used to describe the duty cycle of the first and third switching levels together, then each of the first and third switching levels will have a duty cycle of
  • Switching between the flying capacitor 408 being in open loop (i.e., second switching level), and the flying capacitor 408 discharging (i.e., third switching level) gradually discharges the flying capacitor 408 from Vin, which is the voltage across the flying capacitor 408 during normal operation, to
  • Vin 2 which is the voltage across the flying capacitor 408 during load dump operation. Alternating between the second and third switching levels enables maintaining the zero voltage condition during the transition, because voltage across the inductor 414 will vary between
  • Exit of the converter 400 from the three level load dump operation switching scheme back to the two level normal operation switching scheme is preferably accomplished by continuing to provide power through the inductor 414 , and using an auxiliary circuit ( FIGS. 13A and 13 B) to charge the flying capacitor 408 from
  • Vin 2 which is the voltage across the flying capacitor 408 during load dump operation
  • Vin which is the voltage across the flying capacitor 408 during normal operation.
  • This exit is preferably not done by switching between the third (discharging) and second (grounding) switching levels, because the input terminal of the inductor 414 would potentially have insufficient voltage to maintain the zero voltage condition and continue to transfer power through the inductor 414 during the transition. Exit of the converter 400 from load dump operation back into normal operation is further described with respect to FIGS. 13A and 13B .
  • a figure of merit is a measure of the performance of a device. Because the converter 400 uses the same transistors in normal operation and load dump operation, and limits the voltage across those transistors to normal operation levels during both normal and load dump operation modes, the multi-level converter 400 is able to use transistors rated for the relatively low voltages of normal operation. Because lower-voltage-rated transistors generally have better FOMs than higher-voltage-rated transistors, this enables the converter 400 to use transistors with significantly better FOMs.
  • lower voltage rated transistors can have some or all of lower QG (gate charge), RDS (drain-source on resistance), Qoss (amount of charge to charge drain-source capacitance), and R SP (RDS*total FET layout area, such as 40% as high in a 20 volt device as in a 40 volt device). Therefore, because the converter 400 can use transistors rated for voltages of normal operation, the converter 400 will generally be significantly more efficient—it will have lower conduction and switching losses—than a converter using transistors rated for voltages of load dump operation.
  • FIG. 6A shows an example timing diagram 600 for the DC-DC converter 400 in a normal operation two switching level mode.
  • the converter 400 is preferably controlled using a two level switching scheme during which the flying capacitor 408 is not involved in providing current to the inductor 414 .
  • FIGS. 6A and 6B show signal timings, corresponding to control signals 404 ′, 406 ′, 410 ′, 412 ′ and 416 ′.
  • FIGS. 6A and 6B are described with respect to activation states of respective corresponding transistors Q A 404 , Q B 406 , Q C 410 , Q L 412 and Q D 416 .
  • Q A 404 and Q D 416 are always on and Q C 410 is always off.
  • Q L 412 is on and Q B 406 is off ( FIG. 5B ), so that the inductor 414 is connected to GND 418 , similarly to the second transistor 306 on state of the converter 300 of FIG. 3 .
  • Q B 406 and Q L 412 are off, avoiding a short from Vin to GND 418 , as described with respect to FIG. 3 .
  • Q B 406 is on and Q L 412 is off ( FIG.
  • FIG. 6B shows an example timing diagram 602 for the DC-DC converter 400 in a load dump operation three switching level mode.
  • load dump operation such as when voltage is between 20 and 40 volts, the converter 400 is preferably controlled using a three level switching scheme.
  • the converter 400 is in the second of the three switching levels.
  • Q C 410 , Q L 412 and Q D 416 are on, and Q A 404 and Q B 406 are off, so that the top plate of the flying capacitor 408 is disconnected, and inductive current flows from the input-side GND 418 through the inductor 414 , as described with respect to FIG. 5D .
  • the converter 400 is in a “dead” period used to avoid shorting Vin 402 to GND 418 (as described with respect to FIG. 3 ).
  • Q C 410 remains on (maintaining clamping of SW 426 to
  • the converter 400 is in the first of the three switching levels.
  • Q A 404 and Q C 410 are on, and Q B 406 , Q L 412 and Q D 416 are off, so that current flows from Vin 402 , through the flying capacitor 408 (charging the flying capacitor 408 ), and thence through the inductor 414 , as described with respect to FIG. 5C .
  • the converter 400 is in a dead period. Between times T 4 and T 5 , the converter 400 is again in the second of the three switching levels. Between times T 5 and T 6 , the converter 400 is in a dead period.
  • the converter 400 is in the third of the three switching levels.
  • Q B 406 and Q D 416 are on, and Q A 404 , Q C 410 and Q L 412 are off, so that current flows from GND 418 , through the flying capacitor 408 , and thence through the inductor 414 .
  • Current during this period includes discharge from the flying capacitor 408 , as described with respect to FIG. 5E .
  • the converter 400 is in a dead period. After T 8 , the converter 400 returns to the same point in the cycle as described with respect to T 0 to T 1 , i.e., the three level switching cycle repeats from time T 0 .
  • FIG. 7 shows an example graph of voltage over time 700 for the DC-DC converter 400 .
  • the converter 400 is in normal operation, in which input voltage Vin 402 is under a voltage limit for normal operation, e.g., 20 volts.
  • Vin 402 exceeds the voltage limit for normal operation (i.e., rises above a normal operation threshold).
  • Vin 402 continues to rise and the system prepares for load dump operation (i.e., high voltage operation), so the converter 400 transitions from normal operation to load dump operation by providing power through the inductor 414 while discharging the flying capacitor 408 from Vin to
  • Vin 2 (generally, 20 volts or less, i.e., within the normal operation input voltage range), as described with respect to FIGS. 5D, 5E and 15 (described hereinbelow in Section III).
  • the converter 400 enters load dump operation when the voltage across the flying capacitor 408 equals
  • Vin 402 is up to twice the normal operation voltage limit. For example, if the normal operation threshold is 20 volts, then Vin 402 can reach 40 volts during load dump operation.
  • Vin 402 can reach 40 volts during load dump operation.
  • input voltage falls beneath a threshold for return to normal operation (i.e., falls below a high voltage operation threshold).
  • the flying capacitor 408 is charged to Vin as described with respect to FIGS. 5E, 13A, 13B, and 15 .
  • the converter 400 remains in normal operation as described with respect to FIGS. 5A and 5B .
  • FIG. 8 shows an example process for operating a DC-DC converter 800 .
  • a two level power provision cycle begins with the converter connecting an input terminal of the inductor to the input voltage and disconnecting the input terminal of the inductor from ground in step 802 ( FIG. 5A ). The converter then disconnects the input terminal of the inductor from the input voltage and connects the input terminal of the inductor to ground in step 804 ( FIG. 5B ). If the input voltage is below a normal operation threshold voltage, the converter repeats the two level normal power provision cycle from step 802 , otherwise the converter enters high input voltage operation and transitions to a three level high input voltage power provision cycle beginning at step 808 , in step 806 ( FIGS.
  • the three level power provision cycle begins with connecting the input voltage to the top plate of a flying capacitor and connecting the bottom plate of the flying capacitor to the input terminal of the inductor in step 808 ( FIG. 5C ).
  • the top plate of the flying capacitor is then disconnected from the input voltage, and the bottom plate of the flying capacitor and the input terminal of the inductor are connected to ground in step 810 ( FIG. 5D ).
  • the input terminal of the inductor is then disconnected from ground and connected to the top plate of the flying capacitor, and the bottom plate of the flying capacitor remains connected to ground, in step 812 ( FIG. 5E ).
  • the input terminal of the inductor is then disconnected from the top plate of the flying capacitor and connected to ground in step 814 ( FIG. 5D ).
  • Step 814 is a return to the switch on/off configuration of step 810 .
  • the converter repeats the three level power provision cycle from step 808 , otherwise the converter enters normal operation and transitions to the two level power provision cycle beginning at step 802 , in step 816 ( FIGS. 13A and 13B ).
  • FIG. 9 schematically shows an example DC-DC converter 900 , comprising a converter 400 with an auxiliary current source I AUX 902 with a controlled current for charging the flying capacitor 408 .
  • the converter 900 is used as an example of multi-level converters.
  • an auxiliary current source (such as described with respect to FIGS. 9, 10 and 11 ) can be applied to charging of a flying capacitor in a variety of multi-level converter configurations and types, such as buck, boost, buck-boost, boost-buck and full bridge, including both isolated and non-isolated DC-DC converters.
  • I AUX 902 directs current flow from Vin 402 to the top plate of the flying capacitor 408 .
  • FIGS. 10 and 11 show examples of circuits that can be used as the auxiliary current source I AUX 902 (accordingly, either the circuit of FIG. 10 or the circuit of FIG. 11 can be used as the auxiliary current source I AUX 902 ).
  • Q A 404 the high side transistor
  • Q A 404 may be required to block a transient high Vin 402 (e.g., 40 V). Accordingly, Q A 404 may be required to be rated for the maximum transient high voltage reachable by Vin 402 during startup, sacrificing efficiency and device area.
  • V CAP is preferably less than the breakdown voltage (BV DSS ) of the transistors (switches) in the converter 900 , but also high enough such that remaining voltage to be blocked by switches is less than BV DSS .
  • V CAP preferably charges such that it equals the lesser of Vin 402 and an upper limit voltage.
  • the upper limit on V CAP is chosen, so that transistors will not be required to block their breakdown voltage (or more) when they are connected in parallel with the flying capacitor 408 .
  • Q B 406 will generally see V CAP .
  • the upper limit of V CAP , and the breakdown voltage of Q A 404 equal one half of the maximum possible Vin 402 .
  • Vin 402 can reach 40 volts during a load dump event (or other high voltage transient)
  • the upper limit of V CAP and the breakdown voltage of Q A 404 are preferably 20 volts.
  • a safety factor can be added to the breakdown voltage to compensate for fluctuations in V CAP ; for example, the breakdown voltage of Q A 404 can be 21 volts.
  • FIG. 10 schematically shows an example circuit 1000 for initially charging the flying capacitor 408 before commencement of switching by the converter 400 .
  • an NMOS transistor 1002 (which functions as a source following current source) has a source connected to the input voltage Vin 402 , a drain connected to the top plate of the flying capacitor 408 , and a gate biased by Vin 402 , clamped to a rated bias voltage of the NMOS transistor 1002 (e.g., 20 volts) by a voltage clamp 1004 .
  • the NMOS transistor 1002 can be implemented as Q A 404 ( FIG. 4 ).
  • the voltage clamp 1004 preferably comprises: NMOS transistor MN 3 1006 , with source connected to GND 418 and drain connected to resistor R 9 1008 (R 9 1008 is also connected to GND 418 ) and source of NMOS transistor MN 1 1010 ; gate and drain of MN 1 1010 connected to source of NMOS transistor MN 0 1012 ; gate and drain of MN 0 1012 connected to a Zener diode stack 1014 , comprising (in anode to cathode direction) Zener diodes DZ 3 1016 , DZ 2 1018 and DZ 1 1020 connected in series; the cathode of DZ 1 1020 connected to a node V CS 1022 (NMOS transistor 1002 bias voltage).
  • the bottom plate of the flying capacitor 408 is connected to the drain of a ground switch 1024 .
  • the source of the ground switch 1024 is connected to GND 418 .
  • the ground switch 1024 can be implemented as Q D 416 ( FIG. 4 ).
  • the gate of the ground switch 1024 is connected to the gate of MN 3 1006 , the drain of an NMOS transistor MN 5 1026 , and the source of an NMOS transistor MN 4 1028 .
  • the source of MN 5 1026 is connected to GND 418 , and the gate of MN 5 1026 is connected to a MODE_OUT 1030 signal.
  • the gate of MN 4 1028 is connected to the drain of MN 4 1028 and to the cathode of a Zener diode DZ 0 1032 , the anode of which is connected to GND 418 .
  • the drain of MN 4 1028 is also connected to a resistor R 3 1034 , which in turn is connected to Vin 402 .
  • V CS 1022 is connected to: a resistor R 1 1036 , which in turn is connected to Vin 402 ; a resistor R 13 1038 ; the source of PMOS transistor MP 0 1040 ; the source of PMOS transistor MP 1 1042 ; and the gate of the NMOS transistor 1002 (thus providing the clamped voltage from the voltage clamp 1004 , as described hereinabove).
  • the drain of MP 0 1040 is connected to the top plate of the flying capacitor 408 and to the drain of the NMOS transistor 1002 .
  • the gate of MP 0 1040 is connected to R 13 1038 and to the drain of NMOS transistor MN 8 1044 .
  • the source of MN 8 1044 is connected to GND 418 .
  • the gate of MN 8 1044 is connected to MODE_OUT 1030 .
  • the drain of MP 1 is connected to Vin 402 .
  • the gate of MP 1 1042 is connected to: resistor R 5 1046 , which in turn is connected to Vin 402 ; and to the drain of NMOS transistor MN 10 1048 .
  • the source of MN 10 1048 is connected to GND 418 .
  • the gate of MN 10 1048 is connected to a Fast_Charge 1050 signal.
  • the converter 900 will first connect the bottom plate of the flying capacitor 408 to GND 418 by turning on the ground switch 1024 (e.g., Q D 416 or part of Q D 416 ; in some embodiments, transistors in a converter 900 can be relatively large transistors divided into multiple segments). Then, I AUX 902 is activated by turning on the NMOS transistor 1002 (e.g., Q A 404 or part of Q A 404 ), and the flying capacitor 408 is charged. The voltage clamp 1004 and ground switch 1006 should be started (charged) early enough that they are ready to perform their respective functions when needed.
  • the ground switch 1024 e.g., Q D 416 or part of Q D 416 ; in some embodiments, transistors in a converter 900 can be relatively large transistors divided into multiple segments.
  • I AUX 902 is activated by turning on the NMOS transistor 1002 (e.g., Q A 404 or part of Q A 404 ), and the flying capacitor 408 is charged.
  • the voltage delivered by the NMOS transistor 1002 to the node to which the top plate of the flying capacitor 408 is connected will be the gate voltage of the NMOS transistor 1002 (the voltage delivered by the voltage clamp 1004 ) minus the threshold voltage (V TH , typically small) of the NMOS transistor 1002 .
  • the voltage delivered by the voltage clamp 1004 is preferably one half of the maximum input voltage (load operation voltage) plus the threshold voltage of the NMOS transistor 1002
  • Vin_max 2 + V TH Vin_max 2 + V TH .
  • Vin max 40 volts
  • the voltage delivered by the voltage clamp 1004 is preferably about 20 volts.
  • the voltage delivered to the NMOS transistor 1002 will also ramp (up to 20 volts), as will the voltage of the flying capacitor 408 .
  • the flying capacitor 408 is charged Vin max so that V CAP equals the lesser of Vin 402 and
  • Vin_max 2 which will generally meet the conditions listed in Eq. 2 and Eq. 3 hereinabove. If the voltage across the flying capacitor 408 is too high, Q B 406 (which sees V CAP ) will break down.
  • R 3 1034 , MN 4 1028 and DZ 0 1032 turn on the voltage clamp 1004 during startup, when the initial charging circuit 1000 is otherwise largely unpowered.
  • MODE_OUT 1030 preferably goes high during load dump operation mode (three switching level operation) of the converter ( 400 , 900 ) to protect the NMOS transistor 1002 (e.g., Q A 404 ).
  • MN 3 1006 enables the voltage clamp 1004 to float when the converter ( 400 , 900 ) is in load dump operation mode.
  • MN 8 1044 , MP 0 1040 and R 13 1038 shut off the precharge circuit if the converter ( 400 , 900 ) is in load dump operation mode.
  • Fast_Charge 1050 goes high during load dump operation mode (three switching level operation) if the voltage of the flying capacitor 408 falls below
  • Vin 2 during load dump operation is further described hereinbelow with respect to FIGS. 14 and 15 .
  • FIG. 11 schematically shows an example circuit 1100 for initially charging the flying capacitor 408 before commencement of switching by the converter 400 .
  • a level shifting buffer 1102 is connected to be powered by Vin 402 and a Voltage Regulator 1104 (regulating the output voltage of the level shifting buffer 1102 and providing a ground).
  • the Voltage Regulator 1104 is powered by Vin 402 , and is connected to GND 418 .
  • An input of the level shifting buffer 1102 is connected to an output of a comparator 1108 , and an output of the level shifting buffer 1102 is connected to bias the gate of an output PMOS transistor 1106 .
  • the source of the output PMOS 1106 is connected to Vin 402 , and the drain of the output PMOS 1106 is connected to a node V CAP 1110 , which is also connected to the top plate of the flying capacitor 408 and to a resistor-divider network 1112 .
  • the resistor-divider network 1112 is connected to GND 418 and to an input of the comparator 1108 .
  • connection between the resistor-divider network 1112 and the comparator 1108 is configured such that the voltage at V CAP 1110 (which indicates the voltage across the flying capacitor 408 ) can be compared, via a resistor R 2 of network 1112 , against a voltage reference V REF 1114 .
  • a node 1116 between resistors R 1 and R 2 of network 1112 , the node 1116 corresponding to the resistor-divided V CAP 1110 is connected as an input to the comparator 1108 for comparison against V REF 1114 .
  • V REF 1114 is connected between another input of the comparator 1108 and GND 418 .
  • V REF 1114 is preferably a bandgap reference voltage.
  • the comparator 1108 is also connected to GND 418 , and powered by a connection to the Voltage Regulator 1104 .
  • the bottom plate of the flying capacitor 408 is connected to the drain of an output NMOS transistor 1118 .
  • the source of the output NMOS 1118 is connected to GND 418
  • the gate of the output NMOS 1118 is connected to an output of buffer 1120 .
  • the buffer 1120 is connected to drive the gate of the output NMOS 1118 high to turn on the output NMOS 1118 , thereby connecting the bottom plate of the flying capacitor 408 to GND 418 .
  • the buffer 1120 is powered by a connection to the Voltage Regulator 1104 .
  • the flying capacitor 408 is charged up to the input voltage Vin 402 , until the voltage across the flying capacitor 408 reaches a selected maximum value.
  • the resistor values of the resistor-divider network 1112 are selected so that when the voltage across the flying capacitor Vin max 408 reaches the selected maximum value (e.g.,
  • Vin_max 2 as indicated by the voltage at node V CAP 1110 , the output of the comparator 1108 changes state, causing the output PMOS 1106 to be turned off. This ends charging of the flying capacitor 408 by the circuit 1100 .
  • Charging of the flying capacitor 408 by the circuit 1100 will also be ended when the voltage of the capacitor 408 equals Vin 402 . This can be accomplished by turning off the output PMOS 1106 and the output NMOS 1118 when this condition is reached.
  • FIG. 12 shows an example process for charging the flying capacitor 408 during cold startup of the converter 900 (e.g., during automobile ignition).
  • the bottom plate of the flying capacitor 408 is connected to GND 418 in step 1202 .
  • the top plate of the flying capacitor 408 is connected to a current source in step 1204 .
  • the flying capacitor 408 is preferably charged to the lesser of the input voltage Vin 402 , and a target voltage between: (a) the breakdown voltage of Q A 404 (i.e., the high side transistor; and in some embodiments, Q B 406 , Q C 410 , Q L 412 and Q D 416 ); and (b) the maximum input voltage Vin 402 that the converter 900 can receive minus the breakdown voltage of Q A 404 , in step 1206 .
  • the voltage across the flying capacitor 408 is then maintained at the lesser of Vin 402 and the target voltage until regulation by the converter 900 (switching) begins, in step 1208 .
  • the second of three switching levels comprises a phase during which the inductor 414 input terminal is coupled to ground and the flying capacitor 408 is in open loop (this phase is also called a “freewheeling” phase because the flying capacitor 408 is in open loop).
  • the transition from normal operation to load dump operation corresponds to the period between T 1 and T 2 in FIG. 7 .
  • the converter 400 begins to transition from normal operation to load dump operation by changing over to three level operation mode, as described with respect to FIGS. 5C, 5D and 5E .
  • the voltage across the flying capacitor 408 is Vin 402 during normal operation and
  • the converter 400 preferably initially limits three level operation to repeatedly alternating between the second level ( FIG. 5D ) and the third level ( FIG. 5E ) until the voltage across the flying capacitor 408 reaches
  • the converter 400 alternates between being in the freewheeling phase ( FIG. 5D ), during which the flying capacitor 408 is in open loop, and the discharging phase ( FIG. 5E ), during which the flying capacitor 408 is coupled to the inductor 414 to discharge and thereby provide current through the inductor 414 .
  • the voltage across the flying capacitor 408 decreases during the discharging phase, and is constant during the freewheeling phase, meaning that alternation between the freewheeling and discharging phases will have the net effect of lowering the voltage across the flying capacitor 408 .
  • the zero voltage condition is maintained, because the voltage across the inductor is positive (between Vin ⁇ Vout, and
  • the converter 400 changes to using all three of the three switching levels as described with respect to FIGS. 5C, 5D and 5E .
  • FIG. 13A schematically shows an example DC-DC converter 900 transitioning from load dump operation to normal operation, in a first of two switching levels 1300 .
  • FIG. 13B schematically shows an example DC-DC converter 900 transitioning from load dump operation to normal operation, in a second of two switching levels 1302 .
  • the transition from load dump operation to normal operation corresponds to the period between T 3 and T 4 in FIG. 7 .
  • the converter 900 begins to transition from load dump operation to normal operation by changing over to two level (e.g., buck) operation mode, as described with respect to FIGS. 5A and 5B .
  • two level (e.g., buck) operation mode as described with respect to FIGS. 5A and 5B .
  • the voltage across the flying capacitor 408 is
  • the flying capacitor 408 is preferably charged up to Vin 402 during this transition period.
  • the drain of a current source transistor 1304 is connected to the bottom plate of the flying capacitor 408 . Further, the drain of the current source transistor 1304 is connected to the source of Q C 410 (which is turned off, and not shown in FIGS. 13A and 13B for clarity) and to the drain of Q D 416 (which is turned off, and not shown in FIGS. 13A and 13B for clarity).
  • the source of the current source transistor 1304 is connected to a resistor 1306 , which is connected in turn to the sources of Q D 416 and Q L 412 and to GND 418 .
  • the current source transistor 1304 and the resistor 1306 together comprise a resistor-controlled current source transistor 1308 , which corresponds to the auxiliary current source 902 described with respect to the converter 900 of FIG. 9 .
  • the source-drain path of the resistor-controlled current source 1308 is thus connected between the flying capacitor 408 and GND 418 in parallel with Q D 416 .
  • the gate of the current source 1304 is preferably biased by a voltage source 1310 (e.g., Vin 402 ).
  • FIG. 14 shows an example graph of voltage versus time 1400 of a circuit for auxiliary charging of the flying capacitor 408 when the flying capacitor's 408 voltage is too low during a multilevel converter operation mode.
  • the flying capacitor's 408 voltage can drop below the
  • the charging circuit can be circuit 1000 or circuit 1100 .
  • auxiliary charging is performed only during a freewheeling phase, when the flying capacitor 408 is not in the same current path as the inductor 414 (such as the second phase of multi-level operation described with respect to FIGS. 5C, 5D and 5E ).
  • the flying capacitor 408 and the current source are not connected between the inductor 414 and either the input voltage 402 or GND 418 . This means that when the voltage across the flying capacitor 408 is too low, that voltage can be increased towards the intended voltage of
  • Vin ⁇ 2 without compromising the converter's ability to maintain the zero voltage condition, and without compromising the converter's ability to continue to provide current across the inductor 414 .
  • FIG. 14 can correspond to operation of a converter 900 , with a normal operation mode period 1402 and a load dump operation mode period 1404 , and a period of transition 1406 from normal operation to load dump operation 1406 (such as described with respect to FIGS. 5D and 5E in Section III).
  • the load dump operation mode period 1404 the higher peaks 1408 correspond to flying capacitor 408 voltage during a flying capacitor 408 charging phase ( FIG. 5C ), and the lower peaks 1410 correspond to flying capacitor 408 voltage during a flying capacitor 408 discharging phase ( FIG. 5E ).
  • Zero voltage intervals 1412 correspond to a freewheeling phase ( FIG. 5D ).
  • Increased voltages 1414 during zero voltage intervals 1412 correspond to charge provided to the flying capacitor 408 by an auxiliary charging circuit (e.g., circuit 1000 of FIG. 10 , and circuit 1100 of FIG. 11 ) to increase a flying capacitor 408 voltage that is too low, i.e., below
  • Vin 2 (or other target voltage).
  • Vin 2 is a preferable target voltage because it provides leeway to avoid breaking the conditions described with respect to Eq. 2 and Eq. 3 (described herein with respect to FIG. 9 ).
  • FIG. 15 shows an example process 1500 for operation of a converter 900 that transitions between a normal operation mode and a load dump operation mode.
  • a two level power provision cycle begins, in step 1502 , with the converter connecting an input terminal of the inductor 414 to the input voltage 402 and disconnecting the input terminal of the inductor 414 from GND 418 ( FIG. 5A ); and, if the converter 900 is transitioning from high input voltage operation back into normal operation, and the voltage across the flying capacitor 408 is less than the input voltage 402 , charging the flying capacitor 408 using an auxiliary current source 902 ( FIGS. 13A and 13B ).
  • the converter 900 then disconnects the input terminal of the inductor 414 from the input voltage 402 and connects the input terminal of the inductor 414 to GND 418 in step 1504 ( FIG. 5B ). If the input voltage 402 is below a normal operation threshold voltage, the converter 900 repeats the two level normal power provision cycle from step 1502 , otherwise the converter 900 enters high input voltage operation and transitions to a three level high input voltage power provision cycle beginning at step 1508 , in step 1506 .
  • the three level power provision cycle begins in step 1508 with disconnecting the top plate of the flying capacitor 408 from the input voltage 402 and connecting the bottom plate of the flying capacitor 408 and the input terminal to GND 418 ( FIG. 5D ); and if the voltage across the flying capacitor 408 is too low, charging the flying capacitor 408 using an auxiliary current source ( FIGS. 10, 11 and 14 ).
  • the input terminal of the inductor 414 is then disconnected from GND 418 and connected to the top plate of the flying capacitor 408 , and the bottom plate of the flying capacitor 408 remains connected to GND 418 , in step 1510 ( FIG. 5E ).
  • Pursuant to step 1512 if the converter 900 is transitioning from normal operation to high voltage operation and the voltage across the flying capacitor 408 is greater than
  • steps 1508 and 1510 are repeated to discharge the flying capacitor 408 ; otherwise, the three level power provision cycle continues at step 1514 ( FIGS. 5D and 5E as described in Section III).
  • step 1514 the input terminal of the inductor 414 is disconnected from the top plate of the flying capacitor 408 and connected to GND 418 ( FIG. 5D ); and if the voltage across the flying capacitor 408 is too low, the flying capacitor 408 is charged using an auxiliary current source ( FIGS. 10, 11 and 14 ).
  • Step 1514 is a return to the switch on/off configuration of step 1508 .
  • the input voltage 402 is connected to the top plate of the flying capacitor 408 and the bottom plate of the flying capacitor 408 is connected to the input terminal of the inductor 414 in step 1516 ( FIG. 5C ).
  • step 1518 if the input voltage 402 is above a high voltage operation threshold voltage, the converter 900 repeats the three level power provision cycle from step 1508 , otherwise the converter 900 enters normal operation and transitions to the two level power provision cycle beginning at step 1502 .
  • Example embodiments achieve one or more of at least the following advantages. However, some of these advantages may result from only some of the example embodiments.
  • the converter operates as a conventional converter, such as a two switch buck converter.
  • the converter has: a first phase, in which the flying capacitor charges while connected to the input voltage and an input terminal of the inductor; a second phase to meet the zero voltage condition, in which the input terminal of the inductor is connected to ground; and a third phase, in which the flying capacitor is connected between ground and the input terminal of the inductor, so that the flying capacitor discharges through the inductor.
  • This two-mode operation enables the converter to consist of transistors rated to handle voltages at normal (lower voltage) operation levels, rather than voltages at high voltage transient levels. Because lower voltage rated transistors can be smaller and have better (lower) figures of merit, the power converter can be smaller and more efficient.
  • the high side transistor can be prevented from having to block more than the input voltage minus
  • Vin 2 during startup This enables the high side transistor to be rated for a normal operation voltage—which, in some embodiments, is as low as the maximum input voltage during startup Vin minus
  • a converter with a two level mode and a multi-level mode (three or more levels) is useful in a non-automotive system, with a normal voltage operating regime and a high voltage transient operating regime.
  • a multi-mode converter has: a lower voltage mode of two or more levels; and a higher voltage mode of a greater number of levels. In some embodiments, a multi-level converter with more than three levels has more than one flying capacitor.
  • normal operation and load dump operation are defined by maximum voltages other than 20 volts and 40 volts, respectively.
  • Some embodiments include more flying capacitors.
  • a flying capacitor can dissipate more or less than one half (e.g., three quarters or one quarter) of the input voltage.
  • some hysteresis exists between the normal operation threshold and the high voltage operation threshold, such as before or after the input voltage: (a) rises above or falls below the normal operation threshold; and/or (b) rises above or falls below the high voltage operation threshold.
  • example embodiments include various approaches to transferring power in a DC-DC converter when the converter is specified to handle two largely separate voltage regimes, including a normal input voltage operation regime and a high voltage operation regime.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Dc-Dc Converters (AREA)

Abstract

In described examples, a DC-DC converter provides electrical power. In response to an input voltage falling below a high voltage operation threshold, the converter repeatedly performs a first normal (N) phase and a second N phase. The first N phase includes delivering power through an inductor from the input voltage. The second N phase includes coupling an input terminal of the inductor to a ground. In response to the input voltage rising above a normal operation threshold, the converter performs a first high voltage (HV) phase, then a second HV phase, then a third HV phase, then the second HV phase, and then repeats from the first HV phase. The first HV phase includes delivering power through the inductor from the input voltage and charging a flying capacitor. The second HV phase includes coupling the input terminal of the inductor to the ground. The third HV phase includes delivering power through the inductor by discharging the flying capacitor through the inductor.

Description

CROSS-REFERENCES TO RELATED APPLICATIONS
This application is related to co-pending and co-assigned U.S. patent application Ser. No. 15/859,039, filed on even date, and entitled, “MULTILEVEL CONVERTER WITH NODE VOLTAGE TRACKING AND CONTROL;” and to co-pending and co-assigned U.S. patent application Ser. No. 15/859,088, filed on even date, and entitled, “VOLTAGE CONTROL OF FLYING CAPACITOR IN ADAPTIVE MULTILEVEL CONVERTERS.”
BACKGROUND
This relates generally to DC-DC converters, and more particularly to DC-DC converters using a flying capacitor in a low voltage and high voltage operating environment.
FIG. 1A schematically shows an example of an automotive power delivery path in a normal operation mode 100. As shown in FIG. 1A, a 12 volt battery 102, an alternator and rectifier 104, and a DC-DC power converter 106 are connected in parallel to a bus 108, such that the alternator and rectifier 104 charges the battery 102. The converter 106 shapes the power signal delivered to the other devices 110 on the vehicle. The converter 106 will typically receive a power signal between 8 and 16 volts (generally, up to 20 volts) and convert it to, e.g., 3.3 volts or 5 volts.
FIG. 1B schematically shows an example of an automotive power delivery path in a load dump operation mode 112. Disconnection of the vehicle battery 102 from the alternator (and rectifier) 104 while the battery 102 is being charged is called a “load dump.” Vehicle battery 102 disconnection can be caused by various conditions, such as power cable corrosion, poor connections within the power circuit, or an intentional battery disconnect while the vehicle is running. When a terminal of the battery 102 is disconnected, inductive current from the alternator and rectifier 104 continues to be provided to the bus 108. Magnitude of current supplied by an alternator is controlled by the current in the field winding. Load dumps result in voltage surges that are typically brief (e.g., 40 ms to 400 ms), comprising inductive current through the bus 108 at significantly more than 8 to 16 volts; generally, up to 40 volts. The voltage surge is caused by the alternator's 104 regulator being unable to decrease the field current fast enough to prevent the current provided by the alternator 104 from causing the voltage on the bus 108 to significantly increase. Generally, the converter 106 comprises switches (typically transistors) that are rated to handle the maximum 40 volt signal that can be received during a load dump voltage surge.
FIG. 2 shows an example graph of voltage against time 200 for a voltage received by a converter 106 from an automotive battery 102. As shown in FIG. 2, while voltage of an automotive power signal 202 (pre-converter 106) mostly stays well under 20 volts 204, that voltage can—generally rarely, e.g., 0.1% of usage lifetime—spike as high as 40 volts 206. Generally, as further described with respect to FIG. 5E, lower-voltage-rated transistors are more efficient, can be switched faster, take up less device area, and can have better figures of merit (better figures of merit generally relating to lower impedances, lower impedances correlating with increased efficiency) than higher-voltage-rated transistors. This means that for 99.9% of their usage lifetime, 40 volt transistors in a converter 106 are over-rated for their purpose.
FIG. 3 schematically shows an example buck converter 300. Generally, a buck converter is a DC-DC power converter which steps down voltage and steps up current from the converter's input (supply) to its output (load). In the buck converter 300 as shown in FIG. 3, an input voltage Vin 302 is connected to the drain of a first transistor 304. The source of the first transistor 304 is connected to the drain of a second transistor 306 and a first terminal of an inductor 308. The source of the second transistor 306 is connected to ground GND 310. The gate of the first transistor 304 is biased by a control signal Q1 312, and the gate of the second transistor 306 is biased by a control signal Q2 314. A capacitor 316 and a resistor 318 are connected in parallel between a second terminal of the inductor 308 and GND 310. The voltage at the second terminal of the inductor 308 comprises an output voltage Vout 320 of the converter 300.
The first and second transistors 304, 306 are generally controlled such that a transistor turns on (is activated to become conductive) after the other turns off (to prevent a short from Vin 302 to GND 310). Accordingly, only one of the two transistors 304, 306 is on at a given time. Consequently, the first transistor 304 and the second transistor 306 will be required to withstand the full input voltage Vin 302: when the first transistor 304 is on, the second transistor 306 will have voltage Vin 302 between its drain and source, and when the second transistor 306 is on, the first transistor 304 will have voltage Vin 302 between its drain and source.
When the first transistor 304 is on, current flows from Vin 302 across the inductor 308. Current through the inductor 308 is described by
V = L dI dt ,
where V and I are voltage across and current through the inductor 308, respectively, and L is inductance of the inductor 308. During this period, the voltage across the inductor is V=Vin−Vout, because the first transistor 304 connects the inductor 308 to Vin 302. Because a buck converter steps voltage down across an inductor, Vin is greater than Vout. Therefore, V is positive, current increases, and energy is delivered across the inductor 308 when the first transistor 304 is on.
When the second transistor 306 is on, current flows from GND 310 across the inductor 308. During this period, the voltage across the inductor 308 is V=−Vout, because the second transistor 306 connects the inductor 308 to GND 310. Therefore, V is negative and current decreases, ramping down energy (V*I) delivered across the inductor 308 when the second transistor 306 is on.
The integral of voltage across the inductor 308 over time should generally equal (or converge to) zero to prevent current through the inductor 308 from rising without limit; this is the zero voltage condition. The duty cycles of the first and second transistors 304, 306 are generally selected to satisfy this condition. Specifying D as the duty cycle of the first transistor 304 and 1-D as the duty cycle of the second transistor 306, the zero voltage condition can be expressed as:
This simplifies to
D = Vout Vin
and Vout=D*Vin. Because power delivered by the input side equals power received by the output side (ignoring losses due to, for example, resistive elements), Vin*Iin=Vout*Iout, where Iin is the input current and Iout is the output current. This further shows that, when the zero voltage condition is satisfied, Iin=D*Iout.
SUMMARY
In described examples, a DC-DC converter provides electrical power. In response to an input voltage falling below a high voltage operation threshold, the converter repeatedly performs a first normal (N) phase and a second N phase. The first N phase includes delivering power through an inductor from the input voltage. The second N phase includes coupling an input terminal of the inductor to a ground. In response to the input voltage rising above a normal operation threshold, the converter performs a first high voltage (HV) phase, then a second HV phase, then a third HV phase, then the second HV phase, and then repeats from the first HV phase. The first HV phase includes delivering power through the inductor from the input voltage and charging a flying capacitor. The second HV phase includes coupling the input terminal of the inductor to the ground. The third HV phase includes delivering power through the inductor by discharging the flying capacitor through the inductor.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1A schematically shows an example of an automotive power delivery path in a normal operation mode.
FIG. 1B schematically shows an example of an automotive power delivery path in a load dump operation mode.
FIG. 2 shows an example graph of voltage against time for a voltage received by a DC-DC converter from an automotive battery.
FIG. 3 schematically shows an example buck converter.
FIG. 4 schematically shows an example DC-DC converter.
FIG. 5A schematically shows an example DC-DC converter in normal operation in a first of two switching levels.
FIG. 5B schematically shows an example DC-DC converter in normal operation in a second of two switching levels.
FIG. 5C schematically shows an example DC-DC converter in load dump operation in a first of three switching levels.
FIG. 5D schematically shows an example DC-DC converter in load dump operation in a second of three switching levels.
FIG. 5E schematically shows an example DC-DC converter in load dump operation in a third of three switching levels.
FIG. 6A shows an example timing diagram for a DC-DC converter in a normal operation two switching level mode.
FIG. 6B shows an example timing diagram for a DC-DC converter in a load dump operation three switching level mode.
FIG. 7 shows an example graph of voltage over time for a DC-DC converter.
FIG. 8 shows an example process for operating a DC-DC converter.
FIG. 9 schematically shows an example DC-DC converter, comprising a converter with an auxiliary current source IAUX with a controlled voltage for charging the flying capacitor.
FIG. 10 schematically shows an example circuit for initially charging the flying capacitor before commencement of switching by the converter.
FIG. 11 schematically shows an example circuit for initially charging the flying capacitor before commencement of switching by the converter.
FIG. 12 shows an example process for charging the flying capacitor during cold startup of the converter (e.g., during automobile ignition).
FIG. 13A schematically shows an example DC-DC converter transitioning from load dump operation to normal operation, in a first of two switching levels.
FIG. 13B schematically shows an example DC-DC converter transitioning from load dump operation to normal operation, in a second of two switching levels.
FIG. 14 shows an example graph of voltage versus time of a circuit for auxiliary charging of the flying capacitor when the flying capacitor's 408 voltage is too low during a multilevel converter operation mode.
FIG. 15 shows an example process for operation of a converter that transitions between a normal operation mode and a load dump operation mode.
DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS
Example embodiments include approaches to charging a flying capacitor during multi-level DC-DC converter startup to enable use of a low voltage high side transistor. Also, example embodiments include approaches to adjusting and maintaining voltage of a flying capacitor in a DC-DC converter during load dump operation, and during transitions between normal operation and load dump operation. Further, example embodiments include approaches to control startup and provision of power using a DC-DC converter that is specified to, at different times, operate with low voltage and high voltage, but with transistors rated for the low voltage instead of the high voltage. Moreover, example embodiments include methods, devices and systems for operation of a DC-DC converter in a power transmission environment that is subject to nominal input voltages and transient high input voltages.
Also, example embodiments include approaches to efficiently deliver power through a DC-DC converter, such that a relatively simple control scheme can be used when input voltage is normal, and a multi-level control scheme can be used to prevent converter transistors from receiving more than normal input voltage when input voltage substantially increases (e.g., doubles or more).
Multiple related approaches, which can be combined in potentially synergistic ways, are described hereinbelow in Sections I, II and III, whose titles are not limiting. Section I relates to a DC-DC converter with both: a normal voltage mode having a relatively simple switching operation; and a load dump (high voltage) operation mode having a multi-level switching operation, which enables use of low voltage switching transistors. Section II relates to voltage tracking and control to charge a flying capacitor of a multi-level DC-DC converter during startup (before the converter beginning regulation), which enables use of low voltage high side transistors. Section III relates to adjusting and maintaining flying capacitor voltage during load dump operation, and during transitions between normal operation and load dump operation.
Some example parameters are set forth herein to illustrate the relations between these and other parameters. However, these values are merely illustrative, and are modifiable by scaling of further device generations, and are further modifiable for adaptation to different materials or architectures if used.
Section I. Simple Switching Normal Operation and Multi-Level Switching Load Dump Operation Converter with Flying Capacitor
Embodiments described herein enable a DC-DC converter that ordinarily operates at a nominal voltage level, but experiences voltage surges (high-voltage transients), to address those voltage surges using a multi-level control scheme (e.g., three levels) and a flying capacitor (a capacitor used as a charge pump during certain phases of operation) to limit the voltage across individual devices comprising the converter during a voltage surge to the nominal voltage level. The converter therefore avoids using transistors rated for the maximum voltage that may be received during a rare power surge, and instead uses transistors rated for the maximum voltage that may be received during normal operation.
As further described with respect to examples in FIGS. 4 and 5E, the converter receives an input voltage Vin, which during normal operation remains at or below a nominal level (e.g., Vin≤20 volts). During high voltage transients (e.g., input voltage Vin>20 volts), the flying capacitor implements a shunt block to reduce maximum voltage across transistors to
Vin 2 .
(The flying capacitor can also reduce the maximum voltage across transistors to another target voltage that prevents transistors from blocking a voltage in excess of their breakdown voltage.) When the converter is in a high voltage transient state, the flying capacitor is connected to the power transfer path and is used to carry a portion (e.g., half) of the transient input voltage so that other devices in the converter are also limited to carrying a portion (e.g., half) of the surge-level input voltage. Preferably, during ordinary operation, the converter operates using a simplified (e.g., two level) control scheme and the flying capacitor is connected to ground (not operatively connected to the power transfer path), so that the devices in the converter carry the nominal-level input voltage.
FIG. 4 schematically shows an example DC-DC converter 400. Operated as described with respect to, e.g., FIG. 5A through FIG. 8, the converter 400 enables efficient response to high voltage transients, while enabling use of switches (transistors) that are rated for maximum voltages of normal operation, rather than maximum voltages of load dump (high voltage transient) operation.
As shown in FIG. 4, the converter 400 comprises an input voltage Vin 402 connected to the drain of a first transistor Q A 404. (Vin 402 is referred to herein as the input voltage; Vin 402 can also be viewed as a node configured to receive the input voltage.) The source of Q A 404 is connected to the drain of a second transistor Q B 406 and to the top plate of a flying capacitor 408. The source of Q B 406 is connected to the drain of a third transistor Q C 410, the drain of a fourth transistor Q L 412, and a first (input) terminal of an inductor 414. The source of Q C 410 is connected to the drain of a fifth transistor Q D 416 and the bottom plate of the flying capacitor 408. The source of Q D 416 is connected to the source of Q L 412 and to a ground GND 418. (GND 418 is referred to herein as the ground and as the ground voltage; GND 418 can also be viewed as a node configured to connected to ground.) A second (output) terminal of the inductor 414 is connected to an impedance 420 (here, a capacitor and a resistor in parallel). The impedance 420 is also connected to GND 418. The impedance (capacitor) 420 with the inductor 414 form a low pass filter to extract the DC value of the switching waveform, thereby completing the voltage down-conversion of Vin to Vout. Thus, the voltage at the second (output) terminal of the inductor 414, and across impedance 420, is an output voltage Vout 422 of the converter 400. The gates of Q A 404, Q B 406, Q C 410, Q L 412 and Q D 416 are respectively biased by control signals 404′, 406′, 410′, 412′ and 416′.
Preferably, transition from normal operation to load dump operation, or vice versa, is automatically performed by a control circuitry 424 by changing the timings of control signals 404′, 406′, 410′, 412′ and 416′ provided by the control circuitry 424 to, respectively, Q A 404, Q B 406, Q C 410, Q L 412 and Q D 416. Control circuitry 424 preferably automatically detects when the input voltage Vin 402 exceeds a threshold for transition from normal operation to load dump operation, and when Vin 402 falls below a threshold for transition from load dump operation to normal operation.
As further described hereinbelow, FIGS. 5A and 5B show transistor activation patterns and current paths using the converter 400 to implement a normal operation mode with two switching levels (two phases). In the first phase, Vin 402 (and not GND 418) is connected to the input-side terminal of the inductor 414. In the second phase, GND 418 (and not Vin 402) is connected to the input-side terminal of the inductor 414. The two phases are alternated (1, 2, 1, 2, etc.). The converter's 400 normal operation mode thus mimics the behavior of the buck converter 300 shown in FIG. 3.
As further described hereinbelow, FIGS. 5C, 5D and 5E show transistor activation patterns and current paths using the converter 400 to implement a load dump operation mode with three switching levels (three phases). In the first phase, Vin 402 is connected through the flying capacitor 408 to the input-side terminal of the inductor 414 to charge the flying capacitor 408 while delivering power through the inductor 414. In the second phase, the flying capacitor 408 is in open loop (unless the voltage across the flying capacitor is too low, as further described with respect to FIG. 14), and the input-side terminal of the inductor 414 is connected to GND 418 instead of Vin 402. This results in a negative voltage across the inductor, which enables satisfaction of the zero voltage condition, which is further described with respect to FIG. 5E. In the third phase, the top plate of the flying capacitor 408 is connected to the input-side terminal of the inductor 414 to discharge the flying capacitor 408, and thereby deliver power, through the inductor 414. The phases repeat in a rising and falling pattern (1, 2, 3, 2, 1, 2, 3, 2, etc.).
Preferably, during three level load dump operation, at least one of Q C 410 and Q D 416 is on, so that a node SW 426 at the input terminal of the inductor 414 is clamped to
Vin 2
in case of negative current through the inductor (current from Vout 422 to SW 426).
Q L 412 is used in addition to Q C 410 and Q D 416 to pull SW 426 more strongly (better connect) to ground GND 418 during the second phase of three level load dump operation (Q L 412 is coupled between SW 426 and GND 418 in parallel with Q C 410 and QD 416). Use of Q L 412 thus enables use of transistors for Q C 410 and Q D 416 that use less device area.
For DC-DC power converters, multiple mode design of a two-level normal operation mode and a multi-level load dump operation mode can be applied to a variety of converter types, such as buck, boost, buck-boost, boost-buck and full bridge, including both isolated and non-isolated DC-DC converters.
FIG. 5A schematically shows an example of the DC-DC converter 400 (FIG. 4) in normal operation in a first of two switching levels 500. As shown in FIG. 5A, Q A 404, Q B 406 and Q D 416 are on, and Q C 410 and Q L 412 are off. (Transistors from FIG. 4 that are off are present, but not shown in FIGS. 5A, 5B, 5C, 5D and 5E; current paths are indicated by a dotted line, with an arrow showing the direction of current flow.) Vin 402 is connected to the inductor 414 so that current flows from Vin 402, through the inductor 414 and through the impedance 420. Vin 402 is also connected to the top plate of the flying capacitor 408, and the bottom plate of the flying capacitor 408 is connected to GND 418. In this state, the converter 400 behaves like a buck converter 300 when the first transistor 304 is on, as described with respect to FIG. 3.
FIG. 5B schematically shows an example of the DC-DC converter 400 in normal operation in a second of two switching levels 502. As shown in FIG. 5B, Q A 404, Q L 412 and Q D 416 are on, and Q B 406 and Q C 410 are off. The inductor 414 is connected to GND 418 through Q L 412, so that inductive current flows from GND 418, across the inductor 414, and through the impedance 420. Vin 402 is connected to the top plate of the flying capacitor 408, and the bottom plate of the flying capacitor 408 is connected to GND 418. In this state, the converter 400 behaves like a buck converter 300 when the second transistor 306 is on, as described with respect to FIG. 3.
Preferably, in normal operation, the converter 400 switches between the first and second switching levels described in FIGS. 5A and 5B in a repeating 1=>2=>1=>2 pattern which continues indefinitely. This means that in each cycle (1=>2), the converter 400 will go through one switching level in which the voltage across the inductor 414 is Vin−Vout (i.e., FIG. 5A), and one switching level in which the voltage across the inductor 414 is −Vout (i.e., FIG. 5B). Consequently, the switching duty cycle for the first switching level has the same solution as for the buck converter 300:
D = Vout Vin ,
where D is the duty cycle of the first switching level (such as the duty cycle described herein for the first transistor 304 of the buck converter 300). The second switching level will therefore have a duty cycle of
1 - Vout Vin .
FIG. 5C schematically shows an example of the DC-DC converter 400 in load dump operation in a first of three switching levels 504 (a flying capacitor 408 charging phase). Usually, maximum input voltage in load dump operation is approximately double the maximum input voltage in normal operation (described hereinabove with respect to FIG. 1B).
As shown in FIG. 5C, Q A 404 and Q C 410 are on, and Q B 406, Q L 412 and Q D 416 are off. GND 418 is disconnected on the input side of the converter 400. Vin 402 is connected to the top plate of the flying capacitor 408, and the bottom plate of the flying capacitor 408 is connected through Q C 410 to the inductor 414. Current therefore flows from Vin 402, through the flying capacitor 408, and from there through the inductor 414 and the impedance 420.
In this state, the flying capacitor 408 is charged by the input voltage (Vin 402) to
Vin 2 + Δ .
Preferably, Δ is selected (and is small) so that, in the third load dump switching level (FIG. 5E), the flying capacitor 408 can discharge to provide current through the inductor 414.
Voltage across the flying capacitor 408 during normal operation is Vin, and voltage across the flying capacitor 408 during load dump operation is approximately
Vin 2
(“approximately” due to charging and discharging of the flying capacitor 408 during load dump operation). Voltage of the flying capacitor 408 transitions from Vin to
Vin 2
during entry of the converter 400 from normal operation mode to load dump operation mode, which is further described hereinbelow (e.g., with respect to FIGS. 5D, 5E and 15). Voltage of the flying capacitor 408 transitions from
Vin 2
back to Vin during exit of the converter 400 from load dump operation mode back into normal operation mode, which is further described hereinbelow (e.g., with respect to FIGS. 5E, 13A, 13B, and 15). During load dump operation, voltage of the flying capacitor 408 is maintained at
Vin 2
by the flying capacitor 408 charging phase (FIG. 5C) and discharging phase (FIG. 5E) of the three level switching mode, and by an auxiliary charging circuit (FIG. 14).
In FIG. 5C, the voltage on the input side of the inductor 414 is Vin minus the voltage across the flying capacitor 408, which is approximately
Vin - Vin 2 = Vin 2 .
Therefore, the voltage across the inductor 414 in this state is
Vin 2 - Vout .
Because the voltage across the inductor 414 is positive, current increases and power (I*V) delivered across the inductor 414 increases.
The capacitance of the flying capacitor 408 is selected for a voltage of
Vin 2
to exist across the flying capacitor 408 during three level (load dump) operation.
Vin 2
is used so that transistors in the converter 400 can be rated for 20 volts (i.e., normal operation voltage levels), and to limit size and cost of the flying capacitor 408 (higher-rated capacitors are generally larger and more expensive to produce). Other capacitances may be selected, and other shunt block configurations may be used, such that the flying capacitor 408 will carry a higher or lower fraction of the input voltage.
FIG. 5D schematically shows an example of the DC-DC converter 400 in load dump operation in a second of three switching levels 506 (an inductor 414 input terminal grounding phase). As shown in FIG. 5D, Q C 410, Q L 412 and Q D 416 are on, and Q A 404 and Q B 406 are off. Vin 402 is disconnected, and the flying capacitor 408 “floats”—the flying capacitor's 408 top plate is not connected to Vin 402 or to the inductor 414, and therefore it neither charges nor discharges. GND 418 is connected to the inductor 414, so that inductive current flows from GND 418 across the inductor 414 and through the impedance 420. Here, the voltage on the input side of the inductor 414 is zero, and the voltage across the inductor 414 equals −Vout. Because voltage across the inductor 414 is negative, current decreases and power (I*V) delivered across the inductor 414 decreases.
FIG. 5E schematically shows an example of the DC-DC converter 400 in load dump operation in a third of three switching levels 508 (a flying capacitor 408 discharging phase). As shown in FIG. 5E, Q B 406 and Q D 416 are on, and Q A 404, Q C 410 and Q L 412 are off. Vin 402 is open loop from the rest of the circuit. GND 418 is connected to the bottom plate of the flying capacitor 408, and the top plate of the flying capacitor 408 is connected to the inductor 414. The capacitor therefore discharges, via Q B 406, through the inductor 414 and the impedance 420. Inductive current, and current from the flying capacitor 408 discharging, flow through the inductor 414. Here, the voltage on the input side of the inductor 414 is the voltage across the flying capacitor, i.e., approximately
Vin 2 .
The voltage across the inductor 414 in this state is therefore
Vin 2 - Vout .
Because voltage across the inductor 414 is positive, current increases and power (I*V) delivered across the inductor 414 increases.
Preferably, in load dump operation, the converter 400 switches between the first, second and third switching levels described in FIGS. 5C, 5D and 5E in a 1=>2=>3=>2=>1=>2=>3=>2 pattern, repeated indefinitely during load dump operation. Consequently, in each cycle (1=>2=>3=>2), the converter 400 will go through two switching levels in which the voltage across the inductor 414 is
Vin 2 - Vout ,
and two switching levels in which the voltage across the inductor 414 is −Vout. This enables the zero voltage condition to be satisfied given the correct duty cycles for the different switching levels, as described hereinbelow.
Charge time for the flying capacitor 408 equals discharge time for the flying capacitor 408 because charge current equals discharge current (charge energy equals discharge energy). This means that the time spent in the first switching level will equal the time spent in the third switching level. If D is used to describe the duty cycle of the first and third switching levels together, then each of the first and third switching levels will have a duty cycle of
D 2 .
Therefore, to satisfy the zero voltage condition:
D * ( V in 2 - Vout ) + ( 1 - D ) ( - Vout ) = 0 Eq . 1
Solving Eq. 1 gives
D = 2 * Vout Vin ,
so each of the first and third switching levels will have a duty cycle of
Vout Vin ,
and the second switching level will have a duty cycle of
1 - 2 * Vout Vin .
Entry of the converter 400 from the normal operation two level switching scheme into the load dump operation three level switching scheme is preferably accomplished by continuing to provide power through the inductor 414 while switching between the second and third switching levels of the three level switching mode (in a 2=>3=>2=>3 pattern). Switching between the flying capacitor 408 being in open loop (i.e., second switching level), and the flying capacitor 408 discharging (i.e., third switching level), gradually discharges the flying capacitor 408 from Vin, which is the voltage across the flying capacitor 408 during normal operation, to
Vin 2 ,
which is the voltage across the flying capacitor 408 during load dump operation. Alternating between the second and third switching levels enables maintaining the zero voltage condition during the transition, because voltage across the inductor 414 will vary between
Vin 2 - Vout ,
and −Vout. Entry of the converter 400 from normal operation into load dump operation is further described with respect to FIGS. 5D and 5E in Section III.
Exit of the converter 400 from the three level load dump operation switching scheme back to the two level normal operation switching scheme is preferably accomplished by continuing to provide power through the inductor 414, and using an auxiliary circuit (FIGS. 13A and 13B) to charge the flying capacitor 408 from
Vin 2 ,
which is the voltage across the flying capacitor 408 during load dump operation, to Vin, which is the voltage across the flying capacitor 408 during normal operation. This exit is preferably not done by switching between the third (discharging) and second (grounding) switching levels, because the input terminal of the inductor 414 would potentially have insufficient voltage to maintain the zero voltage condition and continue to transfer power through the inductor 414 during the transition. Exit of the converter 400 from load dump operation back into normal operation is further described with respect to FIGS. 13A and 13B.
A figure of merit (FOM) is a measure of the performance of a device. Because the converter 400 uses the same transistors in normal operation and load dump operation, and limits the voltage across those transistors to normal operation levels during both normal and load dump operation modes, the multi-level converter 400 is able to use transistors rated for the relatively low voltages of normal operation. Because lower-voltage-rated transistors generally have better FOMs than higher-voltage-rated transistors, this enables the converter 400 to use transistors with significantly better FOMs. For example, lower voltage rated transistors can have some or all of lower QG (gate charge), RDS (drain-source on resistance), Qoss (amount of charge to charge drain-source capacitance), and RSP (RDS*total FET layout area, such as 40% as high in a 20 volt device as in a 40 volt device). Therefore, because the converter 400 can use transistors rated for voltages of normal operation, the converter 400 will generally be significantly more efficient—it will have lower conduction and switching losses—than a converter using transistors rated for voltages of load dump operation.
FIG. 6A shows an example timing diagram 600 for the DC-DC converter 400 in a normal operation two switching level mode. During normal operation, such as when voltage is between 8 and 16 volts (generally, under 20 volts), the converter 400 is preferably controlled using a two level switching scheme during which the flying capacitor 408 is not involved in providing current to the inductor 414.
FIGS. 6A and 6B show signal timings, corresponding to control signals 404′, 406′, 410′, 412′ and 416′. FIGS. 6A and 6B are described with respect to activation states of respective corresponding transistors Q A 404, Q B 406, Q C 410, Q L 412 and Q D 416.
As shown in FIG. 6A, after converter 400 startup (such as during an automobile turn-on process), Q A 404 and Q D 416 are always on and Q C 410 is always off. From time T0 to time T1, Q L 412 is on and Q B 406 is off (FIG. 5B), so that the inductor 414 is connected to GND 418, similarly to the second transistor 306 on state of the converter 300 of FIG. 3. From time T1 to time T2, Q B 406 and Q L 412 are off, avoiding a short from Vin to GND 418, as described with respect to FIG. 3. From time T2 to time T3, Q B 406 is on and Q L 412 is off (FIG. 5A), so that the inductor 414 is connected to Vin 402, similarly to the first transistor 304 on state of the converter 300 of FIG. 3. From time T3 to time T4, Q B 406 and Q L 412 are off. After T4, the converter 400 returns to the same point in the cycle as described with respect to T0 to time T1, i.e., the two level switching cycle repeats from time T0.
FIG. 6B shows an example timing diagram 602 for the DC-DC converter 400 in a load dump operation three switching level mode. During load dump operation, such as when voltage is between 20 and 40 volts, the converter 400 is preferably controlled using a three level switching scheme.
As shown in FIG. 6B, between times T0 and T1, the converter 400 is in the second of the three switching levels. Q C 410, Q L 412 and Q D 416 are on, and Q A 404 and Q B 406 are off, so that the top plate of the flying capacitor 408 is disconnected, and inductive current flows from the input-side GND 418 through the inductor 414, as described with respect to FIG. 5D.
Between times T1 and T2, the converter 400 is in a “dead” period used to avoid shorting Vin 402 to GND 418 (as described with respect to FIG. 3). Q C 410 remains on (maintaining clamping of SW 426 to
Vin 2 ,
as described with respect to FIG. 4) and Q A 404, Q B 406, Q L 412 and Q D 416 are off, so that no path exists from Vin 402 or GND 418 for current to flow through the inductor 414.
Between times T2 and T3, the converter 400 is in the first of the three switching levels. Q A 404 and Q C 410 are on, and Q B 406, Q L 412 and Q D 416 are off, so that current flows from Vin 402, through the flying capacitor 408 (charging the flying capacitor 408), and thence through the inductor 414, as described with respect to FIG. 5C.
Between times T3 and T4, the converter 400 is in a dead period. Between times T4 and T5, the converter 400 is again in the second of the three switching levels. Between times T5 and T6, the converter 400 is in a dead period.
Between times T6 and T7, the converter 400 is in the third of the three switching levels. Q B 406 and Q D 416 are on, and Q A 404, Q C 410 and Q L 412 are off, so that current flows from GND 418, through the flying capacitor 408, and thence through the inductor 414. Current during this period includes discharge from the flying capacitor 408, as described with respect to FIG. 5E.
Between times T7 and T8, the converter 400 is in a dead period. After T8, the converter 400 returns to the same point in the cycle as described with respect to T0 to T1, i.e., the three level switching cycle repeats from time T0.
FIG. 7 shows an example graph of voltage over time 700 for the DC-DC converter 400. Between times T0 and T1, the converter 400 is in normal operation, in which input voltage Vin 402 is under a voltage limit for normal operation, e.g., 20 volts. At time T1, Vin 402 exceeds the voltage limit for normal operation (i.e., rises above a normal operation threshold). Between times T1 and T2, Vin 402 continues to rise and the system prepares for load dump operation (i.e., high voltage operation), so the converter 400 transitions from normal operation to load dump operation by providing power through the inductor 414 while discharging the flying capacitor 408 from Vin to
Vin 2
(generally, 20 volts or less, i.e., within the normal operation input voltage range), as described with respect to FIGS. 5D, 5E and 15 (described hereinbelow in Section III). The converter 400 enters load dump operation when the voltage across the flying capacitor 408 equals
Vin 2 .
Between times T2 and T3, the converter 400 is in load dump operation, as described with respect to FIGS. 5C, 5D, 5E and 6B, in which Vin 402 is up to twice the normal operation voltage limit. For example, if the normal operation threshold is 20 volts, then Vin 402 can reach 40 volts during load dump operation. At time T3, input voltage falls beneath a threshold for return to normal operation (i.e., falls below a high voltage operation threshold). Between times T3 and T4, the flying capacitor 408 is charged to Vin as described with respect to FIGS. 5E, 13A, 13B, and 15. After time T4, the converter 400 remains in normal operation as described with respect to FIGS. 5A and 5B.
FIG. 8 shows an example process for operating a DC-DC converter 800. As shown in FIG. 8, a two level power provision cycle begins with the converter connecting an input terminal of the inductor to the input voltage and disconnecting the input terminal of the inductor from ground in step 802 (FIG. 5A). The converter then disconnects the input terminal of the inductor from the input voltage and connects the input terminal of the inductor to ground in step 804 (FIG. 5B). If the input voltage is below a normal operation threshold voltage, the converter repeats the two level normal power provision cycle from step 802, otherwise the converter enters high input voltage operation and transitions to a three level high input voltage power provision cycle beginning at step 808, in step 806 (FIGS. 5D and 5E as described in Section III). The three level power provision cycle begins with connecting the input voltage to the top plate of a flying capacitor and connecting the bottom plate of the flying capacitor to the input terminal of the inductor in step 808 (FIG. 5C). The top plate of the flying capacitor is then disconnected from the input voltage, and the bottom plate of the flying capacitor and the input terminal of the inductor are connected to ground in step 810 (FIG. 5D). The input terminal of the inductor is then disconnected from ground and connected to the top plate of the flying capacitor, and the bottom plate of the flying capacitor remains connected to ground, in step 812 (FIG. 5E). The input terminal of the inductor is then disconnected from the top plate of the flying capacitor and connected to ground in step 814 (FIG. 5D). (Step 814 is a return to the switch on/off configuration of step 810.) If the input voltage is above a high voltage operation threshold voltage, the converter repeats the three level power provision cycle from step 808, otherwise the converter enters normal operation and transitions to the two level power provision cycle beginning at step 802, in step 816 (FIGS. 13A and 13B).
Section II. Node Voltage Tracking and Control for Multi-Level Converters
FIG. 9 schematically shows an example DC-DC converter 900, comprising a converter 400 with an auxiliary current source IAUX 902 with a controlled current for charging the flying capacitor 408. The converter 900 is used as an example of multi-level converters. For DC-DC converters, an auxiliary current source (such as described with respect to FIGS. 9, 10 and 11) can be applied to charging of a flying capacitor in a variety of multi-level converter configurations and types, such as buck, boost, buck-boost, boost-buck and full bridge, including both isolated and non-isolated DC-DC converters.
As shown in FIG. 9, IAUX 902 directs current flow from Vin 402 to the top plate of the flying capacitor 408. FIGS. 10 and 11 show examples of circuits that can be used as the auxiliary current source IAUX 902 (accordingly, either the circuit of FIG. 10 or the circuit of FIG. 11 can be used as the auxiliary current source IAUX 902).
If the flying capacitor 408 remains uncharged during converter startup until the converter 900 commences switching (begins power regulation), QA 404 (the high side transistor) may be required to block a transient high Vin 402 (e.g., 40 V). Accordingly, Q A 404 may be required to be rated for the maximum transient high voltage reachable by Vin 402 during startup, sacrificing efficiency and device area.
By charging the flying capacitor 408 as further described hereinbelow (e.g., with respect to FIGS. 10 and 11), voltage can be distributed so that, when the converter 900 is not regulating, the input voltage Vin 402 equals the voltage of the flying capacitor 408 (VCAP) plus the drain-source voltage (VQA) of the high side transistor Q A 404. Accordingly, by charging the flying capacitor 408 during system startup, Q A 404 will not have to block Vin 402, and is instead enabled to block Vin−VCAP, which can be limited to less than the breakdown voltage of Q A 404. VCAP is preferably less than the breakdown voltage (BVDSS) of the transistors (switches) in the converter 900, but also high enough such that remaining voltage to be blocked by switches is less than BVDSS. VCAP preferably charges such that it equals the lesser of Vin 402 and an upper limit voltage. The upper limit on VCAP is chosen, so that transistors will not be required to block their breakdown voltage (or more) when they are connected in parallel with the flying capacitor 408. For example, Q B 406 will generally see VCAP. The bottom plate of the flying capacitor 408 should be coupled to GND 418 during startup. Voltage conditions for the flying capacitor 408 and QA 404 (the high side transistor) is therefore described as follows:
Vin=V CAP +V QA  Eq. 2:
Vin−BV DSS <V CAP <BV DSS  Eq. 3:
Preferably, the upper limit of VCAP, and the breakdown voltage of Q A 404, equal one half of the maximum possible Vin 402. For example, if Vin 402 can reach 40 volts during a load dump event (or other high voltage transient), then the upper limit of VCAP and the breakdown voltage of Q A 404 are preferably 20 volts. (A safety factor can be added to the breakdown voltage to compensate for fluctuations in VCAP; for example, the breakdown voltage of Q A 404 can be 21 volts.)
FIG. 10 schematically shows an example circuit 1000 for initially charging the flying capacitor 408 before commencement of switching by the converter 400. In embodiments as shown in FIG. 10, an NMOS transistor 1002 (which functions as a source following current source) has a source connected to the input voltage Vin 402, a drain connected to the top plate of the flying capacitor 408, and a gate biased by Vin 402, clamped to a rated bias voltage of the NMOS transistor 1002 (e.g., 20 volts) by a voltage clamp 1004. For example, the NMOS transistor 1002 can be implemented as QA 404 (FIG. 4).
The voltage clamp 1004 preferably comprises: NMOS transistor MN3 1006, with source connected to GND 418 and drain connected to resistor R9 1008 (R9 1008 is also connected to GND 418) and source of NMOS transistor MN1 1010; gate and drain of MN1 1010 connected to source of NMOS transistor MN0 1012; gate and drain of MN0 1012 connected to a Zener diode stack 1014, comprising (in anode to cathode direction) Zener diodes DZ3 1016, DZ2 1018 and DZ1 1020 connected in series; the cathode of DZ1 1020 connected to a node VCS 1022 (NMOS transistor 1002 bias voltage).
The bottom plate of the flying capacitor 408 is connected to the drain of a ground switch 1024. The source of the ground switch 1024 is connected to GND 418. For example, the ground switch 1024 can be implemented as QD 416 (FIG. 4).
The gate of the ground switch 1024 is connected to the gate of MN3 1006, the drain of an NMOS transistor MN5 1026, and the source of an NMOS transistor MN4 1028. The source of MN5 1026 is connected to GND 418, and the gate of MN5 1026 is connected to a MODE_OUT 1030 signal.
The gate of MN4 1028 is connected to the drain of MN4 1028 and to the cathode of a Zener diode DZ0 1032, the anode of which is connected to GND 418. The drain of MN4 1028 is also connected to a resistor R3 1034, which in turn is connected to Vin 402.
V CS 1022 is connected to: a resistor R1 1036, which in turn is connected to Vin 402; a resistor R13 1038; the source of PMOS transistor MP0 1040; the source of PMOS transistor MP1 1042; and the gate of the NMOS transistor 1002 (thus providing the clamped voltage from the voltage clamp 1004, as described hereinabove).
The drain of MP0 1040 is connected to the top plate of the flying capacitor 408 and to the drain of the NMOS transistor 1002. The gate of MP0 1040 is connected to R13 1038 and to the drain of NMOS transistor MN8 1044. The source of MN8 1044 is connected to GND 418. The gate of MN8 1044 is connected to MODE_OUT 1030.
The drain of MP1 is connected to Vin 402. The gate of MP1 1042 is connected to: resistor R5 1046, which in turn is connected to Vin 402; and to the drain of NMOS transistor MN10 1048. The source of MN10 1048 is connected to GND 418. The gate of MN10 1048 is connected to a Fast_Charge 1050 signal.
Preferably, during startup, the converter 900 will first connect the bottom plate of the flying capacitor 408 to GND 418 by turning on the ground switch 1024 (e.g., Q D 416 or part of Q D 416; in some embodiments, transistors in a converter 900 can be relatively large transistors divided into multiple segments). Then, IAUX 902 is activated by turning on the NMOS transistor 1002 (e.g., Q A 404 or part of QA 404), and the flying capacitor 408 is charged. The voltage clamp 1004 and ground switch 1006 should be started (charged) early enough that they are ready to perform their respective functions when needed.
The voltage delivered by the NMOS transistor 1002 to the node to which the top plate of the flying capacitor 408 is connected will be the gate voltage of the NMOS transistor 1002 (the voltage delivered by the voltage clamp 1004) minus the threshold voltage (VTH, typically small) of the NMOS transistor 1002. The voltage delivered by the voltage clamp 1004 is preferably one half of the maximum input voltage (load operation voltage) plus the threshold voltage of the NMOS transistor 1002
( Vin_max 2 + V TH ) .
For example, if Vin max equals 40 volts, then the voltage delivered by the voltage clamp 1004 is preferably about 20 volts.
While Vin 402 is ramping during startup, the voltage delivered to the NMOS transistor 1002 will also ramp (up to 20 volts), as will the voltage of the flying capacitor 408. Voltage of the flying capacitor 408 will increase as I=C(dV/dt), where I is the current delivered from the NMOS transistor 1002 to the top plate of the flying capacitor 408, V is the voltage across the flying capacitor, and C is the capacitance of the flying capacitor 408.
Preferably, for a converter 900 as shown in FIG. 9, the flying capacitor 408 is charged Vin max so that VCAP equals the lesser of Vin 402 and
Vin_max 2 ,
which will generally meet the conditions listed in Eq. 2 and Eq. 3 hereinabove. If the voltage across the flying capacitor 408 is too high, QB 406 (which sees VCAP) will break down.
R3 1034, MN4 1028 and DZ0 1032 turn on the voltage clamp 1004 during startup, when the initial charging circuit 1000 is otherwise largely unpowered.
MODE_OUT 1030 preferably goes high during load dump operation mode (three switching level operation) of the converter (400, 900) to protect the NMOS transistor 1002 (e.g., QA 404). MN3 1006 enables the voltage clamp 1004 to float when the converter (400, 900) is in load dump operation mode. MN8 1044, MP0 1040 and R13 1038 shut off the precharge circuit if the converter (400, 900) is in load dump operation mode.
Fast_Charge 1050 goes high during load dump operation mode (three switching level operation) if the voltage of the flying capacitor 408 falls below
Vin 2 .
Maintaining the voltage of the flying capacitor 408 at
Vin 2
during load dump operation is further described hereinbelow with respect to FIGS. 14 and 15.
FIG. 11 schematically shows an example circuit 1100 for initially charging the flying capacitor 408 before commencement of switching by the converter 400. As shown in FIG. 11, a level shifting buffer 1102 is connected to be powered by Vin 402 and a Voltage Regulator 1104 (regulating the output voltage of the level shifting buffer 1102 and providing a ground). The Voltage Regulator 1104 is powered by Vin 402, and is connected to GND 418. An input of the level shifting buffer 1102 is connected to an output of a comparator 1108, and an output of the level shifting buffer 1102 is connected to bias the gate of an output PMOS transistor 1106. The source of the output PMOS 1106 is connected to Vin 402, and the drain of the output PMOS 1106 is connected to a node V CAP 1110, which is also connected to the top plate of the flying capacitor 408 and to a resistor-divider network 1112. The resistor-divider network 1112 is connected to GND 418 and to an input of the comparator 1108.
More particularly, the connection between the resistor-divider network 1112 and the comparator 1108 is configured such that the voltage at VCAP 1110 (which indicates the voltage across the flying capacitor 408) can be compared, via a resistor R2 of network 1112, against a voltage reference V REF 1114. Accordingly, a node 1116 between resistors R1 and R2 of network 1112, the node 1116 corresponding to the resistor-divided V CAP 1110, is connected as an input to the comparator 1108 for comparison against V REF 1114. V REF 1114 is connected between another input of the comparator 1108 and GND 418. V REF 1114 is preferably a bandgap reference voltage. The comparator 1108 is also connected to GND 418, and powered by a connection to the Voltage Regulator 1104.
The bottom plate of the flying capacitor 408 is connected to the drain of an output NMOS transistor 1118. The source of the output NMOS 1118 is connected to GND 418, and the gate of the output NMOS 1118 is connected to an output of buffer 1120. The buffer 1120 is connected to drive the gate of the output NMOS 1118 high to turn on the output NMOS 1118, thereby connecting the bottom plate of the flying capacitor 408 to GND 418. The buffer 1120 is powered by a connection to the Voltage Regulator 1104.
Current is delivered from Vin 402, via the output PMOS 1106, to charge the flying capacitor 408. The sizes (physical device areas) of the output PMOS 1106 and the output NMOS 1118 determine the magnitude of the current that is received by and charges the top plate of the flying capacitor 408, and thus the rate at which the voltage across the flying capacitor 408 increases. The flying capacitor 408 is charged up to the input voltage Vin 402, until the voltage across the flying capacitor 408 reaches a selected maximum value. The resistor values of the resistor-divider network 1112 are selected so that when the voltage across the flying capacitor Vin max 408 reaches the selected maximum value (e.g.,
Vin_max 2
as indicated by the voltage at node V CAP 1110, the output of the comparator 1108 changes state, causing the output PMOS 1106 to be turned off. This ends charging of the flying capacitor 408 by the circuit 1100.
Charging of the flying capacitor 408 by the circuit 1100 will also be ended when the voltage of the capacitor 408 equals Vin 402. This can be accomplished by turning off the output PMOS 1106 and the output NMOS 1118 when this condition is reached.
FIG. 12 shows an example process for charging the flying capacitor 408 during cold startup of the converter 900 (e.g., during automobile ignition). During startup of the converter 900, and before the converter commencing voltage regulation, the bottom plate of the flying capacitor 408 is connected to GND 418 in step 1202. Next, the top plate of the flying capacitor 408 is connected to a current source in step 1204. The flying capacitor 408 is preferably charged to the lesser of the input voltage Vin 402, and a target voltage between: (a) the breakdown voltage of QA 404 (i.e., the high side transistor; and in some embodiments, Q B 406, Q C 410, Q L 412 and QD 416); and (b) the maximum input voltage Vin 402 that the converter 900 can receive minus the breakdown voltage of Q A 404, in step 1206. The voltage across the flying capacitor 408 is then maintained at the lesser of Vin 402 and the target voltage until regulation by the converter 900 (switching) begins, in step 1208.
Section III. Adaptive Control of Flying Capacitor Voltage
Repeated alternation between the second and third of three switching levels of the converter 400, as shown (respectively) in FIGS. 5D and 5E, is used to transition the converter 400 from normal operation to load dump operation. As described with respect to FIG. 5D, the second of three switching levels comprises a phase during which the inductor 414 input terminal is coupled to ground and the flying capacitor 408 is in open loop (this phase is also called a “freewheeling” phase because the flying capacitor 408 is in open loop). The transition from normal operation to load dump operation corresponds to the period between T1 and T2 in FIG. 7.
Preferably, when Vin 402 rises above a normal operation voltage threshold, the converter 400 begins to transition from normal operation to load dump operation by changing over to three level operation mode, as described with respect to FIGS. 5C, 5D and 5E. However, the voltage across the flying capacitor 408 is Vin 402 during normal operation and
Vin 2
during load dump operation. To discharge the flying capacitor 408 from Vin 402 to
Vin 2 ,
the converter 400 preferably initially limits three level operation to repeatedly alternating between the second level (FIG. 5D) and the third level (FIG. 5E) until the voltage across the flying capacitor 408 reaches
Vin 2
(in a 2=>3=>2=>3 pattern). Accordingly, the converter 400 alternates between being in the freewheeling phase (FIG. 5D), during which the flying capacitor 408 is in open loop, and the discharging phase (FIG. 5E), during which the flying capacitor 408 is coupled to the inductor 414 to discharge and thereby provide current through the inductor 414. The voltage across the flying capacitor 408 decreases during the discharging phase, and is constant during the freewheeling phase, meaning that alternation between the freewheeling and discharging phases will have the net effect of lowering the voltage across the flying capacitor 408. Also, the zero voltage condition is maintained, because the voltage across the inductor is positive (between Vin−Vout, and
Vin 2 - Vout )
during the discharging phase, and negative (−Vout) during the freewheeling phase. After the voltage across the flying capacitor 408 reaches
Vin 2 ,
the converter 400 changes to using all three of the three switching levels as described with respect to FIGS. 5C, 5D and 5E.
FIG. 13A schematically shows an example DC-DC converter 900 transitioning from load dump operation to normal operation, in a first of two switching levels 1300. FIG. 13B schematically shows an example DC-DC converter 900 transitioning from load dump operation to normal operation, in a second of two switching levels 1302. The transition from load dump operation to normal operation corresponds to the period between T3 and T4 in FIG. 7.
Preferably, when Vin 402 falls below a load dump operation voltage threshold, the converter 900 begins to transition from load dump operation to normal operation by changing over to two level (e.g., buck) operation mode, as described with respect to FIGS. 5A and 5B. However, the voltage across the flying capacitor 408 is
Vin 2
during load dump operation and Vin 402 during normal operation; the flying capacitor 408 is preferably charged up to Vin 402 during this transition period. As shown in FIGS. 13A and 13B, the drain of a current source transistor 1304 is connected to the bottom plate of the flying capacitor 408. Further, the drain of the current source transistor 1304 is connected to the source of QC 410 (which is turned off, and not shown in FIGS. 13A and 13B for clarity) and to the drain of QD 416 (which is turned off, and not shown in FIGS. 13A and 13B for clarity). The source of the current source transistor 1304 is connected to a resistor 1306, which is connected in turn to the sources of Q D 416 and Q L 412 and to GND 418. The current source transistor 1304 and the resistor 1306 together comprise a resistor-controlled current source transistor 1308, which corresponds to the auxiliary current source 902 described with respect to the converter 900 of FIG. 9. The source-drain path of the resistor-controlled current source 1308 is thus connected between the flying capacitor 408 and GND 418 in parallel with Q D 416. The gate of the current source 1304 is preferably biased by a voltage source 1310 (e.g., Vin 402).
During the first of two switching levels, as shown in FIG. 13A, Q A 404, Q B 406 and the resistor-controlled current source 1308 are on, and Q C 410, Q L 412 and Q D 416 are off. This provides a current path for the flying capacitor 408 to charge. During the second of two switching levels, as shown in FIG. 13B, Q L 412 and the resistor-controlled current source 1308 are on, and Q A 404, Q B 406, Q C 410 and Q D 416 are off. In this second phase, the flying capacitor 408 is in open loop and its voltage is therefore unchanged.
FIG. 14 shows an example graph of voltage versus time 1400 of a circuit for auxiliary charging of the flying capacitor 408 when the flying capacitor's 408 voltage is too low during a multilevel converter operation mode. The flying capacitor's 408 voltage can drop below the
Vin 2
target when the input voltage 402 is rapidly increasing. Rapid increase in input voltage 402 can result in the charging phase duty cycle being too short to allow the flying capacitor's 408 voltage to be maintained at
Vin 2 .
For example, the charging circuit can be circuit 1000 or circuit 1100. Preferably, auxiliary charging is performed only during a freewheeling phase, when the flying capacitor 408 is not in the same current path as the inductor 414 (such as the second phase of multi-level operation described with respect to FIGS. 5C, 5D and 5E). Accordingly, during the freewheeling phase, the flying capacitor 408 and the current source are not connected between the inductor 414 and either the input voltage 402 or GND 418. This means that when the voltage across the flying capacitor 408 is too low, that voltage can be increased towards the intended voltage of
Vin 2
without compromising the converter's ability to maintain the zero voltage condition, and without compromising the converter's ability to continue to provide current across the inductor 414.
For example, FIG. 14 can correspond to operation of a converter 900, with a normal operation mode period 1402 and a load dump operation mode period 1404, and a period of transition 1406 from normal operation to load dump operation 1406 (such as described with respect to FIGS. 5D and 5E in Section III). During the load dump operation mode period 1404, the higher peaks 1408 correspond to flying capacitor 408 voltage during a flying capacitor 408 charging phase (FIG. 5C), and the lower peaks 1410 correspond to flying capacitor 408 voltage during a flying capacitor 408 discharging phase (FIG. 5E). Zero voltage intervals 1412 correspond to a freewheeling phase (FIG. 5D). Increased voltages 1414 during zero voltage intervals 1412 correspond to charge provided to the flying capacitor 408 by an auxiliary charging circuit (e.g., circuit 1000 of FIG. 10, and circuit 1100 of FIG. 11) to increase a flying capacitor 408 voltage that is too low, i.e., below
Vin 2
(or other target voltage).
Vin 2
is a preferable target voltage because it provides leeway to avoid breaking the conditions described with respect to Eq. 2 and Eq. 3 (described herein with respect to FIG. 9).
FIG. 15 shows an example process 1500 for operation of a converter 900 that transitions between a normal operation mode and a load dump operation mode. As shown in FIG. 15, a two level power provision cycle begins, in step 1502, with the converter connecting an input terminal of the inductor 414 to the input voltage 402 and disconnecting the input terminal of the inductor 414 from GND 418 (FIG. 5A); and, if the converter 900 is transitioning from high input voltage operation back into normal operation, and the voltage across the flying capacitor 408 is less than the input voltage 402, charging the flying capacitor 408 using an auxiliary current source 902 (FIGS. 13A and 13B). The converter 900 then disconnects the input terminal of the inductor 414 from the input voltage 402 and connects the input terminal of the inductor 414 to GND 418 in step 1504 (FIG. 5B). If the input voltage 402 is below a normal operation threshold voltage, the converter 900 repeats the two level normal power provision cycle from step 1502, otherwise the converter 900 enters high input voltage operation and transitions to a three level high input voltage power provision cycle beginning at step 1508, in step 1506.
Description of the three level power provision cycle is rearranged in FIG. 15 (2=>3=>2=>1) with respect to FIG. 8 (1=>2=>3=>2) to more easily show the transition from high input voltage operation to normal operation. Because the three level power provision is cyclical, this difference is one of presentation.
The three level power provision cycle begins in step 1508 with disconnecting the top plate of the flying capacitor 408 from the input voltage 402 and connecting the bottom plate of the flying capacitor 408 and the input terminal to GND 418 (FIG. 5D); and if the voltage across the flying capacitor 408 is too low, charging the flying capacitor 408 using an auxiliary current source (FIGS. 10, 11 and 14). The input terminal of the inductor 414 is then disconnected from GND 418 and connected to the top plate of the flying capacitor 408, and the bottom plate of the flying capacitor 408 remains connected to GND 418, in step 1510 (FIG. 5E). Pursuant to step 1512, if the converter 900 is transitioning from normal operation to high voltage operation and the voltage across the flying capacitor 408 is greater than
Vin 2 ,
steps 1508 and 1510 are repeated to discharge the flying capacitor 408; otherwise, the three level power provision cycle continues at step 1514 (FIGS. 5D and 5E as described in Section III).
In step 1514, the input terminal of the inductor 414 is disconnected from the top plate of the flying capacitor 408 and connected to GND 418 (FIG. 5D); and if the voltage across the flying capacitor 408 is too low, the flying capacitor 408 is charged using an auxiliary current source (FIGS. 10, 11 and 14). (Step 1514 is a return to the switch on/off configuration of step 1508.) Subsequently, the input voltage 402 is connected to the top plate of the flying capacitor 408 and the bottom plate of the flying capacitor 408 is connected to the input terminal of the inductor 414 in step 1516 (FIG. 5C). In step 1518, if the input voltage 402 is above a high voltage operation threshold voltage, the converter 900 repeats the three level power provision cycle from step 1508, otherwise the converter 900 enters normal operation and transitions to the two level power provision cycle beginning at step 1502.
Example embodiments achieve one or more of at least the following advantages. However, some of these advantages may result from only some of the example embodiments.
    • Enables use of low voltage transistors for both low voltage and high voltage transient power regimes;
    • uses the same transistors for low voltage and high voltage transient power regimes;
    • enable use of low voltage high side transistors;
    • avoids high side transistors blocking full input voltage during converter startup;
    • enables use of improved FOM transistors in the power converter;
    • enables higher power conversion efficiency; and
    • enables smaller power converter device area.
Methods, systems and devices are described herein for controlling provision of power using a DC-DC converter with: a normal operation two-level switching mode; and a high voltage transient multi-level switching mode that uses a flying capacitor to limit the voltage received by switching devices. In the two-level switching mode, the converter operates as a conventional converter, such as a two switch buck converter. In the multi-level switching mode, the converter has: a first phase, in which the flying capacitor charges while connected to the input voltage and an input terminal of the inductor; a second phase to meet the zero voltage condition, in which the input terminal of the inductor is connected to ground; and a third phase, in which the flying capacitor is connected between ground and the input terminal of the inductor, so that the flying capacitor discharges through the inductor. This two-mode operation enables the converter to consist of transistors rated to handle voltages at normal (lower voltage) operation levels, rather than voltages at high voltage transient levels. Because lower voltage rated transistors can be smaller and have better (lower) figures of merit, the power converter can be smaller and more efficient.
Methods, systems and devices are described herein for charging a flying capacitor during startup of a multi-level DC-DC startup to enable use of a low voltage high side transistor. By charging a flying capacitor to
Vin 2
during startup, the high side transistor can be prevented from having to block more than the input voltage minus
Vin 2
during startup. This enables the high side transistor to be rated for a normal operation voltage—which, in some embodiments, is as low as the maximum input voltage during startup Vin minus
Vin 2 .
Because lower voltage rated transistors can be smaller and have better (lower) figures of merit, the power converter can be smaller and more efficient.
Modifications and Variations
In some embodiments, a converter with a two level mode and a multi-level mode (three or more levels) is useful in a non-automotive system, with a normal voltage operating regime and a high voltage transient operating regime.
In some embodiments, a multi-mode converter has: a lower voltage mode of two or more levels; and a higher voltage mode of a greater number of levels. In some embodiments, a multi-level converter with more than three levels has more than one flying capacitor.
In some embodiments, normal operation and load dump operation (or other high voltage transient operation) are defined by maximum voltages other than 20 volts and 40 volts, respectively.
Some embodiments include more flying capacitors. In some embodiments, a flying capacitor can dissipate more or less than one half (e.g., three quarters or one quarter) of the input voltage.
In at least one embodiment, some hysteresis exists between the normal operation threshold and the high voltage operation threshold, such as before or after the input voltage: (a) rises above or falls below the normal operation threshold; and/or (b) rises above or falls below the high voltage operation threshold.
Additional general background, which helps to show variations and implementations, may be found in U.S. Pat. Pub. No. 20170126120, which is hereby incorporated by reference.
As shown and described herein, example embodiments include various approaches to transferring power in a DC-DC converter when the converter is specified to handle two largely separate voltage regimes, including a normal input voltage operation regime and a high voltage operation regime.
Modifications are possible in the described embodiments, and other embodiments are possible, within the scope of the claims.

Claims (19)

What is claimed is:
1. A method of providing electrical power using a DC-DC converter, the method comprising:
in response to an input voltage falling below a high voltage operation threshold, repeatedly performing a first normal phase and a second normal phase, the first normal phase including delivering power through an inductor from the input voltage, and the second normal phase including coupling an input terminal of the inductor to a ground; and
in response to the input voltage rising above a normal operation threshold, performing a first high voltage phase, then a second high voltage phase, then a third high voltage phase, then the second high voltage phase, and then repeating from the first high voltage phase, the first high voltage phase including delivering power through the inductor from the input voltage and charging a flying capacitor, the second high voltage phase including coupling the input terminal of the inductor to the ground, and the third high voltage phase including delivering power through the inductor by discharging the flying capacitor through the inductor.
2. The method of claim 1, wherein the first normal phase, the first high voltage phase and the third high voltage phase each have a duty cycle equal to an output voltage divided by the input voltage.
3. The method of claim 1, wherein a voltage across the flying capacitor during at least one of the high voltage phases is at least one half of the input voltage.
4. A method of providing electrical power using a DC-DC converter, the method comprising:
a) coupling an input terminal of an inductor to an input voltage instead of a ground;
b) coupling the input terminal to the ground instead of the input voltage;
c) coupling a top plate of a capacitor to the input voltage and a bottom plate of the capacitor to the input terminal, and decoupling the bottom plate and the input terminal from the ground;
d) decoupling the top plate from the input voltage and the input terminal, and coupling the bottom plate and the input terminal to the ground;
e) coupling the top plate to the input terminal, coupling the bottom plate to the ground, and decoupling the input terminal from the ground;
f) in response to the input voltage falling below a high voltage operation threshold, repeatedly performing the steps a) and b), until after the input voltage rises above a normal operation threshold; and
g) in response to the input voltage rising above the normal operation threshold, repeatedly performing the steps c) then d) then e) then d), until after the input voltage falls below the high voltage operation threshold;
the steps a), b), c), d) and e) each including coupling an output terminal of the inductor to the ground.
5. The method of claim 4, wherein a voltage across the capacitor during the steps c), d) and e) is at least half the input voltage.
6. The method of claim 4, wherein during the steps c), d) and e), a voltage across each of multiple switches controlling the coupling and decoupling is less than the normal operation threshold.
7. The method of claim 4, wherein a maximum of the input voltage during the step g) is at least double a maximum of the input voltage during the step f).
8. The method of claim 4, further comprising transitioning from the step g) to the step f) in response to the input voltage falling below the high voltage operation threshold, the transitioning including charging the capacitor to the input voltage during the repetitions of the step d).
9. The method of claim 4, further comprising, in response to the input voltage rising above the normal operation threshold, discharging the capacitor by repeatedly performing the steps c) and d) until after the capacitor is at a selected fraction of the input voltage.
10. The method of claim 9, wherein in response to the capacitor is discharged to the selected fraction of the input voltage, the repeatedly performing ceases, and the step g) is performed.
11. A DC-DC converter, comprising:
first, second, third, fourth and fifth switches having respective control terminals;
a first node coupled between the first and second switches, the first node adapted to be coupled to a top plate of a capacitor;
a second node coupled between the third and fifth switches, the second node adapted to be coupled to a bottom plate of the capacitor;
a third node coupled between the second and third switches, the third node adapted to be coupled to an input terminal of an inductor;
an input node, the first switch coupled between the input node and the first node;
a ground node, the fifth switch coupled between the ground node and the second node, and the fourth switch coupled between the ground node and the third node;
control circuitry coupled to the input node and to the control terminals, the control circuitry configured to switch the control terminals in a normal mode in response to a voltage at the input node falling below a high voltage operation threshold, and in a high voltage mode in response to the voltage at the input node rising above a normal operation threshold;
the control circuitry configured to repeatedly switch the control terminals between a first normal phase and a second normal phase during the normal mode, wherein: in the first and second normal phases, the first switch is closed and the fifth switch is closed; in the first normal phase, the second switch is closed, and the third and fourth switches are open; and in the second normal phase, the second and third switches are open, and the fourth switch is closed; and
the control circuitry configured to repeatedly switch the control terminals between a first high voltage phase, then a second high voltage phase, then a third high voltage phase and then the second high voltage phase, during the high voltage mode, wherein: in the first high voltage phase, the first switch is closed, the third switch is closed, and the second, fourth and fifth switches are open; in the second high voltage phase, the third, fourth and fifth switches are closed, and the first and second switches are open; and in the third high voltage phase, the second switch is closed, and the fifth switch is closed, and the first, third and fourth switches are open.
12. The converter of claim 11, wherein the first, second, third, fourth and fifth switches are rated for operation at less than or equal to the normal operation threshold.
13. The converter of claim 11, wherein the capacitor is rated for operation at less than or equal to the normal operation threshold.
14. The converter of claim 11, wherein during at least one of the high voltage phases, a voltage across each of the first, second, third, fourth and fifth switches is less than half the voltage at the input node.
15. The converter of claim 11, further comprising an auxiliary charging circuit coupled to the control circuitry and adapted to be coupled to the capacitor, the control circuitry configured to cause the auxiliary charging circuit to charge the capacitor during repetitions of the second normal phase, in response to the voltage at the input node falling below the high voltage operation threshold and before a voltage across the capacitor equals the voltage at the input node.
16. The converter of claim 11, wherein the control circuitry is configured to transition the control terminals from the normal mode to the high voltage mode, in response to the voltage at the input node rising above the normal operation threshold, the transition including repeatedly performing the first high voltage phase and the second high voltage phase.
17. The converter of claim 16, wherein the control circuitry is configured to cease the transition and start the high voltage mode in response to the capacitor discharging to half the voltage at the input node.
18. A DC-DC converter, comprising:
first, second, third, fourth and fifth switches having respective control terminals;
a first node coupled between the first and second switches, the first node adapted to be coupled to a top plate of a capacitor;
a second node coupled between the third and fifth switches, the second node adapted to be coupled to a bottom plate of the capacitor;
a third node coupled between the second and third switches, the third node adapted to be coupled to an input terminal of an inductor;
an input node, the first switch coupled between the input node and the first node;
a ground node, the fifth switch coupled between the ground node and the second node, and the fourth switch coupled between the ground node and the third node; and
control circuitry coupled to the input node and to the control terminals, the control circuitry configured to repeatedly alternate the control terminals between first and second phases, in response to a voltage at the input node falling below a high voltage operation threshold, wherein: in the first and second phases, the first and fifth switches are open; and in the second phase, the second and third switches are open, and the fourth switch is closed.
19. A DC-DC converter, comprising:
first, second, third, fourth and fifth switches having respective control terminals;
a first node couple between the first and second switches, the first node adapted to be coupled to a top plate of a capacitor;
a second node coupled between the third and fifth switches, the second node adapted to be coupled to a bottom plate of the capacitor;
a third node coupled between the second and third switches, the third node adapted to be coupled to an input terminal of an inductor;
an input node, the first switch coupled between the input node and the first node;
a ground node, the fifth switch coupled between the ground node and the second node, and the fourth switch coupled between the ground node and the third node;
control circuitry coupled to the input node and to the control terminals, the control circuitry configured to control the control terminals to repeatedly perform a first phase, then a second phase, then a third phase, and then the second phase, in response to a voltage at the input node rising above the normal operation threshold, wherein: in the first phase, the first and third switches are close, and the second, fourth and fifth switches are open; in the second phase, the third, fourth and fifth switches are closed, and the first and second switches are open; and in the third phase, the second and fifth switches are close, and the first, third and fourth switches are open.
US15/859,031 2017-12-29 2017-12-29 Converter topology with adaptive power path architecture Active US10404175B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US15/859,031 US10404175B2 (en) 2017-12-29 2017-12-29 Converter topology with adaptive power path architecture
PCT/US2018/068163 WO2019133978A1 (en) 2017-12-29 2018-12-31 Converter topology with adaptive power path architecture

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/859,031 US10404175B2 (en) 2017-12-29 2017-12-29 Converter topology with adaptive power path architecture

Publications (2)

Publication Number Publication Date
US20190207519A1 US20190207519A1 (en) 2019-07-04
US10404175B2 true US10404175B2 (en) 2019-09-03

Family

ID=67060044

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/859,031 Active US10404175B2 (en) 2017-12-29 2017-12-29 Converter topology with adaptive power path architecture

Country Status (2)

Country Link
US (1) US10404175B2 (en)
WO (1) WO2019133978A1 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20190273436A1 (en) * 2018-03-02 2019-09-05 Texas Instruments Incorporated Scalable switched capacitor integrated buck (scib) regulator for high conversion step down application
US10554124B1 (en) * 2018-10-01 2020-02-04 Dialog Semiconductor (Uk) Limited Multi-level buck converter with current limit and 50% duty cycle control
US10615687B1 (en) * 2019-03-19 2020-04-07 Qorvo Us, Inc. DC-DC converter with fast voltage charging circuitry for Wi-Fi cellular applications
US20210203229A1 (en) * 2019-12-31 2021-07-01 Texas Instruments Incorporated Reduced voltage ratings for power transistors in a buck converter
US11201565B2 (en) * 2017-08-11 2021-12-14 Huawei Technologies Co., Ltd. Conversion circuit, control method, and power supply device
US11387789B2 (en) 2019-06-05 2022-07-12 Qorvo Us, Inc. Charge pump tracker circuitry
US20220285947A1 (en) * 2021-03-03 2022-09-08 Huawei Digital Power Technologies Co., Ltd. Voltage conversion circuit and power supply system
US20230013025A1 (en) * 2021-07-09 2023-01-19 Siliconch Systems Pvt Ltd Hybrid bi-directional dc-dc power converter and methods of operation thereof
US11777397B2 (en) 2021-07-15 2023-10-03 Delta Electronics (Shanghai) Co., Ltd. Multilevel conversion circuit having flying capacitor
US12003173B2 (en) 2021-11-09 2024-06-04 Qorvo Us, Inc. Direct current-to-direct current conversion system
US12113455B2 (en) 2021-07-15 2024-10-08 Delta Electronics (Shanghai) Co., Ltd. Multilevel conversion circuit having flying capacitor and method for pre-charging the same

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11190100B2 (en) * 2018-07-11 2021-11-30 Maxim Integrated Products, Inc. Charging device
US10938319B2 (en) * 2018-12-27 2021-03-02 Toshiba Infrastructure Systems & Solutions Corporation Power conversion apparatus
TWI704439B (en) * 2019-09-06 2020-09-11 新唐科技股份有限公司 Start-up circuit and operation method thereof
US10790747B1 (en) 2019-10-07 2020-09-29 Analog Devices International Unlimited Company Inductor current shunt for mitigation of load dump transients in DC-DC regulators
JP7280165B2 (en) * 2019-10-18 2023-05-23 ローム株式会社 switching power supply
US11228243B2 (en) 2020-06-12 2022-01-18 Dialog Semiconductor (Uk) Limited Power converter with reduced RMS input current
US11456663B2 (en) * 2020-06-12 2022-09-27 Dialog Semiconductor (Uk) Limited Power converter with reduced root mean square input current
TWI766314B (en) * 2020-07-21 2022-06-01 茂達電子股份有限公司 Power converter with automatic balance mechanism of flying capacitor
US11637491B2 (en) 2020-12-03 2023-04-25 Dialog Semiconductor (Uk) Limited Multi-stage power converter
US11496051B2 (en) 2020-12-16 2022-11-08 Dialog Semiconductor (Uk) Limited Power converter
WO2022211228A1 (en) * 2021-03-30 2022-10-06 삼성전자 주식회사 Converter using partial resonance and control method thereof
US11967901B2 (en) 2021-12-09 2024-04-23 Renesas Design (UK) Limited Hybrid multi-phase power converter with phase shedding
CN114244105B (en) * 2022-02-24 2022-04-26 伏达半导体(合肥)有限公司 Power conversion structure, method, electronic device including power conversion structure, and chip unit

Citations (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080094041A1 (en) 2005-07-11 2008-04-24 Remi Gerber Switched Capacitor Controller and Method Therefor
US20080272833A1 (en) 2007-05-04 2008-11-06 Ivanov Vadim V Charge Pump
WO2009017783A1 (en) 2007-08-01 2009-02-05 Intersil Americas Inc. Voltage converter with combined capacitive voltage divider, buck converter and battery charger
US20090322384A1 (en) 2008-06-30 2009-12-31 Bradley Oraw Drive and startup for a switched capacitor divider
US7696735B2 (en) * 2007-03-30 2010-04-13 Intel Corporation Switched capacitor converters
US20110038179A1 (en) 2009-08-14 2011-02-17 Xiaoyang Zhang Power Converter Including a Charge Pump Employable in a Power Adapter
US20110204862A1 (en) * 2010-02-19 2011-08-25 Exar Corporation Digital control method for improving heavy-to-light (step down) load transient response of switch mode power supplies
US20120153912A1 (en) 2010-12-17 2012-06-21 Jeffrey Demski Controller for a Power Converter and Method of Operating the Same
US20120154013A1 (en) * 2010-12-17 2012-06-21 Narciso Mera Power Converter for a Memory Module
US8212537B2 (en) * 2009-07-23 2012-07-03 International Business Machines Corporation Integratable efficient switching down converter
US20130044526A1 (en) * 2011-05-17 2013-02-21 Samir Soua 2n+1 level voltage inverter
US20130343103A1 (en) * 2012-06-14 2013-12-26 Fuji Electric Co., Ltd. Protection control system for a multilevel power conversion circuit
US20140063884A1 (en) * 2012-08-29 2014-03-06 Murata Manufacturing Co., Ltd. Inverter device
US20140266135A1 (en) 2013-03-15 2014-09-18 Maxim Integrated Products, Inc. Multi-level step-up converter topologies, control and soft start systems and methods
US8907642B1 (en) 2010-06-23 2014-12-09 Volterra Semiconductor LLC Systems and methods for DC-to-DC converter control
US20140376287A1 (en) 2013-06-20 2014-12-25 Rockwell Automation Technologies, Inc. Multilevel voltage source converters and systems
EP2897270A1 (en) 2014-01-17 2015-07-22 Linear Technology Corporation Switched capacitor DC-DC converter with reduced in-rush current and fault protection
US20150280608A1 (en) * 2014-03-26 2015-10-01 Solaredge Technologies, Ltd Multi-level inverter
US9300210B1 (en) * 2015-03-02 2016-03-29 Empower Semiconductor Resonant rectified discontinuous switching regulator
US20160118887A1 (en) * 2014-10-23 2016-04-28 Qualcomm Incorporated Circuits and methods for controlling a three-level buck converter
US20160118886A1 (en) * 2014-10-23 2016-04-28 Qualcomm Incorporated Circuits and methods providing three-level signals at a synchronous buck converter
US20160190921A1 (en) 2014-12-24 2016-06-30 Intel Corporation Selectable-mode voltage regulator topology
US20160315539A1 (en) 2015-04-24 2016-10-27 Samsung Electronics Co., Ltd. Dc/dc converter, driving method thereof, and power supply using the same
US20160329809A1 (en) 2015-05-05 2016-11-10 Texas Instruments Incorporated Multilevel boost dc to dc converter circuit
WO2017056018A2 (en) 2015-09-30 2017-04-06 The Silanna Group Pty Ltd Power converter with low threshold voltage transistor
US20170126120A1 (en) 2015-10-29 2017-05-04 Texas Instruments Incorporated High efficiency dc-dc converter with active shunt to accommodate high input voltage transients
US20170149336A1 (en) * 2014-05-12 2017-05-25 Pansonic Intellectual Property Management Co., Ltd Power-converting device and power conditioner using the same
US20170201177A1 (en) 2014-07-17 2017-07-13 The Trustees Of Dartmouth College System and method for two-phase interleaved dc-dc converters
US20170264192A1 (en) 2014-08-18 2017-09-14 Philips Lighting Holding B.V. Switched capacitor converter
US20170271195A1 (en) 2014-12-09 2017-09-21 Merus Audio Aps A regulated high side gate driver circuit for power transistors
US20170279354A1 (en) * 2016-03-22 2017-09-28 Texas Instruments Deutschland Gmbh Hybrid Capacitive-Inductive Voltage Converter
US20170324326A1 (en) * 2016-04-11 2017-11-09 Tianshu Liu Two-phase three-level converter and controller therefor
US20170324321A1 (en) 2016-05-06 2017-11-09 Merus Audio Aps Load adaptable boost dc-dc power converter
US20170331374A1 (en) * 2014-10-02 2017-11-16 Merus Audio Aps A multiple output boost dc-dc power converter
US20180006559A1 (en) 2016-07-01 2018-01-04 Texas Instruments Incorporated Reducing Voltage Rating of Devices in a Multilevel Converter
US9866113B1 (en) 2016-12-15 2018-01-09 Texas Instruments Incorporated Multilevel buck converter with a flying capacitor and charge pump
US20180019665A1 (en) * 2016-07-15 2018-01-18 Linear Technology Corporation Balancing charge pump circuits
US20180026518A1 (en) * 2016-07-07 2018-01-25 Tianshu Liu Multi-Stage Multilevel DC-DC Step-Down Converter
US20180054121A1 (en) * 2016-08-16 2018-02-22 Mediatek Inc. Power conversion circuit and associated operating method
US20180183333A1 (en) * 2015-09-16 2018-06-28 Mitsubishi Electric Corporation Electric power converter and driving apparatus
US10050515B1 (en) 2017-12-29 2018-08-14 Texas Instruments Incorporated Voltage control of flying capacitor in adaptive multilevel converters
US10075080B1 (en) 2017-07-18 2018-09-11 Texas Instruments Incorporated Three-level converter using an auxiliary switched capacitor circuit

Patent Citations (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080094041A1 (en) 2005-07-11 2008-04-24 Remi Gerber Switched Capacitor Controller and Method Therefor
US7696735B2 (en) * 2007-03-30 2010-04-13 Intel Corporation Switched capacitor converters
US20080272833A1 (en) 2007-05-04 2008-11-06 Ivanov Vadim V Charge Pump
WO2009017783A1 (en) 2007-08-01 2009-02-05 Intersil Americas Inc. Voltage converter with combined capacitive voltage divider, buck converter and battery charger
US20090322384A1 (en) 2008-06-30 2009-12-31 Bradley Oraw Drive and startup for a switched capacitor divider
US8212537B2 (en) * 2009-07-23 2012-07-03 International Business Machines Corporation Integratable efficient switching down converter
US20110038179A1 (en) 2009-08-14 2011-02-17 Xiaoyang Zhang Power Converter Including a Charge Pump Employable in a Power Adapter
US20110204862A1 (en) * 2010-02-19 2011-08-25 Exar Corporation Digital control method for improving heavy-to-light (step down) load transient response of switch mode power supplies
US8907642B1 (en) 2010-06-23 2014-12-09 Volterra Semiconductor LLC Systems and methods for DC-to-DC converter control
US20120153912A1 (en) 2010-12-17 2012-06-21 Jeffrey Demski Controller for a Power Converter and Method of Operating the Same
US20120154013A1 (en) * 2010-12-17 2012-06-21 Narciso Mera Power Converter for a Memory Module
US20130044526A1 (en) * 2011-05-17 2013-02-21 Samir Soua 2n+1 level voltage inverter
US20130343103A1 (en) * 2012-06-14 2013-12-26 Fuji Electric Co., Ltd. Protection control system for a multilevel power conversion circuit
US20140063884A1 (en) * 2012-08-29 2014-03-06 Murata Manufacturing Co., Ltd. Inverter device
US20140266135A1 (en) 2013-03-15 2014-09-18 Maxim Integrated Products, Inc. Multi-level step-up converter topologies, control and soft start systems and methods
US9608512B2 (en) * 2013-03-15 2017-03-28 Maxim Integrated Products, Inc. Soft start systems and methods for multi-stage step-up converters
US20140376287A1 (en) 2013-06-20 2014-12-25 Rockwell Automation Technologies, Inc. Multilevel voltage source converters and systems
US9083230B2 (en) * 2013-06-20 2015-07-14 Rockwell Automation Technologies, Inc. Multilevel voltage source converters and systems
EP2897270A1 (en) 2014-01-17 2015-07-22 Linear Technology Corporation Switched capacitor DC-DC converter with reduced in-rush current and fault protection
US20150207401A1 (en) * 2014-01-17 2015-07-23 Linear Technology Corporation Switched capacitor dc-dc converter with reduced in-rush current and fault protection
US20150280608A1 (en) * 2014-03-26 2015-10-01 Solaredge Technologies, Ltd Multi-level inverter
US20170149336A1 (en) * 2014-05-12 2017-05-25 Pansonic Intellectual Property Management Co., Ltd Power-converting device and power conditioner using the same
US20170201177A1 (en) 2014-07-17 2017-07-13 The Trustees Of Dartmouth College System and method for two-phase interleaved dc-dc converters
US20170264192A1 (en) 2014-08-18 2017-09-14 Philips Lighting Holding B.V. Switched capacitor converter
US20170331374A1 (en) * 2014-10-02 2017-11-16 Merus Audio Aps A multiple output boost dc-dc power converter
US20160118886A1 (en) * 2014-10-23 2016-04-28 Qualcomm Incorporated Circuits and methods providing three-level signals at a synchronous buck converter
US20160118887A1 (en) * 2014-10-23 2016-04-28 Qualcomm Incorporated Circuits and methods for controlling a three-level buck converter
US20170271195A1 (en) 2014-12-09 2017-09-21 Merus Audio Aps A regulated high side gate driver circuit for power transistors
US20160190921A1 (en) 2014-12-24 2016-06-30 Intel Corporation Selectable-mode voltage regulator topology
US9300210B1 (en) * 2015-03-02 2016-03-29 Empower Semiconductor Resonant rectified discontinuous switching regulator
US20160315539A1 (en) 2015-04-24 2016-10-27 Samsung Electronics Co., Ltd. Dc/dc converter, driving method thereof, and power supply using the same
US20160329809A1 (en) 2015-05-05 2016-11-10 Texas Instruments Incorporated Multilevel boost dc to dc converter circuit
US20180183333A1 (en) * 2015-09-16 2018-06-28 Mitsubishi Electric Corporation Electric power converter and driving apparatus
WO2017056018A2 (en) 2015-09-30 2017-04-06 The Silanna Group Pty Ltd Power converter with low threshold voltage transistor
US20170126120A1 (en) 2015-10-29 2017-05-04 Texas Instruments Incorporated High efficiency dc-dc converter with active shunt to accommodate high input voltage transients
US20170279354A1 (en) * 2016-03-22 2017-09-28 Texas Instruments Deutschland Gmbh Hybrid Capacitive-Inductive Voltage Converter
US20170324326A1 (en) * 2016-04-11 2017-11-09 Tianshu Liu Two-phase three-level converter and controller therefor
US20170324321A1 (en) 2016-05-06 2017-11-09 Merus Audio Aps Load adaptable boost dc-dc power converter
US20180006559A1 (en) 2016-07-01 2018-01-04 Texas Instruments Incorporated Reducing Voltage Rating of Devices in a Multilevel Converter
US20180026518A1 (en) * 2016-07-07 2018-01-25 Tianshu Liu Multi-Stage Multilevel DC-DC Step-Down Converter
US20180019665A1 (en) * 2016-07-15 2018-01-18 Linear Technology Corporation Balancing charge pump circuits
US20180019669A1 (en) 2016-07-15 2018-01-18 Linear Technology Corporation Balancing Techniques and Circuits for Charge Pumps
US20180054121A1 (en) * 2016-08-16 2018-02-22 Mediatek Inc. Power conversion circuit and associated operating method
US9866113B1 (en) 2016-12-15 2018-01-09 Texas Instruments Incorporated Multilevel buck converter with a flying capacitor and charge pump
US10075080B1 (en) 2017-07-18 2018-09-11 Texas Instruments Incorporated Three-level converter using an auxiliary switched capacitor circuit
US10050515B1 (en) 2017-12-29 2018-08-14 Texas Instruments Incorporated Voltage control of flying capacitor in adaptive multilevel converters

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
International Search Report for PCT/US2018/068163 dated May 16, 2019.

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11201565B2 (en) * 2017-08-11 2021-12-14 Huawei Technologies Co., Ltd. Conversion circuit, control method, and power supply device
US10833585B2 (en) * 2018-03-02 2020-11-10 Texas Instruments Incorporated Scalable switched capacitor integrated buck (SCIB) regulator for high conversion step down application
US20190273436A1 (en) * 2018-03-02 2019-09-05 Texas Instruments Incorporated Scalable switched capacitor integrated buck (scib) regulator for high conversion step down application
US10554124B1 (en) * 2018-10-01 2020-02-04 Dialog Semiconductor (Uk) Limited Multi-level buck converter with current limit and 50% duty cycle control
US10615687B1 (en) * 2019-03-19 2020-04-07 Qorvo Us, Inc. DC-DC converter with fast voltage charging circuitry for Wi-Fi cellular applications
US10879796B2 (en) 2019-03-19 2020-12-29 Qorvo Us, Inc. DC-DC converter with fast voltage charging circuitry for Wi-Fi cellular applications
US11387789B2 (en) 2019-06-05 2022-07-12 Qorvo Us, Inc. Charge pump tracker circuitry
US11742804B2 (en) 2019-06-05 2023-08-29 Qorvo Us, Inc. Charge pump tracker circuitry
US11114941B2 (en) * 2019-12-31 2021-09-07 Texas Instruments Incorporated Reduced voltage ratings for power transistors in a buck converter
US20210203229A1 (en) * 2019-12-31 2021-07-01 Texas Instruments Incorporated Reduced voltage ratings for power transistors in a buck converter
US20220285947A1 (en) * 2021-03-03 2022-09-08 Huawei Digital Power Technologies Co., Ltd. Voltage conversion circuit and power supply system
US11757287B2 (en) * 2021-03-03 2023-09-12 Huawei Digital Power Technologies Co., Ltd. Voltage conversion circuit and power supply system
US20230013025A1 (en) * 2021-07-09 2023-01-19 Siliconch Systems Pvt Ltd Hybrid bi-directional dc-dc power converter and methods of operation thereof
US11742756B2 (en) * 2021-07-09 2023-08-29 Siliconch Systems Pvt Ltd Hybrid bi-directional DC-DC power converter and methods of operation thereof
US11777397B2 (en) 2021-07-15 2023-10-03 Delta Electronics (Shanghai) Co., Ltd. Multilevel conversion circuit having flying capacitor
US12113455B2 (en) 2021-07-15 2024-10-08 Delta Electronics (Shanghai) Co., Ltd. Multilevel conversion circuit having flying capacitor and method for pre-charging the same
US12003173B2 (en) 2021-11-09 2024-06-04 Qorvo Us, Inc. Direct current-to-direct current conversion system

Also Published As

Publication number Publication date
US20190207519A1 (en) 2019-07-04
WO2019133978A1 (en) 2019-07-04

Similar Documents

Publication Publication Date Title
US10404175B2 (en) Converter topology with adaptive power path architecture
US10050515B1 (en) Voltage control of flying capacitor in adaptive multilevel converters
US10581312B2 (en) Multilevel converter using node voltage track and control
US11101735B2 (en) Three-level converter using an auxiliary switched capacitor circuit
US9484758B2 (en) Hybrid bootstrap capacitor refresh technique for charger/converter
US9054596B2 (en) Device for synchronous DC-DC conversion and synchronous DC-DC converter
CN102498653B (en) Transducer, for its method and comprise its integrated circuit and electronic installation
KR101252532B1 (en) Boost and up-down switching regulator with synchronous freewheeling mosfet
US5973944A (en) Inductorless step-up and step-down converter with inrush current limiting
US7683598B2 (en) Power supply circuit, power supply control circuit, and power supply control method
US8203320B2 (en) Switching mode converters
US8710822B2 (en) Multi-state DC-DC converter having undirectional switches
US7816896B2 (en) Circuits and methods for controlling a converter
US20100013548A1 (en) Power efficient charge pump with controlled peak currents
US7696736B2 (en) Buck DC to DC converter and method
US20120133340A1 (en) Charging control circuit
CN101779174A (en) Bipolarity multi-output dc/DC converter and voltage adjuster
JP2010536318A (en) Time division multi-output DC / DC converter and voltage regulator
CN110022057B (en) Method for operating a power converter circuit and power converter circuit
US11387734B2 (en) Power converter architecture using lower voltage power devices
CN110875686B (en) Electronic converter and method of operating an electronic converter
US10686377B1 (en) Start-up method and apparatus for boost converters
US8497719B2 (en) Slew rate PWM controlled charge pump for limited in-rush current switch driving
US20080258687A1 (en) High Efficiency PWM Switching Mode with High Accuracy Linear Mode Li-Ion Battery Charger
US7768243B2 (en) Aid for the switching of a switched-mode converter

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHAKRABORTY, SOMBUDDHA;NILLES, JEFFERY LEE;JOHN, MERVIN;AND OTHERS;SIGNING DATES FROM 20171228 TO 20171229;REEL/FRAME:044738/0932

STPP Information on status: patent application and granting procedure in general

Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4